blob: aeb08676bf988ceb94a259d758a11b37c556f237 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Craig Topperf7a19db2017-10-08 01:33:40 +0000618
619multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
620 X86VectorVTInfo To, X86VectorVTInfo Cast,
621 PatFrag vinsert_insert,
622 SDNodeXForm INSERT_get_vinsert_imm,
623 list<Predicate> p> {
624let Predicates = p in {
625 def : Pat<(Cast.VT
626 (vselect Cast.KRCWM:$mask,
627 (bitconvert
628 (vinsert_insert:$ins (To.VT To.RC:$src1),
629 (From.VT From.RC:$src2),
630 (iPTR imm))),
631 Cast.RC:$src0)),
632 (!cast<Instruction>(InstrStr#"rrk")
633 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
634 (INSERT_get_vinsert_imm To.RC:$ins))>;
635 def : Pat<(Cast.VT
636 (vselect Cast.KRCWM:$mask,
637 (bitconvert
638 (vinsert_insert:$ins (To.VT To.RC:$src1),
639 (From.VT
640 (bitconvert
641 (From.LdFrag addr:$src2))),
642 (iPTR imm))),
643 Cast.RC:$src0)),
644 (!cast<Instruction>(InstrStr#"rmk")
645 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
646 (INSERT_get_vinsert_imm To.RC:$ins))>;
647
648 def : Pat<(Cast.VT
649 (vselect Cast.KRCWM:$mask,
650 (bitconvert
651 (vinsert_insert:$ins (To.VT To.RC:$src1),
652 (From.VT From.RC:$src2),
653 (iPTR imm))),
654 Cast.ImmAllZerosV)),
655 (!cast<Instruction>(InstrStr#"rrkz")
656 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
657 (INSERT_get_vinsert_imm To.RC:$ins))>;
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT
663 (bitconvert
664 (From.LdFrag addr:$src2))),
665 (iPTR imm))),
666 Cast.ImmAllZerosV)),
667 (!cast<Instruction>(InstrStr#"rmkz")
668 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
669 (INSERT_get_vinsert_imm To.RC:$ins))>;
670}
671}
672
673defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
674 v8f32x_info, vinsert128_insert,
675 INSERT_get_vinsert128_imm, [HasVLX]>;
676defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
677 v4f64x_info, vinsert128_insert,
678 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
679
680defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
681 v8i32x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasVLX]>;
683defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
684 v8i32x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasVLX]>;
686defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
687 v8i32x_info, vinsert128_insert,
688 INSERT_get_vinsert128_imm, [HasVLX]>;
689defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
690 v4i64x_info, vinsert128_insert,
691 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
692defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
693 v4i64x_info, vinsert128_insert,
694 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
695defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
696 v4i64x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
698
699defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
700 v16f32_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasAVX512]>;
702defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
703 v8f64_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasDQI]>;
705
706defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
707 v16i32_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasAVX512]>;
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
710 v16i32_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasAVX512]>;
712defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
713 v16i32_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasAVX512]>;
715defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
716 v8i64_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasDQI]>;
718defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
719 v8i64_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI]>;
721defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
722 v8i64_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasDQI]>;
724
725defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
726 v16f32_info, vinsert256_insert,
727 INSERT_get_vinsert256_imm, [HasDQI]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
729 v8f64_info, vinsert256_insert,
730 INSERT_get_vinsert256_imm, [HasAVX512]>;
731
732defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
733 v16i32_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
736 v16i32_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
739 v16i32_info, vinsert256_insert,
740 INSERT_get_vinsert256_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
742 v8i64_info, vinsert256_insert,
743 INSERT_get_vinsert256_imm, [HasAVX512]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
745 v8i64_info, vinsert256_insert,
746 INSERT_get_vinsert256_imm, [HasAVX512]>;
747defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
748 v8i64_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasAVX512]>;
750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000752let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000753def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000754 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000755 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000756 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000758def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000759 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000760 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000761 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
763 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
766//===----------------------------------------------------------------------===//
767// AVX-512 VECTOR EXTRACT
768//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769
Craig Topper3a622a12017-08-17 15:40:25 +0000770// Supports two different pattern operators for mask and unmasked ops. Allows
771// null_frag to be passed for one.
772multiclass vextract_for_size_split<int Opcode,
773 X86VectorVTInfo From, X86VectorVTInfo To,
774 SDPatternOperator vextract_extract,
775 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000776
777 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000779 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000780 "vextract" # To.EltTypeName # "x" # To.NumElts,
781 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000782 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
783 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000785 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts #
788 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
789 [(store (To.VT (vextract_extract:$idx
790 (From.VT From.RC:$src1), (iPTR imm))),
791 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 let mayStore = 1, hasSideEffects = 0 in
794 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
795 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000796 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000797 "vextract" # To.EltTypeName # "x" # To.NumElts #
798 "\t{$idx, $src1, $dst {${mask}}|"
799 "$dst {${mask}}, $src1, $idx}",
800 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000801 }
Igor Bregerac29a822015-09-09 14:35:09 +0000802}
803
Craig Topper3a622a12017-08-17 15:40:25 +0000804// Passes the same pattern operator for masked and unmasked ops.
805multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
806 X86VectorVTInfo To,
807 SDPatternOperator vextract_extract> :
808 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
809
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810// Codegen pattern for the alternative types
811multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
812 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000813 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000814 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000815 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
816 (To.VT (!cast<Instruction>(InstrStr#"rr")
817 From.RC:$src1,
818 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000819 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
820 (iPTR imm))), addr:$dst),
821 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
822 (EXTRACT_get_vextract_imm To.RC:$ext))>;
823 }
Igor Breger7f69a992015-09-10 12:54:54 +0000824}
825
826multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000827 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000828 let Predicates = [HasAVX512] in {
829 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
830 X86VectorVTInfo<16, EltVT32, VR512>,
831 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000832 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000833 EVEX_V512, EVEX_CD8<32, CD8VT4>;
834 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
835 X86VectorVTInfo< 8, EltVT64, VR512>,
836 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000837 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
839 }
Igor Breger7f69a992015-09-10 12:54:54 +0000840 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000841 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000842 X86VectorVTInfo< 8, EltVT32, VR256X>,
843 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000844 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000845 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000846
847 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000848 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000849 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000850 X86VectorVTInfo< 4, EltVT64, VR256X>,
851 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000852 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000854
855 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000856 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000857 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000858 X86VectorVTInfo< 8, EltVT64, VR512>,
859 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000860 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000862 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000863 X86VectorVTInfo<16, EltVT32, VR512>,
864 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000865 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 EVEX_V512, EVEX_CD8<32, CD8VT8>;
867 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Adam Nemet55536c62014-09-25 23:48:45 +0000870defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
871defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872
Igor Bregerdefab3c2015-10-08 12:55:01 +0000873// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000874// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000875defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000876 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000877defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000878 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000879
880defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000881 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000882defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000883 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884
885defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000886 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889
Craig Topper08a68572016-05-21 22:50:04 +0000890// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000891defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
892 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
893defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
894 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
895
896// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000897defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
901// Codegen pattern with the alternative types extract VEC256 from VEC512
902defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
903 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
904defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
905 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
906
Craig Topper5f3fef82016-05-22 07:40:58 +0000907
Craig Topper48a79172017-08-30 07:26:12 +0000908// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
909// smaller extract to enable EVEX->VEX.
910let Predicates = [NoVLX] in {
911def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
912 (v2i64 (VEXTRACTI128rr
913 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
914 (iPTR 1)))>;
915def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
916 (v2f64 (VEXTRACTF128rr
917 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
918 (iPTR 1)))>;
919def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
920 (v4i32 (VEXTRACTI128rr
921 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
922 (iPTR 1)))>;
923def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
924 (v4f32 (VEXTRACTF128rr
925 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
928 (v8i16 (VEXTRACTI128rr
929 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
932 (v16i8 (VEXTRACTI128rr
933 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935}
936
937// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
938// smaller extract to enable EVEX->VEX.
939let Predicates = [HasVLX] in {
940def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
941 (v2i64 (VEXTRACTI32x4Z256rr
942 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
945 (v2f64 (VEXTRACTF32x4Z256rr
946 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
949 (v4i32 (VEXTRACTI32x4Z256rr
950 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
953 (v4f32 (VEXTRACTF32x4Z256rr
954 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
957 (v8i16 (VEXTRACTI32x4Z256rr
958 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
961 (v16i8 (VEXTRACTI32x4Z256rr
962 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964}
965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Craig Toppera0883622017-08-26 22:24:57 +0000967// Additional patterns for handling a bitcast between the vselect and the
968// extract_subvector.
969multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
970 X86VectorVTInfo To, X86VectorVTInfo Cast,
971 PatFrag vextract_extract,
972 SDNodeXForm EXTRACT_get_vextract_imm,
973 list<Predicate> p> {
974let Predicates = p in {
975 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
976 (bitconvert
977 (To.VT (vextract_extract:$ext
978 (From.VT From.RC:$src), (iPTR imm)))),
979 To.RC:$src0)),
980 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
981 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
982 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
983
984 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
985 (bitconvert
986 (To.VT (vextract_extract:$ext
987 (From.VT From.RC:$src), (iPTR imm)))),
988 Cast.ImmAllZerosV)),
989 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
990 Cast.KRCWM:$mask, From.RC:$src,
991 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
992}
993}
994
995defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
996 v4f32x_info, vextract128_extract,
997 EXTRACT_get_vextract128_imm, [HasVLX]>;
998defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
999 v2f64x_info, vextract128_extract,
1000 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1001
1002defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1003 v4i32x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasVLX]>;
1005defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1006 v4i32x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasVLX]>;
1008defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1009 v4i32x_info, vextract128_extract,
1010 EXTRACT_get_vextract128_imm, [HasVLX]>;
1011defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1012 v2i64x_info, vextract128_extract,
1013 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1014defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1015 v2i64x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1018 v2i64x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1020
1021defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1022 v4f32x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1024defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1025 v2f64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI]>;
1027
1028defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1029 v4i32x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1031defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1032 v4i32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1034defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1035 v4i32x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1037defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1038 v2i64x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasDQI]>;
1040defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1041 v2i64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1044 v2i64x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasDQI]>;
1046
1047defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1048 v8f32x_info, vextract256_extract,
1049 EXTRACT_get_vextract256_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1051 v4f64x_info, vextract256_extract,
1052 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1053
1054defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1055 v8i32x_info, vextract256_extract,
1056 EXTRACT_get_vextract256_imm, [HasDQI]>;
1057defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1058 v8i32x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasDQI]>;
1060defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1061 v8i32x_info, vextract256_extract,
1062 EXTRACT_get_vextract256_imm, [HasDQI]>;
1063defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1064 v4i64x_info, vextract256_extract,
1065 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1067 v4i64x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1070 v4i64x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1072
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001074def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001075 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001076 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1078 EVEX;
1079
Craig Topper03b849e2016-05-21 22:50:11 +00001080def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001081 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001082 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001084 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085
1086//===---------------------------------------------------------------------===//
1087// AVX-512 BROADCAST
1088//---
Igor Breger131008f2016-05-01 08:40:00 +00001089// broadcast with a scalar argument.
1090multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1091 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001092 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1093 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1094 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1095 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1096 (X86VBroadcast SrcInfo.FRC:$src),
1097 DestInfo.RC:$src0)),
1098 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1099 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1100 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1101 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1102 (X86VBroadcast SrcInfo.FRC:$src),
1103 DestInfo.ImmAllZerosV)),
1104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1105 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001106}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001107
Craig Topper17854ec2017-08-30 07:48:39 +00001108// Split version to allow mask and broadcast node to be different types. This
1109// helps support the 32x2 broadcasts.
1110multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1111 X86VectorVTInfo MaskInfo,
1112 X86VectorVTInfo DestInfo,
1113 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001114 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001115 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001116 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001117 (MaskInfo.VT
1118 (bitconvert
1119 (DestInfo.VT
1120 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001121 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001122 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001123 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001124 (MaskInfo.VT
1125 (bitconvert
1126 (DestInfo.VT (X86VBroadcast
1127 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001128 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001129 }
Craig Toppere1cac152016-06-07 07:27:54 +00001130
Craig Topper17854ec2017-08-30 07:48:39 +00001131 def : Pat<(MaskInfo.VT
1132 (bitconvert
1133 (DestInfo.VT (X86VBroadcast
1134 (SrcInfo.VT (scalar_to_vector
1135 (SrcInfo.ScalarLdFrag addr:$src))))))),
1136 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1137 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1138 (bitconvert
1139 (DestInfo.VT
1140 (X86VBroadcast
1141 (SrcInfo.VT (scalar_to_vector
1142 (SrcInfo.ScalarLdFrag addr:$src)))))),
1143 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001144 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001145 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1146 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1147 (bitconvert
1148 (DestInfo.VT
1149 (X86VBroadcast
1150 (SrcInfo.VT (scalar_to_vector
1151 (SrcInfo.ScalarLdFrag addr:$src)))))),
1152 MaskInfo.ImmAllZerosV)),
1153 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1154 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001155}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001156
Craig Topper17854ec2017-08-30 07:48:39 +00001157// Helper class to force mask and broadcast result to same type.
1158multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1159 X86VectorVTInfo DestInfo,
1160 X86VectorVTInfo SrcInfo> :
1161 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1162
Craig Topper80934372016-07-16 03:42:59 +00001163multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001164 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001165 let Predicates = [HasAVX512] in
1166 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1167 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1168 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001169
1170 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001171 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001172 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001173 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001174 }
1175}
1176
Craig Topper80934372016-07-16 03:42:59 +00001177multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1178 AVX512VLVectorVTInfo _> {
1179 let Predicates = [HasAVX512] in
1180 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1181 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1182 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183
Craig Topper80934372016-07-16 03:42:59 +00001184 let Predicates = [HasVLX] in {
1185 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1186 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1187 EVEX_V256;
1188 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1189 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1190 EVEX_V128;
1191 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192}
Craig Topper80934372016-07-16 03:42:59 +00001193defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1194 avx512vl_f32_info>;
1195defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1196 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001198def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001199 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001200def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001201 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001202
Robert Khasanovcbc57032014-12-09 16:38:41 +00001203multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001204 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001205 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001206 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001207 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001208 (ins SrcRC:$src),
1209 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001210 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211}
1212
Guy Blank7f60c992017-08-09 17:21:01 +00001213multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1214 X86VectorVTInfo _, SDPatternOperator OpNode,
1215 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001216 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001217 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1218 (outs _.RC:$dst), (ins GR32:$src),
1219 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1220 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1221 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1222 "$src0 = $dst">, T8PD, EVEX;
1223
1224 def : Pat <(_.VT (OpNode SrcRC:$src)),
1225 (!cast<Instruction>(Name#r)
1226 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1227
1228 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1229 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1230 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1231
1232 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1233 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1234 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1235}
1236
1237multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1238 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1239 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1240 let Predicates = [prd] in
1241 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1242 Subreg>, EVEX_V512;
1243 let Predicates = [prd, HasVLX] in {
1244 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1245 SrcRC, Subreg>, EVEX_V256;
1246 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1247 SrcRC, Subreg>, EVEX_V128;
1248 }
1249}
1250
Robert Khasanovcbc57032014-12-09 16:38:41 +00001251multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001252 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001253 RegisterClass SrcRC, Predicate prd> {
1254 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001255 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1258 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001259 }
1260}
1261
Guy Blank7f60c992017-08-09 17:21:01 +00001262defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1263 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1264defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1265 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1266 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001267defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1268 X86VBroadcast, GR32, HasAVX512>;
1269defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1270 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001273 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001275 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
Igor Breger21296d22015-10-20 11:56:42 +00001277// Provide aliases for broadcast from the same register class that
1278// automatically does the extract.
1279multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1280 X86VectorVTInfo SrcInfo> {
1281 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1282 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1283 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1284}
1285
1286multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1287 AVX512VLVectorVTInfo _, Predicate prd> {
1288 let Predicates = [prd] in {
1289 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1290 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1291 EVEX_V512;
1292 // Defined separately to avoid redefinition.
1293 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1294 }
1295 let Predicates = [prd, HasVLX] in {
1296 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1297 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1298 EVEX_V256;
1299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1300 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001301 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302}
1303
Igor Breger21296d22015-10-20 11:56:42 +00001304defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1305 avx512vl_i8_info, HasBWI>;
1306defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1307 avx512vl_i16_info, HasBWI>;
1308defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1309 avx512vl_i32_info, HasAVX512>;
1310defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1311 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001313multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1314 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001315 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001316 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1317 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001318 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001319 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001320}
1321
Craig Topperd6f4be92017-08-21 05:29:02 +00001322// This should be used for the AVX512DQ broadcast instructions. It disables
1323// the unmasked patterns so that we only use the DQ instructions when masking
1324// is requested.
1325multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1326 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001327 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001328 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1329 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1330 (null_frag),
1331 (_Dst.VT (X86SubVBroadcast
1332 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1333 AVX5128IBase, EVEX;
1334}
1335
Simon Pilgrim79195582017-02-21 16:41:44 +00001336let Predicates = [HasAVX512] in {
1337 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1338 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1339 (VPBROADCASTQZm addr:$src)>;
1340}
1341
Craig Topperbe351ee2016-10-01 06:01:23 +00001342let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001343 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1344 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1345 (VPBROADCASTQZ128m addr:$src)>;
1346 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1347 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001348 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1349 // This means we'll encounter truncated i32 loads; match that here.
1350 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1351 (VPBROADCASTWZ128m addr:$src)>;
1352 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1353 (VPBROADCASTWZ256m addr:$src)>;
1354 def : Pat<(v8i16 (X86VBroadcast
1355 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1356 (VPBROADCASTWZ128m addr:$src)>;
1357 def : Pat<(v16i16 (X86VBroadcast
1358 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1359 (VPBROADCASTWZ256m addr:$src)>;
1360}
1361
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001362//===----------------------------------------------------------------------===//
1363// AVX-512 BROADCAST SUBVECTORS
1364//
1365
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001366defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1367 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001368 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001369defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1370 v16f32_info, v4f32x_info>,
1371 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1372defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1373 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001374 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001375defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1376 v8f64_info, v4f64x_info>, VEX_W,
1377 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1378
Craig Topper715ad7f2016-10-16 23:29:51 +00001379let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001380def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1381 (VBROADCASTF64X4rm addr:$src)>;
1382def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1383 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001384def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1385 (VBROADCASTI64X4rm addr:$src)>;
1386def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1387 (VBROADCASTI64X4rm addr:$src)>;
1388
1389// Provide fallback in case the load node that is used in the patterns above
1390// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001391def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1392 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001393 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001394def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1395 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1396 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001397def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1398 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001399 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001400def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1401 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1402 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001403def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1404 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1405 (v16i16 VR256X:$src), 1)>;
1406def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1407 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1408 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001409
Craig Topperd6f4be92017-08-21 05:29:02 +00001410def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1411 (VBROADCASTF32X4rm addr:$src)>;
1412def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1413 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001414def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1415 (VBROADCASTI32X4rm addr:$src)>;
1416def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1417 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001418}
1419
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001420let Predicates = [HasVLX] in {
1421defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v8i32x_info, v4i32x_info>,
1423 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1424defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v8f32x_info, v4f32x_info>,
1426 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001427
Craig Topperd6f4be92017-08-21 05:29:02 +00001428def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1429 (VBROADCASTF32X4Z256rm addr:$src)>;
1430def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1431 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001432def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1433 (VBROADCASTI32X4Z256rm addr:$src)>;
1434def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1435 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001436
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001437// Provide fallback in case the load node that is used in the patterns above
1438// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001439def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1440 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1441 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001442def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001443 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001444 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001445def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1446 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1447 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001448def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001449 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001450 (v4i32 VR128X:$src), 1)>;
1451def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001452 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001453 (v8i16 VR128X:$src), 1)>;
1454def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001455 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001456 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001457}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001458
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001459let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001460defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001461 v4i64x_info, v2i64x_info>, VEX_W,
1462 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001463defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001464 v4f64x_info, v2f64x_info>, VEX_W,
1465 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001466}
1467
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001468let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001469defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001470 v8i64_info, v2i64x_info>, VEX_W,
1471 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001472defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001473 v16i32_info, v8i32x_info>,
1474 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001475defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001476 v8f64_info, v2f64x_info>, VEX_W,
1477 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001478defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001479 v16f32_info, v8f32x_info>,
1480 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1481}
Adam Nemet73f72e12014-06-27 00:43:38 +00001482
Igor Bregerfa798a92015-11-02 07:39:36 +00001483multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001484 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001485 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001486 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1487 _Src.info512, _Src.info128>,
1488 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001489 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001490 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1491 _Src.info256, _Src.info128>,
1492 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001493}
1494
1495multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001496 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1497 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001498
1499 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001500 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1501 _Src.info128, _Src.info128>,
1502 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001503}
1504
Craig Topper51e052f2016-10-15 16:26:02 +00001505defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1506 avx512vl_i32_info, avx512vl_i64_info>;
1507defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1508 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001509
Craig Topper52317e82017-01-15 05:47:45 +00001510let Predicates = [HasVLX] in {
1511def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1512 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1513def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1514 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1515}
1516
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001517def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001518 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001519def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1520 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1521
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001522def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001523 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001524def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1525 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001526
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527//===----------------------------------------------------------------------===//
1528// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1529//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001530multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1531 X86VectorVTInfo _, RegisterClass KRC> {
1532 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001533 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001534 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535}
1536
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001537multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001538 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1539 let Predicates = [HasCDI] in
1540 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1541 let Predicates = [HasCDI, HasVLX] in {
1542 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1543 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1544 }
1545}
1546
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001547defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001548 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001549defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001550 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551
1552//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001553// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001554multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001555let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001556 // The index operand in the pattern should really be an integer type. However,
1557 // if we do that and it happens to come from a bitcast, then it becomes
1558 // difficult to find the bitcast needed to convert the index to the
1559 // destination type for the passthru since it will be folded with the bitcast
1560 // of the index operand.
1561 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001562 (ins _.RC:$src2, _.RC:$src3),
1563 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001564 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001565 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001566
Craig Topper4fa3b502016-09-06 06:56:59 +00001567 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001568 (ins _.RC:$src2, _.MemOp:$src3),
1569 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001570 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001571 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001572 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573 }
1574}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001575multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001576 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001577 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001578 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001579 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1580 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1581 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001582 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001583 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1584 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001585}
1586
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001587multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001588 AVX512VLVectorVTInfo VTInfo> {
1589 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1590 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001591 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001592 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1593 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1594 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1595 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001596 }
1597}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001598
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001599multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001600 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001601 Predicate Prd> {
1602 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001603 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001604 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001605 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1606 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001607 }
1608}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001609
Craig Topperaad5f112015-11-30 00:13:24 +00001610defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001611 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001612defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001613 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001614defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001615 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001616 VEX_W, EVEX_CD8<16, CD8VF>;
1617defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001618 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001619 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001620defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001621 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001622defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001624
Craig Topperaad5f112015-11-30 00:13:24 +00001625// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001626multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001627 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001628let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001629 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1630 (ins IdxVT.RC:$src2, _.RC:$src3),
1631 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001632 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1633 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001634
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001635 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1636 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1637 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001638 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001639 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001640 EVEX_4V, AVX5128IBase;
1641 }
1642}
1643multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001644 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001646 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1647 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1648 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1649 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001650 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001651 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1652 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001653}
1654
1655multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001656 AVX512VLVectorVTInfo VTInfo,
1657 AVX512VLVectorVTInfo ShuffleMask> {
1658 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001659 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001660 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001661 ShuffleMask.info512>, EVEX_V512;
1662 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001663 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001664 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001665 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001666 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001667 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001668 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001669 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1670 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001671 }
1672}
1673
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001674multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001675 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001676 AVX512VLVectorVTInfo Idx,
1677 Predicate Prd> {
1678 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001679 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1680 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001681 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001682 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1683 Idx.info128>, EVEX_V128;
1684 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1685 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001686 }
1687}
1688
Craig Toppera47576f2015-11-26 20:21:29 +00001689defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001690 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001691defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001692 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001693defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1694 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1695 VEX_W, EVEX_CD8<16, CD8VF>;
1696defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1697 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1698 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001699defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001700 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001701defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001702 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704//===----------------------------------------------------------------------===//
1705// AVX-512 - BLEND using mask
1706//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001707multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001708 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001709 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1710 (ins _.RC:$src1, _.RC:$src2),
1711 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001712 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001713 []>, EVEX_4V;
1714 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1715 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001716 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001717 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001718 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001719 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1720 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1721 !strconcat(OpcodeStr,
1722 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1723 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001724 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001725 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1726 (ins _.RC:$src1, _.MemOp:$src2),
1727 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001728 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001729 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1730 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1731 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001732 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001733 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001734 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001735 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1736 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1737 !strconcat(OpcodeStr,
1738 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1739 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1740 }
Craig Toppera74e3082017-01-07 22:20:34 +00001741 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001742}
1743multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1744
Craig Topper81f20aa2017-01-07 22:20:26 +00001745 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001746 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1747 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1748 !strconcat(OpcodeStr,
1749 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1750 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001751 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001752
1753 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1754 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1755 !strconcat(OpcodeStr,
1756 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1757 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001758 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001759 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760}
1761
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001762multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1763 AVX512VLVectorVTInfo VTInfo> {
1764 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1765 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001767 let Predicates = [HasVLX] in {
1768 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1769 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1770 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1771 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1772 }
1773}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001774
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001775multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1776 AVX512VLVectorVTInfo VTInfo> {
1777 let Predicates = [HasBWI] in
1778 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001779
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001780 let Predicates = [HasBWI, HasVLX] in {
1781 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1782 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1783 }
1784}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001786
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001787defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1788defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1789defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1790defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1791defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1792defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001793
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001794
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001795//===----------------------------------------------------------------------===//
1796// Compare Instructions
1797//===----------------------------------------------------------------------===//
1798
1799// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001800
1801multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1802
1803 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1804 (outs _.KRC:$dst),
1805 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1806 "vcmp${cc}"#_.Suffix,
1807 "$src2, $src1", "$src1, $src2",
1808 (OpNode (_.VT _.RC:$src1),
1809 (_.VT _.RC:$src2),
1810 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001811 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001812 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001814 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001815 "vcmp${cc}"#_.Suffix,
1816 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001817 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001818 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001819
1820 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1821 (outs _.KRC:$dst),
1822 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1823 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001824 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001825 (OpNodeRnd (_.VT _.RC:$src1),
1826 (_.VT _.RC:$src2),
1827 imm:$cc,
1828 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1829 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001830 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001831 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1832 (outs VK1:$dst),
1833 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1834 "vcmp"#_.Suffix,
1835 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001836 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001837 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1838 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001839 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001840 "vcmp"#_.Suffix,
1841 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1842 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1843
1844 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1847 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001848 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001849 EVEX_4V, EVEX_B;
1850 }// let isAsmParserOnly = 1, hasSideEffects = 0
1851
1852 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001853 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001854 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1855 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1856 !strconcat("vcmp${cc}", _.Suffix,
1857 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1858 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1859 _.FRC:$src2,
1860 imm:$cc))],
1861 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001862 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1863 (outs _.KRC:$dst),
1864 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1865 !strconcat("vcmp${cc}", _.Suffix,
1866 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1867 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1868 (_.ScalarLdFrag addr:$src2),
1869 imm:$cc))],
1870 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001871 }
1872}
1873
1874let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001875 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001876 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1877 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001878 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001879 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1880 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001881}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001883multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001884 X86VectorVTInfo _, bit IsCommutable> {
1885 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001886 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001887 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1888 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1889 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1891 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001892 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1893 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1894 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1895 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001897 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001898 def rrk : AVX512BI<opc, MRMSrcReg,
1899 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1900 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1901 "$dst {${mask}}, $src1, $src2}"),
1902 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1903 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1904 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001905 def rmk : AVX512BI<opc, MRMSrcMem,
1906 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1907 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1908 "$dst {${mask}}, $src1, $src2}"),
1909 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1910 (OpNode (_.VT _.RC:$src1),
1911 (_.VT (bitconvert
1912 (_.LdFrag addr:$src2))))))],
1913 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914}
1915
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001916multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001917 X86VectorVTInfo _, bit IsCommutable> :
1918 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001919 def rmb : AVX512BI<opc, MRMSrcMem,
1920 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1921 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1922 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1923 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1924 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1925 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1926 def rmbk : AVX512BI<opc, MRMSrcMem,
1927 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1928 _.ScalarMemOp:$src2),
1929 !strconcat(OpcodeStr,
1930 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1931 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1932 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1933 (OpNode (_.VT _.RC:$src1),
1934 (X86VBroadcast
1935 (_.ScalarLdFrag addr:$src2)))))],
1936 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001939multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001940 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1941 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001942 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001943 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1944 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001945
1946 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001947 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1948 IsCommutable>, EVEX_V256;
1949 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1950 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001951 }
1952}
1953
1954multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1955 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001956 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001957 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001958 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1959 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001960
1961 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001962 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1963 IsCommutable>, EVEX_V256;
1964 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1965 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001966 }
1967}
1968
1969defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001970 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001971 EVEX_CD8<8, CD8VF>;
1972
1973defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001974 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001975 EVEX_CD8<16, CD8VF>;
1976
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001978 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001979 EVEX_CD8<32, CD8VF>;
1980
Robert Khasanovf70f7982014-09-18 14:06:55 +00001981defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001982 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001983 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1984
1985defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1986 avx512vl_i8_info, HasBWI>,
1987 EVEX_CD8<8, CD8VF>;
1988
1989defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1990 avx512vl_i16_info, HasBWI>,
1991 EVEX_CD8<16, CD8VF>;
1992
Robert Khasanovf70f7982014-09-18 14:06:55 +00001993defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001994 avx512vl_i32_info, HasAVX512>,
1995 EVEX_CD8<32, CD8VF>;
1996
Robert Khasanovf70f7982014-09-18 14:06:55 +00001997defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001998 avx512vl_i64_info, HasAVX512>,
1999 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000
Craig Toppera88306e2017-10-10 06:36:46 +00002001// Transforms to swizzle an immediate to help matching memory operand in first
2002// operand.
2003def CommutePCMPCC : SDNodeXForm<imm, [{
2004 uint8_t Imm = N->getZExtValue() & 0x7;
2005 switch (Imm) {
2006 default: llvm_unreachable("Unreachable!");
2007 case 0x01: Imm = 0x06; break; // LT -> NLE
2008 case 0x02: Imm = 0x05; break; // LE -> NLT
2009 case 0x05: Imm = 0x02; break; // NLT -> LE
2010 case 0x06: Imm = 0x01; break; // NLE -> LT
2011 case 0x00: // EQ
2012 case 0x03: // FALSE
2013 case 0x04: // NE
2014 case 0x07: // TRUE
2015 break;
2016 }
2017 return getI8Imm(Imm, SDLoc(N));
2018}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002019
Robert Khasanov29e3b962014-08-27 09:34:37 +00002020multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2021 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002022 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002024 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002025 !strconcat("vpcmp${cc}", Suffix,
2026 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002027 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2028 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2030 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002031 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002032 !strconcat("vpcmp${cc}", Suffix,
2033 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002034 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2035 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002036 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002037 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002038 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002039 def rrik : AVX512AIi8<opc, MRMSrcReg,
2040 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002041 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002042 !strconcat("vpcmp${cc}", Suffix,
2043 "\t{$src2, $src1, $dst {${mask}}|",
2044 "$dst {${mask}}, $src1, $src2}"),
2045 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2046 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002047 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002048 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002049 def rmik : AVX512AIi8<opc, MRMSrcMem,
2050 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002051 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002052 !strconcat("vpcmp${cc}", Suffix,
2053 "\t{$src2, $src1, $dst {${mask}}|",
2054 "$dst {${mask}}, $src1, $src2}"),
2055 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2056 (OpNode (_.VT _.RC:$src1),
2057 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002058 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002059 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002061 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002062 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002064 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002065 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2066 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002067 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002068 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002070 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002071 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2072 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002073 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002074 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2075 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002076 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002077 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002078 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2079 "$dst {${mask}}, $src1, $src2, $cc}"),
2080 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002081 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002082 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2083 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002084 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002085 !strconcat("vpcmp", Suffix,
2086 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2087 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002088 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 }
Craig Toppera88306e2017-10-10 06:36:46 +00002090
2091 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2092 (_.VT _.RC:$src1), imm:$cc),
2093 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2094 (CommutePCMPCC imm:$cc))>;
2095
2096 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2097 (_.VT _.RC:$src1), imm:$cc)),
2098 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2099 _.RC:$src1, addr:$src2,
2100 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101}
2102
Robert Khasanov29e3b962014-08-27 09:34:37 +00002103multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002104 X86VectorVTInfo _> :
2105 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002106 def rmib : AVX512AIi8<opc, MRMSrcMem,
2107 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002108 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002109 !strconcat("vpcmp${cc}", Suffix,
2110 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2111 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2112 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2113 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002114 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002115 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2116 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2117 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002118 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002119 !strconcat("vpcmp${cc}", Suffix,
2120 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2121 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2122 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2123 (OpNode (_.VT _.RC:$src1),
2124 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002125 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002126 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127
Robert Khasanov29e3b962014-08-27 09:34:37 +00002128 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002129 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2131 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002132 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002133 !strconcat("vpcmp", Suffix,
2134 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2135 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2136 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2137 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2138 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002139 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140 !strconcat("vpcmp", Suffix,
2141 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2142 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2143 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2144 }
Craig Toppera88306e2017-10-10 06:36:46 +00002145
2146 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2147 (_.VT _.RC:$src1), imm:$cc),
2148 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2149 (CommutePCMPCC imm:$cc))>;
2150
2151 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2152 (_.ScalarLdFrag addr:$src2)),
2153 (_.VT _.RC:$src1), imm:$cc)),
2154 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2155 _.RC:$src1, addr:$src2,
2156 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002157}
2158
2159multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2160 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2161 let Predicates = [prd] in
2162 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2163
2164 let Predicates = [prd, HasVLX] in {
2165 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2166 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2167 }
2168}
2169
2170multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2171 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2172 let Predicates = [prd] in
2173 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2174 EVEX_V512;
2175
2176 let Predicates = [prd, HasVLX] in {
2177 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2178 EVEX_V256;
2179 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2180 EVEX_V128;
2181 }
2182}
2183
2184defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2185 HasBWI>, EVEX_CD8<8, CD8VF>;
2186defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2187 HasBWI>, EVEX_CD8<8, CD8VF>;
2188
2189defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2190 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2191defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2192 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2193
Robert Khasanovf70f7982014-09-18 14:06:55 +00002194defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002195 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002196defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002197 HasAVX512>, EVEX_CD8<32, CD8VF>;
2198
Robert Khasanovf70f7982014-09-18 14:06:55 +00002199defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002200 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002201defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002202 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002203
Ayman Musa721d97f2017-06-27 12:08:37 +00002204
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002205multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002207 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2208 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2209 "vcmp${cc}"#_.Suffix,
2210 "$src2, $src1", "$src1, $src2",
2211 (X86cmpm (_.VT _.RC:$src1),
2212 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002213 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002214
Craig Toppere1cac152016-06-07 07:27:54 +00002215 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2216 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2217 "vcmp${cc}"#_.Suffix,
2218 "$src2, $src1", "$src1, $src2",
2219 (X86cmpm (_.VT _.RC:$src1),
2220 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2221 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002222
Craig Toppere1cac152016-06-07 07:27:54 +00002223 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2224 (outs _.KRC:$dst),
2225 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2226 "vcmp${cc}"#_.Suffix,
2227 "${src2}"##_.BroadcastStr##", $src1",
2228 "$src1, ${src2}"##_.BroadcastStr,
2229 (X86cmpm (_.VT _.RC:$src1),
2230 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2231 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002233 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002234 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2235 (outs _.KRC:$dst),
2236 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2237 "vcmp"#_.Suffix,
2238 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2239
2240 let mayLoad = 1 in {
2241 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2242 (outs _.KRC:$dst),
2243 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2244 "vcmp"#_.Suffix,
2245 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2246
2247 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2248 (outs _.KRC:$dst),
2249 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2250 "vcmp"#_.Suffix,
2251 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2252 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2253 }
Craig Topper61956982017-09-30 17:02:39 +00002254 }
2255
2256 // Patterns for selecting with loads in other operand.
2257 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2258 CommutableCMPCC:$cc),
2259 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2260 imm:$cc)>;
2261
2262 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2263 (_.VT _.RC:$src1),
2264 CommutableCMPCC:$cc)),
2265 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2266 _.RC:$src1, addr:$src2,
2267 imm:$cc)>;
2268
2269 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2270 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2271 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2272 imm:$cc)>;
2273
2274 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2275 (_.ScalarLdFrag addr:$src2)),
2276 (_.VT _.RC:$src1),
2277 CommutableCMPCC:$cc)),
2278 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2279 _.RC:$src1, addr:$src2,
2280 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002281}
2282
2283multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2284 // comparison code form (VCMP[EQ/LT/LE/...]
2285 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2286 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2287 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002288 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002289 (X86cmpmRnd (_.VT _.RC:$src1),
2290 (_.VT _.RC:$src2),
2291 imm:$cc,
2292 (i32 FROUND_NO_EXC))>, EVEX_B;
2293
2294 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2295 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2296 (outs _.KRC:$dst),
2297 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2298 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002299 "$cc, {sae}, $src2, $src1",
2300 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002301 }
2302}
2303
2304multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2305 let Predicates = [HasAVX512] in {
2306 defm Z : avx512_vcmp_common<_.info512>,
2307 avx512_vcmp_sae<_.info512>, EVEX_V512;
2308
2309 }
2310 let Predicates = [HasAVX512,HasVLX] in {
2311 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2312 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313 }
2314}
2315
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002316defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2317 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2318defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2319 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002321
Craig Topper61956982017-09-30 17:02:39 +00002322// Patterns to select fp compares with load as first operand.
2323let Predicates = [HasAVX512] in {
2324 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2325 CommutableCMPCC:$cc)),
2326 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2327
2328 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2329 CommutableCMPCC:$cc)),
2330 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2331}
2332
Asaf Badouh572bbce2015-09-20 08:46:07 +00002333// ----------------------------------------------------------------
2334// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002335//handle fpclass instruction mask = op(reg_scalar,imm)
2336// op(mem_scalar,imm)
2337multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2338 X86VectorVTInfo _, Predicate prd> {
2339 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002340 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002341 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002342 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002343 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2344 (i32 imm:$src2)))], NoItinerary>;
2345 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2346 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2347 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002348 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002349 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002350 (OpNode (_.VT _.RC:$src1),
2351 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002352 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002353 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002354 OpcodeStr##_.Suffix##
2355 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2356 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002357 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002358 (i32 imm:$src2)))], NoItinerary>;
2359 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002360 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002361 OpcodeStr##_.Suffix##
2362 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2363 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002364 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002365 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002366 }
2367}
2368
Asaf Badouh572bbce2015-09-20 08:46:07 +00002369//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2370// fpclass(reg_vec, mem_vec, imm)
2371// fpclass(reg_vec, broadcast(eltVt), imm)
2372multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2373 X86VectorVTInfo _, string mem, string broadcast>{
2374 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2375 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002376 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002377 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2378 (i32 imm:$src2)))], NoItinerary>;
2379 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2380 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2381 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002382 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002383 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002384 (OpNode (_.VT _.RC:$src1),
2385 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002386 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2387 (ins _.MemOp:$src1, i32u8imm:$src2),
2388 OpcodeStr##_.Suffix##mem#
2389 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002390 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002391 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2392 (i32 imm:$src2)))], NoItinerary>;
2393 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2394 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2395 OpcodeStr##_.Suffix##mem#
2396 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002397 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002398 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2399 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2400 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2401 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2402 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2403 _.BroadcastStr##", $dst|$dst, ${src1}"
2404 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002405 [(set _.KRC:$dst,(OpNode
2406 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002407 (_.ScalarLdFrag addr:$src1))),
2408 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2409 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2410 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2411 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2412 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2413 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002414 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2415 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002416 (_.ScalarLdFrag addr:$src1))),
2417 (i32 imm:$src2))))], NoItinerary>,
2418 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002419}
2420
Asaf Badouh572bbce2015-09-20 08:46:07 +00002421multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002422 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002423 string broadcast>{
2424 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002425 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002426 broadcast>, EVEX_V512;
2427 }
2428 let Predicates = [prd, HasVLX] in {
2429 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2430 broadcast>, EVEX_V128;
2431 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2432 broadcast>, EVEX_V256;
2433 }
2434}
2435
2436multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002437 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002438 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002439 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002440 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002441 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2442 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2443 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2444 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2445 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002446}
2447
Asaf Badouh696e8e02015-10-18 11:04:38 +00002448defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2449 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002450
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002451//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452// Mask register copy, including
2453// - copy between mask registers
2454// - load/store mask registers
2455// - copy from GPR to mask register and vice versa
2456//
2457multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2458 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002459 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002460 let hasSideEffects = 0 in
2461 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2462 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2463 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2465 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2466 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2467 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2468 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
2470
2471multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2472 string OpcodeStr,
2473 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002474 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002476 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479 }
2480}
2481
Robert Khasanov74acbb72014-07-23 14:49:42 +00002482let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002483 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002484 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2485 VEX, PD;
2486
2487let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002488 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002489 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002490 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002491
2492let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002493 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2494 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002495 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2496 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002497 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2498 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002499 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2500 VEX, XD, VEX_W;
2501}
2502
2503// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002504def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002505 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002506def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002507 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002508
2509def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002510 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002511def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002512 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002513
2514def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002515 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002516def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002517 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002518
2519def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002520 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002521def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2522 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002523def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002524 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002525
2526def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2527 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2528def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2529 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2530def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2531 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2532def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2533 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534
Robert Khasanov74acbb72014-07-23 14:49:42 +00002535// Load/store kreg
2536let Predicates = [HasDQI] in {
2537 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2538 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002539 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2540 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002541
2542 def : Pat<(store VK4:$src, addr:$dst),
2543 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2544 def : Pat<(store VK2:$src, addr:$dst),
2545 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002546 def : Pat<(store VK1:$src, addr:$dst),
2547 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002548
2549 def : Pat<(v2i1 (load addr:$src)),
2550 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2551 def : Pat<(v4i1 (load addr:$src)),
2552 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002553}
2554let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002555 def : Pat<(store VK1:$src, addr:$dst),
2556 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002557 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2558 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002559 def : Pat<(store VK2:$src, addr:$dst),
2560 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002561 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2562 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002563 def : Pat<(store VK4:$src, addr:$dst),
2564 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002565 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2566 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002567 def : Pat<(store VK8:$src, addr:$dst),
2568 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002569 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2570 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002571
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002572 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002573 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002574 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002575 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002576 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002577 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002578}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002579
Robert Khasanov74acbb72014-07-23 14:49:42 +00002580let Predicates = [HasAVX512] in {
2581 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002583 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002584 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002585 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2586 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002587}
2588let Predicates = [HasBWI] in {
2589 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2590 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002591 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2592 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002593 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2594 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002595 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2596 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002597}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002598
Robert Khasanov74acbb72014-07-23 14:49:42 +00002599let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002600 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2601 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2602 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002603
Simon Pilgrim64fff142017-07-16 18:37:23 +00002604 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002605 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002606
Guy Blank548e22a2017-05-19 12:35:15 +00002607 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2608 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002609
Simon Pilgrim64fff142017-07-16 18:37:23 +00002610 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002611 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002612
Simon Pilgrim64fff142017-07-16 18:37:23 +00002613 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002614 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2615 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002616
Guy Blank548e22a2017-05-19 12:35:15 +00002617 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2618 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2619 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2620 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2621 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2622 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2623 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002624
Guy Blank548e22a2017-05-19 12:35:15 +00002625 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2626 (COPY_TO_REGCLASS
2627 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2628 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2629 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2630 (COPY_TO_REGCLASS
2631 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2632 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2633 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2634 (COPY_TO_REGCLASS
2635 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2636 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002637
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002639
2640// Mask unary operation
2641// - KNOT
2642multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002643 RegisterClass KRC, SDPatternOperator OpNode,
2644 Predicate prd> {
2645 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002647 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 [(set KRC:$dst, (OpNode KRC:$src))]>;
2649}
2650
Robert Khasanov74acbb72014-07-23 14:49:42 +00002651multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2652 SDPatternOperator OpNode> {
2653 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2654 HasDQI>, VEX, PD;
2655 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2656 HasAVX512>, VEX, PS;
2657 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2658 HasBWI>, VEX, PD, VEX_W;
2659 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2660 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002661}
2662
Craig Topper7b9cc142016-11-03 06:04:28 +00002663defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664
Robert Khasanov74acbb72014-07-23 14:49:42 +00002665// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002666let Predicates = [HasAVX512, NoDQI] in
2667def : Pat<(vnot VK8:$src),
2668 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2669
2670def : Pat<(vnot VK4:$src),
2671 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2672def : Pat<(vnot VK2:$src),
2673 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002674
2675// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002676// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002677multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002678 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002679 Predicate prd, bit IsCommutable> {
2680 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002681 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2682 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002683 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002684 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2685}
2686
Robert Khasanov595683d2014-07-28 13:46:45 +00002687multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002688 SDPatternOperator OpNode, bit IsCommutable,
2689 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002690 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002691 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002692 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002693 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002694 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002695 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002696 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002697 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698}
2699
2700def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2701def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002702// These nodes use 'vnot' instead of 'not' to support vectors.
2703def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2704def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002705
Craig Topper7b9cc142016-11-03 06:04:28 +00002706defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2707defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2708defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2709defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2710defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2711defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002712
Craig Topper7b9cc142016-11-03 06:04:28 +00002713multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2714 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002715 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2716 // for the DQI set, this type is legal and KxxxB instruction is used
2717 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002718 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002719 (COPY_TO_REGCLASS
2720 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2721 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2722
2723 // All types smaller than 8 bits require conversion anyway
2724 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2725 (COPY_TO_REGCLASS (Inst
2726 (COPY_TO_REGCLASS VK1:$src1, VK16),
2727 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002728 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002729 (COPY_TO_REGCLASS (Inst
2730 (COPY_TO_REGCLASS VK2:$src1, VK16),
2731 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002732 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002733 (COPY_TO_REGCLASS (Inst
2734 (COPY_TO_REGCLASS VK4:$src1, VK16),
2735 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736}
2737
Craig Topper7b9cc142016-11-03 06:04:28 +00002738defm : avx512_binop_pat<and, and, KANDWrr>;
2739defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2740defm : avx512_binop_pat<or, or, KORWrr>;
2741defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2742defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002745multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2746 RegisterClass KRCSrc, Predicate prd> {
2747 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002748 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002749 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2750 (ins KRC:$src1, KRC:$src2),
2751 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2752 VEX_4V, VEX_L;
2753
2754 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2755 (!cast<Instruction>(NAME##rr)
2756 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2757 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2758 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002759}
2760
Igor Bregera54a1a82015-09-08 13:10:00 +00002761defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2762defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2763defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002764
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002765// Mask bit testing
2766multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002767 SDNode OpNode, Predicate prd> {
2768 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002769 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002770 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2772}
2773
Igor Breger5ea0a6812015-08-31 13:30:19 +00002774multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2775 Predicate prdW = HasAVX512> {
2776 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2777 VEX, PD;
2778 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2779 VEX, PS;
2780 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2781 VEX, PS, VEX_W;
2782 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2783 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784}
2785
2786defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002787defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789// Mask shift
2790multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2791 SDNode OpNode> {
2792 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002793 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002794 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002795 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2797}
2798
2799multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2800 SDNode OpNode> {
2801 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002802 VEX, TAPD, VEX_W;
2803 let Predicates = [HasDQI] in
2804 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2805 VEX, TAPD;
2806 let Predicates = [HasBWI] in {
2807 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2808 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002809 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2810 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812}
2813
Craig Topper3b7e8232017-01-30 00:06:01 +00002814defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2815defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816
Ayman Musa721d97f2017-06-27 12:08:37 +00002817multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2818def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2819 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2820 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2821 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2822
Craig Toppereb5c4112017-09-24 05:24:52 +00002823def : Pat<(v8i1 (and VK8:$mask,
2824 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2825 (COPY_TO_REGCLASS
2826 (!cast<Instruction>(InstStr##Zrrk)
2827 (COPY_TO_REGCLASS VK8:$mask, VK16),
2828 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2829 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2830 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002831}
2832
2833multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2834 AVX512VLVectorVTInfo _> {
2835def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2836 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2837 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2838 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2839 imm:$cc), VK8)>;
2840
Craig Toppereb5c4112017-09-24 05:24:52 +00002841def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2842 (_.info256.VT VR256X:$src2), imm:$cc))),
2843 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2844 (COPY_TO_REGCLASS VK8:$mask, VK16),
2845 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2846 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2847 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002848}
2849
2850let Predicates = [HasAVX512, NoVLX] in {
2851 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2852 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2853
2854 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2855 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2856 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2857}
2858
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859// Mask setting all 0s or 1s
2860multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2861 let Predicates = [HasAVX512] in
2862 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2863 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2864 [(set KRC:$dst, (VT Val))]>;
2865}
2866
2867multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002869 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2870 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002871}
2872
2873defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2874defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2875
2876// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2877let Predicates = [HasAVX512] in {
2878 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002879 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2880 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002881 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002883 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2884 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002885 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002887
2888// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2889multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2890 RegisterClass RC, ValueType VT> {
2891 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2892 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002893
Igor Bregerf1bd7612016-03-06 07:46:03 +00002894 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002895 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002896}
Guy Blank548e22a2017-05-19 12:35:15 +00002897defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2898defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2899defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2900defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2901defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2902defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002903
2904defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2905defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2906defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2907defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2908defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2909
2910defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2911defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2912defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2913defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2914
2915defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2916defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2917defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2918
2919defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2920defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2921
2922defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923
Igor Breger999ac752016-03-08 15:21:25 +00002924def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002925 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002926 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2927 VK2))>;
2928def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002929 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002930 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2931 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2933 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002934def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2935 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002936def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2937 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2938
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002939
Igor Breger86724082016-08-14 05:25:07 +00002940// Patterns for kmask shift
2941multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002942 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002943 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002944 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002945 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002946 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002947 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002948 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002949 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002950 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002951 RC))>;
2952}
2953
2954defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2955defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2956defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957//===----------------------------------------------------------------------===//
2958// AVX-512 - Aligned and unaligned load and store
2959//
2960
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002961
2962multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002963 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00002964 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002965 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002966 let hasSideEffects = 0 in {
2967 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002968 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002969 _.ExeDomain>, EVEX;
2970 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2971 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002972 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002973 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002974 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002975 (_.VT _.RC:$src),
2976 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002977 EVEX, EVEX_KZ;
2978
Craig Toppercb0e7492017-07-31 17:35:44 +00002979 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002980 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002981 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002982 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00002983 !if(NoRMPattern, [],
2984 [(set _.RC:$dst,
2985 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002986 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002987
Craig Topper63e2cd62017-01-14 07:50:52 +00002988 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002989 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2990 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2991 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2992 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002993 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002994 (_.VT _.RC:$src1),
2995 (_.VT _.RC:$src0))))], _.ExeDomain>,
2996 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002997 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002998 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2999 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003000 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3001 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003002 [(set _.RC:$dst, (_.VT
3003 (vselect _.KRCWM:$mask,
3004 (_.VT (bitconvert (ld_frag addr:$src1))),
3005 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003006 }
Craig Toppere1cac152016-06-07 07:27:54 +00003007 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003008 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3009 (ins _.KRCWM:$mask, _.MemOp:$src),
3010 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3011 "${dst} {${mask}} {z}, $src}",
3012 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3013 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3014 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003015 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003016 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3017 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3018
3019 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3020 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3021
3022 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3023 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3024 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025}
3026
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003027multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3028 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003029 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003030 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003031 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003032 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003033
3034 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003035 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003036 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003037 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003038 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003039 }
3040}
3041
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003042multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3043 AVX512VLVectorVTInfo _,
3044 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003045 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003046 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003047 let Predicates = [prd] in
3048 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003049 masked_load_unaligned, NoRMPattern,
3050 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003051
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003052 let Predicates = [prd, HasVLX] in {
3053 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003054 masked_load_unaligned, NoRMPattern,
3055 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003056 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003057 masked_load_unaligned, NoRMPattern,
3058 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003059 }
3060}
3061
3062multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003063 PatFrag st_frag, PatFrag mstore, string Name,
3064 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003065
Craig Topper99f6b622016-05-01 01:03:56 +00003066 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003067 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3068 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003069 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003070 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3071 (ins _.KRCWM:$mask, _.RC:$src),
3072 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3073 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003074 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003075 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003076 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003077 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003078 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003079 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003080 }
Igor Breger81b79de2015-11-19 07:43:43 +00003081
Craig Topper2462a712017-08-01 15:31:24 +00003082 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003083 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003084 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003085 !if(NoMRPattern, [],
3086 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3087 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003088 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003089 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3090 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3091 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003092
3093 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3094 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3095 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003096}
3097
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003098
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003099multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003100 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003101 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003102 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003103 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003104 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003105
3106 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003107 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003108 masked_store_unaligned, Name#Z256,
3109 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003110 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003111 masked_store_unaligned, Name#Z128,
3112 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003113 }
3114}
3115
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003116multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003117 AVX512VLVectorVTInfo _, Predicate prd,
3118 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003119 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003120 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003121 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003122
3123 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003124 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003125 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003126 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003127 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003128 }
3129}
3130
3131defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3132 HasAVX512>,
3133 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003134 HasAVX512, "VMOVAPS">,
3135 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003136
3137defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3138 HasAVX512>,
3139 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003140 HasAVX512, "VMOVAPD">,
3141 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003142
Craig Topperc9293492016-02-26 06:50:29 +00003143defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003144 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003145 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3146 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003147 PS, EVEX_CD8<32, CD8VF>;
3148
Craig Topper4e7b8882016-10-03 02:00:29 +00003149defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003150 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003151 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3152 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003153 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003154
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003155defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3156 HasAVX512>,
3157 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003158 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003159 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003160
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003161defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3162 HasAVX512>,
3163 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003164 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003165 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003166
Craig Toppercb0e7492017-07-31 17:35:44 +00003167defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003168 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003169 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003170 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003171
Craig Toppercb0e7492017-07-31 17:35:44 +00003172defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003173 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003174 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003175 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003176
Craig Topperc9293492016-02-26 06:50:29 +00003177defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003178 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003179 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003180 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003181 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003182
Craig Topperc9293492016-02-26 06:50:29 +00003183defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003184 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003185 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003186 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003187 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003188
Craig Topperd875d6b2016-09-29 06:07:09 +00003189// Special instructions to help with spilling when we don't have VLX. We need
3190// to load or store from a ZMM register instead. These are converted in
3191// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003192let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003193 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3194def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3195 "", []>;
3196def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3197 "", []>;
3198def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3199 "", []>;
3200def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3201 "", []>;
3202}
3203
3204let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003205def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003206 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003207def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003208 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003209def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003210 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003211def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003212 "", []>;
3213}
3214
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003215def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003216 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003217 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003218 VK8), VR512:$src)>;
3219
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003220def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003221 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003222 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003223
Craig Topper33c550c2016-05-22 00:39:30 +00003224// These patterns exist to prevent the above patterns from introducing a second
3225// mask inversion when one already exists.
3226def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3227 (bc_v8i64 (v16i32 immAllZerosV)),
3228 (v8i64 VR512:$src))),
3229 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3230def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3231 (v16i32 immAllZerosV),
3232 (v16i32 VR512:$src))),
3233 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3234
Craig Topper96ab6fd2017-01-09 04:19:34 +00003235// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3236// available. Use a 512-bit operation and extract.
3237let Predicates = [HasAVX512, NoVLX] in {
3238def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3239 (v8f32 VR256X:$src0))),
3240 (EXTRACT_SUBREG
3241 (v16f32
3242 (VMOVAPSZrrk
3243 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3244 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3245 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3246 sub_ymm)>;
3247
3248def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3249 (v8i32 VR256X:$src0))),
3250 (EXTRACT_SUBREG
3251 (v16i32
3252 (VMOVDQA32Zrrk
3253 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3254 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3255 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3256 sub_ymm)>;
3257}
3258
Craig Topper2462a712017-08-01 15:31:24 +00003259let Predicates = [HasAVX512] in {
3260 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003261 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003262 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003263 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003264 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3265 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3266 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3267 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3268 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3269}
3270
3271let Predicates = [HasVLX] in {
3272 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003273 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3274 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3275 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3276 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3277 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3278 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3279 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3280 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003281
Craig Topper2462a712017-08-01 15:31:24 +00003282 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003283 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003284 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003285 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003286 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3287 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3288 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3289 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3290 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003291}
3292
Craig Topper80075a52017-08-27 19:03:36 +00003293multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3294 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3295 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3296 (bitconvert
3297 (To.VT (extract_subvector
3298 (From.VT From.RC:$src), (iPTR 0)))),
3299 To.RC:$src0)),
3300 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3301 Cast.RC:$src0, Cast.KRCWM:$mask,
3302 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3303
3304 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3305 (bitconvert
3306 (To.VT (extract_subvector
3307 (From.VT From.RC:$src), (iPTR 0)))),
3308 Cast.ImmAllZerosV)),
3309 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3310 Cast.KRCWM:$mask,
3311 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3312}
3313
3314
Craig Topperd27386a2017-08-25 23:34:59 +00003315let Predicates = [HasVLX] in {
3316// A masked extract from the first 128-bits of a 256-bit vector can be
3317// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003318defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3319defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3320defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3321defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3322defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3323defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3324defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3325defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3326defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3327defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3328defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3329defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003330
3331// A masked extract from the first 128-bits of a 512-bit vector can be
3332// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003333defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3334defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3335defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3336defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3337defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3338defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3339defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3340defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3341defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3342defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3343defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3344defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003345
3346// A masked extract from the first 256-bits of a 512-bit vector can be
3347// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003348defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3349defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3350defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3351defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3352defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3353defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3354defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3355defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3356defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3357defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3358defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3359defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003360}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003361
3362// Move Int Doubleword to Packed Double Int
3363//
3364let ExeDomain = SSEPackedInt in {
3365def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3366 "vmovd\t{$src, $dst|$dst, $src}",
3367 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003369 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003370def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003371 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372 [(set VR128X:$dst,
3373 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003374 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003375def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003376 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 [(set VR128X:$dst,
3378 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003379 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003380let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3381def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3382 (ins i64mem:$src),
3383 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003384 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003385let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003386def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003387 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003388 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003390def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3391 "vmovq\t{$src, $dst|$dst, $src}",
3392 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3393 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003394def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003395 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003396 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003398def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003399 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003400 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003401 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3402 EVEX_CD8<64, CD8VT1>;
3403}
3404} // ExeDomain = SSEPackedInt
3405
3406// Move Int Doubleword to Single Scalar
3407//
3408let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3409def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3410 "vmovd\t{$src, $dst|$dst, $src}",
3411 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003412 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003414def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003415 "vmovd\t{$src, $dst|$dst, $src}",
3416 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3417 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3418} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3419
3420// Move doubleword from xmm register to r/m32
3421//
3422let ExeDomain = SSEPackedInt in {
3423def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3424 "vmovd\t{$src, $dst|$dst, $src}",
3425 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003427 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003428def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003430 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003431 [(store (i32 (extractelt (v4i32 VR128X:$src),
3432 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3433 EVEX, EVEX_CD8<32, CD8VT1>;
3434} // ExeDomain = SSEPackedInt
3435
3436// Move quadword from xmm1 register to r/m64
3437//
3438let ExeDomain = SSEPackedInt in {
3439def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3440 "vmovq\t{$src, $dst|$dst, $src}",
3441 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003443 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 Requires<[HasAVX512, In64BitMode]>;
3445
Craig Topperc648c9b2015-12-28 06:11:42 +00003446let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3447def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3448 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003449 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003450 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003451
Craig Topperc648c9b2015-12-28 06:11:42 +00003452def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3453 (ins i64mem:$dst, VR128X:$src),
3454 "vmovq\t{$src, $dst|$dst, $src}",
3455 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3456 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003457 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003458 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3459
3460let hasSideEffects = 0 in
3461def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003462 (ins VR128X:$src),
3463 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3464 EVEX, VEX_W;
3465} // ExeDomain = SSEPackedInt
3466
3467// Move Scalar Single to Double Int
3468//
3469let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3470def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3471 (ins FR32X:$src),
3472 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003474 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003475def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003477 "vmovd\t{$src, $dst|$dst, $src}",
3478 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3479 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3480} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3481
3482// Move Quadword Int to Packed Quadword Int
3483//
3484let ExeDomain = SSEPackedInt in {
3485def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3486 (ins i64mem:$src),
3487 "vmovq\t{$src, $dst|$dst, $src}",
3488 [(set VR128X:$dst,
3489 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3490 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3491} // ExeDomain = SSEPackedInt
3492
3493//===----------------------------------------------------------------------===//
3494// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495//===----------------------------------------------------------------------===//
3496
Craig Topperc7de3a12016-07-29 02:49:08 +00003497multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003498 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003499 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003500 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003501 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003502 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003503 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3504 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003505 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003506 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3507 "$dst {${mask}} {z}, $src1, $src2}"),
3508 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003509 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003510 _.ImmAllZerosV)))],
3511 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3512 let Constraints = "$src0 = $dst" in
3513 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003514 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003515 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3516 "$dst {${mask}}, $src1, $src2}"),
3517 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003518 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003519 (_.VT _.RC:$src0))))],
3520 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003521 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003522 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3523 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3524 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3525 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3526 let mayLoad = 1, hasSideEffects = 0 in {
3527 let Constraints = "$src0 = $dst" in
3528 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3529 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3530 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3531 "$dst {${mask}}, $src}"),
3532 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3533 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3534 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3535 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3536 "$dst {${mask}} {z}, $src}"),
3537 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003538 }
Craig Toppere1cac152016-06-07 07:27:54 +00003539 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3540 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3541 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3542 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003543 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003544 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3545 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3546 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3547 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003548}
3549
Asaf Badouh41ecf462015-12-06 13:26:56 +00003550defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3551 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003552
Asaf Badouh41ecf462015-12-06 13:26:56 +00003553defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3554 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555
Ayman Musa46af8f92016-11-13 14:29:32 +00003556
3557multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3558 PatLeaf ZeroFP, X86VectorVTInfo _> {
3559
3560def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003561 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003562 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003563 (_.EltVT _.FRC:$src1),
3564 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003565 (!cast<Instruction>(InstrStr#rrk)
3566 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3567 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003568 (_.VT _.RC:$src0),
3569 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003570
3571def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003572 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003573 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003574 (_.EltVT _.FRC:$src1),
3575 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003576 (!cast<Instruction>(InstrStr#rrkz)
3577 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003578 (_.VT _.RC:$src0),
3579 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003580}
3581
3582multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3583 dag Mask, RegisterClass MaskRC> {
3584
3585def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003586 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003587 (_.info256.VT (insert_subvector undef,
3588 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003589 (iPTR 0))),
3590 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003591 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003592 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003593 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003594
3595}
3596
Craig Topper058f2f62017-03-28 16:35:29 +00003597multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3598 AVX512VLVectorVTInfo _,
3599 dag Mask, RegisterClass MaskRC,
3600 SubRegIndex subreg> {
3601
3602def : Pat<(masked_store addr:$dst, Mask,
3603 (_.info512.VT (insert_subvector undef,
3604 (_.info256.VT (insert_subvector undef,
3605 (_.info128.VT _.info128.RC:$src),
3606 (iPTR 0))),
3607 (iPTR 0)))),
3608 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003609 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003610 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3611
3612}
3613
Ayman Musa46af8f92016-11-13 14:29:32 +00003614multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3615 dag Mask, RegisterClass MaskRC> {
3616
3617def : Pat<(_.info128.VT (extract_subvector
3618 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003619 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003620 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003621 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003622 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003623 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003624 addr:$srcAddr)>;
3625
3626def : Pat<(_.info128.VT (extract_subvector
3627 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3628 (_.info512.VT (insert_subvector undef,
3629 (_.info256.VT (insert_subvector undef,
3630 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003631 (iPTR 0))),
3632 (iPTR 0))))),
3633 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003634 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003635 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003636 addr:$srcAddr)>;
3637
3638}
3639
Craig Topper058f2f62017-03-28 16:35:29 +00003640multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3641 AVX512VLVectorVTInfo _,
3642 dag Mask, RegisterClass MaskRC,
3643 SubRegIndex subreg> {
3644
3645def : Pat<(_.info128.VT (extract_subvector
3646 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3647 (_.info512.VT (bitconvert
3648 (v16i32 immAllZerosV))))),
3649 (iPTR 0))),
3650 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003651 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003652 addr:$srcAddr)>;
3653
3654def : Pat<(_.info128.VT (extract_subvector
3655 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3656 (_.info512.VT (insert_subvector undef,
3657 (_.info256.VT (insert_subvector undef,
3658 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3659 (iPTR 0))),
3660 (iPTR 0))))),
3661 (iPTR 0))),
3662 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003663 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003664 addr:$srcAddr)>;
3665
3666}
3667
Ayman Musa46af8f92016-11-13 14:29:32 +00003668defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3669defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3670
3671defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3672 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003673defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3674 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3675defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3676 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003677
3678defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3679 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003680defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3681 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3682defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3683 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003684
Guy Blankb169d56d2017-07-31 08:26:14 +00003685def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3686 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3687 (COPY_TO_REGCLASS
3688 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3689 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3690 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003691 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3692 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003693
Craig Topper74ed0872016-05-18 06:55:59 +00003694def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003695 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003696 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3697 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003698
Guy Blankb169d56d2017-07-31 08:26:14 +00003699def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3700 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3701 (COPY_TO_REGCLASS
3702 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3703 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3704 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003705 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3706 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003707
Craig Topper74ed0872016-05-18 06:55:59 +00003708def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003709 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003710 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3711 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003713def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003714 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003715 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3716
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003717let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003718 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003719 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003720 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3721 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3722 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003723
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003724let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003725 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3726 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003727 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003728 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3729 "$dst {${mask}}, $src1, $src2}",
3730 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3731 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003732
3733 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003734 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003735 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3736 "$dst {${mask}} {z}, $src1, $src2}",
3737 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3738 FoldGenData<"VMOVSSZrrkz">;
3739
Simon Pilgrim64fff142017-07-16 18:37:23 +00003740 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003741 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003742 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3743 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3744 FoldGenData<"VMOVSDZrr">;
3745
3746let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003747 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3748 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003749 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003750 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3751 "$dst {${mask}}, $src1, $src2}",
3752 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003753 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003754
Simon Pilgrim64fff142017-07-16 18:37:23 +00003755 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3756 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003757 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003758 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3759 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003760 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003761 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3762}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763
3764let Predicates = [HasAVX512] in {
3765 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003766 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003767 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003769 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003770 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003771 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3772 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003773 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003774
3775 // Move low f32 and clear high bits.
3776 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3777 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003778 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003779 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3780 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3781 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003782 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003783 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003784 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3785 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003786 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003787 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3788 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3789 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003790 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003791 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003792
3793 let AddedComplexity = 20 in {
3794 // MOVSSrm zeros the high parts of the register; represent this
3795 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3796 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3797 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3798 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3799 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3800 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3801 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003802 def : Pat<(v4f32 (X86vzload addr:$src)),
3803 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804
3805 // MOVSDrm zeros the high parts of the register; represent this
3806 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3807 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3808 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3809 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3810 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3811 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3812 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3813 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3814 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3815 def : Pat<(v2f64 (X86vzload addr:$src)),
3816 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3817
3818 // Represent the same patterns above but in the form they appear for
3819 // 256-bit types
3820 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3821 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003822 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3824 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3825 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003826 def : Pat<(v8f32 (X86vzload addr:$src)),
3827 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3829 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3830 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003831 def : Pat<(v4f64 (X86vzload addr:$src)),
3832 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003833
3834 // Represent the same patterns above but in the form they appear for
3835 // 512-bit types
3836 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3837 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3838 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3839 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3840 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3841 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003842 def : Pat<(v16f32 (X86vzload addr:$src)),
3843 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003844 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3845 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3846 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003847 def : Pat<(v8f64 (X86vzload addr:$src)),
3848 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3851 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003852 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853
3854 // Move low f64 and clear high bits.
3855 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3856 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003857 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003859 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3860 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003861 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003862 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863
3864 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003865 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003867 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003868 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003869 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003870
3871 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003872 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873 addr:$dst),
3874 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875
3876 // Shuffle with VMOVSS
3877 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003878 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3879
3880 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3881 (VMOVSSZrr VR128X:$src1,
3882 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884 // Shuffle with VMOVSD
3885 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003886 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3887
3888 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3889 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003891 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003892 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003894 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895}
3896
3897let AddedComplexity = 15 in
3898def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3899 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003900 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003901 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 (v2i64 VR128X:$src))))],
3903 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003906 let AddedComplexity = 15 in {
3907 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3908 (VMOVDI2PDIZrr GR32:$src)>;
3909
3910 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3911 (VMOV64toPQIZrr GR64:$src)>;
3912
3913 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3914 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3915 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003916
3917 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3918 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3919 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003920 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003921 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3922 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003923 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3924 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3926 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3928 (VMOVDI2PDIZrm addr:$src)>;
3929 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3930 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003931 def : Pat<(v4i32 (X86vzload addr:$src)),
3932 (VMOVDI2PDIZrm addr:$src)>;
3933 def : Pat<(v8i32 (X86vzload addr:$src)),
3934 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003936 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003938 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003939 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003940 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003941 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003942 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003943 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003944
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003945 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3946 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3947 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3948 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003949 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3950 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3951 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3952
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003953 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003954 def : Pat<(v16i32 (X86vzload addr:$src)),
3955 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003956 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003957 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003958}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003960// AVX-512 - Non-temporals
3961//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003962let SchedRW = [WriteLoad] in {
3963 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3964 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003965 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003966 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003967
Craig Topper2f90c1f2016-06-07 07:27:57 +00003968 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003969 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003970 (ins i256mem:$src),
3971 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003972 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003973 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003974
Robert Khasanoved882972014-08-13 10:46:00 +00003975 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003976 (ins i128mem:$src),
3977 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003978 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003979 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003980 }
Adam Nemetefd07852014-06-18 16:51:10 +00003981}
3982
Igor Bregerd3341f52016-01-20 13:11:47 +00003983multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3984 PatFrag st_frag = alignednontemporalstore,
3985 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003986 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003987 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003989 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3990 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003991}
3992
Igor Bregerd3341f52016-01-20 13:11:47 +00003993multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3994 AVX512VLVectorVTInfo VTInfo> {
3995 let Predicates = [HasAVX512] in
3996 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003997
Igor Bregerd3341f52016-01-20 13:11:47 +00003998 let Predicates = [HasAVX512, HasVLX] in {
3999 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4000 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004001 }
4002}
4003
Igor Bregerd3341f52016-01-20 13:11:47 +00004004defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4005defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4006defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004007
Craig Topper707c89c2016-05-08 23:43:17 +00004008let Predicates = [HasAVX512], AddedComplexity = 400 in {
4009 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4010 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4011 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4012 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4013 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4014 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004015
4016 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4017 (VMOVNTDQAZrm addr:$src)>;
4018 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4019 (VMOVNTDQAZrm addr:$src)>;
4020 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4021 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004022 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004023 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004024 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004025 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004026 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004027 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004028}
4029
Craig Topperc41320d2016-05-08 23:08:45 +00004030let Predicates = [HasVLX], AddedComplexity = 400 in {
4031 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4032 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4033 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4034 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4035 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4036 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4037
Simon Pilgrim9a896232016-06-07 13:34:24 +00004038 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4039 (VMOVNTDQAZ256rm addr:$src)>;
4040 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4041 (VMOVNTDQAZ256rm addr:$src)>;
4042 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4043 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004044 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004045 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004046 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004047 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004048 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004049 (VMOVNTDQAZ256rm addr:$src)>;
4050
Craig Topperc41320d2016-05-08 23:08:45 +00004051 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4052 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4053 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4054 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4055 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4056 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004057
4058 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4059 (VMOVNTDQAZ128rm addr:$src)>;
4060 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4061 (VMOVNTDQAZ128rm addr:$src)>;
4062 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4063 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004064 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004065 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004066 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004067 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004068 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004069 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004070}
4071
Adam Nemet7f62b232014-06-10 16:39:53 +00004072//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073// AVX-512 - Integer arithmetic
4074//
4075multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004076 X86VectorVTInfo _, OpndItins itins,
4077 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004078 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004079 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004080 "$src2, $src1", "$src1, $src2",
4081 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004082 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004083 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004084
Craig Toppere1cac152016-06-07 07:27:54 +00004085 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4086 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4087 "$src2, $src1", "$src1, $src2",
4088 (_.VT (OpNode _.RC:$src1,
4089 (bitconvert (_.LdFrag addr:$src2)))),
4090 itins.rm>,
4091 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004092}
4093
4094multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4095 X86VectorVTInfo _, OpndItins itins,
4096 bit IsCommutable = 0> :
4097 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004098 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4099 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4100 "${src2}"##_.BroadcastStr##", $src1",
4101 "$src1, ${src2}"##_.BroadcastStr,
4102 (_.VT (OpNode _.RC:$src1,
4103 (X86VBroadcast
4104 (_.ScalarLdFrag addr:$src2)))),
4105 itins.rm>,
4106 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004107}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004108
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004109multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4110 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4111 Predicate prd, bit IsCommutable = 0> {
4112 let Predicates = [prd] in
4113 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4114 IsCommutable>, EVEX_V512;
4115
4116 let Predicates = [prd, HasVLX] in {
4117 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4118 IsCommutable>, EVEX_V256;
4119 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4120 IsCommutable>, EVEX_V128;
4121 }
4122}
4123
Robert Khasanov545d1b72014-10-14 14:36:19 +00004124multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4125 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4126 Predicate prd, bit IsCommutable = 0> {
4127 let Predicates = [prd] in
4128 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4129 IsCommutable>, EVEX_V512;
4130
4131 let Predicates = [prd, HasVLX] in {
4132 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4133 IsCommutable>, EVEX_V256;
4134 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4135 IsCommutable>, EVEX_V128;
4136 }
4137}
4138
4139multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4140 OpndItins itins, Predicate prd,
4141 bit IsCommutable = 0> {
4142 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4143 itins, prd, IsCommutable>,
4144 VEX_W, EVEX_CD8<64, CD8VF>;
4145}
4146
4147multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4148 OpndItins itins, Predicate prd,
4149 bit IsCommutable = 0> {
4150 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4151 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4152}
4153
4154multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4155 OpndItins itins, Predicate prd,
4156 bit IsCommutable = 0> {
4157 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4158 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4159}
4160
4161multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4162 OpndItins itins, Predicate prd,
4163 bit IsCommutable = 0> {
4164 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4165 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4166}
4167
4168multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4169 SDNode OpNode, OpndItins itins, Predicate prd,
4170 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004171 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004172 IsCommutable>;
4173
Igor Bregerf2460112015-07-26 14:41:44 +00004174 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004175 IsCommutable>;
4176}
4177
4178multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4179 SDNode OpNode, OpndItins itins, Predicate prd,
4180 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004181 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004182 IsCommutable>;
4183
Igor Bregerf2460112015-07-26 14:41:44 +00004184 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004185 IsCommutable>;
4186}
4187
4188multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4189 bits<8> opc_d, bits<8> opc_q,
4190 string OpcodeStr, SDNode OpNode,
4191 OpndItins itins, bit IsCommutable = 0> {
4192 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4193 itins, HasAVX512, IsCommutable>,
4194 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4195 itins, HasBWI, IsCommutable>;
4196}
4197
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004198multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004199 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004200 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4201 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004202 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004203 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004204 "$src2, $src1","$src1, $src2",
4205 (_Dst.VT (OpNode
4206 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004207 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004208 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004209 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004210 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4211 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4212 "$src2, $src1", "$src1, $src2",
4213 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4214 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004215 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004216 AVX512BIBase, EVEX_4V;
4217
4218 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004219 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004220 OpcodeStr,
4221 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004222 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004223 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4224 (_Brdct.VT (X86VBroadcast
4225 (_Brdct.ScalarLdFrag addr:$src2)))))),
4226 itins.rm>,
4227 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004228}
4229
Robert Khasanov545d1b72014-10-14 14:36:19 +00004230defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4231 SSE_INTALU_ITINS_P, 1>;
4232defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4233 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004234defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4235 SSE_INTALU_ITINS_P, HasBWI, 1>;
4236defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4237 SSE_INTALU_ITINS_P, HasBWI, 0>;
4238defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004239 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004240defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004241 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004242defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004243 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004244defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004245 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004246defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004247 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004248defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004249 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004250defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004251 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004252defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004253 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004254defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004255 SSE_INTALU_ITINS_P, HasBWI, 1>;
4256
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004257multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004258 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4259 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4260 let Predicates = [prd] in
4261 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4262 _SrcVTInfo.info512, _DstVTInfo.info512,
4263 v8i64_info, IsCommutable>,
4264 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4265 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004266 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004267 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004268 v4i64x_info, IsCommutable>,
4269 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004270 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004271 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004272 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004273 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4274 }
Michael Liao66233b72015-08-06 09:06:20 +00004275}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004276
4277defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004278 avx512vl_i32_info, avx512vl_i64_info,
4279 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004280defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004281 avx512vl_i32_info, avx512vl_i64_info,
4282 X86pmuludq, HasAVX512, 1>;
4283defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4284 avx512vl_i8_info, avx512vl_i8_info,
4285 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004286
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004287multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4288 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004289 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4290 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4291 OpcodeStr,
4292 "${src2}"##_Src.BroadcastStr##", $src1",
4293 "$src1, ${src2}"##_Src.BroadcastStr,
4294 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4295 (_Src.VT (X86VBroadcast
4296 (_Src.ScalarLdFrag addr:$src2))))))>,
4297 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004298}
4299
Michael Liao66233b72015-08-06 09:06:20 +00004300multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4301 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004302 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004303 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004304 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004305 "$src2, $src1","$src1, $src2",
4306 (_Dst.VT (OpNode
4307 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004308 (_Src.VT _Src.RC:$src2))),
4309 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004310 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004311 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4312 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4313 "$src2, $src1", "$src1, $src2",
4314 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4315 (bitconvert (_Src.LdFrag addr:$src2))))>,
4316 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004317}
4318
4319multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4320 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004321 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004322 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4323 v32i16_info>,
4324 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4325 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004326 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004327 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4328 v16i16x_info>,
4329 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4330 v16i16x_info>, EVEX_V256;
4331 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4332 v8i16x_info>,
4333 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4334 v8i16x_info>, EVEX_V128;
4335 }
4336}
4337multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4338 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004339 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004340 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4341 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004342 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004343 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4344 v32i8x_info>, EVEX_V256;
4345 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4346 v16i8x_info>, EVEX_V128;
4347 }
4348}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004349
4350multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4351 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004352 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004353 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004354 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004355 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004356 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004357 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004358 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004359 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004360 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004361 }
4362}
4363
Craig Topperb6da6542016-05-01 17:38:32 +00004364defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4365defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4366defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4367defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004368
Craig Topper5acb5a12016-05-01 06:24:57 +00004369defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4370 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4371defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004372 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004373
Igor Bregerf2460112015-07-26 14:41:44 +00004374defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004375 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004376defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004377 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004378defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004379 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004380
Igor Bregerf2460112015-07-26 14:41:44 +00004381defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004382 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004383defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004384 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004385defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004386 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004387
Igor Bregerf2460112015-07-26 14:41:44 +00004388defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004389 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004390defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004391 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004392defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004393 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004394
Igor Bregerf2460112015-07-26 14:41:44 +00004395defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004396 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004397defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004398 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004399defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004400 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004401
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004402// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4403let Predicates = [HasDQI, NoVLX] in {
4404 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4405 (EXTRACT_SUBREG
4406 (VPMULLQZrr
4407 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4408 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4409 sub_ymm)>;
4410
4411 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4412 (EXTRACT_SUBREG
4413 (VPMULLQZrr
4414 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4415 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4416 sub_xmm)>;
4417}
4418
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004419//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004420// AVX-512 Logical Instructions
4421//===----------------------------------------------------------------------===//
4422
Craig Topperafce0ba2017-08-30 16:38:33 +00004423// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4424// be set to null_frag for 32-bit elements.
4425multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4426 SDPatternOperator OpNode,
4427 SDNode OpNodeMsk, X86VectorVTInfo _,
4428 bit IsCommutable = 0> {
4429 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004430 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4431 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4432 "$src2, $src1", "$src1, $src2",
4433 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4434 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004435 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4436 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004437 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004438 AVX512BIBase, EVEX_4V;
4439
Craig Topperafce0ba2017-08-30 16:38:33 +00004440 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004441 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4442 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4443 "$src2, $src1", "$src1, $src2",
4444 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4445 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004446 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004447 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004448 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004449 AVX512BIBase, EVEX_4V;
4450}
4451
Craig Topperafce0ba2017-08-30 16:38:33 +00004452// OpNodeMsk is the OpNode to use where element size is important. So use
4453// for all of the broadcast patterns.
4454multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4455 SDPatternOperator OpNode,
4456 SDNode OpNodeMsk, X86VectorVTInfo _,
4457 bit IsCommutable = 0> :
4458 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004459 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4460 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4461 "${src2}"##_.BroadcastStr##", $src1",
4462 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004463 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004464 (bitconvert
4465 (_.VT (X86VBroadcast
4466 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004467 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004468 (bitconvert
4469 (_.VT (X86VBroadcast
4470 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004471 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004472 AVX512BIBase, EVEX_4V, EVEX_B;
4473}
4474
Craig Topperafce0ba2017-08-30 16:38:33 +00004475multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4476 SDPatternOperator OpNode,
4477 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004478 bit IsCommutable = 0> {
4479 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004480 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004481 IsCommutable>, EVEX_V512;
4482
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004483 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004484 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4485 VTInfo.info256, IsCommutable>, EVEX_V256;
4486 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4487 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004488 }
4489}
4490
Craig Topperabe80cc2016-08-28 06:06:28 +00004491multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004492 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004493 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4494 avx512vl_i64_info, IsCommutable>,
4495 VEX_W, EVEX_CD8<64, CD8VF>;
4496 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4497 avx512vl_i32_info, IsCommutable>,
4498 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004499}
4500
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004501defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4502defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4503defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4504defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004505
4506//===----------------------------------------------------------------------===//
4507// AVX-512 FP arithmetic
4508//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004509multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4510 SDNode OpNode, SDNode VecNode, OpndItins itins,
4511 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004512 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004513 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4514 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4515 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004516 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4517 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004518 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004519
4520 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004521 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004522 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004523 (_.VT (VecNode _.RC:$src1,
4524 _.ScalarIntMemCPat:$src2,
4525 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004526 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004527 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004528 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004529 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004530 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4531 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004532 itins.rr> {
4533 let isCommutable = IsCommutable;
4534 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004535 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004536 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004537 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4538 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004539 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004540 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004541 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542}
4543
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004544multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004545 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004546 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004547 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4548 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4549 "$rc, $src2, $src1", "$src1, $src2, $rc",
4550 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004551 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004552 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004554multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004555 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4556 OpndItins itins, bit IsCommutable> {
4557 let ExeDomain = _.ExeDomain in {
4558 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4559 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4560 "$src2, $src1", "$src1, $src2",
4561 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4562 itins.rr>;
4563
4564 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4565 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4566 "$src2, $src1", "$src1, $src2",
4567 (_.VT (VecNode _.RC:$src1,
4568 _.ScalarIntMemCPat:$src2)),
4569 itins.rm>;
4570
4571 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4572 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4573 (ins _.FRC:$src1, _.FRC:$src2),
4574 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4575 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4576 itins.rr> {
4577 let isCommutable = IsCommutable;
4578 }
4579 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4580 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4581 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4582 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4583 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4584 }
4585
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004586 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4587 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004588 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004589 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004590 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004591 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592}
4593
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004594multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4595 SDNode VecNode,
4596 SizeItins itins, bit IsCommutable> {
4597 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4598 itins.s, IsCommutable>,
4599 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4600 itins.s, IsCommutable>,
4601 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4602 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4603 itins.d, IsCommutable>,
4604 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4605 itins.d, IsCommutable>,
4606 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4607}
4608
4609multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004610 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004611 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004612 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4613 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004614 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004615 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4616 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004617 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4618}
Craig Topper8783bbb2017-02-24 07:21:10 +00004619defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4620defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4621defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4622defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4623defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004624 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004625defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004626 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004627
4628// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4629// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4630multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4631 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004632 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004633 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4634 (ins _.FRC:$src1, _.FRC:$src2),
4635 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4636 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004637 itins.rr> {
4638 let isCommutable = 1;
4639 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004640 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4641 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4642 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4643 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4644 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4645 }
4646}
4647defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4648 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4649 EVEX_CD8<32, CD8VT1>;
4650
4651defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4652 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4653 EVEX_CD8<64, CD8VT1>;
4654
4655defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4656 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4657 EVEX_CD8<32, CD8VT1>;
4658
4659defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4660 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4661 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004662
Craig Topper375aa902016-12-19 00:42:28 +00004663multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004664 X86VectorVTInfo _, OpndItins itins,
4665 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004666 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004667 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4669 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004670 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4671 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004672 let mayLoad = 1 in {
4673 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4674 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4675 "$src2, $src1", "$src1, $src2",
4676 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4677 EVEX_4V;
4678 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4679 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4680 "${src2}"##_.BroadcastStr##", $src1",
4681 "$src1, ${src2}"##_.BroadcastStr,
4682 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4683 (_.ScalarLdFrag addr:$src2)))),
4684 itins.rm>, EVEX_4V, EVEX_B;
4685 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004686 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004687}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004688
Craig Topper375aa902016-12-19 00:42:28 +00004689multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004690 X86VectorVTInfo _> {
4691 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004692 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4693 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4694 "$rc, $src2, $src1", "$src1, $src2, $rc",
4695 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4696 EVEX_4V, EVEX_B, EVEX_RC;
4697}
4698
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004699
Craig Topper375aa902016-12-19 00:42:28 +00004700multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004701 X86VectorVTInfo _> {
4702 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004703 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4704 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4705 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4706 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4707 EVEX_4V, EVEX_B;
4708}
4709
Craig Topper375aa902016-12-19 00:42:28 +00004710multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004711 Predicate prd, SizeItins itins,
4712 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004713 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004714 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004715 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004716 EVEX_CD8<32, CD8VF>;
4717 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004718 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004719 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004720 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004721
Robert Khasanov595e5982014-10-29 15:43:02 +00004722 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004723 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004724 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004725 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004726 EVEX_CD8<32, CD8VF>;
4727 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004728 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004729 EVEX_CD8<32, CD8VF>;
4730 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004731 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004732 EVEX_CD8<64, CD8VF>;
4733 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004734 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004735 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004736 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737}
4738
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004739multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004740 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004741 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004742 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004743 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4744}
4745
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004746multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004747 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004748 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004749 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004750 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4751}
4752
Craig Topper9433f972016-08-02 06:16:53 +00004753defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4754 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004755 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004756defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4757 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004758 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004759defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004760 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004761defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004762 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004763defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4764 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004765 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004766defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4767 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004768 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004769let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004770 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4771 SSE_ALU_ITINS_P, 1>;
4772 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4773 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004774}
Craig Topper375aa902016-12-19 00:42:28 +00004775defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004776 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004777defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004778 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004779defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004780 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004781defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004782 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004783
Craig Topper8f6827c2016-08-31 05:37:52 +00004784// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004785multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4786 X86VectorVTInfo _, Predicate prd> {
4787let Predicates = [prd] in {
4788 // Masked register-register logical operations.
4789 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4790 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4791 _.RC:$src0)),
4792 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4793 _.RC:$src1, _.RC:$src2)>;
4794 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4795 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4796 _.ImmAllZerosV)),
4797 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4798 _.RC:$src2)>;
4799 // Masked register-memory logical operations.
4800 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4801 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4802 (load addr:$src2)))),
4803 _.RC:$src0)),
4804 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4805 _.RC:$src1, addr:$src2)>;
4806 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4807 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4808 _.ImmAllZerosV)),
4809 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4810 addr:$src2)>;
4811 // Register-broadcast logical operations.
4812 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4813 (bitconvert (_.VT (X86VBroadcast
4814 (_.ScalarLdFrag addr:$src2)))))),
4815 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4816 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4817 (bitconvert
4818 (_.i64VT (OpNode _.RC:$src1,
4819 (bitconvert (_.VT
4820 (X86VBroadcast
4821 (_.ScalarLdFrag addr:$src2))))))),
4822 _.RC:$src0)),
4823 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4824 _.RC:$src1, addr:$src2)>;
4825 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4826 (bitconvert
4827 (_.i64VT (OpNode _.RC:$src1,
4828 (bitconvert (_.VT
4829 (X86VBroadcast
4830 (_.ScalarLdFrag addr:$src2))))))),
4831 _.ImmAllZerosV)),
4832 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4833 _.RC:$src1, addr:$src2)>;
4834}
Craig Topper8f6827c2016-08-31 05:37:52 +00004835}
4836
Craig Topper45d65032016-09-02 05:29:13 +00004837multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4838 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4839 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4840 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4841 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4842 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4843 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004844}
4845
Craig Topper45d65032016-09-02 05:29:13 +00004846defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4847defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4848defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4849defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4850
Craig Topper2baef8f2016-12-18 04:17:00 +00004851let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004852 // Use packed logical operations for scalar ops.
4853 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4854 (COPY_TO_REGCLASS (VANDPDZ128rr
4855 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4856 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4857 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4858 (COPY_TO_REGCLASS (VORPDZ128rr
4859 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4860 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4861 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4862 (COPY_TO_REGCLASS (VXORPDZ128rr
4863 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4864 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4865 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4866 (COPY_TO_REGCLASS (VANDNPDZ128rr
4867 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4868 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4869
4870 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4871 (COPY_TO_REGCLASS (VANDPSZ128rr
4872 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4873 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4874 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4875 (COPY_TO_REGCLASS (VORPSZ128rr
4876 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4877 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4878 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4879 (COPY_TO_REGCLASS (VXORPSZ128rr
4880 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4881 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4882 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4883 (COPY_TO_REGCLASS (VANDNPSZ128rr
4884 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4885 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4886}
4887
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004888multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4889 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004890 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004891 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4892 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4893 "$src2, $src1", "$src1, $src2",
4894 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004895 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4896 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4897 "$src2, $src1", "$src1, $src2",
4898 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4899 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4900 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4901 "${src2}"##_.BroadcastStr##", $src1",
4902 "$src1, ${src2}"##_.BroadcastStr,
4903 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4904 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4905 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004906 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004907}
4908
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004909multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4910 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004911 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004912 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4913 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4914 "$src2, $src1", "$src1, $src2",
4915 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004916 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4917 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4918 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004919 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004920 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4921 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004922 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004923}
4924
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004925multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004926 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004927 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4928 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004929 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004930 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4931 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004932 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4933 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004934 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004935 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4936 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004937 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4938
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004939 // Define only if AVX512VL feature is present.
4940 let Predicates = [HasVLX] in {
4941 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4942 EVEX_V128, EVEX_CD8<32, CD8VF>;
4943 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4944 EVEX_V256, EVEX_CD8<32, CD8VF>;
4945 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4946 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4947 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4948 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4949 }
4950}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004951defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004952
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953//===----------------------------------------------------------------------===//
4954// AVX-512 VPTESTM instructions
4955//===----------------------------------------------------------------------===//
4956
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004957multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4958 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004959 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004960 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4961 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4962 "$src2, $src1", "$src1, $src2",
4963 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4964 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004965 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4966 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4967 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004968 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004969 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4970 EVEX_4V,
4971 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004972}
4973
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004974multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4975 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004976 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4977 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4978 "${src2}"##_.BroadcastStr##", $src1",
4979 "$src1, ${src2}"##_.BroadcastStr,
4980 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4981 (_.ScalarLdFrag addr:$src2))))>,
4982 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004983}
Igor Bregerfca0a342016-01-28 13:19:25 +00004984
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004985// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004986multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4987 X86VectorVTInfo _, string Suffix> {
4988 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4989 (_.KVT (COPY_TO_REGCLASS
4990 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004991 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004992 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004993 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004994 _.RC:$src2, _.SubRegIdx)),
4995 _.KRC))>;
4996}
4997
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004998multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004999 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005000 let Predicates = [HasAVX512] in
5001 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5002 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5003
5004 let Predicates = [HasAVX512, HasVLX] in {
5005 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5006 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5007 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5008 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5009 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005010 let Predicates = [HasAVX512, NoVLX] in {
5011 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5012 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005013 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005014}
5015
5016multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5017 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005018 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005019 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005020 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005021}
5022
5023multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5024 SDNode OpNode> {
5025 let Predicates = [HasBWI] in {
5026 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5027 EVEX_V512, VEX_W;
5028 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5029 EVEX_V512;
5030 }
5031 let Predicates = [HasVLX, HasBWI] in {
5032
5033 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5034 EVEX_V256, VEX_W;
5035 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5036 EVEX_V128, VEX_W;
5037 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5038 EVEX_V256;
5039 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5040 EVEX_V128;
5041 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005042
Igor Bregerfca0a342016-01-28 13:19:25 +00005043 let Predicates = [HasAVX512, NoVLX] in {
5044 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5045 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5046 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5047 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005048 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005049
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005050}
5051
5052multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5053 SDNode OpNode> :
5054 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5055 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5056
5057defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5058defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005059
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005061//===----------------------------------------------------------------------===//
5062// AVX-512 Shift instructions
5063//===----------------------------------------------------------------------===//
5064multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005065 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005066 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005067 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005068 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005069 "$src2, $src1", "$src1, $src2",
5070 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005071 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005072 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005073 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005074 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005075 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5076 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005077 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005078 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005079}
5080
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005081multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5082 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005083 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005084 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5085 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5086 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5087 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005088 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005089}
5090
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005091multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005092 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005093 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005094 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005095 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5096 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5097 "$src2, $src1", "$src1, $src2",
5098 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005099 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005100 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5102 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005103 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005104 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005105 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005106 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005107}
5108
Cameron McInally5fb084e2014-12-11 17:13:05 +00005109multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005110 ValueType SrcVT, PatFrag bc_frag,
5111 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5112 let Predicates = [prd] in
5113 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5114 VTInfo.info512>, EVEX_V512,
5115 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5116 let Predicates = [prd, HasVLX] in {
5117 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5118 VTInfo.info256>, EVEX_V256,
5119 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5120 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5121 VTInfo.info128>, EVEX_V128,
5122 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5123 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005124}
5125
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005126multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5127 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005128 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005129 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005130 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005131 avx512vl_i64_info, HasAVX512>, VEX_W;
5132 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5133 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005134}
5135
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005136multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5137 string OpcodeStr, SDNode OpNode,
5138 AVX512VLVectorVTInfo VTInfo> {
5139 let Predicates = [HasAVX512] in
5140 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5141 VTInfo.info512>,
5142 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5143 VTInfo.info512>, EVEX_V512;
5144 let Predicates = [HasAVX512, HasVLX] in {
5145 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5146 VTInfo.info256>,
5147 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5148 VTInfo.info256>, EVEX_V256;
5149 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5150 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005151 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005152 VTInfo.info128>, EVEX_V128;
5153 }
5154}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155
Michael Liao66233b72015-08-06 09:06:20 +00005156multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005157 Format ImmFormR, Format ImmFormM,
5158 string OpcodeStr, SDNode OpNode> {
5159 let Predicates = [HasBWI] in
5160 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5161 v32i16_info>, EVEX_V512;
5162 let Predicates = [HasVLX, HasBWI] in {
5163 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5164 v16i16x_info>, EVEX_V256;
5165 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5166 v8i16x_info>, EVEX_V128;
5167 }
5168}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005170multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5171 Format ImmFormR, Format ImmFormM,
5172 string OpcodeStr, SDNode OpNode> {
5173 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5174 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5175 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5176 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5177}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005178
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005179defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005180 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005181
5182defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005183 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005184
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005185defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005186 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005187
Michael Zuckerman298a6802016-01-13 12:39:33 +00005188defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005189defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005190
5191defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5192defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5193defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005194
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005195// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5196let Predicates = [HasAVX512, NoVLX] in {
5197 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5198 (EXTRACT_SUBREG (v8i64
5199 (VPSRAQZrr
5200 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5201 VR128X:$src2)), sub_ymm)>;
5202
5203 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5204 (EXTRACT_SUBREG (v8i64
5205 (VPSRAQZrr
5206 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5207 VR128X:$src2)), sub_xmm)>;
5208
5209 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5210 (EXTRACT_SUBREG (v8i64
5211 (VPSRAQZri
5212 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5213 imm:$src2)), sub_ymm)>;
5214
5215 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5216 (EXTRACT_SUBREG (v8i64
5217 (VPSRAQZri
5218 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5219 imm:$src2)), sub_xmm)>;
5220}
5221
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005222//===-------------------------------------------------------------------===//
5223// Variable Bit Shifts
5224//===-------------------------------------------------------------------===//
5225multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005226 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005227 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005228 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5229 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5230 "$src2, $src1", "$src1, $src2",
5231 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005232 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005233 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5234 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5235 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005236 (_.VT (OpNode _.RC:$src1,
5237 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005238 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005239 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005240 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005241}
5242
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005243multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5244 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005245 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005246 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5247 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5248 "${src2}"##_.BroadcastStr##", $src1",
5249 "$src1, ${src2}"##_.BroadcastStr,
5250 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5251 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005252 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005253 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5254}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005255
Cameron McInally5fb084e2014-12-11 17:13:05 +00005256multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5257 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005258 let Predicates = [HasAVX512] in
5259 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5260 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5261
5262 let Predicates = [HasAVX512, HasVLX] in {
5263 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5264 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5265 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5266 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5267 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005268}
5269
5270multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5271 SDNode OpNode> {
5272 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005273 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005274 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005275 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005276}
5277
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005278// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005279multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5280 SDNode OpNode, list<Predicate> p> {
5281 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005282 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005283 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005284 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005285 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005286 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5287 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5288 sub_ymm)>;
5289
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005290 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005291 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005292 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005293 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005294 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5295 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5296 sub_xmm)>;
5297 }
5298}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005299multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5300 SDNode OpNode> {
5301 let Predicates = [HasBWI] in
5302 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5303 EVEX_V512, VEX_W;
5304 let Predicates = [HasVLX, HasBWI] in {
5305
5306 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5307 EVEX_V256, VEX_W;
5308 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5309 EVEX_V128, VEX_W;
5310 }
5311}
5312
5313defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005314 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005315
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005316defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005317 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005318
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005319defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005320 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5321
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005322defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5323defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005324
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005325defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5326defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5327defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5328defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5329
Craig Topper05629d02016-07-24 07:32:45 +00005330// Special handing for handling VPSRAV intrinsics.
5331multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5332 list<Predicate> p> {
5333 let Predicates = p in {
5334 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5335 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5336 _.RC:$src2)>;
5337 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5338 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5339 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005340 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5341 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5342 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5343 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5344 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5345 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5346 _.RC:$src0)),
5347 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5348 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005349 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5350 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5351 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5352 _.RC:$src1, _.RC:$src2)>;
5353 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5354 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5355 _.ImmAllZerosV)),
5356 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5357 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005358 }
5359}
5360
5361multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5362 list<Predicate> p> :
5363 avx512_var_shift_int_lowering<InstrStr, _, p> {
5364 let Predicates = p in {
5365 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5366 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5367 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5368 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005369 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5370 (X86vsrav _.RC:$src1,
5371 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5372 _.RC:$src0)),
5373 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5374 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005375 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5376 (X86vsrav _.RC:$src1,
5377 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5378 _.ImmAllZerosV)),
5379 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5380 _.RC:$src1, addr:$src2)>;
5381 }
5382}
5383
5384defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5385defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5386defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5387defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5388defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5389defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5390defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5391defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5392defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5393
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005394
5395// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5396let Predicates = [HasAVX512, NoVLX] in {
5397 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5398 (EXTRACT_SUBREG (v8i64
5399 (VPROLVQZrr
5400 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5401 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5402 sub_xmm)>;
5403 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5404 (EXTRACT_SUBREG (v8i64
5405 (VPROLVQZrr
5406 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5407 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5408 sub_ymm)>;
5409
5410 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5411 (EXTRACT_SUBREG (v16i32
5412 (VPROLVDZrr
5413 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5414 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5415 sub_xmm)>;
5416 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5417 (EXTRACT_SUBREG (v16i32
5418 (VPROLVDZrr
5419 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5420 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5421 sub_ymm)>;
5422
5423 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5424 (EXTRACT_SUBREG (v8i64
5425 (VPROLQZri
5426 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5427 imm:$src2)), sub_xmm)>;
5428 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5429 (EXTRACT_SUBREG (v8i64
5430 (VPROLQZri
5431 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5432 imm:$src2)), sub_ymm)>;
5433
5434 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5435 (EXTRACT_SUBREG (v16i32
5436 (VPROLDZri
5437 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5438 imm:$src2)), sub_xmm)>;
5439 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5440 (EXTRACT_SUBREG (v16i32
5441 (VPROLDZri
5442 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5443 imm:$src2)), sub_ymm)>;
5444}
5445
5446// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5447let Predicates = [HasAVX512, NoVLX] in {
5448 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5449 (EXTRACT_SUBREG (v8i64
5450 (VPRORVQZrr
5451 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5452 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5453 sub_xmm)>;
5454 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5455 (EXTRACT_SUBREG (v8i64
5456 (VPRORVQZrr
5457 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5458 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5459 sub_ymm)>;
5460
5461 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5462 (EXTRACT_SUBREG (v16i32
5463 (VPRORVDZrr
5464 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5465 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5466 sub_xmm)>;
5467 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5468 (EXTRACT_SUBREG (v16i32
5469 (VPRORVDZrr
5470 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5471 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5472 sub_ymm)>;
5473
5474 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5475 (EXTRACT_SUBREG (v8i64
5476 (VPRORQZri
5477 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5478 imm:$src2)), sub_xmm)>;
5479 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5480 (EXTRACT_SUBREG (v8i64
5481 (VPRORQZri
5482 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5483 imm:$src2)), sub_ymm)>;
5484
5485 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5486 (EXTRACT_SUBREG (v16i32
5487 (VPRORDZri
5488 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5489 imm:$src2)), sub_xmm)>;
5490 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5491 (EXTRACT_SUBREG (v16i32
5492 (VPRORDZri
5493 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5494 imm:$src2)), sub_ymm)>;
5495}
5496
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005497//===-------------------------------------------------------------------===//
5498// 1-src variable permutation VPERMW/D/Q
5499//===-------------------------------------------------------------------===//
5500multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5501 AVX512VLVectorVTInfo _> {
5502 let Predicates = [HasAVX512] in
5503 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5504 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5505
5506 let Predicates = [HasAVX512, HasVLX] in
5507 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5508 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5509}
5510
5511multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5512 string OpcodeStr, SDNode OpNode,
5513 AVX512VLVectorVTInfo VTInfo> {
5514 let Predicates = [HasAVX512] in
5515 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5516 VTInfo.info512>,
5517 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5518 VTInfo.info512>, EVEX_V512;
5519 let Predicates = [HasAVX512, HasVLX] in
5520 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5521 VTInfo.info256>,
5522 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5523 VTInfo.info256>, EVEX_V256;
5524}
5525
Michael Zuckermand9cac592016-01-19 17:07:43 +00005526multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5527 Predicate prd, SDNode OpNode,
5528 AVX512VLVectorVTInfo _> {
5529 let Predicates = [prd] in
5530 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5531 EVEX_V512 ;
5532 let Predicates = [HasVLX, prd] in {
5533 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5534 EVEX_V256 ;
5535 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5536 EVEX_V128 ;
5537 }
5538}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005539
Michael Zuckermand9cac592016-01-19 17:07:43 +00005540defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5541 avx512vl_i16_info>, VEX_W;
5542defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5543 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005544
5545defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5546 avx512vl_i32_info>;
5547defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5548 avx512vl_i64_info>, VEX_W;
5549defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5550 avx512vl_f32_info>;
5551defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5552 avx512vl_f64_info>, VEX_W;
5553
5554defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5555 X86VPermi, avx512vl_i64_info>,
5556 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5557defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5558 X86VPermi, avx512vl_f64_info>,
5559 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005560//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005561// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005562//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005563
Igor Breger78741a12015-10-04 07:20:41 +00005564multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5565 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5566 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5567 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5568 "$src2, $src1", "$src1, $src2",
5569 (_.VT (OpNode _.RC:$src1,
5570 (Ctrl.VT Ctrl.RC:$src2)))>,
5571 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005572 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5573 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5574 "$src2, $src1", "$src1, $src2",
5575 (_.VT (OpNode
5576 _.RC:$src1,
5577 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5578 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5579 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5580 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5581 "${src2}"##_.BroadcastStr##", $src1",
5582 "$src1, ${src2}"##_.BroadcastStr,
5583 (_.VT (OpNode
5584 _.RC:$src1,
5585 (Ctrl.VT (X86VBroadcast
5586 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5587 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005588}
5589
5590multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5591 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5592 let Predicates = [HasAVX512] in {
5593 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5594 Ctrl.info512>, EVEX_V512;
5595 }
5596 let Predicates = [HasAVX512, HasVLX] in {
5597 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5598 Ctrl.info128>, EVEX_V128;
5599 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5600 Ctrl.info256>, EVEX_V256;
5601 }
5602}
5603
5604multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5605 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5606
5607 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5608 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5609 X86VPermilpi, _>,
5610 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005611}
5612
Craig Topper05948fb2016-08-02 05:11:15 +00005613let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005614defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5615 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005616let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005617defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5618 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005619//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005620// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5621//===----------------------------------------------------------------------===//
5622
5623defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005624 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005625 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5626defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005627 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005628defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005629 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005630
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005631multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5632 let Predicates = [HasBWI] in
5633 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5634
5635 let Predicates = [HasVLX, HasBWI] in {
5636 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5637 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5638 }
5639}
5640
5641defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5642
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005643//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005644// Move Low to High and High to Low packed FP Instructions
5645//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005646def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5647 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005648 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005649 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5650 IIC_SSE_MOV_LH>, EVEX_4V;
5651def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5652 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005653 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005654 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5655 IIC_SSE_MOV_LH>, EVEX_4V;
5656
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005657//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005658// VMOVHPS/PD VMOVLPS Instructions
5659// All patterns was taken from SSS implementation.
5660//===----------------------------------------------------------------------===//
5661multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5662 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005663 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005664 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5665 (ins _.RC:$src1, f64mem:$src2),
5666 !strconcat(OpcodeStr,
5667 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5668 [(set _.RC:$dst,
5669 (OpNode _.RC:$src1,
5670 (_.VT (bitconvert
5671 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5672 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005673}
5674
5675defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5676 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005677defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005678 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5679defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5680 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5681defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5682 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5683
5684let Predicates = [HasAVX512] in {
5685 // VMOVHPS patterns
5686 def : Pat<(X86Movlhps VR128X:$src1,
5687 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5688 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5689 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005690 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005691 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5692 // VMOVHPD patterns
5693 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005694 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5695 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5696 // VMOVLPS patterns
5697 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5698 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005699 // VMOVLPD patterns
5700 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5701 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005702 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5703 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5704 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5705}
5706
Igor Bregerb6b27af2015-11-10 07:09:07 +00005707def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5708 (ins f64mem:$dst, VR128X:$src),
5709 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005710 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005711 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5712 (bc_v2f64 (v4f32 VR128X:$src))),
5713 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5714 EVEX, EVEX_CD8<32, CD8VT2>;
5715def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5716 (ins f64mem:$dst, VR128X:$src),
5717 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005718 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005719 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5720 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5721 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5722def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5723 (ins f64mem:$dst, VR128X:$src),
5724 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005725 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005726 (iPTR 0))), addr:$dst)],
5727 IIC_SSE_MOV_LH>,
5728 EVEX, EVEX_CD8<32, CD8VT2>;
5729def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5730 (ins f64mem:$dst, VR128X:$src),
5731 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005732 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005733 (iPTR 0))), addr:$dst)],
5734 IIC_SSE_MOV_LH>,
5735 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005736
Igor Bregerb6b27af2015-11-10 07:09:07 +00005737let Predicates = [HasAVX512] in {
5738 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005739 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005740 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5741 (iPTR 0))), addr:$dst),
5742 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5743 // VMOVLPS patterns
5744 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5745 addr:$src1),
5746 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005747 // VMOVLPD patterns
5748 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5749 addr:$src1),
5750 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005751}
5752//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005753// FMA - Fused Multiply Operations
5754//
Adam Nemet26371ce2014-10-24 00:02:55 +00005755
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005756multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005757 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005758 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005759 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005760 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005761 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005762 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005763 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005764
Craig Toppere1cac152016-06-07 07:27:54 +00005765 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5766 (ins _.RC:$src2, _.MemOp:$src3),
5767 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005768 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005769 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005770
Craig Toppere1cac152016-06-07 07:27:54 +00005771 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5772 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5773 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5774 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005775 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005776 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005777 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005778 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005780
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005781multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005782 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005783 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005784 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005785 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5786 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005787 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005788 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005789}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005790
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005791multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005792 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5793 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005794 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005795 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5796 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5797 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005798 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005799 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005800 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005801 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005802 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005803 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005804 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005805}
5806
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005807multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005808 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005809 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005810 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005811 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005812 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005813}
5814
Craig Topperaf0b9922017-09-04 06:59:50 +00005815defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005816defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5817defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5818defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5819defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5820defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5821
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005822
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005823multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005824 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005825 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005826 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5827 (ins _.RC:$src2, _.RC:$src3),
5828 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005829 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005830 AVX512FMA3Base;
5831
Craig Toppere1cac152016-06-07 07:27:54 +00005832 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5833 (ins _.RC:$src2, _.MemOp:$src3),
5834 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005835 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005836 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005837
Craig Toppere1cac152016-06-07 07:27:54 +00005838 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5839 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5840 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5841 "$src2, ${src3}"##_.BroadcastStr,
5842 (_.VT (OpNode _.RC:$src2,
5843 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005844 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005845 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005846}
5847
5848multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005849 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005850 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005851 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5852 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5853 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005854 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5855 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005856 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005857}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005858
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005859multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005860 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5861 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005862 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005863 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5864 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5865 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005866 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005867 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005868 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005869 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005870 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005871 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005872 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005873}
5874
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005875multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005876 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005877 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005878 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005879 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005880 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005881}
5882
Craig Topperaf0b9922017-09-04 06:59:50 +00005883defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005884defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5885defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5886defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5887defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5888defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5889
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005890multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005891 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005892 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005893 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005894 (ins _.RC:$src2, _.RC:$src3),
5895 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005896 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005897 AVX512FMA3Base;
5898
Craig Topper69e22782017-09-04 07:35:05 +00005899 // Pattern is 312 order so that the load is in a different place from the
5900 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005901 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005902 (ins _.RC:$src2, _.MemOp:$src3),
5903 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005904 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005905 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005906
Craig Topper69e22782017-09-04 07:35:05 +00005907 // Pattern is 312 order so that the load is in a different place from the
5908 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005909 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005910 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5911 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5912 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005913 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5914 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005915 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005916}
5917
5918multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005919 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005920 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005921 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005922 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5923 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005924 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5925 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005926 AVX512FMA3Base, EVEX_B, EVEX_RC;
5927}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005928
5929multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005930 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5931 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005932 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005933 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5934 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5935 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005936 }
5937 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005938 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005939 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005940 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005941 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5942 }
5943}
5944
5945multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005946 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005947 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005948 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005949 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005950 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005951}
5952
Craig Topperaf0b9922017-09-04 06:59:50 +00005953defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005954defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5955defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5956defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5957defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5958defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005960// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005961multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5962 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005963 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005964let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005965 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5966 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005967 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005968
Craig Toppere1cac152016-06-07 07:27:54 +00005969 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005970 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005971 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005972
5973 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5974 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00005975 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
5976 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00005977
Craig Toppereafdbec2016-08-13 06:48:41 +00005978 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005979 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5980 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5981 !strconcat(OpcodeStr,
5982 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00005983 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00005984 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5985 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5986 !strconcat(OpcodeStr,
5987 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5988 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005989 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00005990}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00005991}
Igor Breger15820b02015-07-01 13:24:28 +00005992
5993multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005994 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5995 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005996 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00005997 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00005998 // Operands for intrinsic are in 123 order to preserve passthu
5999 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006000 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6001 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006002 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006003 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006004 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006005 (i32 imm:$rc))),
6006 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6007 _.FRC:$src3))),
6008 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006009 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006010
Craig Topperb16598d2017-09-01 07:58:16 +00006011 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6012 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6013 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006014 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006015 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006016 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006017 (i32 imm:$rc))),
6018 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6019 _.FRC:$src1))),
6020 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006021 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006022
Craig Toppereec768b2017-09-06 03:35:58 +00006023 // One pattern is 312 order so that the load is in a different place from the
6024 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006025 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006026 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006027 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006028 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006029 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006030 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6031 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006032 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6033 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006034 }
Igor Breger15820b02015-07-01 13:24:28 +00006035}
6036
6037multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006038 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6039 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006040 let Predicates = [HasAVX512] in {
6041 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006042 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6043 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006044 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006045 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6046 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006047 }
6048}
6049
Craig Topperaf0b9922017-09-04 06:59:50 +00006050defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006051 X86FmaddRnds3>;
6052defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6053 X86FmsubRnds3>;
6054defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6055 X86FnmaddRnds1, X86FnmaddRnds3>;
6056defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6057 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006058
6059//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006060// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6061//===----------------------------------------------------------------------===//
6062let Constraints = "$src1 = $dst" in {
6063multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6064 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006065 // NOTE: The SDNode have the multiply operands first with the add last.
6066 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006067 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006068 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6069 (ins _.RC:$src2, _.RC:$src3),
6070 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006071 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006072 AVX512FMA3Base;
6073
Craig Toppere1cac152016-06-07 07:27:54 +00006074 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6075 (ins _.RC:$src2, _.MemOp:$src3),
6076 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006077 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006078 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006079
Craig Toppere1cac152016-06-07 07:27:54 +00006080 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6081 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6082 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6083 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006084 (OpNode _.RC:$src2,
6085 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6086 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006087 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006088 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006089}
6090} // Constraints = "$src1 = $dst"
6091
6092multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6093 AVX512VLVectorVTInfo _> {
6094 let Predicates = [HasIFMA] in {
6095 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6096 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6097 }
6098 let Predicates = [HasVLX, HasIFMA] in {
6099 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6100 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6101 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6102 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6103 }
6104}
6105
6106defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6107 avx512vl_i64_info>, VEX_W;
6108defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6109 avx512vl_i64_info>, VEX_W;
6110
6111//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006112// AVX-512 Scalar convert from sign integer to float/double
6113//===----------------------------------------------------------------------===//
6114
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006115multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6116 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6117 PatFrag ld_frag, string asm> {
6118 let hasSideEffects = 0 in {
6119 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6120 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006121 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006122 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006123 let mayLoad = 1 in
6124 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6125 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006126 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006127 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006128 } // hasSideEffects = 0
6129 let isCodeGenOnly = 1 in {
6130 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6131 (ins DstVT.RC:$src1, SrcRC:$src2),
6132 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6133 [(set DstVT.RC:$dst,
6134 (OpNode (DstVT.VT DstVT.RC:$src1),
6135 SrcRC:$src2,
6136 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6137
6138 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6139 (ins DstVT.RC:$src1, x86memop:$src2),
6140 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6141 [(set DstVT.RC:$dst,
6142 (OpNode (DstVT.VT DstVT.RC:$src1),
6143 (ld_frag addr:$src2),
6144 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6145 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006147
Igor Bregerabe4a792015-06-14 12:44:55 +00006148multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006149 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006150 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6151 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006152 !strconcat(asm,
6153 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006154 [(set DstVT.RC:$dst,
6155 (OpNode (DstVT.VT DstVT.RC:$src1),
6156 SrcRC:$src2,
6157 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6158}
6159
6160multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006161 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6162 PatFrag ld_frag, string asm> {
6163 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6164 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6165 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006166}
6167
Andrew Trick15a47742013-10-09 05:11:10 +00006168let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006169defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006170 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6171 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006172defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006173 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6174 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006175defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006176 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6177 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006178defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006179 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6180 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006181
Craig Topper8f85ad12016-11-14 02:46:58 +00006182def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6183 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6184def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6185 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006187def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6188 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6189def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006190 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006191def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6192 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6193def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006194 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006195
6196def : Pat<(f32 (sint_to_fp GR32:$src)),
6197 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6198def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006199 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006200def : Pat<(f64 (sint_to_fp GR32:$src)),
6201 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6202def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006203 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6204
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006206 v4f32x_info, i32mem, loadi32,
6207 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006208defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006209 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6210 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006211defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006212 i32mem, loadi32, "cvtusi2sd{l}">,
6213 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006214defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006215 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6216 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006217
Craig Topper8f85ad12016-11-14 02:46:58 +00006218def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6219 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6220def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6221 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6222
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006223def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6224 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6225def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6226 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6227def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6228 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6229def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6230 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6231
6232def : Pat<(f32 (uint_to_fp GR32:$src)),
6233 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6234def : Pat<(f32 (uint_to_fp GR64:$src)),
6235 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6236def : Pat<(f64 (uint_to_fp GR32:$src)),
6237 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6238def : Pat<(f64 (uint_to_fp GR64:$src)),
6239 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006240}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006241
6242//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006243// AVX-512 Scalar convert from float/double to integer
6244//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006245multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6246 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006247 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006248 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006249 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006250 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6251 EVEX, VEX_LIG;
6252 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6253 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006254 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006255 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006256 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006257 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006258 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006259 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006260 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006261 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006262 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006263}
Asaf Badouh2744d212015-09-20 14:31:19 +00006264
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006265// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006266defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006267 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006268 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006269defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006270 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006271 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006272defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006273 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006274 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006275defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006276 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006277 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006278defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006279 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006280 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006281defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006282 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006283 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006284defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006285 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006286 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006287defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006288 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006289 EVEX_CD8<64, CD8VT1>;
6290
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006291// The SSE version of these instructions are disabled for AVX512.
6292// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6293let Predicates = [HasAVX512] in {
6294 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006295 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006296 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6297 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006298 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006299 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006300 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6301 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006302 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006303 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006304 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6305 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006306 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006307 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006308 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6309 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006310} // HasAVX512
6311
Craig Topperac941b92016-09-25 16:33:53 +00006312let Predicates = [HasAVX512] in {
6313 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6314 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6315 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6316 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6317 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6318 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6319 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6320 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6321 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6322 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6323 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6324 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6325 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6326 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6327 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6328 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6329 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6330 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6331 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6332 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6333} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006334
Elad Cohen0c260102017-01-11 09:11:48 +00006335// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6336// which produce unnecessary vmovs{s,d} instructions
6337let Predicates = [HasAVX512] in {
6338def : Pat<(v4f32 (X86Movss
6339 (v4f32 VR128X:$dst),
6340 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6341 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6342
6343def : Pat<(v4f32 (X86Movss
6344 (v4f32 VR128X:$dst),
6345 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6346 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6347
6348def : Pat<(v2f64 (X86Movsd
6349 (v2f64 VR128X:$dst),
6350 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6351 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6352
6353def : Pat<(v2f64 (X86Movsd
6354 (v2f64 VR128X:$dst),
6355 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6356 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6357} // Predicates = [HasAVX512]
6358
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006359// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006360multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6361 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006362 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006363let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006364 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006365 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6366 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006367 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006368 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006369 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6370 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006371 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006372 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006373 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006374 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006375
Igor Bregerc59b3a22016-08-03 10:58:05 +00006376 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6377 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6378 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6379 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6380 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006381 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6382 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006383
Craig Toppere1cac152016-06-07 07:27:54 +00006384 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006385 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6386 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6387 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6388 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6389 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6390 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6391 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6392 (i32 FROUND_NO_EXC)))]>,
6393 EVEX,VEX_LIG , EVEX_B;
6394 let mayLoad = 1, hasSideEffects = 0 in
6395 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006396 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006397 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6398 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006399
Craig Toppere1cac152016-06-07 07:27:54 +00006400 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006401} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006402}
6403
Asaf Badouh2744d212015-09-20 14:31:19 +00006404
Igor Bregerc59b3a22016-08-03 10:58:05 +00006405defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6406 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006407 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006408defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6409 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006410 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006411defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6412 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006413 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006414defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6415 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006416 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6417
Igor Bregerc59b3a22016-08-03 10:58:05 +00006418defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6419 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006420 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006421defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6422 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006423 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006424defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6425 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006426 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006427defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6428 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006429 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6430let Predicates = [HasAVX512] in {
6431 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006432 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006433 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6434 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006435 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006436 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006437 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6438 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006439 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006440 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006441 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6442 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006443 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006444 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006445 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6446 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006447} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006448//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006449// AVX-512 Convert form float to double and back
6450//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006451multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6452 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006453 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006454 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006455 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006456 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006457 (_Src.VT _Src.RC:$src2),
6458 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006459 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006460 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006461 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006462 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006463 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006464 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006465 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006466 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006467
Craig Topperd2011e32017-02-25 18:43:42 +00006468 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6469 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6470 (ins _.FRC:$src1, _Src.FRC:$src2),
6471 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6472 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6473 let mayLoad = 1 in
6474 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6475 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6476 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6477 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6478 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006479}
6480
Asaf Badouh2744d212015-09-20 14:31:19 +00006481// Scalar Coversion with SAE - suppress all exceptions
6482multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6483 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006484 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006485 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006486 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006487 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006488 (_Src.VT _Src.RC:$src2),
6489 (i32 FROUND_NO_EXC)))>,
6490 EVEX_4V, VEX_LIG, EVEX_B;
6491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006492
Asaf Badouh2744d212015-09-20 14:31:19 +00006493// Scalar Conversion with rounding control (RC)
6494multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6495 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006496 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006497 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006498 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006499 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006500 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6501 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6502 EVEX_B, EVEX_RC;
6503}
Craig Toppera02e3942016-09-23 06:24:43 +00006504multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006505 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006506 X86VectorVTInfo _dst> {
6507 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006508 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006509 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006510 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006511 }
6512}
6513
Craig Toppera02e3942016-09-23 06:24:43 +00006514multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006515 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006516 X86VectorVTInfo _dst> {
6517 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006518 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006519 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006520 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006521 }
6522}
Craig Toppera02e3942016-09-23 06:24:43 +00006523defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006524 X86froundRnd, f64x_info, f32x_info>,
6525 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006526defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006527 X86fpextRnd,f32x_info, f64x_info >,
6528 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006529
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006530def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006531 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006532 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006533def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006534 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006535 Requires<[HasAVX512]>;
6536
6537def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006538 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539 Requires<[HasAVX512, OptForSize]>;
6540
Asaf Badouh2744d212015-09-20 14:31:19 +00006541def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006542 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006543 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006544
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006545def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006546 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006547 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006548
6549def : Pat<(v4f32 (X86Movss
6550 (v4f32 VR128X:$dst),
6551 (v4f32 (scalar_to_vector
6552 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006553 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006554 Requires<[HasAVX512]>;
6555
6556def : Pat<(v2f64 (X86Movsd
6557 (v2f64 VR128X:$dst),
6558 (v2f64 (scalar_to_vector
6559 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006560 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006561 Requires<[HasAVX512]>;
6562
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006563//===----------------------------------------------------------------------===//
6564// AVX-512 Vector convert from signed/unsigned integer to float/double
6565// and from float/double to signed/unsigned integer
6566//===----------------------------------------------------------------------===//
6567
6568multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6569 X86VectorVTInfo _Src, SDNode OpNode,
6570 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006571 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006572
6573 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6574 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6575 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6576
6577 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006578 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006579 (_.VT (OpNode (_Src.VT
6580 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6581
6582 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006583 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006584 "${src}"##Broadcast, "${src}"##Broadcast,
6585 (_.VT (OpNode (_Src.VT
6586 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6587 ))>, EVEX, EVEX_B;
6588}
6589// Coversion with SAE - suppress all exceptions
6590multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6591 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6592 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6593 (ins _Src.RC:$src), OpcodeStr,
6594 "{sae}, $src", "$src, {sae}",
6595 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6596 (i32 FROUND_NO_EXC)))>,
6597 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006598}
6599
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006600// Conversion with rounding control (RC)
6601multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6602 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6603 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6604 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6605 "$rc, $src", "$src, $rc",
6606 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6607 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006608}
6609
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006610// Extend Float to Double
6611multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6612 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006613 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006614 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6615 X86vfpextRnd>, EVEX_V512;
6616 }
6617 let Predicates = [HasVLX] in {
6618 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006619 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006620 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006621 EVEX_V256;
6622 }
6623}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006624
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006625// Truncate Double to Float
6626multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6627 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006628 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006629 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6630 X86vfproundRnd>, EVEX_V512;
6631 }
6632 let Predicates = [HasVLX] in {
6633 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6634 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006635 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006636 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006637
6638 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6639 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6640 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6641 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6642 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6643 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6644 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6645 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006646 }
6647}
6648
6649defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6650 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6651defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6652 PS, EVEX_CD8<32, CD8VH>;
6653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006654def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6655 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006656
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006657let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006658 let AddedComplexity = 15 in
6659 def : Pat<(X86vzmovl (v2f64 (bitconvert
6660 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6661 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006662 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6663 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006664 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6665 (VCVTPS2PDZ256rm addr:$src)>;
6666}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006667
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006668// Convert Signed/Unsigned Doubleword to Double
6669multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6670 SDNode OpNode128> {
6671 // No rounding in this op
6672 let Predicates = [HasAVX512] in
6673 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6674 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006675
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006676 let Predicates = [HasVLX] in {
6677 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006678 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006679 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6680 EVEX_V256;
6681 }
6682}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006683
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006684// Convert Signed/Unsigned Doubleword to Float
6685multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6686 SDNode OpNodeRnd> {
6687 let Predicates = [HasAVX512] in
6688 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6689 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6690 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006691
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006692 let Predicates = [HasVLX] in {
6693 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6694 EVEX_V128;
6695 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6696 EVEX_V256;
6697 }
6698}
6699
6700// Convert Float to Signed/Unsigned Doubleword with truncation
6701multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6702 SDNode OpNode, SDNode OpNodeRnd> {
6703 let Predicates = [HasAVX512] in {
6704 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6705 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6706 OpNodeRnd>, EVEX_V512;
6707 }
6708 let Predicates = [HasVLX] in {
6709 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6710 EVEX_V128;
6711 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6712 EVEX_V256;
6713 }
6714}
6715
6716// Convert Float to Signed/Unsigned Doubleword
6717multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6718 SDNode OpNode, SDNode OpNodeRnd> {
6719 let Predicates = [HasAVX512] in {
6720 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6721 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6722 OpNodeRnd>, EVEX_V512;
6723 }
6724 let Predicates = [HasVLX] in {
6725 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6726 EVEX_V128;
6727 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6728 EVEX_V256;
6729 }
6730}
6731
6732// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006733multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6734 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006735 let Predicates = [HasAVX512] in {
6736 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6737 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6738 OpNodeRnd>, EVEX_V512;
6739 }
6740 let Predicates = [HasVLX] in {
6741 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006742 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006743 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6744 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006745 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6746 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006747 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6748 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006749
6750 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6751 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6752 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6753 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6754 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6755 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6756 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6757 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006758 }
6759}
6760
6761// Convert Double to Signed/Unsigned Doubleword
6762multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6763 SDNode OpNode, SDNode OpNodeRnd> {
6764 let Predicates = [HasAVX512] in {
6765 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6766 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6767 OpNodeRnd>, EVEX_V512;
6768 }
6769 let Predicates = [HasVLX] in {
6770 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6771 // memory forms of these instructions in Asm Parcer. They have the same
6772 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6773 // due to the same reason.
6774 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6775 "{1to2}", "{x}">, EVEX_V128;
6776 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6777 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006778
6779 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6780 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6781 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6782 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6783 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6784 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6785 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6786 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006787 }
6788}
6789
6790// Convert Double to Signed/Unsigned Quardword
6791multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6792 SDNode OpNode, SDNode OpNodeRnd> {
6793 let Predicates = [HasDQI] in {
6794 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6795 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6796 OpNodeRnd>, EVEX_V512;
6797 }
6798 let Predicates = [HasDQI, HasVLX] in {
6799 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6800 EVEX_V128;
6801 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6802 EVEX_V256;
6803 }
6804}
6805
6806// Convert Double to Signed/Unsigned Quardword with truncation
6807multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6808 SDNode OpNode, SDNode OpNodeRnd> {
6809 let Predicates = [HasDQI] in {
6810 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6811 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6812 OpNodeRnd>, EVEX_V512;
6813 }
6814 let Predicates = [HasDQI, HasVLX] in {
6815 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6816 EVEX_V128;
6817 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6818 EVEX_V256;
6819 }
6820}
6821
6822// Convert Signed/Unsigned Quardword to Double
6823multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6824 SDNode OpNode, SDNode OpNodeRnd> {
6825 let Predicates = [HasDQI] in {
6826 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6827 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6828 OpNodeRnd>, EVEX_V512;
6829 }
6830 let Predicates = [HasDQI, HasVLX] in {
6831 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6832 EVEX_V128;
6833 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6834 EVEX_V256;
6835 }
6836}
6837
6838// Convert Float to Signed/Unsigned Quardword
6839multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6840 SDNode OpNode, SDNode OpNodeRnd> {
6841 let Predicates = [HasDQI] in {
6842 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6843 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6844 OpNodeRnd>, EVEX_V512;
6845 }
6846 let Predicates = [HasDQI, HasVLX] in {
6847 // Explicitly specified broadcast string, since we take only 2 elements
6848 // from v4f32x_info source
6849 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006850 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006851 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6852 EVEX_V256;
6853 }
6854}
6855
6856// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006857multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6858 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006859 let Predicates = [HasDQI] in {
6860 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6861 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6862 OpNodeRnd>, EVEX_V512;
6863 }
6864 let Predicates = [HasDQI, HasVLX] in {
6865 // Explicitly specified broadcast string, since we take only 2 elements
6866 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006867 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006868 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006869 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6870 EVEX_V256;
6871 }
6872}
6873
6874// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006875multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6876 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006877 let Predicates = [HasDQI] in {
6878 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6879 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6880 OpNodeRnd>, EVEX_V512;
6881 }
6882 let Predicates = [HasDQI, HasVLX] in {
6883 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6884 // memory forms of these instructions in Asm Parcer. They have the same
6885 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6886 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006887 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006888 "{1to2}", "{x}">, EVEX_V128;
6889 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6890 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006891
6892 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6893 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6894 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6895 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6896 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6897 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6898 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6899 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006900 }
6901}
6902
Simon Pilgrima3af7962016-11-24 12:13:46 +00006903defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006904 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006905
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006906defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6907 X86VSintToFpRnd>,
6908 PS, EVEX_CD8<32, CD8VF>;
6909
6910defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006911 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006912 XS, EVEX_CD8<32, CD8VF>;
6913
Simon Pilgrima3af7962016-11-24 12:13:46 +00006914defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006915 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006916 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6917
6918defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006919 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006920 EVEX_CD8<32, CD8VF>;
6921
Craig Topperf334ac192016-11-09 07:48:51 +00006922defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006923 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006924 EVEX_CD8<64, CD8VF>;
6925
Simon Pilgrima3af7962016-11-24 12:13:46 +00006926defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006927 XS, EVEX_CD8<32, CD8VH>;
6928
6929defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6930 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006931 EVEX_CD8<32, CD8VF>;
6932
Craig Topper19e04b62016-05-19 06:13:58 +00006933defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6934 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006935
Craig Topper19e04b62016-05-19 06:13:58 +00006936defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6937 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006938 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006939
Craig Topper19e04b62016-05-19 06:13:58 +00006940defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6941 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006942 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006943defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6944 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006945 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006946
Craig Topper19e04b62016-05-19 06:13:58 +00006947defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6948 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006949 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006950
Craig Topper19e04b62016-05-19 06:13:58 +00006951defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6952 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006953
Craig Topper19e04b62016-05-19 06:13:58 +00006954defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6955 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006956 PD, EVEX_CD8<64, CD8VF>;
6957
Craig Topper19e04b62016-05-19 06:13:58 +00006958defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6959 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006960
6961defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006962 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006963 PD, EVEX_CD8<64, CD8VF>;
6964
Craig Toppera39b6502016-12-10 06:02:48 +00006965defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006966 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006967
6968defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006969 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006970 PD, EVEX_CD8<64, CD8VF>;
6971
Craig Toppera39b6502016-12-10 06:02:48 +00006972defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006973 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006974
6975defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006976 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006977
6978defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006979 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006980
Simon Pilgrima3af7962016-11-24 12:13:46 +00006981defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006982 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006983
Simon Pilgrima3af7962016-11-24 12:13:46 +00006984defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006985 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006986
Craig Toppere38c57a2015-11-27 05:44:02 +00006987let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006988def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006989 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006990 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6991 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006992
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006993def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6994 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006995 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6996 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006997
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006998def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6999 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007000 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7001 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007002
Simon Pilgrima3af7962016-11-24 12:13:46 +00007003def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007004 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7005 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7006 VR128X:$src, sub_xmm)))), sub_xmm)>;
7007
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007008def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7009 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007010 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7011 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007012
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007013def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7014 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007015 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7016 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007017
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007018def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7019 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007020 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7021 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007022
Simon Pilgrima3af7962016-11-24 12:13:46 +00007023def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007024 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7025 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7026 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007027}
7028
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007029let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007030 let AddedComplexity = 15 in {
7031 def : Pat<(X86vzmovl (v2i64 (bitconvert
7032 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007033 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007034 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7035 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007036 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007037 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007038 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007039 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007040 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007041 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007042 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007043 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007044}
7045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007046let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007047 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007048 (VCVTPD2PSZrm addr:$src)>;
7049 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7050 (VCVTPS2PDZrm addr:$src)>;
7051}
7052
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007053let Predicates = [HasDQI, HasVLX] in {
7054 let AddedComplexity = 15 in {
7055 def : Pat<(X86vzmovl (v2f64 (bitconvert
7056 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007057 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007058 def : Pat<(X86vzmovl (v2f64 (bitconvert
7059 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007060 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007061 }
7062}
7063
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007064let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007065def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7066 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7067 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7068 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7069
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007070def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7071 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7072 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7073 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7074
7075def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7076 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7077 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7078 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7079
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007080def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7081 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7082 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7083 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7084
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007085def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7086 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7087 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7088 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7089
7090def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7091 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7092 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7093 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7094
7095def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7096 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7097 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7098 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7099
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007100def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7101 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7102 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7103 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7104
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007105def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7106 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7107 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7108 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7109
7110def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7111 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7112 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7113 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7114
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007115def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7116 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7117 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7118 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7119
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007120def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7121 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7122 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7123 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7124}
7125
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007126//===----------------------------------------------------------------------===//
7127// Half precision conversion instructions
7128//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007129multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007130 X86MemOperand x86memop, PatFrag ld_frag> {
7131 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7132 "vcvtph2ps", "$src", "$src",
7133 (X86cvtph2ps (_src.VT _src.RC:$src),
7134 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007135 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7136 "vcvtph2ps", "$src", "$src",
7137 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7138 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007139}
7140
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007141multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007142 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7143 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7144 (X86cvtph2ps (_src.VT _src.RC:$src),
7145 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7146
7147}
7148
7149let Predicates = [HasAVX512] in {
7150 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007151 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007152 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7153 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007154 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007155 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7156 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7157 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7158 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007159}
7160
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007161multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007162 X86MemOperand x86memop> {
7163 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007164 (ins _src.RC:$src1, i32u8imm:$src2),
7165 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007166 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007167 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007168 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007169 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7170 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7171 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7172 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007173 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007174 addr:$dst)]>;
7175 let hasSideEffects = 0, mayStore = 1 in
7176 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7177 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7178 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7179 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007180}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007181multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007182 let hasSideEffects = 0 in
7183 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7184 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007185 (ins _src.RC:$src1, i32u8imm:$src2),
7186 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007187 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007188}
7189let Predicates = [HasAVX512] in {
7190 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7191 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7192 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7193 let Predicates = [HasVLX] in {
7194 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7195 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007196 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007197 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7198 }
7199}
Asaf Badouh2489f352015-12-02 08:17:51 +00007200
Craig Topper9820e342016-09-20 05:44:47 +00007201// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007202let Predicates = [HasVLX] in {
7203 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7204 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7205 // configurations we support (the default). However, falling back to MXCSR is
7206 // more consistent with other instructions, which are always controlled by it.
7207 // It's encoded as 0b100.
7208 def : Pat<(fp_to_f16 FR32X:$src),
7209 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7210 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7211
7212 def : Pat<(f16_to_fp GR16:$src),
7213 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7214 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7215
7216 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7217 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7218 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7219}
7220
Craig Topper9820e342016-09-20 05:44:47 +00007221// Patterns for matching float to half-float conversion when AVX512 is supported
7222// but F16C isn't. In that case we have to use 512-bit vectors.
7223let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7224 def : Pat<(fp_to_f16 FR32X:$src),
7225 (i16 (EXTRACT_SUBREG
7226 (VMOVPDI2DIZrr
7227 (v8i16 (EXTRACT_SUBREG
7228 (VCVTPS2PHZrr
7229 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7230 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7231 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7232
7233 def : Pat<(f16_to_fp GR16:$src),
7234 (f32 (COPY_TO_REGCLASS
7235 (v4f32 (EXTRACT_SUBREG
7236 (VCVTPH2PSZrr
7237 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7238 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7239 sub_xmm)), sub_xmm)), FR32X))>;
7240
7241 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7242 (f32 (COPY_TO_REGCLASS
7243 (v4f32 (EXTRACT_SUBREG
7244 (VCVTPH2PSZrr
7245 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7246 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7247 sub_xmm), 4)), sub_xmm)), FR32X))>;
7248}
7249
Asaf Badouh2489f352015-12-02 08:17:51 +00007250// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007251multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007252 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007253 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007254 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7255 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007256 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007257 Sched<[WriteFAdd]>;
7258}
7259
7260let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007261 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007262 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007263 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007264 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007265 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007266 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007267 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007268 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7269}
7270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007271let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7272 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007273 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007274 EVEX_CD8<32, CD8VT1>;
7275 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007276 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007277 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7278 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007279 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007280 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007281 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007282 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007283 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007284 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7285 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007286 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007287 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7288 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007289 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007290 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7291 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007292 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007293
Ayman Musa02f95332017-01-04 08:21:54 +00007294 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7295 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007296 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007297 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7298 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007299 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7300 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007301}
Michael Liao5bf95782014-12-04 05:20:33 +00007302
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007303/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007304multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7305 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007306 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007307 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7308 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7309 "$src2, $src1", "$src1, $src2",
7310 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007311 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007312 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007313 "$src2, $src1", "$src1, $src2",
7314 (OpNode (_.VT _.RC:$src1),
7315 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007316}
7317}
7318
Asaf Badouheaf2da12015-09-21 10:23:53 +00007319defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007320 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007321defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007322 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007323defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007324 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007325defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007326 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007327
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007328/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7329multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007330 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007331 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007332 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7333 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7334 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007335 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7336 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7337 (OpNode (_.FloatVT
7338 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7339 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7340 (ins _.ScalarMemOp:$src), OpcodeStr,
7341 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7342 (OpNode (_.FloatVT
7343 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7344 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007345 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007346}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007347
7348multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7349 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7350 EVEX_V512, EVEX_CD8<32, CD8VF>;
7351 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7352 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7353
7354 // Define only if AVX512VL feature is present.
7355 let Predicates = [HasVLX] in {
7356 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7357 OpNode, v4f32x_info>,
7358 EVEX_V128, EVEX_CD8<32, CD8VF>;
7359 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7360 OpNode, v8f32x_info>,
7361 EVEX_V256, EVEX_CD8<32, CD8VF>;
7362 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7363 OpNode, v2f64x_info>,
7364 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7365 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7366 OpNode, v4f64x_info>,
7367 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7368 }
7369}
7370
7371defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7372defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007373
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007374/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007375multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7376 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007377 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007378 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7379 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7380 "$src2, $src1", "$src1, $src2",
7381 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7382 (i32 FROUND_CURRENT))>;
7383
7384 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7385 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007386 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007387 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007388 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007389
7390 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007391 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007392 "$src2, $src1", "$src1, $src2",
7393 (OpNode (_.VT _.RC:$src1),
7394 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7395 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007396 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007397}
7398
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007399multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7400 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7401 EVEX_CD8<32, CD8VT1>;
7402 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7403 EVEX_CD8<64, CD8VT1>, VEX_W;
7404}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007405
Craig Toppere1cac152016-06-07 07:27:54 +00007406let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007407 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7408 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7409}
Igor Breger8352a0d2015-07-28 06:53:28 +00007410
7411defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007412/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007413
7414multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7415 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007416 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007417 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7418 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7419 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7420
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007421 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7422 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7423 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007424 (bitconvert (_.LdFrag addr:$src))),
7425 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007426
7427 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007428 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007429 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007430 (OpNode (_.FloatVT
7431 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7432 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007433 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007434}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007435multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7436 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007437 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007438 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7439 (ins _.RC:$src), OpcodeStr,
7440 "{sae}, $src", "$src, {sae}",
7441 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7442}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007443
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007444multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7445 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007446 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7447 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007448 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007449 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7450 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007451}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007452
Asaf Badouh402ebb32015-06-03 13:41:48 +00007453multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7454 SDNode OpNode> {
7455 // Define only if AVX512VL feature is present.
7456 let Predicates = [HasVLX] in {
7457 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7458 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7459 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7460 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7461 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7462 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7463 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7464 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7465 }
7466}
Craig Toppere1cac152016-06-07 07:27:54 +00007467let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007468
Asaf Badouh402ebb32015-06-03 13:41:48 +00007469 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7470 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7471 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7472}
7473defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7474 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7475
7476multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7477 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007478 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007479 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7480 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7481 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7482 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007483}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007484
Robert Khasanoveb126392014-10-28 18:15:20 +00007485multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7486 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007487 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007488 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007489 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7490 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007491 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7492 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7493 (OpNode (_.FloatVT
7494 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007495
Craig Toppere1cac152016-06-07 07:27:54 +00007496 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7497 (ins _.ScalarMemOp:$src), OpcodeStr,
7498 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7499 (OpNode (_.FloatVT
7500 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7501 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007502 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007503}
7504
Robert Khasanoveb126392014-10-28 18:15:20 +00007505multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7506 SDNode OpNode> {
7507 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7508 v16f32_info>,
7509 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7510 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7511 v8f64_info>,
7512 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7513 // Define only if AVX512VL feature is present.
7514 let Predicates = [HasVLX] in {
7515 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7516 OpNode, v4f32x_info>,
7517 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7518 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7519 OpNode, v8f32x_info>,
7520 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7521 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7522 OpNode, v2f64x_info>,
7523 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7524 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7525 OpNode, v4f64x_info>,
7526 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7527 }
7528}
7529
Asaf Badouh402ebb32015-06-03 13:41:48 +00007530multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7531 SDNode OpNodeRnd> {
7532 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7533 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7534 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7535 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7536}
7537
Igor Breger4c4cd782015-09-20 09:13:41 +00007538multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7539 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007540 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007541 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7542 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7543 "$src2, $src1", "$src1, $src2",
7544 (OpNodeRnd (_.VT _.RC:$src1),
7545 (_.VT _.RC:$src2),
7546 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007547 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7548 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7549 "$src2, $src1", "$src1, $src2",
7550 (OpNodeRnd (_.VT _.RC:$src1),
7551 (_.VT (scalar_to_vector
7552 (_.ScalarLdFrag addr:$src2))),
7553 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007554
7555 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7556 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7557 "$rc, $src2, $src1", "$src1, $src2, $rc",
7558 (OpNodeRnd (_.VT _.RC:$src1),
7559 (_.VT _.RC:$src2),
7560 (i32 imm:$rc))>,
7561 EVEX_B, EVEX_RC;
7562
Craig Toppere1cac152016-06-07 07:27:54 +00007563 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007564 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007565 (ins _.FRC:$src1, _.FRC:$src2),
7566 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7567
7568 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007569 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007570 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7571 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7572 }
Craig Topper176f3312017-02-25 19:18:11 +00007573 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007574
7575 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7576 (!cast<Instruction>(NAME#SUFF#Zr)
7577 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7578
7579 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7580 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007581 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007582}
7583
7584multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7585 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007586 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS,
7587 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007588 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007589 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
7590 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007591}
7592
Asaf Badouh402ebb32015-06-03 13:41:48 +00007593defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7594 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007595
Igor Breger4c4cd782015-09-20 09:13:41 +00007596defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007597
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007598let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007599 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007600 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007601 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007602 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007603 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007604 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007605 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007606 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007607 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007608 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007609}
7610
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007611multiclass
7612avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007613
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007614 let ExeDomain = _.ExeDomain in {
7615 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7616 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7617 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007618 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007619 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7620
7621 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7622 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007623 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7624 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007625 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007626
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007627 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007628 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7629 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007630 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007631 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007632 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7633 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7634 }
7635 let Predicates = [HasAVX512] in {
7636 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7637 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007638 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007639 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7640 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007641 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007642 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7643 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007644 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007645 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7646 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7647 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7648 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7649 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7650 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7651
7652 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7653 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007654 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007655 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7656 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007657 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007658 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7659 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007660 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007661 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7662 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7663 addr:$src, (i32 0x4))), _.FRC)>;
7664 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7665 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7666 addr:$src, (i32 0xc))), _.FRC)>;
7667 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007668}
7669
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007670defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7671 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007672
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007673defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7674 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007675
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007676//-------------------------------------------------
7677// Integer truncate and extend operations
7678//-------------------------------------------------
7679
Igor Breger074a64e2015-07-24 17:24:15 +00007680multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7681 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7682 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007683 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007684 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7685 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7686 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7687 EVEX, T8XS;
7688
Craig Topper52e2e832016-07-22 05:46:44 +00007689 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7690 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007691 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7692 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007693 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007694 []>, EVEX;
7695
Igor Breger074a64e2015-07-24 17:24:15 +00007696 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7697 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007698 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007699 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007700 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007701}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007702
Igor Breger074a64e2015-07-24 17:24:15 +00007703multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7704 X86VectorVTInfo DestInfo,
7705 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007706
Igor Breger074a64e2015-07-24 17:24:15 +00007707 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7708 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7709 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007710
Igor Breger074a64e2015-07-24 17:24:15 +00007711 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7712 (SrcInfo.VT SrcInfo.RC:$src)),
7713 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7714 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7715}
7716
Igor Breger074a64e2015-07-24 17:24:15 +00007717multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7718 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7719 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7720 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7721 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7722 Predicate prd = HasAVX512>{
7723
7724 let Predicates = [HasVLX, prd] in {
7725 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7726 DestInfoZ128, x86memopZ128>,
7727 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7728 truncFrag, mtruncFrag>, EVEX_V128;
7729
7730 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7731 DestInfoZ256, x86memopZ256>,
7732 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7733 truncFrag, mtruncFrag>, EVEX_V256;
7734 }
7735 let Predicates = [prd] in
7736 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7737 DestInfoZ, x86memopZ>,
7738 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7739 truncFrag, mtruncFrag>, EVEX_V512;
7740}
7741
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007742multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7743 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007744 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7745 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007746 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007747}
7748
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007749multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7750 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007751 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7752 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007753 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007754}
7755
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007756multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7757 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007758 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7759 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007760 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007761}
7762
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007763multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7764 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007765 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7766 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007767 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007768}
7769
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007770multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7771 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007772 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7773 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007774 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007775}
7776
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007777multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7778 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007779 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7780 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007781 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007782}
7783
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007784defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7785 truncstorevi8, masked_truncstorevi8>;
7786defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7787 truncstore_s_vi8, masked_truncstore_s_vi8>;
7788defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7789 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007790
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007791defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7792 truncstorevi16, masked_truncstorevi16>;
7793defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7794 truncstore_s_vi16, masked_truncstore_s_vi16>;
7795defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7796 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007797
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007798defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7799 truncstorevi32, masked_truncstorevi32>;
7800defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7801 truncstore_s_vi32, masked_truncstore_s_vi32>;
7802defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7803 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007804
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007805defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7806 truncstorevi8, masked_truncstorevi8>;
7807defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7808 truncstore_s_vi8, masked_truncstore_s_vi8>;
7809defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7810 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007811
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007812defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7813 truncstorevi16, masked_truncstorevi16>;
7814defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7815 truncstore_s_vi16, masked_truncstore_s_vi16>;
7816defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7817 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007818
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007819defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7820 truncstorevi8, masked_truncstorevi8>;
7821defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7822 truncstore_s_vi8, masked_truncstore_s_vi8>;
7823defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7824 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007825
Zvi Rackover25799d92017-09-07 07:40:34 +00007826def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7827 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7828def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7829 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7830
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007831let Predicates = [HasAVX512, NoVLX] in {
7832def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7833 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007834 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007835 VR256X:$src, sub_ymm)))), sub_xmm))>;
7836def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7837 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007838 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007839 VR256X:$src, sub_ymm)))), sub_xmm))>;
7840}
7841
7842let Predicates = [HasBWI, NoVLX] in {
7843def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007844 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007845 VR256X:$src, sub_ymm))), sub_xmm))>;
7846}
7847
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007848multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007850 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007851 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007852 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7853 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7854 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7855 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007856
Craig Toppere1cac152016-06-07 07:27:54 +00007857 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7858 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7859 (DestInfo.VT (LdFrag addr:$src))>,
7860 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007861 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007862}
7863
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007864multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007865 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007866 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7867 let Predicates = [HasVLX, HasBWI] in {
7868 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007869 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007870 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007871
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007872 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007873 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007874 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7875 }
7876 let Predicates = [HasBWI] in {
7877 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007878 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007879 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7880 }
7881}
7882
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007883multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007884 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007885 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7886 let Predicates = [HasVLX, HasAVX512] in {
7887 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007888 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007889 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7890
7891 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007892 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007893 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7894 }
7895 let Predicates = [HasAVX512] in {
7896 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007897 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007898 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7899 }
7900}
7901
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007902multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007903 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007904 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7905 let Predicates = [HasVLX, HasAVX512] in {
7906 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007907 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007908 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7909
7910 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007911 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007912 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7913 }
7914 let Predicates = [HasAVX512] in {
7915 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007916 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007917 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7918 }
7919}
7920
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007921multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007922 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007923 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7924 let Predicates = [HasVLX, HasAVX512] in {
7925 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007926 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007927 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7928
7929 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007930 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007931 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7932 }
7933 let Predicates = [HasAVX512] in {
7934 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007935 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007936 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7937 }
7938}
7939
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007940multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007941 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007942 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7943 let Predicates = [HasVLX, HasAVX512] in {
7944 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007945 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007946 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7947
7948 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007949 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007950 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7951 }
7952 let Predicates = [HasAVX512] in {
7953 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007954 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007955 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7956 }
7957}
7958
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007959multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007960 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007961 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7962
7963 let Predicates = [HasVLX, HasAVX512] in {
7964 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007965 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007966 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7967
7968 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007969 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007970 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7971 }
7972 let Predicates = [HasAVX512] in {
7973 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007974 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007975 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7976 }
7977}
7978
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007979defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7980defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7981defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7982defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7983defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7984defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007985
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007986defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7987defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7988defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7989defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7990defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7991defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007992
Igor Breger2ba64ab2016-05-22 10:21:04 +00007993// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007994multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7995 X86VectorVTInfo From, PatFrag LdFrag> {
7996 def : Pat<(To.VT (LdFrag addr:$src)),
7997 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7998 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7999 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8000 To.KRC:$mask, addr:$src)>;
8001 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8002 To.ImmAllZerosV)),
8003 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8004 addr:$src)>;
8005}
8006
8007let Predicates = [HasVLX, HasBWI] in {
8008 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8009 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8010}
8011let Predicates = [HasBWI] in {
8012 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8013}
8014let Predicates = [HasVLX, HasAVX512] in {
8015 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8016 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8017 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8018 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8019 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8020 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8021 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8022 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8023 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8024 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8025}
8026let Predicates = [HasAVX512] in {
8027 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8028 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8029 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8030 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8031 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8032}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008033
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008034multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8035 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008036 // 128-bit patterns
8037 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008038 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008039 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008040 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008041 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008042 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008043 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008044 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008045 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008046 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008047 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8048 }
8049 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008050 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008051 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008052 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008053 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008054 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008055 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008056 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008057 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8058
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008059 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008060 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008061 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008062 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008063 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008064 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008065 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008066 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8067
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008068 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008069 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008070 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008071 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008072 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008073 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008074 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008075 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008076 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008077 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8078
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008079 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008080 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008081 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008082 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008083 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008084 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008085 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008086 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8087
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008088 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008089 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008090 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008091 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008092 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008093 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008094 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008095 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008096 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008097 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8098 }
8099 // 256-bit patterns
8100 let Predicates = [HasVLX, HasBWI] in {
8101 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8102 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8103 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8104 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8105 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8106 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8107 }
8108 let Predicates = [HasVLX] in {
8109 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8110 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8111 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8112 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8113 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8114 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8115 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8116 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8117
8118 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8119 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8120 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8121 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8122 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8123 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8124 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8125 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8126
8127 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8128 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8129 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8130 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8131 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8132 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8133
8134 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8135 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8136 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8137 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8138 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8139 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8140 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8141 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8142
8143 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8144 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8145 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8146 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8147 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8148 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8149 }
8150 // 512-bit patterns
8151 let Predicates = [HasBWI] in {
8152 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8153 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8154 }
8155 let Predicates = [HasAVX512] in {
8156 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8157 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8158
8159 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8160 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008161 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8162 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008163
8164 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8165 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8166
8167 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8168 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8169
8170 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8171 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8172 }
8173}
8174
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008175defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8176defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008178//===----------------------------------------------------------------------===//
8179// GATHER - SCATTER Operations
8180
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008181multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8182 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008183 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8184 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008185 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8186 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008187 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008188 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008189 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8190 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8191 vectoraddr:$src2))]>, EVEX, EVEX_K,
8192 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008193}
Cameron McInally45325962014-03-26 13:50:50 +00008194
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008195multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8196 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8197 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008198 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008199 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008200 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008201let Predicates = [HasVLX] in {
8202 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008203 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008204 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008205 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008206 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008207 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008208 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008209 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008210}
Cameron McInally45325962014-03-26 13:50:50 +00008211}
8212
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008213multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8214 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008215 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008216 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008217 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008218 mgatherv8i64>, EVEX_V512;
8219let Predicates = [HasVLX] in {
8220 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008221 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008222 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008223 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008224 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008225 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008226 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008227 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008228}
Cameron McInally45325962014-03-26 13:50:50 +00008229}
Michael Liao5bf95782014-12-04 05:20:33 +00008230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008231
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008232defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8233 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8234
8235defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8236 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008237
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008238multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8239 X86MemOperand memop, PatFrag ScatterNode> {
8240
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008241let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008242
8243 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8244 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008245 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008246 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8247 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8248 _.KRCWM:$mask, vectoraddr:$dst))]>,
8249 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008250}
8251
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008252multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8253 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8254 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008255 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008256 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008257 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008258let Predicates = [HasVLX] in {
8259 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008260 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008261 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008262 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008263 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008264 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008265 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008266 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008267}
Cameron McInally45325962014-03-26 13:50:50 +00008268}
8269
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008270multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8271 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008272 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008273 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008274 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008275 mscatterv8i64>, EVEX_V512;
8276let Predicates = [HasVLX] in {
8277 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008278 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008279 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008280 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008281 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008282 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008283 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8284 vx64xmem, mscatterv2i64>, EVEX_V128;
8285}
Cameron McInally45325962014-03-26 13:50:50 +00008286}
8287
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008288defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8289 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008290
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008291defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8292 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008293
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008294// prefetch
8295multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8296 RegisterClass KRC, X86MemOperand memop> {
8297 let Predicates = [HasPFI], hasSideEffects = 1 in
8298 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008299 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008300 []>, EVEX, EVEX_K;
8301}
8302
8303defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008304 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008305
8306defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008307 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008308
8309defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008310 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008311
8312defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008313 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008314
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008315defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008316 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008317
8318defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008319 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008320
8321defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008322 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008323
8324defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008325 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008326
8327defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008328 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008329
8330defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008331 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008332
8333defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008334 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008335
8336defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008337 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008338
8339defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008340 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008341
8342defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008343 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008344
8345defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008346 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008347
8348defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008349 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008350
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008351// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008352def v64i1sextv64i8 : PatLeaf<(v64i8
8353 (X86vsext
8354 (v64i1 (X86pcmpgtm
8355 (bc_v64i8 (v16i32 immAllZerosV)),
8356 VR512:$src))))>;
8357def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8358def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8359def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008360
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008361multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008362def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008363 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008364 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8365}
Michael Liao5bf95782014-12-04 05:20:33 +00008366
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008367// Use 512bit version to implement 128/256 bit in case NoVLX.
8368multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8369 X86VectorVTInfo _> {
8370
8371 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8372 (X86Info.VT (EXTRACT_SUBREG
8373 (_.VT (!cast<Instruction>(NAME#"Zrr")
8374 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8375 X86Info.SubRegIdx))>;
8376}
8377
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008378multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8379 string OpcodeStr, Predicate prd> {
8380let Predicates = [prd] in
8381 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8382
8383 let Predicates = [prd, HasVLX] in {
8384 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8385 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8386 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008387let Predicates = [prd, NoVLX] in {
8388 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8389 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8390 }
8391
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008392}
8393
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008394defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8395defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8396defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8397defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008398
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008399multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008400 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8401 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8402 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8403}
8404
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008405// Use 512bit version to implement 128/256 bit in case NoVLX.
8406multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008407 X86VectorVTInfo _> {
8408
8409 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8410 (_.KVT (COPY_TO_REGCLASS
8411 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008412 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008413 _.RC:$src, _.SubRegIdx)),
8414 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008415}
8416
8417multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008418 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8419 let Predicates = [prd] in
8420 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8421 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008422
8423 let Predicates = [prd, HasVLX] in {
8424 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008425 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008426 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008427 EVEX_V128;
8428 }
8429 let Predicates = [prd, NoVLX] in {
8430 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8431 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008432 }
8433}
8434
8435defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8436 avx512vl_i8_info, HasBWI>;
8437defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8438 avx512vl_i16_info, HasBWI>, VEX_W;
8439defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8440 avx512vl_i32_info, HasDQI>;
8441defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8442 avx512vl_i64_info, HasDQI>, VEX_W;
8443
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008444//===----------------------------------------------------------------------===//
8445// AVX-512 - COMPRESS and EXPAND
8446//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008447
Ayman Musad7a5ed42016-09-26 06:22:08 +00008448multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008449 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008450 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008451 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008452 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008453
Craig Toppere1cac152016-06-07 07:27:54 +00008454 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008455 def mr : AVX5128I<opc, MRMDestMem, (outs),
8456 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008457 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008458 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8459
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008460 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8461 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008462 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008463 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008464 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008465}
8466
Ayman Musad7a5ed42016-09-26 06:22:08 +00008467multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8468
8469 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8470 (_.VT _.RC:$src)),
8471 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8472 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8473}
8474
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008475multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8476 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008477 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8478 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008479
8480 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008481 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8482 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8483 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8484 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008485 }
8486}
8487
8488defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8489 EVEX;
8490defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8491 EVEX, VEX_W;
8492defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8493 EVEX;
8494defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8495 EVEX, VEX_W;
8496
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008497// expand
8498multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8499 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008500 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008501 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008502 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008503
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008504 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8505 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8506 (_.VT (X86expand (_.VT (bitconvert
8507 (_.LdFrag addr:$src1)))))>,
8508 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008509}
8510
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008511multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8512
8513 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8514 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8515 _.KRCWM:$mask, addr:$src)>;
8516
8517 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8518 (_.VT _.RC:$src0))),
8519 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8520 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8521}
8522
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008523multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8524 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008525 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8526 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008527
8528 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008529 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8530 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8531 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8532 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008533 }
8534}
8535
8536defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8537 EVEX;
8538defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8539 EVEX, VEX_W;
8540defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8541 EVEX;
8542defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8543 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008544
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008545//handle instruction reg_vec1 = op(reg_vec,imm)
8546// op(mem_vec,imm)
8547// op(broadcast(eltVt),imm)
8548//all instruction created with FROUND_CURRENT
8549multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008550 X86VectorVTInfo _>{
8551 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008552 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8553 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008554 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008555 (OpNode (_.VT _.RC:$src1),
8556 (i32 imm:$src2),
8557 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008558 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8559 (ins _.MemOp:$src1, i32u8imm:$src2),
8560 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8561 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8562 (i32 imm:$src2),
8563 (i32 FROUND_CURRENT))>;
8564 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8565 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8566 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8567 "${src1}"##_.BroadcastStr##", $src2",
8568 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8569 (i32 imm:$src2),
8570 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008571 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008572}
8573
8574//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8575multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8576 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008577 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008578 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8579 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008580 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008581 "$src1, {sae}, $src2",
8582 (OpNode (_.VT _.RC:$src1),
8583 (i32 imm:$src2),
8584 (i32 FROUND_NO_EXC))>, EVEX_B;
8585}
8586
8587multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8588 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8589 let Predicates = [prd] in {
8590 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8591 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8592 EVEX_V512;
8593 }
8594 let Predicates = [prd, HasVLX] in {
8595 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8596 EVEX_V128;
8597 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8598 EVEX_V256;
8599 }
8600}
8601
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008602//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8603// op(reg_vec2,mem_vec,imm)
8604// op(reg_vec2,broadcast(eltVt),imm)
8605//all instruction created with FROUND_CURRENT
8606multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008607 X86VectorVTInfo _>{
8608 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008609 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008610 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008611 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8612 (OpNode (_.VT _.RC:$src1),
8613 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008614 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008615 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008616 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8617 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8618 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8619 (OpNode (_.VT _.RC:$src1),
8620 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8621 (i32 imm:$src3),
8622 (i32 FROUND_CURRENT))>;
8623 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8624 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8625 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8626 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8627 (OpNode (_.VT _.RC:$src1),
8628 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8629 (i32 imm:$src3),
8630 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008631 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008632}
8633
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008634//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8635// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008636multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8637 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008638 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008639 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8640 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8641 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8642 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8643 (SrcInfo.VT SrcInfo.RC:$src2),
8644 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008645 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8646 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8647 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8648 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8649 (SrcInfo.VT (bitconvert
8650 (SrcInfo.LdFrag addr:$src2))),
8651 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008652 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008653}
8654
8655//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8656// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008657// op(reg_vec2,broadcast(eltVt),imm)
8658multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008659 X86VectorVTInfo _>:
8660 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8661
Craig Topper05948fb2016-08-02 05:11:15 +00008662 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008663 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8664 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8665 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8666 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8667 (OpNode (_.VT _.RC:$src1),
8668 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8669 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008670}
8671
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008672//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8673// op(reg_vec2,mem_scalar,imm)
8674//all instruction created with FROUND_CURRENT
8675multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008676 X86VectorVTInfo _> {
8677 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008678 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008679 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008680 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8681 (OpNode (_.VT _.RC:$src1),
8682 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008683 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008684 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008685 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008686 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008687 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8688 (OpNode (_.VT _.RC:$src1),
8689 (_.VT (scalar_to_vector
8690 (_.ScalarLdFrag addr:$src2))),
8691 (i32 imm:$src3),
8692 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008693 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008694}
8695
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008696//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8697multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8698 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008699 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008700 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008701 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008702 OpcodeStr, "$src3, {sae}, $src2, $src1",
8703 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008704 (OpNode (_.VT _.RC:$src1),
8705 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008706 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008707 (i32 FROUND_NO_EXC))>, EVEX_B;
8708}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008709//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8710multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8711 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008712 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008713 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8714 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008715 OpcodeStr, "$src3, {sae}, $src2, $src1",
8716 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008717 (OpNode (_.VT _.RC:$src1),
8718 (_.VT _.RC:$src2),
8719 (i32 imm:$src3),
8720 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008721}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008722
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008723multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8724 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008725 let Predicates = [prd] in {
8726 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008727 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008728 EVEX_V512;
8729
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008730 }
8731 let Predicates = [prd, HasVLX] in {
8732 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008733 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008734 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008735 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008736 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008737}
8738
Igor Breger2ae0fe32015-08-31 11:14:02 +00008739multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8740 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8741 let Predicates = [HasBWI] in {
8742 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8743 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8744 }
8745 let Predicates = [HasBWI, HasVLX] in {
8746 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8747 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8748 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8749 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8750 }
8751}
8752
Igor Breger00d9f842015-06-08 14:03:17 +00008753multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8754 bits<8> opc, SDNode OpNode>{
8755 let Predicates = [HasAVX512] in {
8756 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8757 }
8758 let Predicates = [HasAVX512, HasVLX] in {
8759 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8760 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8761 }
8762}
8763
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008764multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8765 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8766 let Predicates = [prd] in {
8767 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8768 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008769 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008770}
8771
Igor Breger1e58e8a2015-09-02 11:18:55 +00008772multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8773 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8774 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8775 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8776 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8777 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008778}
8779
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008780
Igor Breger1e58e8a2015-09-02 11:18:55 +00008781defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8782 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8783defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8784 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8785defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8786 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8787
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008788
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008789defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8790 0x50, X86VRange, HasDQI>,
8791 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8792defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8793 0x50, X86VRange, HasDQI>,
8794 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8795
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008796defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8797 0x51, X86VRange, HasDQI>,
8798 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8799defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8800 0x51, X86VRange, HasDQI>,
8801 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8802
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008803defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8804 0x57, X86Reduces, HasDQI>,
8805 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8806defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8807 0x57, X86Reduces, HasDQI>,
8808 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008809
Igor Breger1e58e8a2015-09-02 11:18:55 +00008810defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8811 0x27, X86GetMants, HasAVX512>,
8812 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8813defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8814 0x27, X86GetMants, HasAVX512>,
8815 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8816
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008817let Predicates = [HasAVX512] in {
8818def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008819 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008820def : Pat<(v16f32 (fnearbyint VR512:$src)),
8821 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8822def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008823 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008824def : Pat<(v16f32 (frint VR512:$src)),
8825 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8826def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008827 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008828
8829def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008830 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008831def : Pat<(v8f64 (fnearbyint VR512:$src)),
8832 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8833def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008834 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008835def : Pat<(v8f64 (frint VR512:$src)),
8836 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8837def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008838 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008839}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008840
Craig Topper42a53532017-08-16 23:38:25 +00008841multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8842 bits<8> opc>{
8843 let Predicates = [HasAVX512] in {
8844 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8845
8846 }
8847 let Predicates = [HasAVX512, HasVLX] in {
8848 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8849 }
8850}
8851
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008852defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8853 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8854defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8855 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8856defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8857 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8858defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8859 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008860
Craig Topperb561e662017-01-19 02:34:29 +00008861let Predicates = [HasAVX512] in {
8862// Provide fallback in case the load node that is used in the broadcast
8863// patterns above is used by additional users, which prevents the pattern
8864// selection.
8865def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8866 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8867 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8868 0)>;
8869def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8870 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8871 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8872 0)>;
8873
8874def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8875 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8876 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8877 0)>;
8878def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8879 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8880 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8881 0)>;
8882
8883def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8884 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8885 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8886 0)>;
8887
8888def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8889 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8890 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8891 0)>;
8892}
8893
Craig Topperc48fa892015-12-27 19:45:21 +00008894multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008895 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8896 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008897}
8898
Craig Topperc48fa892015-12-27 19:45:21 +00008899defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008900 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008901defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008902 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008903
Craig Topper7a299302016-06-09 07:06:38 +00008904defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008905 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008906 EVEX_CD8<8, CD8VF>;
8907
Igor Bregerf3ded812015-08-31 13:09:30 +00008908defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8909 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8910
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008911multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8912 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008913 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008914 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008915 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008916 "$src1", "$src1",
8917 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8918
Craig Toppere1cac152016-06-07 07:27:54 +00008919 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8920 (ins _.MemOp:$src1), OpcodeStr,
8921 "$src1", "$src1",
8922 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8923 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008924 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008925}
8926
8927multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8928 X86VectorVTInfo _> :
8929 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008930 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8931 (ins _.ScalarMemOp:$src1), OpcodeStr,
8932 "${src1}"##_.BroadcastStr,
8933 "${src1}"##_.BroadcastStr,
8934 (_.VT (OpNode (X86VBroadcast
8935 (_.ScalarLdFrag addr:$src1))))>,
8936 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008937}
8938
8939multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8940 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8941 let Predicates = [prd] in
8942 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8943
8944 let Predicates = [prd, HasVLX] in {
8945 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8946 EVEX_V256;
8947 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8948 EVEX_V128;
8949 }
8950}
8951
8952multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8953 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8954 let Predicates = [prd] in
8955 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8956 EVEX_V512;
8957
8958 let Predicates = [prd, HasVLX] in {
8959 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8960 EVEX_V256;
8961 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8962 EVEX_V128;
8963 }
8964}
8965
8966multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8967 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008968 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008969 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008970 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8971 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008972}
8973
8974multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8975 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008976 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8977 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008978}
8979
8980multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8981 bits<8> opc_d, bits<8> opc_q,
8982 string OpcodeStr, SDNode OpNode> {
8983 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8984 HasAVX512>,
8985 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8986 HasBWI>;
8987}
8988
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008989defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008990
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008991// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8992let Predicates = [HasAVX512, NoVLX] in {
8993 def : Pat<(v4i64 (abs VR256X:$src)),
8994 (EXTRACT_SUBREG
8995 (VPABSQZrr
8996 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8997 sub_ymm)>;
8998 def : Pat<(v2i64 (abs VR128X:$src)),
8999 (EXTRACT_SUBREG
9000 (VPABSQZrr
9001 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9002 sub_xmm)>;
9003}
9004
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009005multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9006
9007 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009008}
9009
9010defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9011defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9012
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009013// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9014let Predicates = [HasCDI, NoVLX] in {
9015 def : Pat<(v4i64 (ctlz VR256X:$src)),
9016 (EXTRACT_SUBREG
9017 (VPLZCNTQZrr
9018 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9019 sub_ymm)>;
9020 def : Pat<(v2i64 (ctlz VR128X:$src)),
9021 (EXTRACT_SUBREG
9022 (VPLZCNTQZrr
9023 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9024 sub_xmm)>;
9025
9026 def : Pat<(v8i32 (ctlz VR256X:$src)),
9027 (EXTRACT_SUBREG
9028 (VPLZCNTDZrr
9029 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9030 sub_ymm)>;
9031 def : Pat<(v4i32 (ctlz VR128X:$src)),
9032 (EXTRACT_SUBREG
9033 (VPLZCNTDZrr
9034 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9035 sub_xmm)>;
9036}
9037
Igor Breger24cab0f2015-11-16 07:22:00 +00009038//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009039// Counts number of ones - VPOPCNTD and VPOPCNTQ
9040//===---------------------------------------------------------------------===//
9041
9042multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9043 let Predicates = [HasVPOPCNTDQ] in
9044 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9045}
9046
9047// Use 512bit version to implement 128/256 bit.
9048multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9049 let Predicates = [prd] in {
9050 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9051 (EXTRACT_SUBREG
9052 (!cast<Instruction>(NAME # "Zrr")
9053 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9054 _.info256.RC:$src1,
9055 _.info256.SubRegIdx)),
9056 _.info256.SubRegIdx)>;
9057
9058 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9059 (EXTRACT_SUBREG
9060 (!cast<Instruction>(NAME # "Zrr")
9061 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9062 _.info128.RC:$src1,
9063 _.info128.SubRegIdx)),
9064 _.info128.SubRegIdx)>;
9065 }
9066}
9067
9068defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9069 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9070defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9071 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9072
9073//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009074// Replicate Single FP - MOVSHDUP and MOVSLDUP
9075//===---------------------------------------------------------------------===//
9076multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9077 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9078 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009079}
9080
9081defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9082defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009083
9084//===----------------------------------------------------------------------===//
9085// AVX-512 - MOVDDUP
9086//===----------------------------------------------------------------------===//
9087
9088multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9089 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009090 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009091 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9092 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9093 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009094 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9095 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9096 (_.VT (OpNode (_.VT (scalar_to_vector
9097 (_.ScalarLdFrag addr:$src)))))>,
9098 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009099 }
Igor Breger1f782962015-11-19 08:26:56 +00009100}
9101
9102multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9103 AVX512VLVectorVTInfo VTInfo> {
9104
9105 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9106
9107 let Predicates = [HasAVX512, HasVLX] in {
9108 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9109 EVEX_V256;
9110 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9111 EVEX_V128;
9112 }
9113}
9114
9115multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9116 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9117 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009118}
9119
9120defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9121
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009122let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009123def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009124 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009125def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009126 (VMOVDDUPZ128rm addr:$src)>;
9127def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9128 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009129
9130def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9131 (v2f64 VR128X:$src0)),
9132 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9133def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9134 (bitconvert (v4i32 immAllZerosV))),
9135 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9136
9137def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9138 (v2f64 VR128X:$src0)),
9139 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9140 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9141def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9142 (bitconvert (v4i32 immAllZerosV))),
9143 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9144
9145def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9146 (v2f64 VR128X:$src0)),
9147 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9148def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9149 (bitconvert (v4i32 immAllZerosV))),
9150 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009151}
Igor Breger1f782962015-11-19 08:26:56 +00009152
Igor Bregerf2460112015-07-26 14:41:44 +00009153//===----------------------------------------------------------------------===//
9154// AVX-512 - Unpack Instructions
9155//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009156defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9157 SSE_ALU_ITINS_S>;
9158defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9159 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009160
9161defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9162 SSE_INTALU_ITINS_P, HasBWI>;
9163defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9164 SSE_INTALU_ITINS_P, HasBWI>;
9165defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9166 SSE_INTALU_ITINS_P, HasBWI>;
9167defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9168 SSE_INTALU_ITINS_P, HasBWI>;
9169
9170defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9171 SSE_INTALU_ITINS_P, HasAVX512>;
9172defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9173 SSE_INTALU_ITINS_P, HasAVX512>;
9174defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9175 SSE_INTALU_ITINS_P, HasAVX512>;
9176defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9177 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009178
9179//===----------------------------------------------------------------------===//
9180// AVX-512 - Extract & Insert Integer Instructions
9181//===----------------------------------------------------------------------===//
9182
9183multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9184 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009185 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9186 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9187 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9188 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9189 imm:$src2)))),
9190 addr:$dst)]>,
9191 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009192}
9193
9194multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9195 let Predicates = [HasBWI] in {
9196 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9197 (ins _.RC:$src1, u8imm:$src2),
9198 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9199 [(set GR32orGR64:$dst,
9200 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9201 EVEX, TAPD;
9202
9203 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9204 }
9205}
9206
9207multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9208 let Predicates = [HasBWI] in {
9209 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9210 (ins _.RC:$src1, u8imm:$src2),
9211 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9212 [(set GR32orGR64:$dst,
9213 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9214 EVEX, PD;
9215
Craig Topper99f6b622016-05-01 01:03:56 +00009216 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009217 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9218 (ins _.RC:$src1, u8imm:$src2),
9219 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009220 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009221
Igor Bregerdefab3c2015-10-08 12:55:01 +00009222 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9223 }
9224}
9225
9226multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9227 RegisterClass GRC> {
9228 let Predicates = [HasDQI] in {
9229 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9230 (ins _.RC:$src1, u8imm:$src2),
9231 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9232 [(set GRC:$dst,
9233 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9234 EVEX, TAPD;
9235
Craig Toppere1cac152016-06-07 07:27:54 +00009236 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9237 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9238 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9239 [(store (extractelt (_.VT _.RC:$src1),
9240 imm:$src2),addr:$dst)]>,
9241 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009242 }
9243}
9244
9245defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9246defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9247defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9248defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9249
9250multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9251 X86VectorVTInfo _, PatFrag LdFrag> {
9252 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9253 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9254 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9255 [(set _.RC:$dst,
9256 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9257 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9258}
9259
9260multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9261 X86VectorVTInfo _, PatFrag LdFrag> {
9262 let Predicates = [HasBWI] in {
9263 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9264 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9265 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9266 [(set _.RC:$dst,
9267 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9268
9269 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9270 }
9271}
9272
9273multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9274 X86VectorVTInfo _, RegisterClass GRC> {
9275 let Predicates = [HasDQI] in {
9276 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9277 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9278 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9279 [(set _.RC:$dst,
9280 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9281 EVEX_4V, TAPD;
9282
9283 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9284 _.ScalarLdFrag>, TAPD;
9285 }
9286}
9287
9288defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9289 extloadi8>, TAPD;
9290defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9291 extloadi16>, PD;
9292defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9293defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009294//===----------------------------------------------------------------------===//
9295// VSHUFPS - VSHUFPD Operations
9296//===----------------------------------------------------------------------===//
9297multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9298 AVX512VLVectorVTInfo VTInfo_FP>{
9299 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9300 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9301 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009302}
9303
9304defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9305defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009306//===----------------------------------------------------------------------===//
9307// AVX-512 - Byte shift Left/Right
9308//===----------------------------------------------------------------------===//
9309
9310multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9311 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9312 def rr : AVX512<opc, MRMr,
9313 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9315 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009316 def rm : AVX512<opc, MRMm,
9317 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9318 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9319 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009320 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9321 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009322}
9323
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009324multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009325 Format MRMm, string OpcodeStr, Predicate prd>{
9326 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009327 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009328 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009329 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009330 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009331 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009332 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009333 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009334 }
9335}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009336defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009337 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009338defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009339 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9340
9341
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009342multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009343 string OpcodeStr, X86VectorVTInfo _dst,
9344 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009345 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009346 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009347 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009348 [(set _dst.RC:$dst,(_dst.VT
9349 (OpNode (_src.VT _src.RC:$src1),
9350 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009351 def rm : AVX512BI<opc, MRMSrcMem,
9352 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9353 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9354 [(set _dst.RC:$dst,(_dst.VT
9355 (OpNode (_src.VT _src.RC:$src1),
9356 (_src.VT (bitconvert
9357 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009358}
9359
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009360multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009361 string OpcodeStr, Predicate prd> {
9362 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009363 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9364 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009365 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009366 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9367 v32i8x_info>, EVEX_V256;
9368 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9369 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009370 }
9371}
9372
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009373defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009374 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009375
Craig Topper4e794c72017-02-19 19:36:58 +00009376// Transforms to swizzle an immediate to enable better matching when
9377// memory operand isn't in the right place.
9378def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9379 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9380 uint8_t Imm = N->getZExtValue();
9381 // Swap bits 1/4 and 3/6.
9382 uint8_t NewImm = Imm & 0xa5;
9383 if (Imm & 0x02) NewImm |= 0x10;
9384 if (Imm & 0x10) NewImm |= 0x02;
9385 if (Imm & 0x08) NewImm |= 0x40;
9386 if (Imm & 0x40) NewImm |= 0x08;
9387 return getI8Imm(NewImm, SDLoc(N));
9388}]>;
9389def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9390 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9391 uint8_t Imm = N->getZExtValue();
9392 // Swap bits 2/4 and 3/5.
9393 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009394 if (Imm & 0x04) NewImm |= 0x10;
9395 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009396 if (Imm & 0x08) NewImm |= 0x20;
9397 if (Imm & 0x20) NewImm |= 0x08;
9398 return getI8Imm(NewImm, SDLoc(N));
9399}]>;
Craig Topper48905772017-02-19 21:32:15 +00009400def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9401 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9402 uint8_t Imm = N->getZExtValue();
9403 // Swap bits 1/2 and 5/6.
9404 uint8_t NewImm = Imm & 0x99;
9405 if (Imm & 0x02) NewImm |= 0x04;
9406 if (Imm & 0x04) NewImm |= 0x02;
9407 if (Imm & 0x20) NewImm |= 0x40;
9408 if (Imm & 0x40) NewImm |= 0x20;
9409 return getI8Imm(NewImm, SDLoc(N));
9410}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009411def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9412 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9413 uint8_t Imm = N->getZExtValue();
9414 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9415 uint8_t NewImm = Imm & 0x81;
9416 if (Imm & 0x02) NewImm |= 0x04;
9417 if (Imm & 0x04) NewImm |= 0x10;
9418 if (Imm & 0x08) NewImm |= 0x40;
9419 if (Imm & 0x10) NewImm |= 0x02;
9420 if (Imm & 0x20) NewImm |= 0x08;
9421 if (Imm & 0x40) NewImm |= 0x20;
9422 return getI8Imm(NewImm, SDLoc(N));
9423}]>;
9424def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9425 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9426 uint8_t Imm = N->getZExtValue();
9427 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9428 uint8_t NewImm = Imm & 0x81;
9429 if (Imm & 0x02) NewImm |= 0x10;
9430 if (Imm & 0x04) NewImm |= 0x02;
9431 if (Imm & 0x08) NewImm |= 0x20;
9432 if (Imm & 0x10) NewImm |= 0x04;
9433 if (Imm & 0x20) NewImm |= 0x40;
9434 if (Imm & 0x40) NewImm |= 0x08;
9435 return getI8Imm(NewImm, SDLoc(N));
9436}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009437
Igor Bregerb4bb1902015-10-15 12:33:24 +00009438multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009439 X86VectorVTInfo _>{
9440 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009441 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9442 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009443 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009444 (OpNode (_.VT _.RC:$src1),
9445 (_.VT _.RC:$src2),
9446 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009447 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009448 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9449 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9450 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9451 (OpNode (_.VT _.RC:$src1),
9452 (_.VT _.RC:$src2),
9453 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009454 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009455 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9456 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9457 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9458 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9459 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9460 (OpNode (_.VT _.RC:$src1),
9461 (_.VT _.RC:$src2),
9462 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009463 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009464 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009465 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009466
9467 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009468 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9469 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9470 _.RC:$src1)),
9471 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9472 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9473 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9474 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9475 _.RC:$src1)),
9476 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9477 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009478
9479 // Additional patterns for matching loads in other positions.
9480 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9481 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9482 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9483 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9484 def : Pat<(_.VT (OpNode _.RC:$src1,
9485 (bitconvert (_.LdFrag addr:$src3)),
9486 _.RC:$src2, (i8 imm:$src4))),
9487 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9488 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9489
9490 // Additional patterns for matching zero masking with loads in other
9491 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009492 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9493 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9494 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9495 _.ImmAllZerosV)),
9496 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9497 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9498 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9499 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9500 _.RC:$src2, (i8 imm:$src4)),
9501 _.ImmAllZerosV)),
9502 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9503 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009504
9505 // Additional patterns for matching masked loads with different
9506 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009507 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9508 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9509 _.RC:$src2, (i8 imm:$src4)),
9510 _.RC:$src1)),
9511 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9512 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009513 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9514 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9515 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9516 _.RC:$src1)),
9517 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9518 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9519 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9520 (OpNode _.RC:$src2, _.RC:$src1,
9521 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9522 _.RC:$src1)),
9523 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9524 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9525 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9526 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9527 _.RC:$src1, (i8 imm:$src4)),
9528 _.RC:$src1)),
9529 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9530 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9531 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9532 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9533 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9534 _.RC:$src1)),
9535 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9536 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009537
9538 // Additional patterns for matching broadcasts in other positions.
9539 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9540 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9541 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9542 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9543 def : Pat<(_.VT (OpNode _.RC:$src1,
9544 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9545 _.RC:$src2, (i8 imm:$src4))),
9546 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9547 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9548
9549 // Additional patterns for matching zero masking with broadcasts in other
9550 // positions.
9551 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9552 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9553 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9554 _.ImmAllZerosV)),
9555 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9556 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9557 (VPTERNLOG321_imm8 imm:$src4))>;
9558 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9559 (OpNode _.RC:$src1,
9560 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9561 _.RC:$src2, (i8 imm:$src4)),
9562 _.ImmAllZerosV)),
9563 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9564 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9565 (VPTERNLOG132_imm8 imm:$src4))>;
9566
9567 // Additional patterns for matching masked broadcasts with different
9568 // operand orders.
9569 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9570 (OpNode _.RC:$src1,
9571 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9572 _.RC:$src2, (i8 imm:$src4)),
9573 _.RC:$src1)),
9574 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9575 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009576 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9577 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9578 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9579 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009580 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009581 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9582 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9583 (OpNode _.RC:$src2, _.RC:$src1,
9584 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9585 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009586 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009587 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9588 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9589 (OpNode _.RC:$src2,
9590 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9591 _.RC:$src1, (i8 imm:$src4)),
9592 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009593 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009594 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9595 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9596 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9597 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9598 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009599 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009600 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009601}
9602
9603multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9604 let Predicates = [HasAVX512] in
9605 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9606 let Predicates = [HasAVX512, HasVLX] in {
9607 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9608 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9609 }
9610}
9611
9612defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9613defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9614
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009615//===----------------------------------------------------------------------===//
9616// AVX-512 - FixupImm
9617//===----------------------------------------------------------------------===//
9618
9619multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009620 X86VectorVTInfo _>{
9621 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009622 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9623 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9624 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9625 (OpNode (_.VT _.RC:$src1),
9626 (_.VT _.RC:$src2),
9627 (_.IntVT _.RC:$src3),
9628 (i32 imm:$src4),
9629 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009630 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9631 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9632 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9633 (OpNode (_.VT _.RC:$src1),
9634 (_.VT _.RC:$src2),
9635 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9636 (i32 imm:$src4),
9637 (i32 FROUND_CURRENT))>;
9638 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9639 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9640 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9641 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9642 (OpNode (_.VT _.RC:$src1),
9643 (_.VT _.RC:$src2),
9644 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9645 (i32 imm:$src4),
9646 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009647 } // Constraints = "$src1 = $dst"
9648}
9649
9650multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009651 SDNode OpNode, X86VectorVTInfo _>{
9652let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009653 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9654 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009655 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009656 "$src2, $src3, {sae}, $src4",
9657 (OpNode (_.VT _.RC:$src1),
9658 (_.VT _.RC:$src2),
9659 (_.IntVT _.RC:$src3),
9660 (i32 imm:$src4),
9661 (i32 FROUND_NO_EXC))>, EVEX_B;
9662 }
9663}
9664
9665multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9666 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009667 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9668 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009669 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9670 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9671 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9672 (OpNode (_.VT _.RC:$src1),
9673 (_.VT _.RC:$src2),
9674 (_src3VT.VT _src3VT.RC:$src3),
9675 (i32 imm:$src4),
9676 (i32 FROUND_CURRENT))>;
9677
9678 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9679 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9680 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9681 "$src2, $src3, {sae}, $src4",
9682 (OpNode (_.VT _.RC:$src1),
9683 (_.VT _.RC:$src2),
9684 (_src3VT.VT _src3VT.RC:$src3),
9685 (i32 imm:$src4),
9686 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009687 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9688 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9689 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9690 (OpNode (_.VT _.RC:$src1),
9691 (_.VT _.RC:$src2),
9692 (_src3VT.VT (scalar_to_vector
9693 (_src3VT.ScalarLdFrag addr:$src3))),
9694 (i32 imm:$src4),
9695 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009696 }
9697}
9698
9699multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9700 let Predicates = [HasAVX512] in
9701 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9702 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9703 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9704 let Predicates = [HasAVX512, HasVLX] in {
9705 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9706 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9707 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9708 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9709 }
9710}
9711
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009712defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9713 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009714 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009715defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9716 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009717 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009718defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009719 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009720defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009721 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009722
9723
9724
9725// Patterns used to select SSE scalar fp arithmetic instructions from
9726// either:
9727//
9728// (1) a scalar fp operation followed by a blend
9729//
9730// The effect is that the backend no longer emits unnecessary vector
9731// insert instructions immediately after SSE scalar fp instructions
9732// like addss or mulss.
9733//
9734// For example, given the following code:
9735// __m128 foo(__m128 A, __m128 B) {
9736// A[0] += B[0];
9737// return A;
9738// }
9739//
9740// Previously we generated:
9741// addss %xmm0, %xmm1
9742// movss %xmm1, %xmm0
9743//
9744// We now generate:
9745// addss %xmm1, %xmm0
9746//
9747// (2) a vector packed single/double fp operation followed by a vector insert
9748//
9749// The effect is that the backend converts the packed fp instruction
9750// followed by a vector insert into a single SSE scalar fp instruction.
9751//
9752// For example, given the following code:
9753// __m128 foo(__m128 A, __m128 B) {
9754// __m128 C = A + B;
9755// return (__m128) {c[0], a[1], a[2], a[3]};
9756// }
9757//
9758// Previously we generated:
9759// addps %xmm0, %xmm1
9760// movss %xmm1, %xmm0
9761//
9762// We now generate:
9763// addss %xmm1, %xmm0
9764
9765// TODO: Some canonicalization in lowering would simplify the number of
9766// patterns we have to try to match.
9767multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9768 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009769 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009770 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9771 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9772 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009773 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009774 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009775
Craig Topper5625d242016-07-29 06:06:00 +00009776 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009777 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9778 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009779 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9780
Craig Topper83f21452016-12-27 01:56:24 +00009781 // extracted masked scalar math op with insert via movss
9782 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9783 (scalar_to_vector
9784 (X86selects VK1WM:$mask,
9785 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9786 FR32X:$src2),
9787 FR32X:$src0))),
9788 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9789 VK1WM:$mask, v4f32:$src1,
9790 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009791 }
9792}
9793
9794defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9795defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9796defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9797defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9798
9799multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9800 let Predicates = [HasAVX512] in {
9801 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009802 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9803 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9804 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009805 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009806 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009807
Craig Topper5625d242016-07-29 06:06:00 +00009808 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009809 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9810 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009811 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9812
Craig Topper83f21452016-12-27 01:56:24 +00009813 // extracted masked scalar math op with insert via movss
9814 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9815 (scalar_to_vector
9816 (X86selects VK1WM:$mask,
9817 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9818 FR64X:$src2),
9819 FR64X:$src0))),
9820 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9821 VK1WM:$mask, v2f64:$src1,
9822 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009823 }
9824}
9825
9826defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9827defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9828defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9829defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;