blob: 3a8d98be9cf0d81dc34d4623320f3e3b5e73f247 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
216 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000255 InstrItinClass itin,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000256 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000257 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000266 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
277 InstrItinClass itin = NoItinerary,
278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
289 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000298 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), itin,
306 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000314 InstrItinClass itin,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000326 dag RHS, InstrItinClass itin,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000327 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000328 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 SDNode Select = vselect,
330 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000331 AVX512_maskable_common<O, F, _, Outs,
332 !con((ins _.RC:$src1), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm,
336 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000337 (Select _.KRCWM:$mask, RHS, _.RC:$src1), itin,
338 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000343 dag RHS, InstrItinClass itin,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000348 IntelSrcAsm, RHS, itin, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000355 list<dag> Pattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000356 InstrItinClass itin> :
Adam Nemet34801422014-10-08 23:25:39 +0000357 AVX512_maskable_custom<O, F, Outs, Ins,
358 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
359 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000360 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000361 "$src0 = $dst", itin>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
364// Instruction with mask that puts result in mask register,
365// like "compare" and "vptest"
366multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
371 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 list<dag> MaskingPattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000373 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 bit IsCommutable = 0> {
375 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
378 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000379 Pattern, itin>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
383 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000384 MaskingPattern, itin>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385}
386
387multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs,
389 dag Ins, dag MaskingIns,
390 string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000392 dag RHS, dag MaskingRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000393 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
396 AttSrcAsm, IntelSrcAsm,
397 [(set _.KRC:$dst, RHS)],
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000398 [(set _.KRC:$dst, MaskingRHS)], itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
400multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000403 dag RHS, InstrItinClass itin,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000404 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000405 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
406 !con((ins _.KRCWM:$mask), Ins),
407 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000408 (and _.KRCWM:$mask, RHS), itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000409
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000410multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000412 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000413 InstrItinClass itin> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000414 AVX512_maskable_custom_cmp<O, F, Outs,
415 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000416 AttSrcAsm, IntelSrcAsm, [],[], itin>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000417
Craig Topperabe80cc2016-08-28 06:06:28 +0000418// This multiclass generates the unconditional/non-masking, the masking and
419// the zero-masking variant of the vector instruction. In the masking case, the
420// perserved vector elements come from a new dummy input operand tied to $dst.
421multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
422 dag Outs, dag Ins, string OpcodeStr,
423 string AttSrcAsm, string IntelSrcAsm,
424 dag RHS, dag MaskedRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000425 InstrItinClass itin,
Craig Topperabe80cc2016-08-28 06:06:28 +0000426 bit IsCommutable = 0, SDNode Select = vselect> :
427 AVX512_maskable_custom<O, F, Outs, Ins,
428 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
429 !con((ins _.KRCWM:$mask), Ins),
430 OpcodeStr, AttSrcAsm, IntelSrcAsm,
431 [(set _.RC:$dst, RHS)],
432 [(set _.RC:$dst,
433 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
434 [(set _.RC:$dst,
435 (Select _.KRCWM:$mask, MaskedRHS,
436 _.ImmAllZerosV))],
437 "$src0 = $dst", itin, IsCommutable>;
438
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439
Craig Topper9d9251b2016-05-08 20:10:20 +0000440// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
441// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
442// swizzled by ExecutionDepsFix to pxor.
443// We set canFoldAsLoad because this can be converted to a constant-pool
444// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000446 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000447def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000448 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000449def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
450 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000451}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452
Craig Topper6393afc2017-01-09 02:44:34 +0000453// Alias instructions that allow VPTERNLOG to be used with a mask to create
454// a mix of all ones and all zeros elements. This is done this way to force
455// the same register to be used as input for all three sources.
456let isPseudo = 1, Predicates = [HasAVX512] in {
457def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
458 (ins VK16WM:$mask), "",
459 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
460 (v16i32 immAllOnesV),
461 (v16i32 immAllZerosV)))]>;
462def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
463 (ins VK8WM:$mask), "",
464 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
465 (bc_v8i64 (v16i32 immAllOnesV)),
466 (bc_v8i64 (v16i32 immAllZerosV))))]>;
467}
468
Craig Toppere5ce84a2016-05-08 21:33:53 +0000469let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000470 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000471def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
472 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
473def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
474 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
475}
476
Craig Topperadd9cc62016-12-18 06:23:14 +0000477// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
478// This is expanded by ExpandPostRAPseudos.
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000480 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000481 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
482 [(set FR32X:$dst, fp32imm0)]>;
483 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
484 [(set FR64X:$dst, fpimm0)]>;
485}
486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Craig Topper3a622a12017-08-17 15:40:25 +0000490
491// Supports two different pattern operators for mask and unmasked ops. Allows
492// null_frag to be passed for one.
493multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
494 X86VectorVTInfo To,
495 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000496 SDPatternOperator vinsert_for_mask,
497 OpndItins itins> {
Craig Topperc228d792017-09-05 05:49:44 +0000498 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT From.RC:$src2),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000508 (iPTR imm)), itins.rr>,
509 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000510 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000511 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000512 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 "vinsert" # From.EltTypeName # "x" # From.NumElts,
514 "$src3, $src2, $src1", "$src1, $src2, $src3",
515 (vinsert_insert:$src3 (To.VT To.RC:$src1),
516 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000517 (iPTR imm)),
518 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
519 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000520 (iPTR imm)), itins.rm>, AVX512AIi8Base, EVEX_4V,
521 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
522 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Craig Topper3a622a12017-08-17 15:40:25 +0000526// Passes the same pattern operator for masked and unmasked ops.
527multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
528 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000529 SDPatternOperator vinsert_insert,
530 OpndItins itins> :
531 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000532
Igor Breger0ede3cb2015-09-20 06:52:42 +0000533multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
534 X86VectorVTInfo To, PatFrag vinsert_insert,
535 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
536 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000537 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000538 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
539 (To.VT (!cast<Instruction>(InstrStr#"rr")
540 To.RC:$src1, From.RC:$src2,
541 (INSERT_get_vinsert_imm To.RC:$ins)))>;
542
543 def : Pat<(vinsert_insert:$ins
544 (To.VT To.RC:$src1),
545 (From.VT (bitconvert (From.LdFrag addr:$src2))),
546 (iPTR imm)),
547 (To.VT (!cast<Instruction>(InstrStr#"rm")
548 To.RC:$src1, addr:$src2,
549 (INSERT_get_vinsert_imm To.RC:$ins)))>;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000553multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000554 ValueType EltVT64, int Opcode256,
555 OpndItins itins> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556
557 let Predicates = [HasVLX] in
558 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000561 vinsert128_insert, itins>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562
563 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000564 X86VectorVTInfo< 4, EltVT32, VR128X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000566 vinsert128_insert, itins>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
568 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569 X86VectorVTInfo< 4, EltVT64, VR256X>,
570 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 vinsert256_insert, itins>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572
Craig Topper3a622a12017-08-17 15:40:25 +0000573 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 2, EltVT64, VR128X>,
577 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000578 null_frag, vinsert128_insert, itins>,
579 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580
Craig Topper3a622a12017-08-17 15:40:25 +0000581 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000583 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000586 null_frag, vinsert128_insert, itins>,
587 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588
Craig Topper3a622a12017-08-17 15:40:25 +0000589 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590 X86VectorVTInfo< 8, EltVT32, VR256X>,
591 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000592 null_frag, vinsert256_insert, itins>,
593 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000595}
596
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000597// FIXME: Is there a better scheduler itinerary for VINSERTF/VINSERTI?
598let Sched = WriteFShuffle256 in
599def AVX512_VINSERTF : OpndItins<
600 IIC_SSE_SHUFP, IIC_SSE_SHUFP
601>;
602let Sched = WriteShuffle256 in
603def AVX512_VINSERTI : OpndItins<
604 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
605>;
606
607defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, AVX512_VINSERTF>;
608defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, AVX512_VINSERTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000611// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000614defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616
617defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
622defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626
627// Codegen pattern with the alternative types insert VEC128 into VEC256
628defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
629 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
630defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
631 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
632// Codegen pattern with the alternative types insert VEC128 into VEC512
633defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
634 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
637// Codegen pattern with the alternative types insert VEC256 into VEC512
638defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
639 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
640defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
641 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
642
Craig Topperf7a19db2017-10-08 01:33:40 +0000643
644multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
645 X86VectorVTInfo To, X86VectorVTInfo Cast,
646 PatFrag vinsert_insert,
647 SDNodeXForm INSERT_get_vinsert_imm,
648 list<Predicate> p> {
649let Predicates = p in {
650 def : Pat<(Cast.VT
651 (vselect Cast.KRCWM:$mask,
652 (bitconvert
653 (vinsert_insert:$ins (To.VT To.RC:$src1),
654 (From.VT From.RC:$src2),
655 (iPTR imm))),
656 Cast.RC:$src0)),
657 (!cast<Instruction>(InstrStr#"rrk")
658 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
659 (INSERT_get_vinsert_imm To.RC:$ins))>;
660 def : Pat<(Cast.VT
661 (vselect Cast.KRCWM:$mask,
662 (bitconvert
663 (vinsert_insert:$ins (To.VT To.RC:$src1),
664 (From.VT
665 (bitconvert
666 (From.LdFrag addr:$src2))),
667 (iPTR imm))),
668 Cast.RC:$src0)),
669 (!cast<Instruction>(InstrStr#"rmk")
670 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
671 (INSERT_get_vinsert_imm To.RC:$ins))>;
672
673 def : Pat<(Cast.VT
674 (vselect Cast.KRCWM:$mask,
675 (bitconvert
676 (vinsert_insert:$ins (To.VT To.RC:$src1),
677 (From.VT From.RC:$src2),
678 (iPTR imm))),
679 Cast.ImmAllZerosV)),
680 (!cast<Instruction>(InstrStr#"rrkz")
681 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
682 (INSERT_get_vinsert_imm To.RC:$ins))>;
683 def : Pat<(Cast.VT
684 (vselect Cast.KRCWM:$mask,
685 (bitconvert
686 (vinsert_insert:$ins (To.VT To.RC:$src1),
687 (From.VT
688 (bitconvert
689 (From.LdFrag addr:$src2))),
690 (iPTR imm))),
691 Cast.ImmAllZerosV)),
692 (!cast<Instruction>(InstrStr#"rmkz")
693 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
694 (INSERT_get_vinsert_imm To.RC:$ins))>;
695}
696}
697
698defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
699 v8f32x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasVLX]>;
701defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
702 v4f64x_info, vinsert128_insert,
703 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
704
705defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
706 v8i32x_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasVLX]>;
708defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
709 v8i32x_info, vinsert128_insert,
710 INSERT_get_vinsert128_imm, [HasVLX]>;
711defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
712 v8i32x_info, vinsert128_insert,
713 INSERT_get_vinsert128_imm, [HasVLX]>;
714defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
715 v4i64x_info, vinsert128_insert,
716 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
717defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
718 v4i64x_info, vinsert128_insert,
719 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
720defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
721 v4i64x_info, vinsert128_insert,
722 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
723
724defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
725 v16f32_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasAVX512]>;
727defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
728 v8f64_info, vinsert128_insert,
729 INSERT_get_vinsert128_imm, [HasDQI]>;
730
731defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
732 v16i32_info, vinsert128_insert,
733 INSERT_get_vinsert128_imm, [HasAVX512]>;
734defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
735 v16i32_info, vinsert128_insert,
736 INSERT_get_vinsert128_imm, [HasAVX512]>;
737defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
738 v16i32_info, vinsert128_insert,
739 INSERT_get_vinsert128_imm, [HasAVX512]>;
740defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
741 v8i64_info, vinsert128_insert,
742 INSERT_get_vinsert128_imm, [HasDQI]>;
743defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
744 v8i64_info, vinsert128_insert,
745 INSERT_get_vinsert128_imm, [HasDQI]>;
746defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
747 v8i64_info, vinsert128_insert,
748 INSERT_get_vinsert128_imm, [HasDQI]>;
749
750defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
751 v16f32_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasDQI]>;
753defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
754 v8f64_info, vinsert256_insert,
755 INSERT_get_vinsert256_imm, [HasAVX512]>;
756
757defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
758 v16i32_info, vinsert256_insert,
759 INSERT_get_vinsert256_imm, [HasDQI]>;
760defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
761 v16i32_info, vinsert256_insert,
762 INSERT_get_vinsert256_imm, [HasDQI]>;
763defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
764 v16i32_info, vinsert256_insert,
765 INSERT_get_vinsert256_imm, [HasDQI]>;
766defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
767 v8i64_info, vinsert256_insert,
768 INSERT_get_vinsert256_imm, [HasAVX512]>;
769defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
770 v8i64_info, vinsert256_insert,
771 INSERT_get_vinsert256_imm, [HasAVX512]>;
772defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
773 v8i64_info, vinsert256_insert,
774 INSERT_get_vinsert256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000777let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000778def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000779 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000780 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000781 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000783def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000784 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000785 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000786 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
788 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
791//===----------------------------------------------------------------------===//
792// AVX-512 VECTOR EXTRACT
793//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Supports two different pattern operators for mask and unmasked ops. Allows
796// null_frag to be passed for one.
797multiclass vextract_for_size_split<int Opcode,
798 X86VectorVTInfo From, X86VectorVTInfo To,
799 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000800 SDPatternOperator vextract_for_mask,
801 OpndItins itins> {
Igor Breger7f69a992015-09-10 12:54:54 +0000802
803 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000804 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts,
807 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000808 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000809 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm)),
810 itins.rr>, AVX512AIi8Base, EVEX, Sched<[itins.Sched]>;
811
Craig Toppere1cac152016-06-07 07:27:54 +0000812 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000813 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000814 "vextract" # To.EltTypeName # "x" # To.NumElts #
815 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
816 [(store (To.VT (vextract_extract:$idx
817 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000818 addr:$dst)], itins.rm>, EVEX,
819 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000820
Craig Toppere1cac152016-06-07 07:27:54 +0000821 let mayStore = 1, hasSideEffects = 0 in
822 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
823 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000824 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000825 "vextract" # To.EltTypeName # "x" # To.NumElts #
826 "\t{$idx, $src1, $dst {${mask}}|"
827 "$dst {${mask}}, $src1, $idx}",
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000828 [], itins.rm>, EVEX_K, EVEX,
829 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000830 }
Igor Bregerac29a822015-09-09 14:35:09 +0000831}
832
Craig Topper3a622a12017-08-17 15:40:25 +0000833// Passes the same pattern operator for masked and unmasked ops.
834multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
835 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000836 SDPatternOperator vextract_extract,
837 OpndItins itins> :
838 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000839
Igor Bregerdefab3c2015-10-08 12:55:01 +0000840// Codegen pattern for the alternative types
841multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
842 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000843 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000844 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000845 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
846 (To.VT (!cast<Instruction>(InstrStr#"rr")
847 From.RC:$src1,
848 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000849 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
850 (iPTR imm))), addr:$dst),
851 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
852 (EXTRACT_get_vextract_imm To.RC:$ext))>;
853 }
Igor Breger7f69a992015-09-10 12:54:54 +0000854}
855
856multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000857 ValueType EltVT64, int Opcode256,
858 OpndItins itins> {
Craig Topperaadec702017-08-14 01:53:10 +0000859 let Predicates = [HasAVX512] in {
860 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
861 X86VectorVTInfo<16, EltVT32, VR512>,
862 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000863 vextract128_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000864 EVEX_V512, EVEX_CD8<32, CD8VT4>;
865 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
866 X86VectorVTInfo< 8, EltVT64, VR512>,
867 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000868 vextract256_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000869 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
870 }
Igor Breger7f69a992015-09-10 12:54:54 +0000871 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000872 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 X86VectorVTInfo< 8, EltVT32, VR256X>,
874 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000875 vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000876 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000877
878 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000879 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000880 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000881 X86VectorVTInfo< 4, EltVT64, VR256X>,
882 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000883 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000884 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000885
886 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000887 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000888 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000889 X86VectorVTInfo< 8, EltVT64, VR512>,
890 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000891 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000892 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000893 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000894 X86VectorVTInfo<16, EltVT32, VR512>,
895 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000896 null_frag, vextract256_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000897 EVEX_V512, EVEX_CD8<32, CD8VT8>;
898 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899}
900
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000901// FIXME: Is there a better scheduler itinerary for VEXTRACTF/VEXTRACTI?
902let Sched = WriteFShuffle256 in
903def AVX512_VEXTRACTF : OpndItins<
904 IIC_SSE_SHUFP, IIC_SSE_SHUFP
905>;
906let Sched = WriteShuffle256 in
907def AVX512_VEXTRACTI : OpndItins<
908 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
909>;
910
911defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, AVX512_VEXTRACTF>;
912defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, AVX512_VEXTRACTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000915// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
921defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000922 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000923defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000924 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000925
926defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000930
Craig Topper08a68572016-05-21 22:50:04 +0000931// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000932defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
933 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
935 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
936
937// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000938defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
939 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
940defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
941 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
942// Codegen pattern with the alternative types extract VEC256 from VEC512
943defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
944 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
945defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
946 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
947
Craig Topper5f3fef82016-05-22 07:40:58 +0000948
Craig Topper48a79172017-08-30 07:26:12 +0000949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [NoVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI128rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF128rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI128rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF128rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI128rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI128rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
978// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
979// smaller extract to enable EVEX->VEX.
980let Predicates = [HasVLX] in {
981def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
982 (v2i64 (VEXTRACTI32x4Z256rr
983 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
986 (v2f64 (VEXTRACTF32x4Z256rr
987 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
990 (v4i32 (VEXTRACTI32x4Z256rr
991 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
994 (v4f32 (VEXTRACTF32x4Z256rr
995 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
996 (iPTR 1)))>;
997def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
998 (v8i16 (VEXTRACTI32x4Z256rr
999 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1000 (iPTR 1)))>;
1001def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1002 (v16i8 (VEXTRACTI32x4Z256rr
1003 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1004 (iPTR 1)))>;
1005}
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007
Craig Toppera0883622017-08-26 22:24:57 +00001008// Additional patterns for handling a bitcast between the vselect and the
1009// extract_subvector.
1010multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1011 X86VectorVTInfo To, X86VectorVTInfo Cast,
1012 PatFrag vextract_extract,
1013 SDNodeXForm EXTRACT_get_vextract_imm,
1014 list<Predicate> p> {
1015let Predicates = p in {
1016 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1017 (bitconvert
1018 (To.VT (vextract_extract:$ext
1019 (From.VT From.RC:$src), (iPTR imm)))),
1020 To.RC:$src0)),
1021 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1022 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1023 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1024
1025 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1026 (bitconvert
1027 (To.VT (vextract_extract:$ext
1028 (From.VT From.RC:$src), (iPTR imm)))),
1029 Cast.ImmAllZerosV)),
1030 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1031 Cast.KRCWM:$mask, From.RC:$src,
1032 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1033}
1034}
1035
1036defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1037 v4f32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1040 v2f64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasVLX]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1050 v4i32x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasVLX]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1059 v2i64x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1061
1062defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1063 v4f32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1066 v2f64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068
1069defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1070 v4i32x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1073 v4i32x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1076 v4i32x_info, vextract128_extract,
1077 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1079 v2i64x_info, vextract128_extract,
1080 EXTRACT_get_vextract128_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1082 v2i64x_info, vextract128_extract,
1083 EXTRACT_get_vextract128_imm, [HasDQI]>;
1084defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1085 v2i64x_info, vextract128_extract,
1086 EXTRACT_get_vextract128_imm, [HasDQI]>;
1087
1088defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1089 v8f32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1092 v4f64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094
1095defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1096 v8i32x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasDQI]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1099 v8i32x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasDQI]>;
1101defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1102 v8i32x_info, vextract256_extract,
1103 EXTRACT_get_vextract256_imm, [HasDQI]>;
1104defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1105 v4i64x_info, vextract256_extract,
1106 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1107defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1108 v4i64x_info, vextract256_extract,
1109 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1110defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1111 v4i64x_info, vextract256_extract,
1112 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001115def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001116 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001117 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001118 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Craig Toppera33846a2017-10-22 06:18:23 +00001119 EVEX, VEX_WIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topper03b849e2016-05-21 22:50:11 +00001121def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001122 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001123 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Craig Toppera33846a2017-10-22 06:18:23 +00001125 addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===---------------------------------------------------------------------===//
1128// AVX-512 BROADCAST
1129//---
Igor Breger131008f2016-05-01 08:40:00 +00001130// broadcast with a scalar argument.
1131multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1132 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001133 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1134 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1135 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1136 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1137 (X86VBroadcast SrcInfo.FRC:$src),
1138 DestInfo.RC:$src0)),
1139 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1140 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1141 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1142 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1143 (X86VBroadcast SrcInfo.FRC:$src),
1144 DestInfo.ImmAllZerosV)),
1145 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1146 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001147}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148
Craig Topper17854ec2017-08-30 07:48:39 +00001149// Split version to allow mask and broadcast node to be different types. This
1150// helps support the 32x2 broadcasts.
1151multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1152 X86VectorVTInfo MaskInfo,
1153 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001154 X86VectorVTInfo SrcInfo,
1155 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1156 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1157 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1158 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001159 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001160 (MaskInfo.VT
1161 (bitconvert
1162 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1164 (MaskInfo.VT
1165 (bitconvert
1166 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001168 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001169 let mayLoad = 1 in
1170 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1171 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001172 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001173 (MaskInfo.VT
1174 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001175 (DestInfo.VT (UnmaskedOp
1176 (SrcInfo.ScalarLdFrag addr:$src))))),
1177 (MaskInfo.VT
1178 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001179 (DestInfo.VT (X86VBroadcast
1180 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001181 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001182 }
Craig Toppere1cac152016-06-07 07:27:54 +00001183
Craig Topper17854ec2017-08-30 07:48:39 +00001184 def : Pat<(MaskInfo.VT
1185 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001186 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001187 (SrcInfo.VT (scalar_to_vector
1188 (SrcInfo.ScalarLdFrag addr:$src))))))),
1189 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1190 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1191 (bitconvert
1192 (DestInfo.VT
1193 (X86VBroadcast
1194 (SrcInfo.VT (scalar_to_vector
1195 (SrcInfo.ScalarLdFrag addr:$src)))))),
1196 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001197 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001198 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1199 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1200 (bitconvert
1201 (DestInfo.VT
1202 (X86VBroadcast
1203 (SrcInfo.VT (scalar_to_vector
1204 (SrcInfo.ScalarLdFrag addr:$src)))))),
1205 MaskInfo.ImmAllZerosV)),
1206 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1207 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001208}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001209
Craig Topper17854ec2017-08-30 07:48:39 +00001210// Helper class to force mask and broadcast result to same type.
1211multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1212 X86VectorVTInfo DestInfo,
1213 X86VectorVTInfo SrcInfo> :
1214 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1215
Craig Topper80934372016-07-16 03:42:59 +00001216multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001217 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001218 let Predicates = [HasAVX512] in
1219 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1220 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1221 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001222
1223 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001224 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001226 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001227 }
1228}
1229
Craig Topper80934372016-07-16 03:42:59 +00001230multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1231 AVX512VLVectorVTInfo _> {
1232 let Predicates = [HasAVX512] in
1233 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1234 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1235 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Craig Topper80934372016-07-16 03:42:59 +00001237 let Predicates = [HasVLX] in {
1238 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1239 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1240 EVEX_V256;
1241 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1242 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1243 EVEX_V128;
1244 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245}
Craig Topper80934372016-07-16 03:42:59 +00001246defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1247 avx512vl_f32_info>;
1248defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1249 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001251def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001252 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001253def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001254 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001255
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001258 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001259 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001260 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001261 (ins SrcRC:$src),
1262 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001263 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264}
1265
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001266multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
Guy Blank7f60c992017-08-09 17:21:01 +00001267 X86VectorVTInfo _, SDPatternOperator OpNode,
1268 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001269 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001270 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1271 (outs _.RC:$dst), (ins GR32:$src),
1272 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1273 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1274 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1275 "$src0 = $dst">, T8PD, EVEX;
1276
1277 def : Pat <(_.VT (OpNode SrcRC:$src)),
1278 (!cast<Instruction>(Name#r)
1279 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1280
1281 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1282 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1283 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1284
1285 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1286 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1287 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1288}
1289
1290multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1291 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1292 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1293 let Predicates = [prd] in
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001294 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
Guy Blank7f60c992017-08-09 17:21:01 +00001295 Subreg>, EVEX_V512;
1296 let Predicates = [prd, HasVLX] in {
1297 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1298 SrcRC, Subreg>, EVEX_V256;
1299 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1300 SrcRC, Subreg>, EVEX_V128;
1301 }
1302}
1303
Robert Khasanovcbc57032014-12-09 16:38:41 +00001304multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001305 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001306 RegisterClass SrcRC, Predicate prd> {
1307 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001308 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001310 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1311 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001312 }
1313}
1314
Guy Blank7f60c992017-08-09 17:21:01 +00001315defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1316 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1317defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1318 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1319 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001320defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1321 X86VBroadcast, GR32, HasAVX512>;
1322defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1323 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001326 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001328 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329
Igor Breger21296d22015-10-20 11:56:42 +00001330// Provide aliases for broadcast from the same register class that
1331// automatically does the extract.
1332multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1333 X86VectorVTInfo SrcInfo> {
1334 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1335 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1336 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1337}
1338
1339multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1340 AVX512VLVectorVTInfo _, Predicate prd> {
1341 let Predicates = [prd] in {
1342 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1343 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1344 EVEX_V512;
1345 // Defined separately to avoid redefinition.
1346 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1347 }
1348 let Predicates = [prd, HasVLX] in {
1349 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1350 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1351 EVEX_V256;
1352 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1353 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355}
1356
Igor Breger21296d22015-10-20 11:56:42 +00001357defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1358 avx512vl_i8_info, HasBWI>;
1359defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1360 avx512vl_i16_info, HasBWI>;
1361defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1362 avx512vl_i32_info, HasAVX512>;
1363defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1364 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001366multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1367 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001368 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001369 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1370 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001371 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001372 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001373}
1374
Craig Topperd6f4be92017-08-21 05:29:02 +00001375// This should be used for the AVX512DQ broadcast instructions. It disables
1376// the unmasked patterns so that we only use the DQ instructions when masking
1377// is requested.
1378multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1379 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001380 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001381 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1382 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1383 (null_frag),
1384 (_Dst.VT (X86SubVBroadcast
1385 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1386 AVX5128IBase, EVEX;
1387}
1388
Simon Pilgrim79195582017-02-21 16:41:44 +00001389let Predicates = [HasAVX512] in {
1390 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1391 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1392 (VPBROADCASTQZm addr:$src)>;
1393}
1394
Craig Topperad3d0312017-10-10 21:07:14 +00001395let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001396 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1397 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1398 (VPBROADCASTQZ128m addr:$src)>;
1399 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1400 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001401}
1402let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001403 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1404 // This means we'll encounter truncated i32 loads; match that here.
1405 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1406 (VPBROADCASTWZ128m addr:$src)>;
1407 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1408 (VPBROADCASTWZ256m addr:$src)>;
1409 def : Pat<(v8i16 (X86VBroadcast
1410 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1411 (VPBROADCASTWZ128m addr:$src)>;
1412 def : Pat<(v16i16 (X86VBroadcast
1413 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1414 (VPBROADCASTWZ256m addr:$src)>;
1415}
1416
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001417//===----------------------------------------------------------------------===//
1418// AVX-512 BROADCAST SUBVECTORS
1419//
1420
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001421defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001423 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v16f32_info, v4f32x_info>,
1426 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1427defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1428 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001429 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1431 v8f64_info, v4f64x_info>, VEX_W,
1432 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1433
Craig Topper715ad7f2016-10-16 23:29:51 +00001434let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001435def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1436 (VBROADCASTF64X4rm addr:$src)>;
1437def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1438 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001439def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1440 (VBROADCASTI64X4rm addr:$src)>;
1441def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1442 (VBROADCASTI64X4rm addr:$src)>;
1443
1444// Provide fallback in case the load node that is used in the patterns above
1445// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001446def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1447 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001448 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1450 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1451 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001452def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1453 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001454 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1456 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1457 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1459 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v16i16 VR256X:$src), 1)>;
1461def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1463 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001464
Craig Topperd6f4be92017-08-21 05:29:02 +00001465def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1466 (VBROADCASTF32X4rm addr:$src)>;
1467def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1468 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001469def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1470 (VBROADCASTI32X4rm addr:$src)>;
1471def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1472 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001473}
1474
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001475let Predicates = [HasVLX] in {
1476defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1477 v8i32x_info, v4i32x_info>,
1478 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1479defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1480 v8f32x_info, v4f32x_info>,
1481 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001482
Craig Topperd6f4be92017-08-21 05:29:02 +00001483def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1484 (VBROADCASTF32X4Z256rm addr:$src)>;
1485def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1486 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001487def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1488 (VBROADCASTI32X4Z256rm addr:$src)>;
1489def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1490 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001491
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001492// Provide fallback in case the load node that is used in the patterns above
1493// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001494def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1495 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1496 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001497def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001498 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001499 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001500def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1501 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1502 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001503def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001504 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001505 (v4i32 VR128X:$src), 1)>;
1506def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001507 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001508 (v8i16 VR128X:$src), 1)>;
1509def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001510 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001511 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001512}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001513
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001514let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001515defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001516 v4i64x_info, v2i64x_info>, VEX_W,
1517 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001518defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001519 v4f64x_info, v2f64x_info>, VEX_W,
1520 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001521}
1522
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001523let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001524defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001525 v8i64_info, v2i64x_info>, VEX_W,
1526 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001527defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001528 v16i32_info, v8i32x_info>,
1529 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001530defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001531 v8f64_info, v2f64x_info>, VEX_W,
1532 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001533defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001534 v16f32_info, v8f32x_info>,
1535 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1536}
Adam Nemet73f72e12014-06-27 00:43:38 +00001537
Igor Bregerfa798a92015-11-02 07:39:36 +00001538multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001539 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001540 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001541 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001542 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001543 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001544 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001545 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001546 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001547 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001548}
1549
1550multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001551 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1552 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001553
1554 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001555 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001556 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001557 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001558}
1559
Craig Topper51e052f2016-10-15 16:26:02 +00001560defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1561 avx512vl_i32_info, avx512vl_i64_info>;
1562defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1563 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001564
Craig Topper52317e82017-01-15 05:47:45 +00001565let Predicates = [HasVLX] in {
1566def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1567 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1568def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1569 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1570}
1571
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001572def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001573 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001574def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1575 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1576
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001577def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001578 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001579def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1580 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582//===----------------------------------------------------------------------===//
1583// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1584//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001585multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1586 X86VectorVTInfo _, RegisterClass KRC> {
1587 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001589 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590}
1591
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001592multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001593 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1594 let Predicates = [HasCDI] in
1595 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1596 let Predicates = [HasCDI, HasVLX] in {
1597 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1598 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1599 }
1600}
1601
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001602defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001603 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001604defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001605 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606
1607//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001608// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001609
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001610let Sched = WriteFShuffle256 in
1611def AVX512_PERM2_F : OpndItins<
1612 IIC_SSE_SHUFP, IIC_SSE_SHUFP
1613>;
1614
1615let Sched = WriteShuffle256 in
1616def AVX512_PERM2_I : OpndItins<
1617 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
1618>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001619
1620multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, OpndItins itins,
1621 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001622let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 // The index operand in the pattern should really be an integer type. However,
1624 // if we do that and it happens to come from a bitcast, then it becomes
1625 // difficult to find the bitcast needed to convert the index to the
1626 // destination type for the passthru since it will be folded with the bitcast
1627 // of the index operand.
1628 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001629 (ins _.RC:$src2, _.RC:$src3),
1630 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001631 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001632 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Craig Topper4fa3b502016-09-06 06:56:59 +00001634 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001635 (ins _.RC:$src2, _.MemOp:$src3),
1636 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001637 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001638 (_.VT (bitconvert (_.LdFrag addr:$src3))))), itins.rm, 1>,
1639 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 }
1641}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001642
1643multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001644 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001646 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001647 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1648 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1649 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001650 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001651 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001652 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1653 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001654}
1655
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001656multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001657 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001658 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>,
1659 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001660 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001661 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>,
1662 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1663 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>,
1664 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001665 }
1666}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001667
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001668multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001669 OpndItins itins,
1670 AVX512VLVectorVTInfo VTInfo,
1671 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001672 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001673 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001674 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001675 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1676 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001677 }
1678}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001679
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001680defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001681 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001682defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001683 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001684defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001685 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001686 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001687defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001688 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001689 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001690defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001691 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001692defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001693 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001694
Craig Topperaad5f112015-11-30 00:13:24 +00001695// VPERMT2
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001696multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001697 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001698let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001699 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1700 (ins IdxVT.RC:$src2, _.RC:$src3),
1701 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001702 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001703 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001704
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001705 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1706 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1707 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001708 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001709 (bitconvert (_.LdFrag addr:$src3)))), itins.rm, 1>,
1710 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001711 }
1712}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001713multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001714 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001715 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001716 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1717 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1718 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1719 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001720 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001721 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001722 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1723 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001724}
1725
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001726multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001727 AVX512VLVectorVTInfo VTInfo,
1728 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001729 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001730 ShuffleMask.info512>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001731 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001732 ShuffleMask.info512>, EVEX_V512;
1733 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001734 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001735 ShuffleMask.info128>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001736 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001737 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001738 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001739 ShuffleMask.info256>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001740 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001741 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001742 }
1743}
1744
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001745multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001746 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001747 AVX512VLVectorVTInfo Idx,
1748 Predicate Prd> {
1749 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001750 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001751 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001752 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001753 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001754 Idx.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001755 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001756 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001757 }
1758}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001759
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001760defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001761 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001762defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001763 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001764defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001765 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1766 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001767defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001768 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1769 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001770defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001771 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001772defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001773 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001774
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775//===----------------------------------------------------------------------===//
1776// AVX-512 - BLEND using mask
1777//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001778
Simon Pilgrim75673942017-12-06 11:23:13 +00001779let Sched = WriteFVarBlend in
1780def AVX512_BLENDM : OpndItins<
1781 IIC_SSE_ALU_F32P_RR, IIC_SSE_ALU_F32P_RM
Simon Pilgrimd4953012017-12-05 21:05:25 +00001782>;
1783
Simon Pilgrim75673942017-12-06 11:23:13 +00001784let Sched = WriteVarBlend in
1785def AVX512_PBLENDM : OpndItins<
1786 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
Simon Pilgrimd4953012017-12-05 21:05:25 +00001787>;
1788
1789multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, OpndItins itins,
1790 X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001791 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001792 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1793 (ins _.RC:$src1, _.RC:$src2),
1794 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001795 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001796 [], itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001797 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1798 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001799 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001800 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001801 [], itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001802 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1803 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1804 !strconcat(OpcodeStr,
1805 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001806 [], itins.rr>, EVEX_4V, EVEX_KZ, Sched<[itins.Sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001807 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001808 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1809 (ins _.RC:$src1, _.MemOp:$src2),
1810 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001811 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001812 [], itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
1813 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001814 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1815 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001816 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001817 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001818 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
1819 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001820 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1821 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1822 !strconcat(OpcodeStr,
1823 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001824 [], itins.rm>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
1825 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001826 }
Craig Toppera74e3082017-01-07 22:20:34 +00001827 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001828}
Simon Pilgrimd4953012017-12-05 21:05:25 +00001829multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, OpndItins itins,
1830 X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001831 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001832 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1833 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1834 !strconcat(OpcodeStr,
1835 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1836 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001837 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
1838 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001839
1840 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1841 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1842 !strconcat(OpcodeStr,
1843 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1844 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001845 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
1846 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001847 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848}
1849
Simon Pilgrimd4953012017-12-05 21:05:25 +00001850multiclass blendmask_dq <bits<8> opc, string OpcodeStr, OpndItins itins,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001851 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001852 defm Z : avx512_blendmask <opc, OpcodeStr, itins, VTInfo.info512>,
1853 avx512_blendmask_rmb <opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001855 let Predicates = [HasVLX] in {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001856 defm Z256 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info256>,
1857 avx512_blendmask_rmb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
1858 defm Z128 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info128>,
1859 avx512_blendmask_rmb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001860 }
1861}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001862
Simon Pilgrimd4953012017-12-05 21:05:25 +00001863multiclass blendmask_bw <bits<8> opc, string OpcodeStr, OpndItins itins,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001864 AVX512VLVectorVTInfo VTInfo> {
1865 let Predicates = [HasBWI] in
Simon Pilgrimd4953012017-12-05 21:05:25 +00001866 defm Z : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001867
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001868 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001869 defm Z256 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
1870 defm Z128 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001871 }
1872}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
Simon Pilgrimd4953012017-12-05 21:05:25 +00001875defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", AVX512_BLENDM, avx512vl_f32_info>;
1876defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", AVX512_BLENDM, avx512vl_f64_info>, VEX_W;
1877defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", AVX512_PBLENDM, avx512vl_i32_info>;
1878defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", AVX512_PBLENDM, avx512vl_i64_info>, VEX_W;
1879defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", AVX512_PBLENDM, avx512vl_i8_info>;
1880defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", AVX512_PBLENDM, avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001881
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001882
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001883//===----------------------------------------------------------------------===//
1884// Compare Instructions
1885//===----------------------------------------------------------------------===//
1886
1887// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001888
Simon Pilgrim71660c62017-12-05 14:34:42 +00001889multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
1890 OpndItins itins> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001891 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1892 (outs _.KRC:$dst),
1893 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1894 "vcmp${cc}"#_.Suffix,
1895 "$src2, $src1", "$src1, $src2",
1896 (OpNode (_.VT _.RC:$src1),
1897 (_.VT _.RC:$src2),
Simon Pilgrim71660c62017-12-05 14:34:42 +00001898 imm:$cc), itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001899 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001900 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1901 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001902 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001903 "vcmp${cc}"#_.Suffix,
1904 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001905 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001906 imm:$cc), itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1907 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001908
1909 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1910 (outs _.KRC:$dst),
1911 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1912 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001913 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001914 (OpNodeRnd (_.VT _.RC:$src1),
1915 (_.VT _.RC:$src2),
1916 imm:$cc,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001917 (i32 FROUND_NO_EXC)), itins.rr>,
1918 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001919 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001920 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001921 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1922 (outs VK1:$dst),
1923 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1924 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001925 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>, EVEX_4V,
1926 Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001927 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001928 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1929 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001930 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001931 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001932 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
1933 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1934 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001935
1936 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1937 (outs _.KRC:$dst),
1938 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1939 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001940 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc", itins.rr>,
1941 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001942 }// let isAsmParserOnly = 1, hasSideEffects = 0
1943
1944 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001945 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001946 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1947 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1948 !strconcat("vcmp${cc}", _.Suffix,
1949 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1950 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1951 _.FRC:$src2,
1952 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001953 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00001954 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1955 (outs _.KRC:$dst),
1956 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1957 !strconcat("vcmp${cc}", _.Suffix,
1958 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1959 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1960 (_.ScalarLdFrag addr:$src2),
1961 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001962 itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1963 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001964 }
1965}
1966
1967let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001968 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001969 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
1970 SSE_ALU_F32S>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001971 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001972 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
1973 SSE_ALU_F64S>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001974}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001976multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00001977 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00001978 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001979 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001980 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1981 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1982 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001983 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001985 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1986 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1987 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1988 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001989 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00001990 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001991 def rrk : AVX512BI<opc, MRMSrcReg,
1992 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1993 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1994 "$dst {${mask}}, $src1, $src2}"),
1995 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1996 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001997 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001998 def rmk : AVX512BI<opc, MRMSrcMem,
1999 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2000 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2001 "$dst {${mask}}, $src1, $src2}"),
2002 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2003 (OpNode (_.VT _.RC:$src1),
2004 (_.VT (bitconvert
2005 (_.LdFrag addr:$src2))))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002006 itins.rm>, EVEX_4V, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007}
2008
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002009multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002010 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> :
2011 avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002012 def rmb : AVX512BI<opc, MRMSrcMem,
2013 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2014 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2015 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2016 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2017 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002018 itins.rm>, EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002019 def rmbk : AVX512BI<opc, MRMSrcMem,
2020 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2021 _.ScalarMemOp:$src2),
2022 !strconcat(OpcodeStr,
2023 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2024 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2025 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2026 (OpNode (_.VT _.RC:$src1),
2027 (X86VBroadcast
2028 (_.ScalarLdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002029 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2030 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002031}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002033multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002034 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2035 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002036 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002037 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002038 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002039
2040 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002041 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002042 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002043 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002044 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002045 }
2046}
2047
2048multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002049 SDNode OpNode, OpndItins itins,
2050 AVX512VLVectorVTInfo VTInfo,
2051 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002052 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002053 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002054 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002055
2056 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002057 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002058 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002059 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002060 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002061 }
2062}
2063
Simon Pilgrima2b58622017-12-05 12:02:22 +00002064// FIXME: Is there a better scheduler itinerary for VPCMP?
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002065defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002066 SSE_ALU_F32P, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002067 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002068
2069defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002070 SSE_ALU_F32P, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002071 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002072
Robert Khasanovf70f7982014-09-18 14:06:55 +00002073defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002074 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002075 EVEX_CD8<32, CD8VF>;
2076
Robert Khasanovf70f7982014-09-18 14:06:55 +00002077defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002078 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002079 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2080
2081defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002082 SSE_ALU_F32P, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002083 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002084
2085defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002086 SSE_ALU_F32P, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002087 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002088
Robert Khasanovf70f7982014-09-18 14:06:55 +00002089defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002090 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002091 EVEX_CD8<32, CD8VF>;
2092
Robert Khasanovf70f7982014-09-18 14:06:55 +00002093defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002094 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002095 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002096
Craig Toppera88306e2017-10-10 06:36:46 +00002097// Transforms to swizzle an immediate to help matching memory operand in first
2098// operand.
2099def CommutePCMPCC : SDNodeXForm<imm, [{
2100 uint8_t Imm = N->getZExtValue() & 0x7;
2101 switch (Imm) {
2102 default: llvm_unreachable("Unreachable!");
2103 case 0x01: Imm = 0x06; break; // LT -> NLE
2104 case 0x02: Imm = 0x05; break; // LE -> NLT
2105 case 0x05: Imm = 0x02; break; // NLT -> LE
2106 case 0x06: Imm = 0x01; break; // NLE -> LT
2107 case 0x00: // EQ
2108 case 0x03: // FALSE
2109 case 0x04: // NE
2110 case 0x07: // TRUE
2111 break;
2112 }
2113 return getI8Imm(Imm, SDLoc(N));
2114}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115
Robert Khasanov29e3b962014-08-27 09:34:37 +00002116multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002117 OpndItins itins, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002118 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002120 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002121 !strconcat("vpcmp${cc}", Suffix,
2122 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002123 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2124 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002125 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002127 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002128 !strconcat("vpcmp${cc}", Suffix,
2129 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2131 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002132 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002133 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002134 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002135 def rrik : AVX512AIi8<opc, MRMSrcReg,
2136 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002137 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002138 !strconcat("vpcmp${cc}", Suffix,
2139 "\t{$src2, $src1, $dst {${mask}}|",
2140 "$dst {${mask}}, $src1, $src2}"),
2141 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2142 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002143 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002144 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 def rmik : AVX512AIi8<opc, MRMSrcMem,
2146 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002147 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002148 !strconcat("vpcmp${cc}", Suffix,
2149 "\t{$src2, $src1, $dst {${mask}}|",
2150 "$dst {${mask}}, $src1, $src2}"),
2151 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2152 (OpNode (_.VT _.RC:$src1),
2153 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002154 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002155 itins.rm>, EVEX_4V, EVEX_K,
2156 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002159 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002161 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002162 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2163 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002164 [], itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002165 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002166 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002167 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002168 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2169 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002170 [], itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002171 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2172 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002173 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002174 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002175 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2176 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002177 [], itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002178 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002179 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2180 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002181 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002182 !strconcat("vpcmp", Suffix,
2183 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2184 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002185 [], itins.rm>, EVEX_4V, EVEX_K,
2186 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 }
Craig Toppera88306e2017-10-10 06:36:46 +00002188
2189 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2190 (_.VT _.RC:$src1), imm:$cc),
2191 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2192 (CommutePCMPCC imm:$cc))>;
2193
2194 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2195 (_.VT _.RC:$src1), imm:$cc)),
2196 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2197 _.RC:$src1, addr:$src2,
2198 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199}
2200
Robert Khasanov29e3b962014-08-27 09:34:37 +00002201multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002202 OpndItins itins, X86VectorVTInfo _> :
2203 avx512_icmp_cc<opc, Suffix, OpNode, itins, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002204 def rmib : AVX512AIi8<opc, MRMSrcMem,
2205 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002206 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002207 !strconcat("vpcmp${cc}", Suffix,
2208 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2209 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2210 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2211 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002212 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002213 itins.rm>, EVEX_4V, EVEX_B,
2214 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002215 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2216 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002217 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002218 !strconcat("vpcmp${cc}", Suffix,
2219 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2220 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2221 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2222 (OpNode (_.VT _.RC:$src1),
2223 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002224 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002225 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2226 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227
Robert Khasanov29e3b962014-08-27 09:34:37 +00002228 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002229 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002230 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2231 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002232 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002233 !strconcat("vpcmp", Suffix,
2234 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2235 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002236 [], itins.rm>, EVEX_4V, EVEX_B,
2237 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002238 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2239 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002240 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002241 !strconcat("vpcmp", Suffix,
2242 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2243 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002244 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2245 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002246 }
Craig Toppera88306e2017-10-10 06:36:46 +00002247
2248 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2249 (_.VT _.RC:$src1), imm:$cc),
2250 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2251 (CommutePCMPCC imm:$cc))>;
2252
2253 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2254 (_.ScalarLdFrag addr:$src2)),
2255 (_.VT _.RC:$src1), imm:$cc)),
2256 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2257 _.RC:$src1, addr:$src2,
2258 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002259}
2260
2261multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002262 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2263 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002264 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002265 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info512>,
2266 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002267
2268 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002269 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info256>,
2270 EVEX_V256;
2271 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info128>,
2272 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002273 }
2274}
2275
2276multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002277 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2278 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002279 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002280 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info512>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002281 EVEX_V512;
2282
2283 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002284 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info256>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002285 EVEX_V256;
Simon Pilgrimaa911552017-12-05 12:14:36 +00002286 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info128>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002287 EVEX_V128;
2288 }
2289}
2290
Simon Pilgrimaa911552017-12-05 12:14:36 +00002291// FIXME: Is there a better scheduler itinerary for VPCMP/VPCMPU?
2292defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SSE_ALU_F32P,
2293 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
2294defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SSE_ALU_F32P,
2295 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002296
Simon Pilgrimaa911552017-12-05 12:14:36 +00002297defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SSE_ALU_F32P,
2298 avx512vl_i16_info, HasBWI>,
2299 VEX_W, EVEX_CD8<16, CD8VF>;
2300defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SSE_ALU_F32P,
2301 avx512vl_i16_info, HasBWI>,
2302 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002303
Simon Pilgrimaa911552017-12-05 12:14:36 +00002304defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SSE_ALU_F32P,
2305 avx512vl_i32_info, HasAVX512>,
2306 EVEX_CD8<32, CD8VF>;
2307defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SSE_ALU_F32P,
2308 avx512vl_i32_info, HasAVX512>,
2309 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002310
Simon Pilgrimaa911552017-12-05 12:14:36 +00002311defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SSE_ALU_F32P,
2312 avx512vl_i64_info, HasAVX512>,
2313 VEX_W, EVEX_CD8<64, CD8VF>;
2314defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SSE_ALU_F32P,
2315 avx512vl_i64_info, HasAVX512>,
2316 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317
Ayman Musa721d97f2017-06-27 12:08:37 +00002318
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002319multiclass avx512_vcmp_common<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002320 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2321 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2322 "vcmp${cc}"#_.Suffix,
2323 "$src2, $src1", "$src1, $src2",
2324 (X86cmpm (_.VT _.RC:$src1),
2325 (_.VT _.RC:$src2),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002326 imm:$cc), itins.rr, 1>,
2327 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002328
Craig Toppere1cac152016-06-07 07:27:54 +00002329 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2330 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2331 "vcmp${cc}"#_.Suffix,
2332 "$src2, $src1", "$src1, $src2",
2333 (X86cmpm (_.VT _.RC:$src1),
2334 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002335 imm:$cc), itins.rm>,
2336 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002337
Craig Toppere1cac152016-06-07 07:27:54 +00002338 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2339 (outs _.KRC:$dst),
2340 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2341 "vcmp${cc}"#_.Suffix,
2342 "${src2}"##_.BroadcastStr##", $src1",
2343 "$src1, ${src2}"##_.BroadcastStr,
2344 (X86cmpm (_.VT _.RC:$src1),
2345 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002346 imm:$cc), itins.rm>,
2347 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002349 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002350 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2351 (outs _.KRC:$dst),
2352 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2353 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002354 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>,
2355 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002356
2357 let mayLoad = 1 in {
2358 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2359 (outs _.KRC:$dst),
2360 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2361 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002362 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
2363 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002364
2365 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2366 (outs _.KRC:$dst),
2367 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2368 "vcmp"#_.Suffix,
2369 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002370 "$src1, ${src2}"##_.BroadcastStr##", $cc", itins.rm>,
2371 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002372 }
Craig Topper61956982017-09-30 17:02:39 +00002373 }
2374
2375 // Patterns for selecting with loads in other operand.
2376 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2377 CommutableCMPCC:$cc),
2378 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2379 imm:$cc)>;
2380
2381 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2382 (_.VT _.RC:$src1),
2383 CommutableCMPCC:$cc)),
2384 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2385 _.RC:$src1, addr:$src2,
2386 imm:$cc)>;
2387
2388 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2389 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2390 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2391 imm:$cc)>;
2392
2393 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2394 (_.ScalarLdFrag addr:$src2)),
2395 (_.VT _.RC:$src1),
2396 CommutableCMPCC:$cc)),
2397 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2398 _.RC:$src1, addr:$src2,
2399 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002400}
2401
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002402multiclass avx512_vcmp_sae<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002403 // comparison code form (VCMP[EQ/LT/LE/...]
2404 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2405 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2406 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002407 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002408 (X86cmpmRnd (_.VT _.RC:$src1),
2409 (_.VT _.RC:$src2),
2410 imm:$cc,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002411 (i32 FROUND_NO_EXC)), itins.rr>,
2412 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002413
2414 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2415 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2416 (outs _.KRC:$dst),
2417 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2418 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002419 "$cc, {sae}, $src2, $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002420 "$src1, $src2, {sae}, $cc", itins.rr>,
2421 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002422 }
2423}
2424
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002425multiclass avx512_vcmp<OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002426 let Predicates = [HasAVX512] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002427 defm Z : avx512_vcmp_common<itins, _.info512>,
2428 avx512_vcmp_sae<itins, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002429
2430 }
2431 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002432 defm Z128 : avx512_vcmp_common<itins, _.info128>, EVEX_V128;
2433 defm Z256 : avx512_vcmp_common<itins, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434 }
2435}
2436
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002437defm VCMPPD : avx512_vcmp<SSE_ALU_F64P, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002438 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002439defm VCMPPS : avx512_vcmp<SSE_ALU_F32P, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002440 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002442
Craig Topper61956982017-09-30 17:02:39 +00002443// Patterns to select fp compares with load as first operand.
2444let Predicates = [HasAVX512] in {
2445 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2446 CommutableCMPCC:$cc)),
2447 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2448
2449 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2450 CommutableCMPCC:$cc)),
2451 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2452}
2453
Asaf Badouh572bbce2015-09-20 08:46:07 +00002454// ----------------------------------------------------------------
2455// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002456//handle fpclass instruction mask = op(reg_scalar,imm)
2457// op(mem_scalar,imm)
2458multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002459 OpndItins itins, X86VectorVTInfo _,
2460 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002461 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002462 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002463 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002464 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002465 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002466 (i32 imm:$src2)))], itins.rr>,
2467 Sched<[itins.Sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002468 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2469 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2470 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002471 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002472 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002473 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002474 (i32 imm:$src2))))], itins.rr>,
2475 EVEX_K, Sched<[itins.Sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002476 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002477 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002478 OpcodeStr##_.Suffix##
2479 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2480 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002481 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002482 (i32 imm:$src2)))], itins.rm>,
2483 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002484 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002485 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002486 OpcodeStr##_.Suffix##
2487 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2488 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002489 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002490 (i32 imm:$src2))))], itins.rm>,
2491 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002492 }
2493}
2494
Asaf Badouh572bbce2015-09-20 08:46:07 +00002495//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2496// fpclass(reg_vec, mem_vec, imm)
2497// fpclass(reg_vec, broadcast(eltVt), imm)
2498multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002499 OpndItins itins, X86VectorVTInfo _,
2500 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002501 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002502 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2503 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002504 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002505 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002506 (i32 imm:$src2)))], itins.rr>,
2507 Sched<[itins.Sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002508 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2509 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2510 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002511 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002512 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002513 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002514 (i32 imm:$src2))))], itins.rr>,
2515 EVEX_K, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002516 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2517 (ins _.MemOp:$src1, i32u8imm:$src2),
2518 OpcodeStr##_.Suffix##mem#
2519 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002520 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002521 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002522 (i32 imm:$src2)))], itins.rm>,
2523 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002524 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2525 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2526 OpcodeStr##_.Suffix##mem#
2527 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002528 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002529 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002530 (i32 imm:$src2))))], itins.rm>,
2531 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002532 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2533 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2534 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2535 _.BroadcastStr##", $dst|$dst, ${src1}"
2536 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002537 [(set _.KRC:$dst,(OpNode
2538 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002539 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002540 (i32 imm:$src2)))], itins.rm>,
2541 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002542 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2543 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2544 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2545 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2546 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2548 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002549 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002550 (i32 imm:$src2))))], itins.rm>,
2551 EVEX_B, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002552 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002553}
2554
Simon Pilgrim54c60832017-12-01 16:51:48 +00002555multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2556 bits<8> opc, SDNode OpNode,
2557 OpndItins itins, Predicate prd,
2558 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002559 let Predicates = [prd] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002560 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2561 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002562 }
2563 let Predicates = [prd, HasVLX] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002564 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2565 _.info128, "{x}", broadcast>, EVEX_V128;
2566 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2567 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002568 }
2569}
2570
Simon Pilgrim54c60832017-12-01 16:51:48 +00002571// FIXME: Is there a better scheduler itinerary for VFPCLASS?
Asaf Badouh572bbce2015-09-20 08:46:07 +00002572multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002573 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002574 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002575 VecOpNode, SSE_ALU_F32P, prd, "{l}">,
2576 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002577 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002578 VecOpNode, SSE_ALU_F64P, prd, "{q}">,
2579 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002580 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002581 SSE_ALU_F32S, f32x_info, prd>,
2582 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002583 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002584 SSE_ALU_F64S, f64x_info, prd>,
2585 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002586}
2587
Asaf Badouh696e8e02015-10-18 11:04:38 +00002588defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2589 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002590
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002591//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592// Mask register copy, including
2593// - copy between mask registers
2594// - load/store mask registers
2595// - copy from GPR to mask register and vice versa
2596//
2597multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2598 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002599 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002600 let hasSideEffects = 0 in
2601 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2603 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2605 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2606 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2608 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609}
2610
2611multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2612 string OpcodeStr,
2613 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002614 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002618 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619 }
2620}
2621
Robert Khasanov74acbb72014-07-23 14:49:42 +00002622let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002623 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002624 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2625 VEX, PD;
2626
2627let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002628 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002629 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002630 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002631
2632let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002633 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2634 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002635 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2636 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002637 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2638 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002639 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2640 VEX, XD, VEX_W;
2641}
2642
2643// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002644def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002645 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002646def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002647 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002648
2649def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002650 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002651def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002652 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002653
2654def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002655 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002656def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002657 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002658
2659def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002660 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002661def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2662 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002663def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002664 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002665
2666def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2667 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2668def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2669 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2670def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2671 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2672def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2673 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002674
Robert Khasanov74acbb72014-07-23 14:49:42 +00002675// Load/store kreg
2676let Predicates = [HasDQI] in {
2677 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2678 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002679 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2680 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002681
2682 def : Pat<(store VK4:$src, addr:$dst),
2683 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2684 def : Pat<(store VK2:$src, addr:$dst),
2685 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002686 def : Pat<(store VK1:$src, addr:$dst),
2687 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002688
2689 def : Pat<(v2i1 (load addr:$src)),
2690 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2691 def : Pat<(v4i1 (load addr:$src)),
2692 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002693}
2694let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002695 def : Pat<(store VK1:$src, addr:$dst),
2696 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002697 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2698 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002699 def : Pat<(store VK2:$src, addr:$dst),
2700 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002701 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2702 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002703 def : Pat<(store VK4:$src, addr:$dst),
2704 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002705 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2706 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002707 def : Pat<(store VK8:$src, addr:$dst),
2708 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002709 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2710 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002711
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002712 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002713 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002714 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002715 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002716 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002717 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002718}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002719
Robert Khasanov74acbb72014-07-23 14:49:42 +00002720let Predicates = [HasAVX512] in {
2721 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002722 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002723 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002724 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002725 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2726 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002727}
2728let Predicates = [HasBWI] in {
2729 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2730 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002731 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2732 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002733 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2734 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002735 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2736 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002737}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002738
Robert Khasanov74acbb72014-07-23 14:49:42 +00002739let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002740 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2741 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2742 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002743
Simon Pilgrim64fff142017-07-16 18:37:23 +00002744 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002745 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002746
Guy Blank548e22a2017-05-19 12:35:15 +00002747 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2748 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002749
Simon Pilgrim64fff142017-07-16 18:37:23 +00002750 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002751 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002752
Simon Pilgrim64fff142017-07-16 18:37:23 +00002753 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002754 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2755 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002756
Guy Blank548e22a2017-05-19 12:35:15 +00002757 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2758 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2759 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2760 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2761 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2762 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2763 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002764
Guy Blank548e22a2017-05-19 12:35:15 +00002765 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2766 (COPY_TO_REGCLASS
2767 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2768 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2769 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2770 (COPY_TO_REGCLASS
2771 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2772 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2773 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2774 (COPY_TO_REGCLASS
2775 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2776 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779
2780// Mask unary operation
2781// - KNOT
2782multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002783 RegisterClass KRC, SDPatternOperator OpNode,
2784 Predicate prd> {
2785 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002787 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 [(set KRC:$dst, (OpNode KRC:$src))]>;
2789}
2790
Robert Khasanov74acbb72014-07-23 14:49:42 +00002791multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2792 SDPatternOperator OpNode> {
2793 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2794 HasDQI>, VEX, PD;
2795 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2796 HasAVX512>, VEX, PS;
2797 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2798 HasBWI>, VEX, PD, VEX_W;
2799 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2800 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801}
2802
Craig Topper7b9cc142016-11-03 06:04:28 +00002803defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804
Robert Khasanov74acbb72014-07-23 14:49:42 +00002805// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002806let Predicates = [HasAVX512, NoDQI] in
2807def : Pat<(vnot VK8:$src),
2808 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2809
2810def : Pat<(vnot VK4:$src),
2811 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2812def : Pat<(vnot VK2:$src),
2813 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814
2815// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002816// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002818 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002819 Predicate prd, bit IsCommutable> {
2820 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2822 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002823 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2825}
2826
Robert Khasanov595683d2014-07-28 13:46:45 +00002827multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002828 SDPatternOperator OpNode, bit IsCommutable,
2829 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002830 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002831 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002832 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002833 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002834 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002835 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002836 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002837 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838}
2839
2840def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2841def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002842// These nodes use 'vnot' instead of 'not' to support vectors.
2843def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2844def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845
Craig Topper7b9cc142016-11-03 06:04:28 +00002846defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2847defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2848defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2849defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2850defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2851defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002852
Craig Topper7b9cc142016-11-03 06:04:28 +00002853multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2854 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002855 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2856 // for the DQI set, this type is legal and KxxxB instruction is used
2857 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002858 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002859 (COPY_TO_REGCLASS
2860 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2861 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2862
2863 // All types smaller than 8 bits require conversion anyway
2864 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2865 (COPY_TO_REGCLASS (Inst
2866 (COPY_TO_REGCLASS VK1:$src1, VK16),
2867 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002868 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002869 (COPY_TO_REGCLASS (Inst
2870 (COPY_TO_REGCLASS VK2:$src1, VK16),
2871 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002872 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002873 (COPY_TO_REGCLASS (Inst
2874 (COPY_TO_REGCLASS VK4:$src1, VK16),
2875 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876}
2877
Craig Topper7b9cc142016-11-03 06:04:28 +00002878defm : avx512_binop_pat<and, and, KANDWrr>;
2879defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2880defm : avx512_binop_pat<or, or, KORWrr>;
2881defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2882defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002883
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002884// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002885multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2886 RegisterClass KRCSrc, Predicate prd> {
2887 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002888 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002889 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2890 (ins KRC:$src1, KRC:$src2),
2891 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2892 VEX_4V, VEX_L;
2893
2894 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2895 (!cast<Instruction>(NAME##rr)
2896 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2897 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2898 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899}
2900
Igor Bregera54a1a82015-09-08 13:10:00 +00002901defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2902defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2903defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905// Mask bit testing
2906multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002907 SDNode OpNode, Predicate prd> {
2908 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002910 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2912}
2913
Igor Breger5ea0a6812015-08-31 13:30:19 +00002914multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2915 Predicate prdW = HasAVX512> {
2916 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2917 VEX, PD;
2918 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2919 VEX, PS;
2920 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2921 VEX, PS, VEX_W;
2922 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2923 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002924}
2925
2926defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002927defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002928
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929// Mask shift
2930multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2931 SDNode OpNode> {
2932 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002933 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002935 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2937}
2938
2939multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2940 SDNode OpNode> {
2941 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002942 VEX, TAPD, VEX_W;
2943 let Predicates = [HasDQI] in
2944 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2945 VEX, TAPD;
2946 let Predicates = [HasBWI] in {
2947 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2948 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002949 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2950 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002951 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952}
2953
Craig Topper3b7e8232017-01-30 00:06:01 +00002954defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2955defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956
Ayman Musa721d97f2017-06-27 12:08:37 +00002957multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2958def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2959 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2960 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2961 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2962
Craig Toppereb5c4112017-09-24 05:24:52 +00002963def : Pat<(v8i1 (and VK8:$mask,
2964 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2965 (COPY_TO_REGCLASS
2966 (!cast<Instruction>(InstStr##Zrrk)
2967 (COPY_TO_REGCLASS VK8:$mask, VK16),
2968 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2969 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2970 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002971}
2972
2973multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2974 AVX512VLVectorVTInfo _> {
2975def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2976 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2977 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2978 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2979 imm:$cc), VK8)>;
2980
Craig Toppereb5c4112017-09-24 05:24:52 +00002981def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2982 (_.info256.VT VR256X:$src2), imm:$cc))),
2983 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2984 (COPY_TO_REGCLASS VK8:$mask, VK16),
2985 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2986 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2987 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002988}
2989
2990let Predicates = [HasAVX512, NoVLX] in {
2991 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2992 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2993
2994 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2995 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2996 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2997}
2998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999// Mask setting all 0s or 1s
3000multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3001 let Predicates = [HasAVX512] in
3002 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3003 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3004 [(set KRC:$dst, (VT Val))]>;
3005}
3006
3007multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003009 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3010 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011}
3012
3013defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3014defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3015
3016// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3017let Predicates = [HasAVX512] in {
3018 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003019 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3020 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003021 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003023 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3024 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003025 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003027
3028// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3029multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3030 RegisterClass RC, ValueType VT> {
3031 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3032 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003033
Igor Bregerf1bd7612016-03-06 07:46:03 +00003034 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003035 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003036}
Guy Blank548e22a2017-05-19 12:35:15 +00003037defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3038defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3039defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3040defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3041defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3042defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003043
3044defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3045defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3046defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3047defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3048defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3049
3050defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3051defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3052defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3053defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3054
3055defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3056defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3057defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3058
3059defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3060defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3061
3062defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003064
Michael Zuckerman9e588312017-10-31 10:00:19 +00003065multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
3066 X86KVectorVTInfo To, Predicate prd> {
3067let Predicates = [prd] in
3068 def :
3069 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3070 (To.KVT(COPY_TO_REGCLASS
3071 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
3072 (i8 imm:$imm8)), To.KRC))>;
3073}
3074
3075multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
3076 X86KVectorVTInfo To> {
3077def :
3078 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3079 (To.KVT(COPY_TO_REGCLASS
3080 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
3081 (i8 imm:$imm8)), To.KRC))>;
3082}
3083
3084defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
3085defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
3086defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
3087defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
3088defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
3089defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
3090
3091defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
3092defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
3093defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
3094defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
3095defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
3096defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
3097defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
3098defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
3099defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
3100defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
3101defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
3102defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
3103defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
3104defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
3105defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003106
Igor Breger86724082016-08-14 05:25:07 +00003107// Patterns for kmask shift
3108multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003109 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003110 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003111 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003112 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003113 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003114 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003115 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003116 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003117 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003118 RC))>;
3119}
3120
3121defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3122defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3123defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124//===----------------------------------------------------------------------===//
3125// AVX-512 - Aligned and unaligned load and store
3126//
3127
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003128
3129multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003130 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003131 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003132 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003133 let hasSideEffects = 0 in {
3134 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003135 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003136 _.ExeDomain>, EVEX;
3137 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3138 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003139 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003140 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003141 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003142 (_.VT _.RC:$src),
3143 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003144 EVEX, EVEX_KZ;
3145
Craig Toppercb0e7492017-07-31 17:35:44 +00003146 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003147 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003148 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003149 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003150 !if(NoRMPattern, [],
3151 [(set _.RC:$dst,
3152 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003153 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003154
Craig Topper63e2cd62017-01-14 07:50:52 +00003155 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003156 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3157 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3158 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3159 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003160 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003161 (_.VT _.RC:$src1),
3162 (_.VT _.RC:$src0))))], _.ExeDomain>,
3163 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003164 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003165 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3166 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003167 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3168 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003169 [(set _.RC:$dst, (_.VT
3170 (vselect _.KRCWM:$mask,
3171 (_.VT (bitconvert (ld_frag addr:$src1))),
3172 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003173 }
Craig Toppere1cac152016-06-07 07:27:54 +00003174 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003175 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3176 (ins _.KRCWM:$mask, _.MemOp:$src),
3177 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3178 "${dst} {${mask}} {z}, $src}",
3179 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3180 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3181 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003182 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003183 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3184 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3185
3186 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3187 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3188
3189 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3190 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3191 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192}
3193
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003194multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3195 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003196 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003197 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003198 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003199 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003200
3201 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003202 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003203 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003204 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003205 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003206 }
3207}
3208
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003209multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3210 AVX512VLVectorVTInfo _,
3211 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003212 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003213 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003214 let Predicates = [prd] in
3215 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003216 masked_load_unaligned, NoRMPattern,
3217 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003218
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003219 let Predicates = [prd, HasVLX] in {
3220 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003221 masked_load_unaligned, NoRMPattern,
3222 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003223 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003224 masked_load_unaligned, NoRMPattern,
3225 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003226 }
3227}
3228
3229multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003230 PatFrag st_frag, PatFrag mstore, string Name,
3231 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003232
Craig Topper99f6b622016-05-01 01:03:56 +00003233 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003234 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3235 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003236 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003237 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3238 (ins _.KRCWM:$mask, _.RC:$src),
3239 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3240 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003241 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003242 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003243 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003244 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003245 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003246 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003247 }
Igor Breger81b79de2015-11-19 07:43:43 +00003248
Craig Topper2462a712017-08-01 15:31:24 +00003249 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003250 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003251 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003252 !if(NoMRPattern, [],
3253 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3254 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003255 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003256 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3257 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3258 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003259
3260 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3261 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3262 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003263}
3264
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003265
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003266multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003267 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003268 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003269 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003270 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003271 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003272
3273 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003274 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003275 masked_store_unaligned, Name#Z256,
3276 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003277 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003278 masked_store_unaligned, Name#Z128,
3279 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003280 }
3281}
3282
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003283multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003284 AVX512VLVectorVTInfo _, Predicate prd,
3285 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003286 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003287 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003288 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003289
3290 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003291 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003292 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003293 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003294 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003295 }
3296}
3297
3298defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3299 HasAVX512>,
3300 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003301 HasAVX512, "VMOVAPS">,
3302 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003303
3304defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3305 HasAVX512>,
3306 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003307 HasAVX512, "VMOVAPD">,
3308 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003309
Craig Topperc9293492016-02-26 06:50:29 +00003310defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003311 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003312 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3313 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003314 PS, EVEX_CD8<32, CD8VF>;
3315
Craig Topper4e7b8882016-10-03 02:00:29 +00003316defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003317 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003318 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3319 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003320 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003321
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003322defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3323 HasAVX512>,
3324 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003325 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003326 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003327
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003328defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3329 HasAVX512>,
3330 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003331 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003332 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003333
Craig Toppercb0e7492017-07-31 17:35:44 +00003334defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003335 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003336 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003337 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003338
Craig Toppercb0e7492017-07-31 17:35:44 +00003339defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003340 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003341 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003342 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003343
Craig Topperc9293492016-02-26 06:50:29 +00003344defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003345 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003346 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003347 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003348 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003349
Craig Topperc9293492016-02-26 06:50:29 +00003350defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003351 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003352 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003353 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003354 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003355
Craig Topperd875d6b2016-09-29 06:07:09 +00003356// Special instructions to help with spilling when we don't have VLX. We need
3357// to load or store from a ZMM register instead. These are converted in
3358// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003359let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003360 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3361def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3362 "", []>;
3363def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3364 "", []>;
3365def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3366 "", []>;
3367def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3368 "", []>;
3369}
3370
3371let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003372def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003373 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003374def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003375 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003376def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003377 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003378def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003379 "", []>;
3380}
3381
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003382def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003383 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003384 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003385 VK8), VR512:$src)>;
3386
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003387def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003388 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003389 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003390
Craig Topper33c550c2016-05-22 00:39:30 +00003391// These patterns exist to prevent the above patterns from introducing a second
3392// mask inversion when one already exists.
3393def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3394 (bc_v8i64 (v16i32 immAllZerosV)),
3395 (v8i64 VR512:$src))),
3396 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3397def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3398 (v16i32 immAllZerosV),
3399 (v16i32 VR512:$src))),
3400 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3401
Craig Topper96ab6fd2017-01-09 04:19:34 +00003402// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3403// available. Use a 512-bit operation and extract.
3404let Predicates = [HasAVX512, NoVLX] in {
3405def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3406 (v8f32 VR256X:$src0))),
3407 (EXTRACT_SUBREG
3408 (v16f32
3409 (VMOVAPSZrrk
3410 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3411 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3412 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3413 sub_ymm)>;
3414
3415def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3416 (v8i32 VR256X:$src0))),
3417 (EXTRACT_SUBREG
3418 (v16i32
3419 (VMOVDQA32Zrrk
3420 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3421 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3422 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3423 sub_ymm)>;
3424}
3425
Craig Topper2462a712017-08-01 15:31:24 +00003426let Predicates = [HasAVX512] in {
3427 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003428 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003429 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003430 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003431 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3432 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3433 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3434 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3435 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3436}
3437
3438let Predicates = [HasVLX] in {
3439 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003440 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3441 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3442 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3443 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3444 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3445 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3446 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3447 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003448
Craig Topper2462a712017-08-01 15:31:24 +00003449 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003450 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003451 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003452 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003453 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3454 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3455 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3456 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3457 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003458}
3459
Craig Topper80075a52017-08-27 19:03:36 +00003460multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3461 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3462 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3463 (bitconvert
3464 (To.VT (extract_subvector
3465 (From.VT From.RC:$src), (iPTR 0)))),
3466 To.RC:$src0)),
3467 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3468 Cast.RC:$src0, Cast.KRCWM:$mask,
3469 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3470
3471 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3472 (bitconvert
3473 (To.VT (extract_subvector
3474 (From.VT From.RC:$src), (iPTR 0)))),
3475 Cast.ImmAllZerosV)),
3476 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3477 Cast.KRCWM:$mask,
3478 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3479}
3480
3481
Craig Topperd27386a2017-08-25 23:34:59 +00003482let Predicates = [HasVLX] in {
3483// A masked extract from the first 128-bits of a 256-bit vector can be
3484// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003485defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3486defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3487defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3488defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3489defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3490defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3491defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3492defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3493defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3494defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3495defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3496defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003497
3498// A masked extract from the first 128-bits of a 512-bit vector can be
3499// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003500defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3501defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3502defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3503defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3504defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3505defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3506defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3507defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3508defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3509defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3510defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3511defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003512
3513// A masked extract from the first 256-bits of a 512-bit vector can be
3514// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003515defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3516defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3517defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3518defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3519defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3520defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3521defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3522defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3523defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3524defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3525defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3526defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003527}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003528
3529// Move Int Doubleword to Packed Double Int
3530//
3531let ExeDomain = SSEPackedInt in {
3532def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3533 "vmovd\t{$src, $dst|$dst, $src}",
3534 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003536 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003537def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003538 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539 [(set VR128X:$dst,
3540 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003541 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003542def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003543 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003544 [(set VR128X:$dst,
3545 (v2i64 (scalar_to_vector GR64:$src)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003546 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003547let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3548def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3549 (ins i64mem:$src),
Simon Pilgrim75673942017-12-06 11:23:13 +00003550 "vmovq\t{$src, $dst|$dst, $src}", [], IIC_SSE_MOVDQ>,
3551 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003552let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003553def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003554 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003555 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003557def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3558 "vmovq\t{$src, $dst|$dst, $src}",
3559 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003560 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003561def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003562 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003563 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003565def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003566 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003567 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003568 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3569 EVEX_CD8<64, CD8VT1>;
3570}
3571} // ExeDomain = SSEPackedInt
3572
3573// Move Int Doubleword to Single Scalar
3574//
3575let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3576def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3577 "vmovd\t{$src, $dst|$dst, $src}",
3578 [(set FR32X:$dst, (bitconvert GR32:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003579 IIC_SSE_MOVDQ>, EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003581def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003582 "vmovd\t{$src, $dst|$dst, $src}",
3583 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003584 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003585} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3586
3587// Move doubleword from xmm register to r/m32
3588//
3589let ExeDomain = SSEPackedInt in {
3590def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3591 "vmovd\t{$src, $dst|$dst, $src}",
3592 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003593 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003594 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003595def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003598 [(store (i32 (extractelt (v4i32 VR128X:$src),
3599 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003600 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003601} // ExeDomain = SSEPackedInt
3602
3603// Move quadword from xmm1 register to r/m64
3604//
3605let ExeDomain = SSEPackedInt in {
3606def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3607 "vmovq\t{$src, $dst|$dst, $src}",
3608 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003609 (iPTR 0)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003610 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611 Requires<[HasAVX512, In64BitMode]>;
3612
Craig Topperc648c9b2015-12-28 06:11:42 +00003613let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3614def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3615 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim75673942017-12-06 11:23:13 +00003616 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003617 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618
Craig Topperc648c9b2015-12-28 06:11:42 +00003619def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3620 (ins i64mem:$dst, VR128X:$src),
3621 "vmovq\t{$src, $dst|$dst, $src}",
3622 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3623 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003624 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003625 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3626
3627let hasSideEffects = 0 in
3628def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003629 (ins VR128X:$src),
Simon Pilgrim75673942017-12-06 11:23:13 +00003630 "vmovq.s\t{$src, $dst|$dst, $src}", [], IIC_SSE_MOVDQ>,
3631 EVEX, VEX_W, Sched<[WriteMove]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003632} // ExeDomain = SSEPackedInt
3633
3634// Move Scalar Single to Double Int
3635//
3636let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3637def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3638 (ins FR32X:$src),
3639 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640 [(set GR32:$dst, (bitconvert FR32X:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003641 IIC_SSE_MOVD_ToGP>, EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003642def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003644 "vmovd\t{$src, $dst|$dst, $src}",
3645 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Simon Pilgrim75673942017-12-06 11:23:13 +00003646 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003647} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3648
3649// Move Quadword Int to Packed Quadword Int
3650//
3651let ExeDomain = SSEPackedInt in {
3652def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3653 (ins i64mem:$src),
3654 "vmovq\t{$src, $dst|$dst, $src}",
3655 [(set VR128X:$dst,
3656 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003657 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003658} // ExeDomain = SSEPackedInt
3659
3660//===----------------------------------------------------------------------===//
3661// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662//===----------------------------------------------------------------------===//
3663
Craig Topperc7de3a12016-07-29 02:49:08 +00003664multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003665 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003666 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003667 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003668 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003669 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003670 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, Sched<[WriteMove]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003671 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003672 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003673 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3674 "$dst {${mask}} {z}, $src1, $src2}"),
3675 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003676 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003677 _.ImmAllZerosV)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003678 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ, Sched<[WriteMove]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003679 let Constraints = "$src0 = $dst" in
3680 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003681 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003682 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3683 "$dst {${mask}}, $src1, $src2}"),
3684 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003685 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003686 (_.VT _.RC:$src0))))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003687 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K, Sched<[WriteMove]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003688 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003689 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3690 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3691 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003692 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003693 let mayLoad = 1, hasSideEffects = 0 in {
3694 let Constraints = "$src0 = $dst" in
3695 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3696 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3697 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3698 "$dst {${mask}}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003699 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003700 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3701 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3702 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3703 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003704 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003705 }
Craig Toppere1cac152016-06-07 07:27:54 +00003706 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3707 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3708 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003709 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003710 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003711 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3712 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3713 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003714 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003715}
3716
Asaf Badouh41ecf462015-12-06 13:26:56 +00003717defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3718 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719
Asaf Badouh41ecf462015-12-06 13:26:56 +00003720defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3721 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722
Ayman Musa46af8f92016-11-13 14:29:32 +00003723
3724multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3725 PatLeaf ZeroFP, X86VectorVTInfo _> {
3726
3727def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003728 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003729 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003730 (_.EltVT _.FRC:$src1),
3731 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003732 (!cast<Instruction>(InstrStr#rrk)
3733 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3734 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003735 (_.VT _.RC:$src0),
3736 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003737
3738def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003739 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003740 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003741 (_.EltVT _.FRC:$src1),
3742 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003743 (!cast<Instruction>(InstrStr#rrkz)
3744 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003745 (_.VT _.RC:$src0),
3746 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003747}
3748
3749multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3750 dag Mask, RegisterClass MaskRC> {
3751
3752def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003753 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003754 (_.info256.VT (insert_subvector undef,
3755 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003756 (iPTR 0))),
3757 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003758 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003759 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003760 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003761
3762}
3763
Craig Topper058f2f62017-03-28 16:35:29 +00003764multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3765 AVX512VLVectorVTInfo _,
3766 dag Mask, RegisterClass MaskRC,
3767 SubRegIndex subreg> {
3768
3769def : Pat<(masked_store addr:$dst, Mask,
3770 (_.info512.VT (insert_subvector undef,
3771 (_.info256.VT (insert_subvector undef,
3772 (_.info128.VT _.info128.RC:$src),
3773 (iPTR 0))),
3774 (iPTR 0)))),
3775 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003776 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003777 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3778
3779}
3780
Ayman Musa46af8f92016-11-13 14:29:32 +00003781multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3782 dag Mask, RegisterClass MaskRC> {
3783
3784def : Pat<(_.info128.VT (extract_subvector
3785 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003786 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003787 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003788 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003789 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003790 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003791 addr:$srcAddr)>;
3792
3793def : Pat<(_.info128.VT (extract_subvector
3794 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3795 (_.info512.VT (insert_subvector undef,
3796 (_.info256.VT (insert_subvector undef,
3797 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003798 (iPTR 0))),
3799 (iPTR 0))))),
3800 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003801 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003802 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003803 addr:$srcAddr)>;
3804
3805}
3806
Craig Topper058f2f62017-03-28 16:35:29 +00003807multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3808 AVX512VLVectorVTInfo _,
3809 dag Mask, RegisterClass MaskRC,
3810 SubRegIndex subreg> {
3811
3812def : Pat<(_.info128.VT (extract_subvector
3813 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3814 (_.info512.VT (bitconvert
3815 (v16i32 immAllZerosV))))),
3816 (iPTR 0))),
3817 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003818 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003819 addr:$srcAddr)>;
3820
3821def : Pat<(_.info128.VT (extract_subvector
3822 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3823 (_.info512.VT (insert_subvector undef,
3824 (_.info256.VT (insert_subvector undef,
3825 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3826 (iPTR 0))),
3827 (iPTR 0))))),
3828 (iPTR 0))),
3829 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003830 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003831 addr:$srcAddr)>;
3832
3833}
3834
Ayman Musa46af8f92016-11-13 14:29:32 +00003835defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3836defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3837
3838defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3839 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003840defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3841 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3842defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3843 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003844
3845defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3846 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003847defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3848 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3849defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3850 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003851
Guy Blankb169d56d2017-07-31 08:26:14 +00003852def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3853 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3854 (COPY_TO_REGCLASS
3855 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3856 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3857 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003858 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3859 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003860
Craig Topper74ed0872016-05-18 06:55:59 +00003861def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003862 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003863 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3864 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003865
Guy Blankb169d56d2017-07-31 08:26:14 +00003866def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3867 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3868 (COPY_TO_REGCLASS
3869 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3870 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3871 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003872 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3873 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003874
Craig Topper74ed0872016-05-18 06:55:59 +00003875def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003876 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003877 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3878 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003879
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003880def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003881 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003882 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3883
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003884let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003885 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003886 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003887 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3888 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3889 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003890
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003891let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003892 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3893 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003894 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003895 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3896 "$dst {${mask}}, $src1, $src2}",
3897 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3898 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003899
3900 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003901 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003902 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3903 "$dst {${mask}} {z}, $src1, $src2}",
3904 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3905 FoldGenData<"VMOVSSZrrkz">;
3906
Simon Pilgrim64fff142017-07-16 18:37:23 +00003907 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003908 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003909 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3910 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3911 FoldGenData<"VMOVSDZrr">;
3912
3913let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003914 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3915 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003916 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003917 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3918 "$dst {${mask}}, $src1, $src2}",
3919 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003920 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003921
Simon Pilgrim64fff142017-07-16 18:37:23 +00003922 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3923 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003924 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003925 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3926 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003927 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003928 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3929}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003930
3931let Predicates = [HasAVX512] in {
3932 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003933 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003934 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003936 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003938 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3939 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003940 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941
3942 // Move low f32 and clear high bits.
3943 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3944 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003945 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003946 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3947 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3948 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003949 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003950 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003951 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3952 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003953 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003954 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3955 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3956 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003957 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003958 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959
3960 let AddedComplexity = 20 in {
3961 // MOVSSrm zeros the high parts of the register; represent this
3962 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3963 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3964 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3965 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3966 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3967 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3968 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003969 def : Pat<(v4f32 (X86vzload addr:$src)),
3970 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971
3972 // MOVSDrm zeros the high parts of the register; represent this
3973 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3974 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3975 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3976 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3977 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3978 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3979 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3980 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3981 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3982 def : Pat<(v2f64 (X86vzload addr:$src)),
3983 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3984
3985 // Represent the same patterns above but in the form they appear for
3986 // 256-bit types
3987 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3988 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003989 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3991 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3992 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003993 def : Pat<(v8f32 (X86vzload addr:$src)),
3994 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3996 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3997 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003998 def : Pat<(v4f64 (X86vzload addr:$src)),
3999 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004000
4001 // Represent the same patterns above but in the form they appear for
4002 // 512-bit types
4003 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4004 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4005 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4006 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4007 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4008 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004009 def : Pat<(v16f32 (X86vzload addr:$src)),
4010 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004011 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4012 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4013 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004014 def : Pat<(v8f64 (X86vzload addr:$src)),
4015 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4018 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004019 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020
4021 // Move low f64 and clear high bits.
4022 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4023 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004024 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004025 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004026 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4027 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004028 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004029 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004030
4031 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004032 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004034 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004035 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004036 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037
4038 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004039 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040 addr:$dst),
4041 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042
4043 // Shuffle with VMOVSS
4044 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004045 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4046
4047 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4048 (VMOVSSZrr VR128X:$src1,
4049 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051 // Shuffle with VMOVSD
4052 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004053 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4054
4055 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4056 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004059 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004061 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004062}
4063
4064let AddedComplexity = 15 in
4065def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4066 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004067 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004068 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004069 (v2i64 VR128X:$src))))],
4070 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4071
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004073 let AddedComplexity = 15 in {
4074 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4075 (VMOVDI2PDIZrr GR32:$src)>;
4076
4077 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4078 (VMOV64toPQIZrr GR64:$src)>;
4079
4080 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4081 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4082 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004083
4084 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4085 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4086 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004087 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004088 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4089 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004090 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4091 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4093 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4095 (VMOVDI2PDIZrm addr:$src)>;
4096 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4097 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004098 def : Pat<(v4i32 (X86vzload addr:$src)),
4099 (VMOVDI2PDIZrm addr:$src)>;
4100 def : Pat<(v8i32 (X86vzload addr:$src)),
4101 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004102 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004103 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004104 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004105 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004106 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004107 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004108 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004109 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4113 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4114 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4115 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004116 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4117 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4118 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4119
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004120 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004121 def : Pat<(v16i32 (X86vzload addr:$src)),
4122 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004123 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004124 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004125}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004127// AVX-512 - Non-temporals
4128//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004129let SchedRW = [WriteLoad] in {
4130 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4131 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004132 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004133 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004134
Craig Topper2f90c1f2016-06-07 07:27:57 +00004135 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004136 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004137 (ins i256mem:$src),
4138 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004139 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004140 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004141
Robert Khasanoved882972014-08-13 10:46:00 +00004142 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004143 (ins i128mem:$src),
4144 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004145 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004146 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004147 }
Adam Nemetefd07852014-06-18 16:51:10 +00004148}
4149
Igor Bregerd3341f52016-01-20 13:11:47 +00004150multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4151 PatFrag st_frag = alignednontemporalstore,
4152 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004153 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004154 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004155 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004156 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4157 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004158}
4159
Igor Bregerd3341f52016-01-20 13:11:47 +00004160multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4161 AVX512VLVectorVTInfo VTInfo> {
4162 let Predicates = [HasAVX512] in
4163 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004164
Igor Bregerd3341f52016-01-20 13:11:47 +00004165 let Predicates = [HasAVX512, HasVLX] in {
4166 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4167 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004168 }
4169}
4170
Igor Bregerd3341f52016-01-20 13:11:47 +00004171defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4172defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4173defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004174
Craig Topper707c89c2016-05-08 23:43:17 +00004175let Predicates = [HasAVX512], AddedComplexity = 400 in {
4176 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4177 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4178 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4179 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4180 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4181 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004182
4183 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4184 (VMOVNTDQAZrm addr:$src)>;
4185 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4186 (VMOVNTDQAZrm addr:$src)>;
4187 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4188 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004189}
4190
Craig Topperc41320d2016-05-08 23:08:45 +00004191let Predicates = [HasVLX], AddedComplexity = 400 in {
4192 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4193 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4194 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4195 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4196 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4197 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4198
Simon Pilgrim9a896232016-06-07 13:34:24 +00004199 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4200 (VMOVNTDQAZ256rm addr:$src)>;
4201 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4202 (VMOVNTDQAZ256rm addr:$src)>;
4203 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4204 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004205
Craig Topperc41320d2016-05-08 23:08:45 +00004206 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4207 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4208 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4209 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4210 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4211 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004212
4213 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4214 (VMOVNTDQAZ128rm addr:$src)>;
4215 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4216 (VMOVNTDQAZ128rm addr:$src)>;
4217 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4218 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004219}
4220
Adam Nemet7f62b232014-06-10 16:39:53 +00004221//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222// AVX-512 - Integer arithmetic
4223//
4224multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004225 X86VectorVTInfo _, OpndItins itins,
4226 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004227 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004228 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004229 "$src2, $src1", "$src1, $src2",
4230 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004231 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4232 Sched<[itins.Sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004233
Craig Toppere1cac152016-06-07 07:27:54 +00004234 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4235 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4236 "$src2, $src1", "$src1, $src2",
4237 (_.VT (OpNode _.RC:$src1,
4238 (bitconvert (_.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004239 itins.rm>, AVX512BIBase, EVEX_4V,
4240 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004241}
4242
4243multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4244 X86VectorVTInfo _, OpndItins itins,
4245 bit IsCommutable = 0> :
4246 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004247 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4248 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4249 "${src2}"##_.BroadcastStr##", $src1",
4250 "$src1, ${src2}"##_.BroadcastStr,
4251 (_.VT (OpNode _.RC:$src1,
4252 (X86VBroadcast
4253 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004254 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4255 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004257
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004258multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4259 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4260 Predicate prd, bit IsCommutable = 0> {
4261 let Predicates = [prd] in
4262 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4263 IsCommutable>, EVEX_V512;
4264
4265 let Predicates = [prd, HasVLX] in {
4266 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4267 IsCommutable>, EVEX_V256;
4268 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4269 IsCommutable>, EVEX_V128;
4270 }
4271}
4272
Robert Khasanov545d1b72014-10-14 14:36:19 +00004273multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4274 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4275 Predicate prd, bit IsCommutable = 0> {
4276 let Predicates = [prd] in
4277 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4278 IsCommutable>, EVEX_V512;
4279
4280 let Predicates = [prd, HasVLX] in {
4281 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4282 IsCommutable>, EVEX_V256;
4283 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4284 IsCommutable>, EVEX_V128;
4285 }
4286}
4287
4288multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4289 OpndItins itins, Predicate prd,
4290 bit IsCommutable = 0> {
4291 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4292 itins, prd, IsCommutable>,
4293 VEX_W, EVEX_CD8<64, CD8VF>;
4294}
4295
4296multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4297 OpndItins itins, Predicate prd,
4298 bit IsCommutable = 0> {
4299 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4300 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4301}
4302
4303multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4304 OpndItins itins, Predicate prd,
4305 bit IsCommutable = 0> {
4306 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004307 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4308 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004309}
4310
4311multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4312 OpndItins itins, Predicate prd,
4313 bit IsCommutable = 0> {
4314 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004315 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4316 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004317}
4318
4319multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4320 SDNode OpNode, OpndItins itins, Predicate prd,
4321 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004322 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004323 IsCommutable>;
4324
Igor Bregerf2460112015-07-26 14:41:44 +00004325 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004326 IsCommutable>;
4327}
4328
4329multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4330 SDNode OpNode, OpndItins itins, Predicate prd,
4331 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004332 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004333 IsCommutable>;
4334
Igor Bregerf2460112015-07-26 14:41:44 +00004335 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004336 IsCommutable>;
4337}
4338
4339multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4340 bits<8> opc_d, bits<8> opc_q,
4341 string OpcodeStr, SDNode OpNode,
4342 OpndItins itins, bit IsCommutable = 0> {
4343 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4344 itins, HasAVX512, IsCommutable>,
4345 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4346 itins, HasBWI, IsCommutable>;
4347}
4348
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004349multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004350 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004351 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4352 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004353 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004354 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004355 "$src2, $src1","$src1, $src2",
4356 (_Dst.VT (OpNode
4357 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004358 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004359 itins.rr, IsCommutable>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004360 AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004361 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4362 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4363 "$src2, $src1", "$src1, $src2",
4364 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4365 (bitconvert (_Src.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004366 itins.rm>, AVX512BIBase, EVEX_4V,
4367 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004368
4369 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004370 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004371 OpcodeStr,
4372 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004373 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004374 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4375 (_Brdct.VT (X86VBroadcast
4376 (_Brdct.ScalarLdFrag addr:$src2)))))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004377 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4378 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379}
4380
Robert Khasanov545d1b72014-10-14 14:36:19 +00004381defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4382 SSE_INTALU_ITINS_P, 1>;
4383defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4384 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004385defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4386 SSE_INTALU_ITINS_P, HasBWI, 1>;
4387defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4388 SSE_INTALU_ITINS_P, HasBWI, 0>;
4389defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004390 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004391defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004392 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004393defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004394 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004395defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004396 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004397defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004398 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004399defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004400 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004401defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004402 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004403defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004404 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004405defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004406 SSE_INTALU_ITINS_P, HasBWI, 1>;
4407
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004408multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004409 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4410 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4411 let Predicates = [prd] in
4412 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4413 _SrcVTInfo.info512, _DstVTInfo.info512,
4414 v8i64_info, IsCommutable>,
4415 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4416 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004417 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004418 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004419 v4i64x_info, IsCommutable>,
4420 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004421 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004422 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004423 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004424 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4425 }
Michael Liao66233b72015-08-06 09:06:20 +00004426}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004427
4428defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004429 avx512vl_i32_info, avx512vl_i64_info,
4430 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004431defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004432 avx512vl_i32_info, avx512vl_i64_info,
4433 X86pmuludq, HasAVX512, 1>;
4434defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4435 avx512vl_i8_info, avx512vl_i8_info,
4436 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004437
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004438multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004439 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
4440 OpndItins itins> {
Craig Toppere1cac152016-06-07 07:27:54 +00004441 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4442 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4443 OpcodeStr,
4444 "${src2}"##_Src.BroadcastStr##", $src1",
4445 "$src1, ${src2}"##_Src.BroadcastStr,
4446 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4447 (_Src.VT (X86VBroadcast
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004448 (_Src.ScalarLdFrag addr:$src2)))))),
4449 itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
4450 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004451}
4452
Michael Liao66233b72015-08-06 09:06:20 +00004453multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4454 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004455 X86VectorVTInfo _Dst, OpndItins itins,
4456 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004457 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004458 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004459 "$src2, $src1","$src1, $src2",
4460 (_Dst.VT (OpNode
4461 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004462 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004463 itins.rr, IsCommutable>,
4464 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004465 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4466 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4467 "$src2, $src1", "$src1, $src2",
4468 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004469 (bitconvert (_Src.LdFrag addr:$src2)))), itins.rm>,
4470 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
4471 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004472}
4473
4474multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4475 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004476 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004477 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004478 v32i16_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004479 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004480 v32i16_info, SSE_PACK>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004481 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004482 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004483 v16i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004484 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004485 v16i16x_info, SSE_PACK>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004486 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004487 v8i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004488 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004489 v8i16x_info, SSE_PACK>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004490 }
4491}
4492multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4493 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004494 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004495 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004496 v64i8_info, SSE_PACK>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004497 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004498 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004499 v32i8x_info, SSE_PACK>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004500 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004501 v16i8x_info, SSE_PACK>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004502 }
4503}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004504
4505multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4506 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004507 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004508 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004509 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004510 _Dst.info512, SSE_PMADD, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004511 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004512 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004513 _Dst.info256, SSE_PMADD, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004514 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004515 _Dst.info128, SSE_PMADD, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004516 }
4517}
4518
Craig Topperb6da6542016-05-01 17:38:32 +00004519defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4520defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4521defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4522defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004523
Craig Topper5acb5a12016-05-01 06:24:57 +00004524defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004525 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004526defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004527 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004528
Igor Bregerf2460112015-07-26 14:41:44 +00004529defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004530 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004531defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004532 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004533defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004534 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004535
Igor Bregerf2460112015-07-26 14:41:44 +00004536defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004537 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004538defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004539 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004540defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004541 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004542
Igor Bregerf2460112015-07-26 14:41:44 +00004543defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004544 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004545defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004546 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004547defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004548 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004549
Igor Bregerf2460112015-07-26 14:41:44 +00004550defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004551 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004552defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004553 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004554defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004555 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004556
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004557// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4558let Predicates = [HasDQI, NoVLX] in {
4559 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4560 (EXTRACT_SUBREG
4561 (VPMULLQZrr
4562 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4563 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4564 sub_ymm)>;
4565
4566 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4567 (EXTRACT_SUBREG
4568 (VPMULLQZrr
4569 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4570 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4571 sub_xmm)>;
4572}
4573
Craig Topper4520d4f2017-12-04 07:21:01 +00004574// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4575let Predicates = [HasDQI, NoVLX] in {
4576 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4577 (EXTRACT_SUBREG
4578 (VPMULLQZrr
4579 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4580 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4581 sub_ymm)>;
4582
4583 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4584 (EXTRACT_SUBREG
4585 (VPMULLQZrr
4586 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4587 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4588 sub_xmm)>;
4589}
4590
4591multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4592 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4593 (EXTRACT_SUBREG
4594 (Instr
4595 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4596 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4597 sub_ymm)>;
4598
4599 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4600 (EXTRACT_SUBREG
4601 (Instr
4602 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4603 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4604 sub_xmm)>;
4605}
4606
4607let Predicates = [HasAVX512] in {
4608 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4609 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4610 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4611 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4612}
4613
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004614//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615// AVX-512 Logical Instructions
4616//===----------------------------------------------------------------------===//
4617
Craig Topperafce0ba2017-08-30 16:38:33 +00004618// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4619// be set to null_frag for 32-bit elements.
4620multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4621 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004622 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004623 bit IsCommutable = 0> {
4624 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004625 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4626 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4627 "$src2, $src1", "$src1, $src2",
4628 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4629 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004630 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4631 _.RC:$src2)))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004632 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4633 Sched<[itins.Sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004634
Craig Topperafce0ba2017-08-30 16:38:33 +00004635 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004636 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4637 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4638 "$src2, $src1", "$src1, $src2",
4639 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4640 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004641 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004642 (bitconvert (_.LdFrag addr:$src2)))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004643 itins.rm>, AVX512BIBase, EVEX_4V,
4644 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004645}
4646
Craig Topperafce0ba2017-08-30 16:38:33 +00004647// OpNodeMsk is the OpNode to use where element size is important. So use
4648// for all of the broadcast patterns.
4649multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4650 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004651 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004652 bit IsCommutable = 0> :
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004653 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, itins, _,
4654 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004655 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4656 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4657 "${src2}"##_.BroadcastStr##", $src1",
4658 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004659 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004660 (bitconvert
4661 (_.VT (X86VBroadcast
4662 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004663 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004664 (bitconvert
4665 (_.VT (X86VBroadcast
4666 (_.ScalarLdFrag addr:$src2)))))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004667 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4668 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004669}
4670
Craig Topperafce0ba2017-08-30 16:38:33 +00004671multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4672 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004673 SDNode OpNodeMsk, OpndItins itins,
4674 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004675 bit IsCommutable = 0> {
4676 let Predicates = [HasAVX512] in
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004677 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
4678 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004679
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004680 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004681 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004682 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004683 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004684 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004685 }
4686}
4687
Craig Topperabe80cc2016-08-28 06:06:28 +00004688multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004689 SDNode OpNode, OpndItins itins,
4690 bit IsCommutable = 0> {
4691 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004692 avx512vl_i64_info, IsCommutable>,
4693 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004694 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004695 avx512vl_i32_info, IsCommutable>,
4696 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004697}
4698
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004699defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, SSE_BIT_ITINS_P, 1>;
4700defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, SSE_BIT_ITINS_P, 1>;
4701defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, SSE_BIT_ITINS_P, 1>;
4702defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, SSE_BIT_ITINS_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703
4704//===----------------------------------------------------------------------===//
4705// AVX-512 FP arithmetic
4706//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004707multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4708 SDNode OpNode, SDNode VecNode, OpndItins itins,
4709 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004710 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004711 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4712 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4713 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004714 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4715 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004716 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004717
4718 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004719 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004720 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004721 (_.VT (VecNode _.RC:$src1,
4722 _.ScalarIntMemCPat:$src2,
4723 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004724 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004725 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004726 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004727 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004728 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4729 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004730 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004731 let isCommutable = IsCommutable;
4732 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004733 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004734 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004735 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4736 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004737 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4738 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004739 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004740 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004741}
4742
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004743multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004744 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004745 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004746 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4747 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4748 "$rc, $src2, $src1", "$src1, $src2, $rc",
4749 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004750 (i32 imm:$rc)), itins.rr, IsCommutable>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004751 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004752}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004753multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004754 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4755 OpndItins itins, bit IsCommutable> {
4756 let ExeDomain = _.ExeDomain in {
4757 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4758 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4759 "$src2, $src1", "$src1, $src2",
4760 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004761 itins.rr>, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004762
4763 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4764 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4765 "$src2, $src1", "$src1, $src2",
4766 (_.VT (VecNode _.RC:$src1,
4767 _.ScalarIntMemCPat:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004768 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004769
4770 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4771 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4772 (ins _.FRC:$src1, _.FRC:$src2),
4773 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4774 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004775 itins.rr>, Sched<[itins.Sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004776 let isCommutable = IsCommutable;
4777 }
4778 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4779 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4780 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4781 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004782 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4783 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004784 }
4785
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004786 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4787 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004788 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004789 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +00004790 (i32 FROUND_NO_EXC)), itins.rr>, EVEX_B,
4791 Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004792 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004793}
4794
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004795multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4796 SDNode VecNode,
4797 SizeItins itins, bit IsCommutable> {
4798 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4799 itins.s, IsCommutable>,
4800 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4801 itins.s, IsCommutable>,
4802 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4803 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4804 itins.d, IsCommutable>,
4805 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4806 itins.d, IsCommutable>,
4807 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4808}
4809
4810multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004811 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004812 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004813 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4814 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004815 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004816 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4817 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004818 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4819}
Craig Topper8783bbb2017-02-24 07:21:10 +00004820defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4821defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4822defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4823defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4824defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004825 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004826defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004827 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004828
4829// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4830// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4831multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4832 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004833 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004834 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4835 (ins _.FRC:$src1, _.FRC:$src2),
4836 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4837 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004838 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004839 let isCommutable = 1;
4840 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004841 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4842 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4843 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4844 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004845 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4846 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004847 }
4848}
4849defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4850 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4851 EVEX_CD8<32, CD8VT1>;
4852
4853defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4854 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4855 EVEX_CD8<64, CD8VT1>;
4856
4857defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4858 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4859 EVEX_CD8<32, CD8VT1>;
4860
4861defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4862 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4863 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004864
Craig Topper375aa902016-12-19 00:42:28 +00004865multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004866 X86VectorVTInfo _, OpndItins itins,
4867 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004868 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004869 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4870 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4871 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004872 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004873 IsCommutable>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004874 let mayLoad = 1 in {
4875 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4876 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4877 "$src2, $src1", "$src1, $src2",
4878 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004879 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004880 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4881 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4882 "${src2}"##_.BroadcastStr##", $src1",
4883 "$src1, ${src2}"##_.BroadcastStr,
4884 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4885 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004886 itins.rm>, EVEX_4V, EVEX_B,
4887 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004888 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004889 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004890}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004891
Craig Topper375aa902016-12-19 00:42:28 +00004892multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004893 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004894 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004895 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4896 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4897 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004898 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc))), itins.rr>,
4899 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004900}
4901
Craig Topper375aa902016-12-19 00:42:28 +00004902multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004903 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004904 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004905 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4906 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4907 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004908 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC))), itins.rr>,
4909 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004910}
4911
Craig Topper375aa902016-12-19 00:42:28 +00004912multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004913 Predicate prd, SizeItins itins,
4914 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004915 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004916 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004917 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004918 EVEX_CD8<32, CD8VF>;
4919 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004920 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004921 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004922 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004923
Robert Khasanov595e5982014-10-29 15:43:02 +00004924 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004925 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004926 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004927 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004928 EVEX_CD8<32, CD8VF>;
4929 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004930 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004931 EVEX_CD8<32, CD8VF>;
4932 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004933 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004934 EVEX_CD8<64, CD8VF>;
4935 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004936 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004937 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004938 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939}
4940
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004941multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4942 SizeItins itins> {
4943 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004944 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004945 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004946 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4947}
4948
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004949multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4950 SizeItins itins> {
4951 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004952 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004953 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004954 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4955}
4956
Craig Topper9433f972016-08-02 06:16:53 +00004957defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4958 SSE_ALU_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004959 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004960defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4961 SSE_MUL_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004962 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SSE_MUL_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004963defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004964 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004965defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004966 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SSE_DIV_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004967defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4968 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004969 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004970defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4971 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004972 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SSE_ALU_ITINS_P>;
Igor Breger58c07802016-05-03 11:51:45 +00004973let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004974 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4975 SSE_ALU_ITINS_P, 1>;
4976 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4977 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004978}
Craig Topper375aa902016-12-19 00:42:28 +00004979defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004980 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004981defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004982 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004983defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004984 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004985defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004986 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004987
Craig Topper8f6827c2016-08-31 05:37:52 +00004988// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004989multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4990 X86VectorVTInfo _, Predicate prd> {
4991let Predicates = [prd] in {
4992 // Masked register-register logical operations.
4993 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4994 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4995 _.RC:$src0)),
4996 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4997 _.RC:$src1, _.RC:$src2)>;
4998 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4999 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5000 _.ImmAllZerosV)),
5001 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5002 _.RC:$src2)>;
5003 // Masked register-memory logical operations.
5004 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5005 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5006 (load addr:$src2)))),
5007 _.RC:$src0)),
5008 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5009 _.RC:$src1, addr:$src2)>;
5010 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5011 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5012 _.ImmAllZerosV)),
5013 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5014 addr:$src2)>;
5015 // Register-broadcast logical operations.
5016 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5017 (bitconvert (_.VT (X86VBroadcast
5018 (_.ScalarLdFrag addr:$src2)))))),
5019 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5020 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5021 (bitconvert
5022 (_.i64VT (OpNode _.RC:$src1,
5023 (bitconvert (_.VT
5024 (X86VBroadcast
5025 (_.ScalarLdFrag addr:$src2))))))),
5026 _.RC:$src0)),
5027 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5028 _.RC:$src1, addr:$src2)>;
5029 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5030 (bitconvert
5031 (_.i64VT (OpNode _.RC:$src1,
5032 (bitconvert (_.VT
5033 (X86VBroadcast
5034 (_.ScalarLdFrag addr:$src2))))))),
5035 _.ImmAllZerosV)),
5036 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5037 _.RC:$src1, addr:$src2)>;
5038}
Craig Topper8f6827c2016-08-31 05:37:52 +00005039}
5040
Craig Topper45d65032016-09-02 05:29:13 +00005041multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5042 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5043 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5044 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5045 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5046 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5047 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005048}
5049
Craig Topper45d65032016-09-02 05:29:13 +00005050defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5051defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5052defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5053defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5054
Craig Topper2baef8f2016-12-18 04:17:00 +00005055let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005056 // Use packed logical operations for scalar ops.
5057 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5058 (COPY_TO_REGCLASS (VANDPDZ128rr
5059 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5060 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5061 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5062 (COPY_TO_REGCLASS (VORPDZ128rr
5063 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5064 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5065 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5066 (COPY_TO_REGCLASS (VXORPDZ128rr
5067 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5068 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5069 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5070 (COPY_TO_REGCLASS (VANDNPDZ128rr
5071 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5072 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5073
5074 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5075 (COPY_TO_REGCLASS (VANDPSZ128rr
5076 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5077 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5078 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5079 (COPY_TO_REGCLASS (VORPSZ128rr
5080 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5081 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5082 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5083 (COPY_TO_REGCLASS (VXORPSZ128rr
5084 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5085 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5086 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5087 (COPY_TO_REGCLASS (VANDNPSZ128rr
5088 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5089 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5090}
5091
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005092multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005093 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005094 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005095 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5096 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5097 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005098 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))),
5099 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005100 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5102 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005103 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT)),
5104 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005105 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5106 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5107 "${src2}"##_.BroadcastStr##", $src1",
5108 "$src1, ${src2}"##_.BroadcastStr,
5109 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005110 (_.ScalarLdFrag addr:$src2))),
5111 (i32 FROUND_CURRENT)), itins.rm>,
5112 EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005113 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005114}
5115
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005116multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005117 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005118 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005119 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5120 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5121 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005122 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))), itins.rr>,
5123 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005124 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005125 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005126 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005127 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005128 (i32 FROUND_CURRENT)), itins.rm>,
5129 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005130 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005131}
5132
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005133multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005134 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
5135 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005136 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005137 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
5138 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005139 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005140 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F32S, f32x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005141 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005142 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005143 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F64S, f64x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005144 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005145 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5146
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005147 // Define only if AVX512VL feature is present.
5148 let Predicates = [HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005149 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005150 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005151 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005152 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005153 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005154 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005155 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005156 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5157 }
5158}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005159defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005160
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005161//===----------------------------------------------------------------------===//
5162// AVX-512 VPTESTM instructions
5163//===----------------------------------------------------------------------===//
5164
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005165multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005166 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005167 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005168 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005169 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5170 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5171 "$src2, $src1", "$src1, $src2",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005172 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
5173 EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005174 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5175 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5176 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005177 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005178 (_.VT (bitconvert (_.LdFrag addr:$src2)))), itins.rm>,
5179 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5180 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005181 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182}
5183
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005184multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005185 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005186 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005187 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5188 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5189 "${src2}"##_.BroadcastStr##", $src1",
5190 "$src1, ${src2}"##_.BroadcastStr,
5191 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005192 (_.ScalarLdFrag addr:$src2)))),
5193 itins.rm>, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5194 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005195}
Igor Bregerfca0a342016-01-28 13:19:25 +00005196
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005197// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005198multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5199 X86VectorVTInfo _, string Suffix> {
5200 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5201 (_.KVT (COPY_TO_REGCLASS
5202 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005203 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005204 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005205 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005206 _.RC:$src2, _.SubRegIdx)),
5207 _.KRC))>;
5208}
5209
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005210multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005211 OpndItins itins, AVX512VLVectorVTInfo _,
5212 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005213 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005214 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info512>,
5215 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005216
5217 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005218 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info256>,
5219 avx512_vptest_mb<opc, OpcodeStr, OpNode,itins, _.info256>, EVEX_V256;
5220 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info128>,
5221 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005222 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005223 let Predicates = [HasAVX512, NoVLX] in {
5224 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5225 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005226 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005227}
5228
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005229multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
5230 OpndItins itins> {
5231 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005232 avx512vl_i32_info, "D">;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005233 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005234 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005235}
5236
5237multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005238 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005239 let Predicates = [HasBWI] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005240 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v32i16_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005241 EVEX_V512, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005242 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v64i8_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005243 EVEX_V512;
5244 }
5245 let Predicates = [HasVLX, HasBWI] in {
5246
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005247 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v16i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005248 EVEX_V256, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005249 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v8i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005250 EVEX_V128, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005251 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v32i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005252 EVEX_V256;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005253 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v16i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005254 EVEX_V128;
5255 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005256
Igor Bregerfca0a342016-01-28 13:19:25 +00005257 let Predicates = [HasAVX512, NoVLX] in {
5258 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5259 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5260 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5261 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005262 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005263}
5264
5265multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005266 SDNode OpNode, OpndItins itins> :
5267 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, itins>,
5268 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, itins>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005269
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005270defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm,
5271 SSE_BIT_ITINS_P>, T8PD;
5272defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm,
5273 SSE_BIT_ITINS_P>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005274
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005275
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005276//===----------------------------------------------------------------------===//
5277// AVX-512 Shift instructions
5278//===----------------------------------------------------------------------===//
5279multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005280 string OpcodeStr, SDNode OpNode, OpndItins itins,
5281 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005282 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005283 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005284 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005285 "$src2, $src1", "$src1, $src2",
5286 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005287 itins.rr>, Sched<[itins.Sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005288 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005289 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005290 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005291 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5292 (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005293 itins.rm>, Sched<[itins.Sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005294 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005295}
5296
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005297multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005298 string OpcodeStr, SDNode OpNode, OpndItins itins,
5299 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005300 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005301 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5302 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5303 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5304 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005305 itins.rm>, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005306}
5307
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005309 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5310 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005311 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005312 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005313 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5314 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5315 "$src2, $src1", "$src1, $src2",
5316 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005317 itins.rr>, AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005318 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5319 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5320 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005321 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005322 itins.rm>, AVX512BIBase,
5323 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005324 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005325}
5326
Cameron McInally5fb084e2014-12-11 17:13:05 +00005327multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005328 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5329 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005330 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005331 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005332 VTInfo.info512>, EVEX_V512,
5333 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5334 let Predicates = [prd, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005335 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005336 VTInfo.info256>, EVEX_V256,
5337 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005338 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005339 VTInfo.info128>, EVEX_V128,
5340 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5341 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005342}
5343
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005344multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005345 string OpcodeStr, SDNode OpNode,
5346 OpndItins itins> {
5347 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, itins, v4i32,
5348 bc_v4i32, avx512vl_i32_info, HasAVX512>;
5349 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, itins, v2i64,
5350 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
5351 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, itins, v8i16,
5352 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005353}
5354
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005355multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005356 string OpcodeStr, SDNode OpNode,
5357 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005358 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005359 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005360 VTInfo.info512>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005361 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005362 VTInfo.info512>, EVEX_V512;
5363 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005364 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005365 VTInfo.info256>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005366 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005367 VTInfo.info256>, EVEX_V256;
5368 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005369 itins, VTInfo.info128>,
5370 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005371 VTInfo.info128>, EVEX_V128;
5372 }
5373}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005374
Michael Liao66233b72015-08-06 09:06:20 +00005375multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005376 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005377 string OpcodeStr, SDNode OpNode,
5378 OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005379 let Predicates = [HasBWI] in
5380 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005381 itins, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005382 let Predicates = [HasVLX, HasBWI] in {
5383 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005384 itins, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005385 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005386 itins, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005387 }
5388}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005389
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005390multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5391 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005392 string OpcodeStr, SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005393 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005394 itins, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005395 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005396 itins, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005397}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005398
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005399defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
5400 SSE_INTSHIFT_P>,
5401 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
5402 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005403
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005404defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
5405 SSE_INTSHIFT_P>,
5406 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
5407 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005408
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005409defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
5410 SSE_INTSHIFT_P>,
5411 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
5412 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005413
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005414defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
5415 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
5416defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
5417 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005418
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005419defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, SSE_INTSHIFT_P>;
5420defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, SSE_INTSHIFT_P>;
5421defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005422
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005423// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5424let Predicates = [HasAVX512, NoVLX] in {
5425 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5426 (EXTRACT_SUBREG (v8i64
5427 (VPSRAQZrr
5428 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5429 VR128X:$src2)), sub_ymm)>;
5430
5431 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5432 (EXTRACT_SUBREG (v8i64
5433 (VPSRAQZrr
5434 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5435 VR128X:$src2)), sub_xmm)>;
5436
5437 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5438 (EXTRACT_SUBREG (v8i64
5439 (VPSRAQZri
5440 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5441 imm:$src2)), sub_ymm)>;
5442
5443 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5444 (EXTRACT_SUBREG (v8i64
5445 (VPSRAQZri
5446 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5447 imm:$src2)), sub_xmm)>;
5448}
5449
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005450//===-------------------------------------------------------------------===//
5451// Variable Bit Shifts
5452//===-------------------------------------------------------------------===//
5453multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005454 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005455 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005456 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5457 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5458 "$src2, $src1", "$src1, $src2",
5459 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005460 itins.rr>, AVX5128IBase, EVEX_4V,
5461 Sched<[itins.Sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005462 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5463 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5464 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005465 (_.VT (OpNode _.RC:$src1,
5466 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005467 itins.rm>, AVX5128IBase, EVEX_4V,
5468 EVEX_CD8<_.EltSize, CD8VF>,
5469 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005470 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005471}
5472
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005473multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005474 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005475 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005476 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5477 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5478 "${src2}"##_.BroadcastStr##", $src1",
5479 "$src1, ${src2}"##_.BroadcastStr,
5480 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5481 (_.ScalarLdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005482 itins.rm>, AVX5128IBase, EVEX_B,
5483 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5484 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005485}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005486
Cameron McInally5fb084e2014-12-11 17:13:05 +00005487multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005488 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005489 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005490 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5491 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005492
5493 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005494 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5495 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
5496 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
5497 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005498 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005499}
5500
5501multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005502 SDNode OpNode, OpndItins itins> {
5503 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005504 avx512vl_i32_info>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005505 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005506 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005507}
5508
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005509// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005510multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5511 SDNode OpNode, list<Predicate> p> {
5512 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005513 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005514 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005515 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005516 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005517 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5518 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5519 sub_ymm)>;
5520
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005521 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005522 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005523 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005524 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005525 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5526 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5527 sub_xmm)>;
5528 }
5529}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005530multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005531 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005532 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005533 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005534 EVEX_V512, VEX_W;
5535 let Predicates = [HasVLX, HasBWI] in {
5536
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005537 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005538 EVEX_V256, VEX_W;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005539 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005540 EVEX_V128, VEX_W;
5541 }
5542}
5543
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005544defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SSE_INTSHIFT_P>,
5545 avx512_var_shift_w<0x12, "vpsllvw", shl, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005546
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005547defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SSE_INTSHIFT_P>,
5548 avx512_var_shift_w<0x11, "vpsravw", sra, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005549
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005550defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SSE_INTSHIFT_P>,
5551 avx512_var_shift_w<0x10, "vpsrlvw", srl, SSE_INTSHIFT_P>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005552
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005553defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SSE_INTSHIFT_P>;
5554defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005555
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005556defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5557defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5558defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5559defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5560
Craig Topper05629d02016-07-24 07:32:45 +00005561// Special handing for handling VPSRAV intrinsics.
5562multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5563 list<Predicate> p> {
5564 let Predicates = p in {
5565 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5566 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5567 _.RC:$src2)>;
5568 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5569 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5570 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005571 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5572 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5573 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5574 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5575 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5576 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5577 _.RC:$src0)),
5578 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5579 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005580 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5581 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5582 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5583 _.RC:$src1, _.RC:$src2)>;
5584 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5585 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5586 _.ImmAllZerosV)),
5587 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5588 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005589 }
5590}
5591
5592multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5593 list<Predicate> p> :
5594 avx512_var_shift_int_lowering<InstrStr, _, p> {
5595 let Predicates = p in {
5596 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5597 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5598 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5599 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005600 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5601 (X86vsrav _.RC:$src1,
5602 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5603 _.RC:$src0)),
5604 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5605 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005606 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5607 (X86vsrav _.RC:$src1,
5608 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5609 _.ImmAllZerosV)),
5610 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5611 _.RC:$src1, addr:$src2)>;
5612 }
5613}
5614
5615defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5616defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5617defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5618defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5619defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5620defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5621defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5622defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5623defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5624
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005625
5626// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5627let Predicates = [HasAVX512, NoVLX] in {
5628 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5629 (EXTRACT_SUBREG (v8i64
5630 (VPROLVQZrr
5631 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005632 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005633 sub_xmm)>;
5634 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5635 (EXTRACT_SUBREG (v8i64
5636 (VPROLVQZrr
5637 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005638 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005639 sub_ymm)>;
5640
5641 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5642 (EXTRACT_SUBREG (v16i32
5643 (VPROLVDZrr
5644 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005645 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005646 sub_xmm)>;
5647 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5648 (EXTRACT_SUBREG (v16i32
5649 (VPROLVDZrr
5650 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005651 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005652 sub_ymm)>;
5653
5654 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5655 (EXTRACT_SUBREG (v8i64
5656 (VPROLQZri
5657 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5658 imm:$src2)), sub_xmm)>;
5659 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5660 (EXTRACT_SUBREG (v8i64
5661 (VPROLQZri
5662 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5663 imm:$src2)), sub_ymm)>;
5664
5665 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5666 (EXTRACT_SUBREG (v16i32
5667 (VPROLDZri
5668 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5669 imm:$src2)), sub_xmm)>;
5670 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5671 (EXTRACT_SUBREG (v16i32
5672 (VPROLDZri
5673 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5674 imm:$src2)), sub_ymm)>;
5675}
5676
5677// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5678let Predicates = [HasAVX512, NoVLX] in {
5679 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5680 (EXTRACT_SUBREG (v8i64
5681 (VPRORVQZrr
5682 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005683 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005684 sub_xmm)>;
5685 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5686 (EXTRACT_SUBREG (v8i64
5687 (VPRORVQZrr
5688 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005689 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005690 sub_ymm)>;
5691
5692 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5693 (EXTRACT_SUBREG (v16i32
5694 (VPRORVDZrr
5695 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005696 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005697 sub_xmm)>;
5698 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5699 (EXTRACT_SUBREG (v16i32
5700 (VPRORVDZrr
5701 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005702 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005703 sub_ymm)>;
5704
5705 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5706 (EXTRACT_SUBREG (v8i64
5707 (VPRORQZri
5708 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5709 imm:$src2)), sub_xmm)>;
5710 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5711 (EXTRACT_SUBREG (v8i64
5712 (VPRORQZri
5713 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5714 imm:$src2)), sub_ymm)>;
5715
5716 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5717 (EXTRACT_SUBREG (v16i32
5718 (VPRORDZri
5719 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5720 imm:$src2)), sub_xmm)>;
5721 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5722 (EXTRACT_SUBREG (v16i32
5723 (VPRORDZri
5724 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5725 imm:$src2)), sub_ymm)>;
5726}
5727
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005728//===-------------------------------------------------------------------===//
5729// 1-src variable permutation VPERMW/D/Q
5730//===-------------------------------------------------------------------===//
5731multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005732 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005733 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005734 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5735 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005736
5737 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005738 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5739 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005740}
5741
5742multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5743 string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005744 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005745 let Predicates = [HasAVX512] in
5746 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005747 itins, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005748 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005749 itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005750 let Predicates = [HasAVX512, HasVLX] in
5751 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005752 itins, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005753 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005754 itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005755}
5756
Michael Zuckermand9cac592016-01-19 17:07:43 +00005757multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5758 Predicate prd, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005759 OpndItins itins, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005760 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005761 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005762 EVEX_V512 ;
5763 let Predicates = [HasVLX, prd] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005764 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005765 EVEX_V256 ;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005766 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005767 EVEX_V128 ;
5768 }
5769}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005770
Michael Zuckermand9cac592016-01-19 17:07:43 +00005771defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005772 AVX2_PERMV_I, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005773defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005774 AVX2_PERMV_I, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005775
5776defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005777 AVX2_PERMV_I, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005778defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005779 AVX2_PERMV_I, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005780defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005781 AVX2_PERMV_F, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005782defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005783 AVX2_PERMV_F, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005784
5785defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005786 X86VPermi, AVX2_PERMV_I, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005787 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5788defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005789 X86VPermi, AVX2_PERMV_F, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005790 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005791//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005792// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005793//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005794
Simon Pilgrim1401a752017-11-29 14:58:34 +00005795multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5796 OpndItins itins, X86VectorVTInfo _,
5797 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005798 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5799 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5800 "$src2, $src1", "$src1, $src2",
5801 (_.VT (OpNode _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005802 (Ctrl.VT Ctrl.RC:$src2))), itins.rr>,
5803 T8PD, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005804 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5805 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5806 "$src2, $src1", "$src1, $src2",
5807 (_.VT (OpNode
5808 _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005809 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2))))),
5810 itins.rm>, T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5811 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005812 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5813 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5814 "${src2}"##_.BroadcastStr##", $src1",
5815 "$src1, ${src2}"##_.BroadcastStr,
5816 (_.VT (OpNode
5817 _.RC:$src1,
5818 (Ctrl.VT (X86VBroadcast
Simon Pilgrim1401a752017-11-29 14:58:34 +00005819 (Ctrl.ScalarLdFrag addr:$src2))))),
5820 itins.rm>, T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
5821 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005822}
5823
5824multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005825 OpndItins itins, AVX512VLVectorVTInfo _,
5826 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005827 let Predicates = [HasAVX512] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005828 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5829 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005830 }
5831 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005832 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5833 _.info128, Ctrl.info128>, EVEX_V128;
5834 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5835 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005836 }
5837}
5838
5839multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5840 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim1401a752017-11-29 14:58:34 +00005841 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, AVX_VPERMILV, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005842 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005843 X86VPermilpi, AVX_VPERMILV, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005844 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005845}
5846
Craig Topper05948fb2016-08-02 05:11:15 +00005847let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005848defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5849 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005850let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005851defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5852 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005854//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005855// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5856//===----------------------------------------------------------------------===//
5857
5858defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005859 X86PShufd, SSE_PSHUF, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005860 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5861defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005862 X86PShufhw, SSE_PSHUF>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005863defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005864 X86PShuflw, SSE_PSHUF>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005865
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005866multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5867 OpndItins itins> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005868 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005869 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005870
5871 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005872 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i8x_info>, EVEX_V256;
5873 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005874 }
5875}
5876
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005877defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, SSE_PSHUFB>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005878
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005879//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005880// Move Low to High and High to Low packed FP Instructions
5881//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005882def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5883 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005884 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005885 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5886 IIC_SSE_MOV_LH>, EVEX_4V;
5887def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5888 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005889 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005890 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5891 IIC_SSE_MOV_LH>, EVEX_4V;
5892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005893//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005894// VMOVHPS/PD VMOVLPS Instructions
5895// All patterns was taken from SSS implementation.
5896//===----------------------------------------------------------------------===//
5897multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5898 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005899 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005900 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5901 (ins _.RC:$src1, f64mem:$src2),
5902 !strconcat(OpcodeStr,
5903 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5904 [(set _.RC:$dst,
5905 (OpNode _.RC:$src1,
5906 (_.VT (bitconvert
5907 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5908 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005909}
5910
5911defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5912 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005913defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005914 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5915defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5916 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5917defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5918 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5919
5920let Predicates = [HasAVX512] in {
5921 // VMOVHPS patterns
5922 def : Pat<(X86Movlhps VR128X:$src1,
5923 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5924 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5925 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005926 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005927 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5928 // VMOVHPD patterns
5929 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005930 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5931 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5932 // VMOVLPS patterns
5933 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5934 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005935 // VMOVLPD patterns
5936 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5937 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005938 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5939 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5940 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5941}
5942
Igor Bregerb6b27af2015-11-10 07:09:07 +00005943def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5944 (ins f64mem:$dst, VR128X:$src),
5945 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005946 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005947 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5948 (bc_v2f64 (v4f32 VR128X:$src))),
5949 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5950 EVEX, EVEX_CD8<32, CD8VT2>;
5951def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5952 (ins f64mem:$dst, VR128X:$src),
5953 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005954 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005955 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5956 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5957 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5958def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5959 (ins f64mem:$dst, VR128X:$src),
5960 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005961 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005962 (iPTR 0))), addr:$dst)],
5963 IIC_SSE_MOV_LH>,
5964 EVEX, EVEX_CD8<32, CD8VT2>;
5965def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5966 (ins f64mem:$dst, VR128X:$src),
5967 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005968 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005969 (iPTR 0))), addr:$dst)],
5970 IIC_SSE_MOV_LH>,
5971 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005972
Igor Bregerb6b27af2015-11-10 07:09:07 +00005973let Predicates = [HasAVX512] in {
5974 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005975 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005976 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5977 (iPTR 0))), addr:$dst),
5978 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5979 // VMOVLPS patterns
5980 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5981 addr:$src1),
5982 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005983 // VMOVLPD patterns
5984 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5985 addr:$src1),
5986 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005987}
5988//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005989// FMA - Fused Multiply Operations
5990//
Adam Nemet26371ce2014-10-24 00:02:55 +00005991
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005992multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005993 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005994 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005995 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005996 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005997 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005998 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), NoItinerary, 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005999 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006000
Craig Toppere1cac152016-06-07 07:27:54 +00006001 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6002 (ins _.RC:$src2, _.MemOp:$src3),
6003 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006004 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))),
6005 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006006
Craig Toppere1cac152016-06-07 07:27:54 +00006007 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6008 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6009 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6010 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006011 (OpNode _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006012 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))),
6013 NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
6014 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006015 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006016}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006018multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006019 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006020 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006021 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006022 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6023 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006024 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))),
6025 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006026}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006027
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006028multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006029 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6030 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006031 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006032 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6033 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6034 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006035 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006036 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006037 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006038 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006039 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006040 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006041 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006042}
6043
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006044multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006045 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006046 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006047 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006048 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006049 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006050}
6051
Craig Topperaf0b9922017-09-04 06:59:50 +00006052defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006053defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6054defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6055defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6056defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6057defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6058
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006059
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006060multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006061 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006062 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006063 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6064 (ins _.RC:$src2, _.RC:$src3),
6065 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006066 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1,
6067 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006068
Craig Toppere1cac152016-06-07 07:27:54 +00006069 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6070 (ins _.RC:$src2, _.MemOp:$src3),
6071 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006072 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
6073 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006074
Craig Toppere1cac152016-06-07 07:27:54 +00006075 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6076 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6077 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6078 "$src2, ${src3}"##_.BroadcastStr,
6079 (_.VT (OpNode _.RC:$src2,
6080 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006081 _.RC:$src1)), NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006082 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006083 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006084}
6085
6086multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006087 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006088 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006089 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6090 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6091 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006092 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
6093 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006094 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006095}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006096
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006097multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006098 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6099 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006100 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006101 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6102 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6103 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006104 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006105 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006106 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006107 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006108 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006109 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006110 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006111}
6112
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006113multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006114 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006115 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006116 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006117 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006118 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006119}
6120
Craig Topperaf0b9922017-09-04 06:59:50 +00006121defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006122defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6123defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6124defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6125defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6126defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6127
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006128multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006129 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006130 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006131 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006132 (ins _.RC:$src2, _.RC:$src3),
6133 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006134 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), NoItinerary,
6135 1, 1, vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006136
Craig Topper69e22782017-09-04 07:35:05 +00006137 // Pattern is 312 order so that the load is in a different place from the
6138 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006139 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006140 (ins _.RC:$src2, _.MemOp:$src3),
6141 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006142 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)),
6143 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006144
Craig Topper69e22782017-09-04 07:35:05 +00006145 // Pattern is 312 order so that the load is in a different place from the
6146 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006147 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006148 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6149 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6150 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006151 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006152 _.RC:$src1, _.RC:$src2)), NoItinerary, 1, 0>,
6153 AVX512FMA3Base, EVEX_B, Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006154 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006155}
6156
6157multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006158 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006159 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006160 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006161 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6162 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006163 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
6164 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006165 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006166}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006167
6168multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006169 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6170 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006171 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006172 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6173 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6174 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006175 }
6176 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006177 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006178 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006179 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006180 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6181 }
6182}
6183
6184multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006185 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006186 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006187 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006188 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006189 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006190}
6191
Craig Topperaf0b9922017-09-04 06:59:50 +00006192defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006193defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6194defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6195defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6196defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6197defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006199// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006200multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6201 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006202 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006203let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006204 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6205 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006206 "$src3, $src2", "$src2, $src3", RHS_VEC_r, NoItinerary, 1, 1>,
6207 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006208
Craig Toppere1cac152016-06-07 07:27:54 +00006209 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006210 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006211 "$src3, $src2", "$src2, $src3", RHS_VEC_m, NoItinerary, 1, 1>,
6212 AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006213
6214 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6215 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006216 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb,
6217 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC,
6218 Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006219
Craig Toppereafdbec2016-08-13 06:48:41 +00006220 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006221 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006222 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6223 !strconcat(OpcodeStr,
6224 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006225 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006226 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006227 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6228 !strconcat(OpcodeStr,
6229 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006230 [RHS_m]>, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006231 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006232}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006233}
Igor Breger15820b02015-07-01 13:24:28 +00006234
6235multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006236 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6237 SDNode OpNodeRnds1, SDNode OpNodes3,
6238 SDNode OpNodeRnds3, X86VectorVTInfo _,
6239 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006240 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006241 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006242 // Operands for intrinsic are in 123 order to preserve passthu
6243 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006244 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6245 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6246 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006247 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006248 (i32 imm:$rc))),
6249 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6250 _.FRC:$src3))),
6251 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006252 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006253
Craig Topperb16598d2017-09-01 07:58:16 +00006254 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006255 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6256 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6257 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006258 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006259 (i32 imm:$rc))),
6260 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6261 _.FRC:$src1))),
6262 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006263 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006264
Craig Toppereec768b2017-09-06 03:35:58 +00006265 // One pattern is 312 order so that the load is in a different place from the
6266 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006267 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006268 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006269 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6270 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006271 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006272 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6273 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006274 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6275 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006276 }
Igor Breger15820b02015-07-01 13:24:28 +00006277}
6278
6279multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006280 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6281 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006282 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006283 let Predicates = [HasAVX512] in {
6284 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006285 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6286 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006287 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006288 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006289 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6290 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006291 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006292 }
6293}
6294
Craig Topper07dac552017-11-06 05:48:25 +00006295defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6296 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6297defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6298 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6299defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6300 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6301defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6302 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006303
6304//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006305// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6306//===----------------------------------------------------------------------===//
6307let Constraints = "$src1 = $dst" in {
6308multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006309 OpndItins itins, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006310 // NOTE: The SDNode have the multiply operands first with the add last.
6311 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006312 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006313 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6314 (ins _.RC:$src2, _.RC:$src3),
6315 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006316 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), itins.rr, 1, 1>,
6317 AVX512FMA3Base, Sched<[itins.Sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006318
Craig Toppere1cac152016-06-07 07:27:54 +00006319 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6320 (ins _.RC:$src2, _.MemOp:$src3),
6321 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006322 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
6323 itins.rm>, AVX512FMA3Base, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006324
Craig Toppere1cac152016-06-07 07:27:54 +00006325 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6326 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6327 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6328 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006329 (OpNode _.RC:$src2,
6330 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006331 _.RC:$src1), itins.rm>,
6332 AVX512FMA3Base, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006333 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006334}
6335} // Constraints = "$src1 = $dst"
6336
6337multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006338 OpndItins itins, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006339 let Predicates = [HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006340 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006341 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6342 }
6343 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006344 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006345 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006346 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006347 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6348 }
6349}
6350
6351defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006352 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006353defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006354 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006355
6356//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006357// AVX-512 Scalar convert from sign integer to float/double
6358//===----------------------------------------------------------------------===//
6359
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006360multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, OpndItins itins,
6361 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6362 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006363 let hasSideEffects = 0 in {
6364 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6365 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006366 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6367 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006368 let mayLoad = 1 in
6369 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6370 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006371 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6372 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006373 } // hasSideEffects = 0
6374 let isCodeGenOnly = 1 in {
6375 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6376 (ins DstVT.RC:$src1, SrcRC:$src2),
6377 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6378 [(set DstVT.RC:$dst,
6379 (OpNode (DstVT.VT DstVT.RC:$src1),
6380 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006381 (i32 FROUND_CURRENT)))], itins.rr>,
6382 EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006383
6384 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6385 (ins DstVT.RC:$src1, x86memop:$src2),
6386 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6387 [(set DstVT.RC:$dst,
6388 (OpNode (DstVT.VT DstVT.RC:$src1),
6389 (ld_frag addr:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006390 (i32 FROUND_CURRENT)))], itins.rm>,
6391 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006392 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006393}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006394
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006395multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, OpndItins itins,
6396 RegisterClass SrcRC, X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006397 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6398 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006399 !strconcat(asm,
6400 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006401 [(set DstVT.RC:$dst,
6402 (OpNode (DstVT.VT DstVT.RC:$src1),
6403 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006404 (i32 imm:$rc)))], itins.rr>,
6405 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006406}
6407
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006408multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, OpndItins itins,
6409 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6410 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6411 defm NAME : avx512_vcvtsi_round<opc, OpNode, itins, SrcRC, DstVT, asm>,
6412 avx512_vcvtsi<opc, OpNode, itins, SrcRC, DstVT, x86memop,
6413 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006414}
6415
Andrew Trick15a47742013-10-09 05:11:10 +00006416let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006417defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006418 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6419 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006420defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006421 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6422 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006423defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006424 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6425 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006426defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006427 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6428 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006429
Craig Topper8f85ad12016-11-14 02:46:58 +00006430def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6431 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6432def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6433 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006435def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6436 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6437def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006438 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006439def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6440 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6441def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006442 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006443
6444def : Pat<(f32 (sint_to_fp GR32:$src)),
6445 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6446def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006447 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448def : Pat<(f64 (sint_to_fp GR32:$src)),
6449 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6450def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006451 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6452
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006453defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006454 v4f32x_info, i32mem, loadi32,
6455 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006456defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006457 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6458 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006459defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006460 i32mem, loadi32, "cvtusi2sd{l}">,
6461 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006462defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006463 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6464 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006465
Craig Topper8f85ad12016-11-14 02:46:58 +00006466def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6467 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6468def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6469 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6470
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006471def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6472 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6473def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6474 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6475def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6476 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6477def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6478 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6479
6480def : Pat<(f32 (uint_to_fp GR32:$src)),
6481 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6482def : Pat<(f32 (uint_to_fp GR64:$src)),
6483 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6484def : Pat<(f64 (uint_to_fp GR32:$src)),
6485 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6486def : Pat<(f64 (uint_to_fp GR64:$src)),
6487 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006488}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006489
6490//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006491// AVX-512 Scalar convert from float/double to integer
6492//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006493
6494multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6495 X86VectorVTInfo DstVT, SDNode OpNode,
6496 OpndItins itins, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006497 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006498 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006499 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006500 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))],
6501 itins.rr>, EVEX, VEX_LIG, Sched<[itins.Sched]>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006502 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6503 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006504 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))],
6505 itins.rr>, EVEX, VEX_LIG, EVEX_B, EVEX_RC,
6506 Sched<[itins.Sched]>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006507 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006508 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006509 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006510 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006511 (i32 FROUND_CURRENT)))], itins.rm>,
6512 EVEX, VEX_LIG, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006513 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006514}
Asaf Badouh2744d212015-09-20 14:31:19 +00006515
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006516// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006517defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006518 X86cvts2si, SSE_CVT_SS2SI_32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006519 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006520defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006521 X86cvts2si, SSE_CVT_SS2SI_64, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006522 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006523defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006524 X86cvts2usi, SSE_CVT_SS2SI_32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006525 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006526defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006527 X86cvts2usi, SSE_CVT_SS2SI_64, "cvtss2usi">,
6528 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006529defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006530 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006531 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006532defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006533 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006534 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006535defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006536 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006537 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006538defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006539 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
6540 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006541
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006542// The SSE version of these instructions are disabled for AVX512.
6543// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6544let Predicates = [HasAVX512] in {
6545 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006546 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006547 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6548 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006549 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006550 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006551 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6552 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006553 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006554 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006555 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6556 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006557 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006558 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006559 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6560 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006561} // HasAVX512
6562
Craig Topperac941b92016-09-25 16:33:53 +00006563let Predicates = [HasAVX512] in {
6564 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6565 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6566 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6567 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6568 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6569 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6570 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6571 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6572 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6573 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6574 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6575 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6576 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6577 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6578 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6579 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6580 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6581 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6582 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6583 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6584} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006585
Elad Cohen0c260102017-01-11 09:11:48 +00006586// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6587// which produce unnecessary vmovs{s,d} instructions
6588let Predicates = [HasAVX512] in {
6589def : Pat<(v4f32 (X86Movss
6590 (v4f32 VR128X:$dst),
6591 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6592 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6593
6594def : Pat<(v4f32 (X86Movss
6595 (v4f32 VR128X:$dst),
6596 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6597 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6598
6599def : Pat<(v2f64 (X86Movsd
6600 (v2f64 VR128X:$dst),
6601 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6602 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6603
6604def : Pat<(v2f64 (X86Movsd
6605 (v2f64 VR128X:$dst),
6606 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6607 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6608} // Predicates = [HasAVX512]
6609
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006610// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006611multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6612 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006613 SDNode OpNodeRnd, OpndItins itins, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006614let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006615 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006616 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006617 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))], itins.rr>,
6618 EVEX, Sched<[itins.Sched]>;
Craig Topper0e473952016-09-07 04:46:15 +00006619 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006620 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006621 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006622 [], itins.rr>, EVEX, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006623 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006624 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006625 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))],
6626 itins.rm>, EVEX, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006627
Igor Bregerc59b3a22016-08-03 10:58:05 +00006628 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6629 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6630 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6631 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6632 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006633 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6634 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006635
Craig Toppere1cac152016-06-07 07:27:54 +00006636 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006637 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6638 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6639 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006640 (i32 FROUND_CURRENT)))], itins.rr>,
6641 EVEX, VEX_LIG, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006642 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6643 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6644 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006645 (i32 FROUND_NO_EXC)))], itins.rr>,
6646 EVEX,VEX_LIG , EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006647 let mayLoad = 1, hasSideEffects = 0 in
6648 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006649 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006650 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006651 [], itins.rm>, EVEX, VEX_LIG,
6652 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006653 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006654} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006655}
6656
Asaf Badouh2744d212015-09-20 14:31:19 +00006657
Igor Bregerc59b3a22016-08-03 10:58:05 +00006658defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006659 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006660 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006661defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006662 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006663 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006664defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006665 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006666 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006667defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006668 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006669 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6670
Igor Bregerc59b3a22016-08-03 10:58:05 +00006671defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006672 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006673 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006674defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006675 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006676 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006677defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006678 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006679 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006680defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006681 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006682 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6683let Predicates = [HasAVX512] in {
6684 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006685 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006686 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6687 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006688 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006689 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006690 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6691 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006692 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006693 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006694 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6695 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006696 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006697 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006698 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6699 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006700} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006701
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006702//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006703// AVX-512 Convert form float to double and back
6704//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006705
Asaf Badouh2744d212015-09-20 14:31:19 +00006706multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006707 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006708 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006709 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006710 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006711 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006712 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006713 (i32 FROUND_CURRENT))), itins.rr>,
6714 EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006715 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006716 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006717 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006718 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006719 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006720 (i32 FROUND_CURRENT))), itins.rm>,
6721 EVEX_4V, VEX_LIG,
6722 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006723
Craig Topperd2011e32017-02-25 18:43:42 +00006724 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6725 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6726 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006727 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6728 itins.rr>, EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006729 let mayLoad = 1 in
6730 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6731 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006732 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6733 itins.rm>, EVEX_4V, VEX_LIG,
6734 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006735 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006736}
6737
Asaf Badouh2744d212015-09-20 14:31:19 +00006738// Scalar Coversion with SAE - suppress all exceptions
6739multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006740 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006741 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006742 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006743 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006744 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006745 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006746 (i32 FROUND_NO_EXC))), itins.rr>,
6747 EVEX_4V, VEX_LIG, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006749
Asaf Badouh2744d212015-09-20 14:31:19 +00006750// Scalar Conversion with rounding control (RC)
6751multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006752 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006753 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006754 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006755 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006756 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006757 (_Src.VT _Src.RC:$src2), (i32 imm:$rc))),
6758 itins.rm>,
6759 EVEX_4V, VEX_LIG, Sched<[itins.Sched.Folded, ReadAfterLd]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006760 EVEX_B, EVEX_RC;
6761}
Craig Toppera02e3942016-09-23 06:24:43 +00006762multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006763 SDNode OpNodeRnd, OpndItins itins,
6764 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006765 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006766 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006767 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006768 OpNodeRnd, itins>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006769 }
6770}
6771
Craig Toppera02e3942016-09-23 06:24:43 +00006772multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006773 SDNode OpNodeRnd, OpndItins itins,
6774 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006775 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006776 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
6777 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006778 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006779 }
6780}
Craig Toppera02e3942016-09-23 06:24:43 +00006781defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006782 X86froundRnd, SSE_CVT_SD2SS, f64x_info,
6783 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006784defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006785 X86fpextRnd, SSE_CVT_SS2SD, f32x_info,
6786 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006787
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006788def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006789 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006790 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006791def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006792 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006793 Requires<[HasAVX512]>;
6794
6795def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006796 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006797 Requires<[HasAVX512, OptForSize]>;
6798
Asaf Badouh2744d212015-09-20 14:31:19 +00006799def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006800 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006801 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006802
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006803def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006804 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006805 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006806
6807def : Pat<(v4f32 (X86Movss
6808 (v4f32 VR128X:$dst),
6809 (v4f32 (scalar_to_vector
6810 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006811 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006812 Requires<[HasAVX512]>;
6813
6814def : Pat<(v2f64 (X86Movsd
6815 (v2f64 VR128X:$dst),
6816 (v2f64 (scalar_to_vector
6817 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006818 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006819 Requires<[HasAVX512]>;
6820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006821//===----------------------------------------------------------------------===//
6822// AVX-512 Vector convert from signed/unsigned integer to float/double
6823// and from float/double to signed/unsigned integer
6824//===----------------------------------------------------------------------===//
6825
6826multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006827 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006828 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006829 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006830
6831 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6832 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006833 (_.VT (OpNode (_Src.VT _Src.RC:$src))), itins.rr>,
6834 EVEX, Sched<[itins.Sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006835
6836 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006837 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006838 (_.VT (OpNode (_Src.VT
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006839 (bitconvert (_Src.LdFrag addr:$src))))), itins.rm>,
6840 EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006841
6842 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006843 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006844 "${src}"##Broadcast, "${src}"##Broadcast,
6845 (_.VT (OpNode (_Src.VT
6846 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006847 )), itins.rm>, EVEX, EVEX_B,
6848 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006849}
6850// Coversion with SAE - suppress all exceptions
6851multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006852 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6853 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006854 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6855 (ins _Src.RC:$src), OpcodeStr,
6856 "{sae}, $src", "$src, {sae}",
6857 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006858 (i32 FROUND_NO_EXC))), itins.rr>,
6859 EVEX, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006860}
6861
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006862// Conversion with rounding control (RC)
6863multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006864 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6865 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006866 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6867 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6868 "$rc, $src", "$src, $rc",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006869 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc))),
6870 itins.rr>, EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006871}
6872
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006873// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006874multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
6875 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006876 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006877 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
6878 fpextend, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006879 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006880 X86vfpextRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006881 }
6882 let Predicates = [HasVLX] in {
6883 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006884 X86vfpext, itins, "{1to2}", "", f64mem>, EVEX_V128;
6885 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
6886 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006887 }
6888}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006889
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006890// Truncate Double to Float
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006891multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006892 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006893 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006894 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006895 X86vfproundRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006896 }
6897 let Predicates = [HasVLX] in {
6898 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006899 X86vfpround, itins, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006900 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006901 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006902
6903 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6904 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6905 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6906 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6907 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6908 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6909 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6910 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006911 }
6912}
6913
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006914defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SSE_CVT_PD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006915 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006916defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SSE_CVT_PS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006917 PS, EVEX_CD8<32, CD8VH>;
6918
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006919def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6920 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006921
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006922let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006923 let AddedComplexity = 15 in {
6924 def : Pat<(X86vzmovl (v2f64 (bitconvert
6925 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6926 (VCVTPD2PSZ128rr VR128X:$src)>;
6927 def : Pat<(X86vzmovl (v2f64 (bitconvert
6928 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6929 (VCVTPD2PSZ128rm addr:$src)>;
6930 }
Craig Topper5471fc22016-11-06 04:12:52 +00006931 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6932 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006933 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6934 (VCVTPS2PDZ256rm addr:$src)>;
6935}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006936
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006937// Convert Signed/Unsigned Doubleword to Double
6938multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006939 SDNode OpNode128, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006940 // No rounding in this op
6941 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006942 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
6943 itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006944
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006945 let Predicates = [HasVLX] in {
6946 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006947 OpNode128, itins, "{1to2}", "", i64mem>, EVEX_V128;
6948 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
6949 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006950 }
6951}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006952
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006953// Convert Signed/Unsigned Doubleword to Float
6954multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006955 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006956 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006957 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
6958 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006959 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006960 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006961
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006962 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006963 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
6964 itins>, EVEX_V128;
6965 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
6966 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006967 }
6968}
6969
6970// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006971multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6972 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006973 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006974 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6975 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006976 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006977 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006978 }
6979 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006980 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6981 itins>, EVEX_V128;
6982 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
6983 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006984 }
6985}
6986
6987// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006988multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6989 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006990 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006991 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6992 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006993 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006994 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006995 }
6996 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006997 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6998 itins>, EVEX_V128;
6999 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
7000 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007001 }
7002}
7003
7004// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007005multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007006 SDNode OpNode128, SDNode OpNodeRnd,
7007 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007008 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007009 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
7010 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007011 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007012 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007013 }
7014 let Predicates = [HasVLX] in {
7015 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007016 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007017 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7018 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007019 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007020 OpNode128, itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007021 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007022 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007023
7024 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7025 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7026 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7027 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7028 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7029 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7030 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7031 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007032 }
7033}
7034
7035// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007036multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7037 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007038 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007039 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
7040 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007041 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007042 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007043 }
7044 let Predicates = [HasVLX] in {
7045 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7046 // memory forms of these instructions in Asm Parcer. They have the same
7047 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7048 // due to the same reason.
7049 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007050 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007051 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007052 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007053
7054 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7055 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7056 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7057 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7058 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7059 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7060 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7061 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007062 }
7063}
7064
7065// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007066multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7067 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007068 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007069 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7070 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007071 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007072 OpNodeRnd,itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007073 }
7074 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007075 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7076 itins>, EVEX_V128;
7077 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7078 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007079 }
7080}
7081
7082// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007083multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7084 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007085 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007086 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7087 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007088 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007089 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007090 }
7091 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007092 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7093 itins>, EVEX_V128;
7094 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7095 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007096 }
7097}
7098
7099// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007100multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7101 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007102 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007103 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
7104 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007106 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007107 }
7108 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007109 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
7110 itins>, EVEX_V128;
7111 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
7112 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007113 }
7114}
7115
7116// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007117multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7118 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007119 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007120 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7121 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007122 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007123 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007124 }
7125 let Predicates = [HasDQI, HasVLX] in {
7126 // Explicitly specified broadcast string, since we take only 2 elements
7127 // from v4f32x_info source
7128 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007129 itins, "{1to2}", "", f64mem>, EVEX_V128;
7130 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7131 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007132 }
7133}
7134
7135// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007136multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007137 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007138 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007139 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7140 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007141 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007142 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007143 }
7144 let Predicates = [HasDQI, HasVLX] in {
7145 // Explicitly specified broadcast string, since we take only 2 elements
7146 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007147 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007148 itins, "{1to2}", "", f64mem>, EVEX_V128;
7149 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7150 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007151 }
7152}
7153
7154// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007155multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007156 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007157 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007158 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
7159 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007160 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007161 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007162 }
7163 let Predicates = [HasDQI, HasVLX] in {
7164 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7165 // memory forms of these instructions in Asm Parcer. They have the same
7166 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7167 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007168 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007169 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007170 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007171 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007172
7173 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7174 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7175 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7176 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7177 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7178 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7179 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7180 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007181 }
7182}
7183
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007184defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
7185 SSE_CVT_I2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007186
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007187defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007188 X86VSintToFpRnd, SSE_CVT_I2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007189 PS, EVEX_CD8<32, CD8VF>;
7190
7191defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007192 X86cvttp2siRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007193 XS, EVEX_CD8<32, CD8VF>;
7194
Simon Pilgrima3af7962016-11-24 12:13:46 +00007195defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007196 X86cvttp2siRnd, SSE_CVT_PD2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007197 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7198
7199defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007200 X86cvttp2uiRnd, SSE_CVT_PS2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007201 EVEX_CD8<32, CD8VF>;
7202
Craig Topperf334ac192016-11-09 07:48:51 +00007203defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007204 X86cvttp2ui, X86cvttp2uiRnd, SSE_CVT_PD2I>,
7205 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007207defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
7208 X86VUintToFP, SSE_CVT_I2PD>, XS,
7209 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007210
7211defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007212 X86VUintToFpRnd, SSE_CVT_I2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007213 EVEX_CD8<32, CD8VF>;
7214
Craig Topper19e04b62016-05-19 06:13:58 +00007215defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007216 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7217 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007218
Craig Topper19e04b62016-05-19 06:13:58 +00007219defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007220 X86cvtp2IntRnd, SSE_CVT_PD2I>, XD,
7221 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007222
Craig Topper19e04b62016-05-19 06:13:58 +00007223defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007224 X86cvtp2UIntRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007225 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007226
Craig Topper19e04b62016-05-19 06:13:58 +00007227defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007228 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007229 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007230
Craig Topper19e04b62016-05-19 06:13:58 +00007231defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007232 X86cvtp2IntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007233 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007234
Craig Topper19e04b62016-05-19 06:13:58 +00007235defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007236 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7237 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007238
Craig Topper19e04b62016-05-19 06:13:58 +00007239defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007240 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007241 PD, EVEX_CD8<64, CD8VF>;
7242
Craig Topper19e04b62016-05-19 06:13:58 +00007243defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007244 X86cvtp2UIntRnd, SSE_CVT_PS2I>, PD,
7245 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007246
7247defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007248 X86cvttp2siRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007249 PD, EVEX_CD8<64, CD8VF>;
7250
Craig Toppera39b6502016-12-10 06:02:48 +00007251defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007252 X86cvttp2siRnd, SSE_CVT_PS2I>, PD,
7253 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007254
7255defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007256 X86cvttp2uiRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007257 PD, EVEX_CD8<64, CD8VF>;
7258
Craig Toppera39b6502016-12-10 06:02:48 +00007259defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007260 X86cvttp2uiRnd, SSE_CVT_PS2I>, PD,
7261 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007262
7263defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007264 X86VSintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7265 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007266
7267defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007268 X86VUintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7269 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007270
Simon Pilgrima3af7962016-11-24 12:13:46 +00007271defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007272 X86VSintToFpRnd, SSE_CVT_I2PS>, VEX_W, PS,
7273 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007274
Simon Pilgrima3af7962016-11-24 12:13:46 +00007275defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007276 X86VUintToFpRnd, SSE_CVT_I2PS>, VEX_W, XD,
7277 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007278
Craig Toppere38c57a2015-11-27 05:44:02 +00007279let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007280def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007281 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007282 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7283 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007284
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007285def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7286 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007287 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7288 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007289
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007290def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7291 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007292 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7293 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007294
Simon Pilgrima3af7962016-11-24 12:13:46 +00007295def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007296 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7297 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7298 VR128X:$src, sub_xmm)))), sub_xmm)>;
7299
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007300def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7301 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007302 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7303 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007304
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007305def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7306 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007307 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7308 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007309
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007310def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7311 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007312 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7313 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007314
Simon Pilgrima3af7962016-11-24 12:13:46 +00007315def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007316 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7317 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7318 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007319}
7320
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007321let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007322 let AddedComplexity = 15 in {
7323 def : Pat<(X86vzmovl (v2i64 (bitconvert
7324 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007325 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007326 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007327 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7328 (VCVTPD2DQZ128rm addr:$src)>;
7329 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007330 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007331 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007332 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007333 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007334 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007335 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007336 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7337 (VCVTTPD2DQZ128rm addr:$src)>;
7338 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007339 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007340 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007341 }
Craig Topperd7467472017-10-14 04:18:09 +00007342
7343 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7344 (VCVTDQ2PDZ128rm addr:$src)>;
7345 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7346 (VCVTDQ2PDZ128rm addr:$src)>;
7347
7348 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7349 (VCVTUDQ2PDZ128rm addr:$src)>;
7350 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7351 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007352}
7353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007354let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007355 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007356 (VCVTPD2PSZrm addr:$src)>;
7357 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7358 (VCVTPS2PDZrm addr:$src)>;
7359}
7360
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007361let Predicates = [HasDQI, HasVLX] in {
7362 let AddedComplexity = 15 in {
7363 def : Pat<(X86vzmovl (v2f64 (bitconvert
7364 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007365 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007366 def : Pat<(X86vzmovl (v2f64 (bitconvert
7367 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007368 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007369 }
7370}
7371
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007372let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007373def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7374 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7375 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7376 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7377
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007378def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7379 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7380 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7381 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7382
7383def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7384 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7385 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7386 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7387
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007388def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7389 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7390 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7391 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7392
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007393def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7394 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7395 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7396 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7397
7398def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7399 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7400 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7401 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7402
7403def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7404 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7405 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7406 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7407
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007408def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7409 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7410 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7411 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7412
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007413def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7414 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7415 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7416 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7417
7418def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7419 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7420 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7421 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7422
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007423def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7424 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7425 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7426 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7427
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007428def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7429 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7430 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7431 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7432}
7433
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007434//===----------------------------------------------------------------------===//
7435// Half precision conversion instructions
7436//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007437
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007438multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007439 X86MemOperand x86memop, PatFrag ld_frag,
7440 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007441 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7442 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007443 (X86cvtph2ps (_src.VT _src.RC:$src)),itins.rr>,
7444 T8PD, Sched<[itins.Sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007445 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7446 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7447 (X86cvtph2ps (_src.VT
7448 (bitconvert
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007449 (ld_frag addr:$src)))), itins.rm>,
7450 T8PD, Sched<[itins.Sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007451}
7452
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007453multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7454 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007455 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7456 (ins _src.RC:$src), "vcvtph2ps",
7457 "{sae}, $src", "$src, {sae}",
7458 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007459 (i32 FROUND_NO_EXC)), itins.rr>,
7460 T8PD, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007461}
7462
Craig Toppere7fb3002017-11-07 07:13:07 +00007463let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007464 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
7465 SSE_CVT_PH2PS>,
7466 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, SSE_CVT_PH2PS>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007467 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007468
7469let Predicates = [HasVLX] in {
7470 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007471 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V256,
7472 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007473 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007474 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V128,
7475 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007476
7477 // Pattern match vcvtph2ps of a scalar i64 load.
7478 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7479 (VCVTPH2PSZ128rm addr:$src)>;
7480 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7481 (VCVTPH2PSZ128rm addr:$src)>;
7482 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7483 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7484 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007485}
7486
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007487multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007488 X86MemOperand x86memop, OpndItins itins> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007489 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007490 (ins _src.RC:$src1, i32u8imm:$src2),
7491 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007492 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007493 (i32 imm:$src2)),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007494 itins.rr, 0, 0>, AVX512AIi8Base, Sched<[itins.Sched]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007495 let hasSideEffects = 0, mayStore = 1 in {
7496 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7497 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7498 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007499 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007500 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7501 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7502 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007503 [], itins.rm>, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007504 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007505}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007506
7507multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7508 OpndItins itins> {
Craig Topperd8688702016-09-21 03:58:44 +00007509 let hasSideEffects = 0 in
7510 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7511 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007512 (ins _src.RC:$src1, i32u8imm:$src2),
7513 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007514 [], itins.rr>, EVEX_B, AVX512AIi8Base, Sched<[itins.Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007515}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007516
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007517let Predicates = [HasAVX512] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007518 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
7519 SSE_CVT_PS2PH>,
7520 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info,
7521 SSE_CVT_PS2PH>, EVEX, EVEX_V512,
7522 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007523 let Predicates = [HasVLX] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007524 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
7525 SSE_CVT_PS2PH>, EVEX, EVEX_V256,
7526 EVEX_CD8<32, CD8VH>;
7527 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
7528 SSE_CVT_PS2PH>, EVEX, EVEX_V128,
7529 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007530 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007531
7532 def : Pat<(store (f64 (extractelt
7533 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7534 (iPTR 0))), addr:$dst),
7535 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7536 def : Pat<(store (i64 (extractelt
7537 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7538 (iPTR 0))), addr:$dst),
7539 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7540 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7541 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7542 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7543 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007544}
Asaf Badouh2489f352015-12-02 08:17:51 +00007545
Craig Topper9820e342016-09-20 05:44:47 +00007546// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007547let Predicates = [HasVLX] in {
7548 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7549 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7550 // configurations we support (the default). However, falling back to MXCSR is
7551 // more consistent with other instructions, which are always controlled by it.
7552 // It's encoded as 0b100.
7553 def : Pat<(fp_to_f16 FR32X:$src),
7554 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7555 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7556
7557 def : Pat<(f16_to_fp GR16:$src),
7558 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7559 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7560
7561 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7562 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7563 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7564}
7565
Asaf Badouh2489f352015-12-02 08:17:51 +00007566// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007567multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007568 string OpcodeStr, OpndItins itins> {
Craig Topper07a7d562017-07-23 03:59:39 +00007569 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007570 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7571 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007572 [], itins.rr>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
7573 Sched<[itins.Sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007574}
7575
7576let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007577 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007578 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007579 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007580 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007581 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007582 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007583 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007584 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7585}
7586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007587let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7588 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007589 "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007590 EVEX_CD8<32, CD8VT1>;
7591 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007592 "ucomisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007593 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7594 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007595 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007596 "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007597 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007598 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007599 "comisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007600 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7601 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007602 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007603 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007604 sse_load_f32, "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007605 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007606 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007607 sse_load_f64, "ucomisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007608 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007609
Ayman Musa02f95332017-01-04 08:21:54 +00007610 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007611 sse_load_f32, "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007612 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007613 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007614 sse_load_f64, "comisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007615 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7616 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007617}
Michael Liao5bf95782014-12-04 05:20:33 +00007618
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007619/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007620multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007621 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007622 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007623 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7624 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7625 "$src2, $src1", "$src1, $src2",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007626 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
7627 EVEX_4V, Sched<[itins.Sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007628 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007629 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007630 "$src2, $src1", "$src1, $src2",
7631 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007632 _.ScalarIntMemCPat:$src2), itins.rm>, EVEX_4V,
7633 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007634}
7635}
7636
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007637defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SSE_RCPS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007638 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007639defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SSE_RCPS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007640 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007641defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, SSE_RSQRTSS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007642 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007643defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, SSE_RSQRTSS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007644 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007645
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007646/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7647multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007648 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007649 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007650 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7651 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007652 (_.FloatVT (OpNode _.RC:$src)), itins.rr>, EVEX, T8PD,
7653 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007654 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7655 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7656 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007657 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX, T8PD,
7658 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007659 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7660 (ins _.ScalarMemOp:$src), OpcodeStr,
7661 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7662 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007663 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7664 EVEX, T8PD, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007665 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007666}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007667
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007668multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
7669 SizeItins itins> {
7670 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, itins.s,
7671 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
7672 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, itins.d,
7673 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007674
7675 // Define only if AVX512VL feature is present.
7676 let Predicates = [HasVLX] in {
7677 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007678 OpNode, itins.s, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007679 EVEX_V128, EVEX_CD8<32, CD8VF>;
7680 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007681 OpNode, itins.s, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007682 EVEX_V256, EVEX_CD8<32, CD8VF>;
7683 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007684 OpNode, itins.d, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007685 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7686 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007687 OpNode, itins.d, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007688 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7689 }
7690}
7691
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007692defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SSE_RSQRT_P>;
7693defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SSE_RCP_P>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007694
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007695/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007696multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007697 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007698 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007699 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7700 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7701 "$src2, $src1", "$src1, $src2",
7702 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007703 (i32 FROUND_CURRENT)), itins.rr>,
7704 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007705
7706 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7707 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007708 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007709 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007710 (i32 FROUND_NO_EXC)), itins.rm>, EVEX_B,
7711 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007712
7713 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007714 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007715 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007716 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007717 (i32 FROUND_CURRENT)), itins.rm>,
7718 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007719 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007720}
7721
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007722multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7723 SizeItins itins> {
7724 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, itins.s>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007725 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007726 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, itins.d>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007727 EVEX_CD8<64, CD8VT1>, VEX_W;
7728}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007729
Craig Toppere1cac152016-06-07 07:27:54 +00007730let Predicates = [HasERI] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007731 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SSE_RCP_S>,
7732 T8PD, EVEX_4V;
7733 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, SSE_RSQRT_S>,
7734 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007735}
Igor Breger8352a0d2015-07-28 06:53:28 +00007736
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007737defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, SSE_ALU_ITINS_S>,
7738 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007739/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007740
7741multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007742 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007743 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007744 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7745 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007746 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT)),
7747 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007748
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007749 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7750 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7751 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007752 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007753 (i32 FROUND_CURRENT)), itins.rm>,
7754 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007755
7756 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007757 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007758 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007759 (OpNode (_.FloatVT
7760 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007761 (i32 FROUND_CURRENT)), itins.rm>, EVEX_B,
7762 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007763 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007764}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007765multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007766 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007767 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007768 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7769 (ins _.RC:$src), OpcodeStr,
7770 "{sae}, $src", "$src, {sae}",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007771 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
7772 itins.rr>, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007773}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007774
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007775multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
7776 SizeItins itins> {
7777 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
7778 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007779 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007780 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
7781 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007782 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007783}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007784
Asaf Badouh402ebb32015-06-03 13:41:48 +00007785multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007786 SDNode OpNode, SizeItins itins> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007787 // Define only if AVX512VL feature is present.
7788 let Predicates = [HasVLX] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007789 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007790 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007791 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007792 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007793 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007794 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007795 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007796 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7797 }
7798}
Craig Toppere1cac152016-06-07 07:27:54 +00007799let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007800
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007801 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SSE_RSQRT_P>, EVEX;
7802 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SSE_RCP_P>, EVEX;
7803 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007804}
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007805defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SSE_ALU_ITINS_P>,
7806 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
7807 SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007808
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007809multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007810 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007811 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007812 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7813 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007814 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc))), itins.rr>,
7815 EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007816}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007817
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007818multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007819 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007820 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007821 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007822 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007823 (_.FloatVT (fsqrt _.RC:$src)), itins.rr>, EVEX,
7824 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007825 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7826 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007827 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007828 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX,
7829 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007830 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7831 (ins _.ScalarMemOp:$src), OpcodeStr,
7832 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007833 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007834 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7835 EVEX, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007836 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007837}
7838
Craig Topper80405072017-11-11 08:24:12 +00007839multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007840 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007841 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007842 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007843 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7844 // Define only if AVX512VL feature is present.
7845 let Predicates = [HasVLX] in {
7846 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007847 SSE_SQRTPS, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007848 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7849 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007850 SSE_SQRTPS, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007851 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7852 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007853 SSE_SQRTPD, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007854 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7855 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007856 SSE_SQRTPD, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007857 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7858 }
7859}
7860
Craig Topper80405072017-11-11 08:24:12 +00007861multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007862 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007863 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007864 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007865 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7866}
7867
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007868multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, OpndItins itins,
7869 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007870 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007871 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7872 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7873 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007874 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007875 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007876 (i32 FROUND_CURRENT)), itins.rr>,
7877 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007878 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007879 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007880 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007881 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007882 _.ScalarIntMemCPat:$src2,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007883 (i32 FROUND_CURRENT)), itins.rm>,
7884 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007885 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7886 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7887 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007888 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007889 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007890 (i32 imm:$rc)), itins.rr>,
7891 EVEX_B, EVEX_RC, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007892
Craig Toppere1cac152016-06-07 07:27:54 +00007893 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007894 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007895 (ins _.FRC:$src1, _.FRC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007896 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rr>,
7897 Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007898 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007899 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007900 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007901 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rm>,
7902 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007903 }
Craig Topper176f3312017-02-25 19:18:11 +00007904 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007905
Craig Topperd6471cb2017-11-05 21:14:06 +00007906let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007907 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007908 (!cast<Instruction>(NAME#SUFF#Zr)
7909 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7910
Craig Toppereff606c2017-11-06 04:04:01 +00007911 def : Pat<(Intr VR128X:$src),
7912 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7913 VR128X:$src)>;
7914}
7915
7916let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007917 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007918 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007919 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7920
Craig Topperd4f60942017-11-13 05:25:24 +00007921 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007922 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7923 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007924}
Craig Toppereff606c2017-11-06 04:04:01 +00007925
Craig Topperd6471cb2017-11-05 21:14:06 +00007926}
Igor Breger4c4cd782015-09-20 09:13:41 +00007927
7928multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007929 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", SSE_SQRTPS, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00007930 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007931 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007932 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", SSE_SQRTPD, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00007933 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007934 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007935 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007936}
7937
Craig Topper80405072017-11-11 08:24:12 +00007938defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7939 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007940
Igor Breger4c4cd782015-09-20 09:13:41 +00007941defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007942
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007943multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
7944 OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007945 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007946 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007947 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7948 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007949 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007950 (i32 imm:$src3))), itins.rr>,
7951 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007952
Craig Topper0ccec702017-11-11 08:24:15 +00007953 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007954 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007955 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007956 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007957 (i32 imm:$src3), (i32 FROUND_NO_EXC))), itins.rr>, EVEX_B,
7958 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007959
Craig Topper0ccec702017-11-11 08:24:15 +00007960 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007961 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007962 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007963 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007964 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007965 _.ScalarIntMemCPat:$src2, (i32 imm:$src3))), itins.rm>,
7966 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007967
Craig Topper0ccec702017-11-11 08:24:15 +00007968 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7969 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7970 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
7971 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007972 [], itins.rr>, Sched<[itins.Sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007973
7974 let mayLoad = 1 in
7975 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7976 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7977 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007978 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007979 }
7980 }
7981
7982 let Predicates = [HasAVX512] in {
7983 def : Pat<(ffloor _.FRC:$src),
7984 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7985 _.FRC:$src, (i32 0x9)))>;
7986 def : Pat<(fceil _.FRC:$src),
7987 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7988 _.FRC:$src, (i32 0xa)))>;
7989 def : Pat<(ftrunc _.FRC:$src),
7990 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7991 _.FRC:$src, (i32 0xb)))>;
7992 def : Pat<(frint _.FRC:$src),
7993 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7994 _.FRC:$src, (i32 0x4)))>;
7995 def : Pat<(fnearbyint _.FRC:$src),
7996 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7997 _.FRC:$src, (i32 0xc)))>;
7998 }
7999
8000 let Predicates = [HasAVX512, OptForSize] in {
8001 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8002 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8003 addr:$src, (i32 0x9)))>;
8004 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8005 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8006 addr:$src, (i32 0xa)))>;
8007 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8008 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8009 addr:$src, (i32 0xb)))>;
8010 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8011 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8012 addr:$src, (i32 0x4)))>;
8013 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8014 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8015 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008016 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008017}
8018
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008019defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", SSE_ALU_F32S,
8020 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008021
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008022defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", SSE_ALU_F64S,
8023 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
8024 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008025
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008026//-------------------------------------------------
8027// Integer truncate and extend operations
8028//-------------------------------------------------
8029
Simon Pilgrim833c2602017-12-05 19:21:28 +00008030let Sched = WriteShuffle256 in
8031def AVX512_EXTEND : OpndItins<
8032 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8033>;
8034
8035let Sched = WriteShuffle256 in
8036def AVX512_TRUNCATE : OpndItins<
8037 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8038>;
8039
Igor Breger074a64e2015-07-24 17:24:15 +00008040multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008041 OpndItins itins, X86VectorVTInfo SrcInfo,
8042 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008043 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008044 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8045 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008046 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8047 itins.rr>, EVEX, T8XS, Sched<[itins.Sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008048
Craig Topper52e2e832016-07-22 05:46:44 +00008049 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8050 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008051 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8052 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008053 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008054 [], itins.rm>, EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008055
Igor Breger074a64e2015-07-24 17:24:15 +00008056 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8057 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008058 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008059 [], itins.rm>, EVEX, EVEX_K, Sched<[itins.Sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008060 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008061}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008062
Igor Breger074a64e2015-07-24 17:24:15 +00008063multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8064 X86VectorVTInfo DestInfo,
8065 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008066
Igor Breger074a64e2015-07-24 17:24:15 +00008067 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8068 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8069 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008070
Igor Breger074a64e2015-07-24 17:24:15 +00008071 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8072 (SrcInfo.VT SrcInfo.RC:$src)),
8073 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8074 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8075}
8076
Igor Breger074a64e2015-07-24 17:24:15 +00008077multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008078 OpndItins itins, AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
Igor Breger074a64e2015-07-24 17:24:15 +00008079 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8080 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8081 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8082 Predicate prd = HasAVX512>{
8083
8084 let Predicates = [HasVLX, prd] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008085 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8086 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008087 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8088 truncFrag, mtruncFrag>, EVEX_V128;
8089
Simon Pilgrim833c2602017-12-05 19:21:28 +00008090 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8091 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008092 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8093 truncFrag, mtruncFrag>, EVEX_V256;
8094 }
8095 let Predicates = [prd] in
Simon Pilgrim833c2602017-12-05 19:21:28 +00008096 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8097 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008098 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8099 truncFrag, mtruncFrag>, EVEX_V512;
8100}
8101
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008102multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008103 OpndItins itins, PatFrag StoreNode,
8104 PatFrag MaskedStoreNode> {
8105 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008106 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008107 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008108}
8109
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008110multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008111 OpndItins itins, PatFrag StoreNode,
8112 PatFrag MaskedStoreNode> {
8113 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008114 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008115 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008116}
8117
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008118multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008119 OpndItins itins, PatFrag StoreNode,
8120 PatFrag MaskedStoreNode> {
8121 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008122 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008123 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008124}
8125
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008126multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008127 OpndItins itins, PatFrag StoreNode,
8128 PatFrag MaskedStoreNode> {
8129 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008130 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008131 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008132}
8133
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008134multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008135 OpndItins itins, PatFrag StoreNode,
8136 PatFrag MaskedStoreNode> {
8137 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008138 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008139 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008140}
8141
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008142multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008143 OpndItins itins, PatFrag StoreNode,
8144 PatFrag MaskedStoreNode> {
8145 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i16_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008146 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008147 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008148}
8149
Simon Pilgrim833c2602017-12-05 19:21:28 +00008150defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008151 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008152defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008153 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008154defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008155 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008156
Simon Pilgrim833c2602017-12-05 19:21:28 +00008157defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008158 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008159defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008160 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008161defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008162 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008163
Simon Pilgrim833c2602017-12-05 19:21:28 +00008164defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008165 truncstorevi32, masked_truncstorevi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008166defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008167 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008168defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008169 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008170
Simon Pilgrim833c2602017-12-05 19:21:28 +00008171defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008172 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008173defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008174 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008175defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008176 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008177
Simon Pilgrim833c2602017-12-05 19:21:28 +00008178defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008179 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008180defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008181 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008182defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008183 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008184
Simon Pilgrim833c2602017-12-05 19:21:28 +00008185defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008186 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008187defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008188 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008189defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008190 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008191
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008192let Predicates = [HasAVX512, NoVLX] in {
8193def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8194 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008195 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008196 VR256X:$src, sub_ymm)))), sub_xmm))>;
8197def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8198 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008199 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008200 VR256X:$src, sub_ymm)))), sub_xmm))>;
8201}
8202
8203let Predicates = [HasBWI, NoVLX] in {
8204def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008205 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008206 VR256X:$src, sub_ymm))), sub_xmm))>;
8207}
8208
Simon Pilgrim833c2602017-12-05 19:21:28 +00008209multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, OpndItins itins,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008210 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008211 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008212 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008213 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8214 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008215 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src))), itins.rr>,
8216 EVEX, Sched<[itins.Sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008217
Craig Toppere1cac152016-06-07 07:27:54 +00008218 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8219 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008220 (DestInfo.VT (LdFrag addr:$src)), itins.rm>,
8221 EVEX, Sched<[itins.Sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008222 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008223}
8224
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008225multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008226 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8227 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008228 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008229 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008230 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008231 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008232
Simon Pilgrim833c2602017-12-05 19:21:28 +00008233 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008234 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008235 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008236 }
8237 let Predicates = [HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008238 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008239 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008240 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008241 }
8242}
8243
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008244multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008245 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8246 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008247 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008248 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008249 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008250 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008251
Simon Pilgrim833c2602017-12-05 19:21:28 +00008252 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008253 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008254 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008255 }
8256 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008257 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008258 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008259 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008260 }
8261}
8262
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008263multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008264 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8265 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008266 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008267 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008268 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008269 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008270
Simon Pilgrim833c2602017-12-05 19:21:28 +00008271 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008272 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008273 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008274 }
8275 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008276 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008277 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008278 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008279 }
8280}
8281
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008282multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008283 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8284 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008285 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008286 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008287 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008288 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008289
Simon Pilgrim833c2602017-12-05 19:21:28 +00008290 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008291 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008292 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008293 }
8294 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008295 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008296 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008297 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008298 }
8299}
8300
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008301multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008302 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8303 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008304 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008305 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008306 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008307 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008308
Simon Pilgrim833c2602017-12-05 19:21:28 +00008309 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008310 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008311 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008312 }
8313 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008314 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008315 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008316 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008317 }
8318}
8319
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008320multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008321 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8322 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008323
8324 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008325 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008326 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008327 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8328
Simon Pilgrim833c2602017-12-05 19:21:28 +00008329 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008330 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008331 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8332 }
8333 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008334 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008335 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008336 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8337 }
8338}
8339
Simon Pilgrim833c2602017-12-05 19:21:28 +00008340defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8341defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8342defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8343defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8344defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8345defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008346
Simon Pilgrim833c2602017-12-05 19:21:28 +00008347defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8348defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8349defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8350defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8351defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8352defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008354
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008355multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8356 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008357 // 128-bit patterns
8358 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008359 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008360 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008361 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008362 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008363 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008364 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008365 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008366 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008367 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008368 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8369 }
8370 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008371 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008372 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008373 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008374 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008375 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008376 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008377 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008378 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8379
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008380 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008381 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008382 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008383 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008384 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008385 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008386 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008387 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8388
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008389 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008390 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008391 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008392 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008393 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008394 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008395 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008396 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008397 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008398 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8399
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008400 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008401 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008402 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008403 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008404 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008405 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008406 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008407 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8408
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008409 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008410 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008411 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008412 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008413 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008414 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008415 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008416 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008417 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008418 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8419 }
8420 // 256-bit patterns
8421 let Predicates = [HasVLX, HasBWI] in {
8422 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8423 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8424 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8425 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8426 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8427 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8428 }
8429 let Predicates = [HasVLX] in {
8430 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8431 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8432 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8433 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8434 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8435 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8436 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8437 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8438
8439 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8440 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8441 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8442 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8443 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8444 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8445 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8446 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8447
8448 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8449 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8450 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8451 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8452 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8453 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8454
8455 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8456 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8457 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8458 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8459 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8460 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8461 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8462 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8463
8464 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8465 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8466 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8467 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8468 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8469 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8470 }
8471 // 512-bit patterns
8472 let Predicates = [HasBWI] in {
8473 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8474 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8475 }
8476 let Predicates = [HasAVX512] in {
8477 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8478 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8479
8480 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8481 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008482 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8483 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008484
8485 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8486 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8487
8488 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8489 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8490
8491 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8492 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8493 }
8494}
8495
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008496defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8497defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008499//===----------------------------------------------------------------------===//
8500// GATHER - SCATTER Operations
8501
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008502// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008503multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008504 X86MemOperand memop, PatFrag GatherNode,
8505 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008506 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8507 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008508 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8509 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008510 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008511 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008512 [(set _.RC:$dst, MaskRC:$mask_wb,
8513 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008514 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008515 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008516}
Cameron McInally45325962014-03-26 13:50:50 +00008517
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008518multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8519 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8520 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008521 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008522 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008523 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008524let Predicates = [HasVLX] in {
8525 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008526 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008527 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008528 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008529 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008530 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008531 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008532 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008533}
Cameron McInally45325962014-03-26 13:50:50 +00008534}
8535
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008536multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8537 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008538 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008539 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008540 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008541 mgatherv8i64>, EVEX_V512;
8542let Predicates = [HasVLX] in {
8543 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008544 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008545 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008546 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008547 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008548 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008549 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008550 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008551 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008552}
Cameron McInally45325962014-03-26 13:50:50 +00008553}
Michael Liao5bf95782014-12-04 05:20:33 +00008554
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008555
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008556defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8557 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8558
8559defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8560 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008561
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008562multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8563 X86MemOperand memop, PatFrag ScatterNode> {
8564
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008565let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008566
8567 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8568 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008569 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008570 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8571 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8572 _.KRCWM:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008573 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8574 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008575}
8576
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008577multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8578 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8579 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008580 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008581 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008582 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008583let Predicates = [HasVLX] in {
8584 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008585 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008586 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008587 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008588 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008589 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008590 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008591 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008592}
Cameron McInally45325962014-03-26 13:50:50 +00008593}
8594
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008595multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8596 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008597 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008598 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008599 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008600 mscatterv8i64>, EVEX_V512;
8601let Predicates = [HasVLX] in {
8602 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008603 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008604 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008605 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008606 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008607 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008608 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8609 vx64xmem, mscatterv2i64>, EVEX_V128;
8610}
Cameron McInally45325962014-03-26 13:50:50 +00008611}
8612
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008613defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8614 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008615
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008616defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8617 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008618
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008619// prefetch
8620multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8621 RegisterClass KRC, X86MemOperand memop> {
8622 let Predicates = [HasPFI], hasSideEffects = 1 in
8623 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008624 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008625 [], IIC_SSE_PREFETCH>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008626}
8627
8628defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008629 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008630
8631defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008632 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008633
8634defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008635 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008636
8637defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008638 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008639
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008640defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008641 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008642
8643defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008644 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008645
8646defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008647 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008648
8649defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008650 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008651
8652defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008653 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008654
8655defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008656 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008657
8658defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008659 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008660
8661defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008662 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008663
8664defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008665 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008666
8667defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008668 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008669
8670defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008671 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008672
8673defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008674 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008675
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008676multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008677def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008678 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrimbfe969c2017-12-06 11:59:05 +00008679 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))],
8680 IIC_SSE_MOV_S_RR>, EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008681}
Michael Liao5bf95782014-12-04 05:20:33 +00008682
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008683// Use 512bit version to implement 128/256 bit in case NoVLX.
8684multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8685 X86VectorVTInfo _> {
8686
8687 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8688 (X86Info.VT (EXTRACT_SUBREG
8689 (_.VT (!cast<Instruction>(NAME#"Zrr")
8690 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8691 X86Info.SubRegIdx))>;
8692}
8693
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008694multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8695 string OpcodeStr, Predicate prd> {
8696let Predicates = [prd] in
8697 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8698
8699 let Predicates = [prd, HasVLX] in {
8700 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8701 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8702 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008703let Predicates = [prd, NoVLX] in {
8704 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8705 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8706 }
8707
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008708}
8709
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008710defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8711defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8712defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8713defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008714
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008715multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008716 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrimbfe969c2017-12-06 11:59:05 +00008718 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))],
8719 IIC_SSE_MOV_S_RR>, EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00008720}
8721
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008722// Use 512bit version to implement 128/256 bit in case NoVLX.
8723multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008724 X86VectorVTInfo _> {
8725
8726 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8727 (_.KVT (COPY_TO_REGCLASS
8728 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008729 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008730 _.RC:$src, _.SubRegIdx)),
8731 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008732}
8733
8734multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008735 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8736 let Predicates = [prd] in
8737 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8738 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008739
8740 let Predicates = [prd, HasVLX] in {
8741 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008742 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008743 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008744 EVEX_V128;
8745 }
8746 let Predicates = [prd, NoVLX] in {
8747 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8748 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008749 }
8750}
8751
8752defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8753 avx512vl_i8_info, HasBWI>;
8754defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8755 avx512vl_i16_info, HasBWI>, VEX_W;
8756defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8757 avx512vl_i32_info, HasDQI>;
8758defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8759 avx512vl_i64_info, HasDQI>, VEX_W;
8760
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008761//===----------------------------------------------------------------------===//
8762// AVX-512 - COMPRESS and EXPAND
8763//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008764
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008765// FIXME: Is there a better scheduler itinerary for VPCOMPRESS/VPEXPAND?
8766let Sched = WriteShuffle256 in {
8767def AVX512_COMPRESS : OpndItins<
8768 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8769>;
8770def AVX512_EXPAND : OpndItins<
8771 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8772>;
8773}
8774
Ayman Musad7a5ed42016-09-26 06:22:08 +00008775multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008776 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008777 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008778 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008779 (_.VT (X86compress _.RC:$src1)), itins.rr>, AVX5128IBase,
8780 Sched<[itins.Sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008781
Craig Toppere1cac152016-06-07 07:27:54 +00008782 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008783 def mr : AVX5128I<opc, MRMDestMem, (outs),
8784 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008785 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008786 []>, EVEX_CD8<_.EltSize, CD8VT1>,
8787 Sched<[itins.Sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008788
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008789 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8790 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008791 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008792 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008793 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8794 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008795}
8796
Ayman Musad7a5ed42016-09-26 06:22:08 +00008797multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008798 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8799 (_.VT _.RC:$src)),
8800 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8801 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8802}
8803
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008804multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008805 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008806 AVX512VLVectorVTInfo VTInfo,
8807 Predicate Pred = HasAVX512> {
8808 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008809 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008810 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008811
Coby Tayree71e37cc2017-11-21 09:48:44 +00008812 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008813 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008814 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008815 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008816 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008817 }
8818}
8819
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008820defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", AVX512_COMPRESS,
8821 avx512vl_i32_info>, EVEX;
8822defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", AVX512_COMPRESS,
8823 avx512vl_i64_info>, EVEX, VEX_W;
8824defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", AVX512_COMPRESS,
8825 avx512vl_f32_info>, EVEX;
8826defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", AVX512_COMPRESS,
8827 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008828
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008829// expand
8830multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008831 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008832 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008833 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008834 (_.VT (X86expand _.RC:$src1)), itins.rr>, AVX5128IBase,
8835 Sched<[itins.Sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008836
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008837 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8838 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8839 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008840 (_.LdFrag addr:$src1))))), itins.rm>,
8841 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
8842 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008843}
8844
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008845multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8846
8847 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8848 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8849 _.KRCWM:$mask, addr:$src)>;
8850
8851 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8852 (_.VT _.RC:$src0))),
8853 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8854 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8855}
8856
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008857multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008858 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008859 AVX512VLVectorVTInfo VTInfo,
8860 Predicate Pred = HasAVX512> {
8861 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008862 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008863 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008864
Coby Tayree71e37cc2017-11-21 09:48:44 +00008865 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008866 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008867 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008868 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008869 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008870 }
8871}
8872
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008873defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", AVX512_EXPAND,
8874 avx512vl_i32_info>, EVEX;
8875defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", AVX512_EXPAND,
8876 avx512vl_i64_info>, EVEX, VEX_W;
8877defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", AVX512_EXPAND,
8878 avx512vl_f32_info>, EVEX;
8879defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", AVX512_EXPAND,
8880 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008881
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008882//handle instruction reg_vec1 = op(reg_vec,imm)
8883// op(mem_vec,imm)
8884// op(broadcast(eltVt),imm)
8885//all instruction created with FROUND_CURRENT
8886multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008887 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008888 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008889 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8890 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008891 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008892 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008893 (i32 imm:$src2)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008894 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8895 (ins _.MemOp:$src1, i32u8imm:$src2),
8896 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8897 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008898 (i32 imm:$src2)), itins.rm>,
8899 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008900 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8901 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8902 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8903 "${src1}"##_.BroadcastStr##", $src2",
8904 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008905 (i32 imm:$src2)), itins.rm>, EVEX_B,
8906 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008907 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008908}
8909
8910//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8911multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008912 SDNode OpNode, OpndItins itins,
8913 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008914 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008915 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8916 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008917 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008918 "$src1, {sae}, $src2",
8919 (OpNode (_.VT _.RC:$src1),
8920 (i32 imm:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008921 (i32 FROUND_NO_EXC)), itins.rr>,
8922 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008923}
8924
8925multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008926 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008927 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008928 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008929 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8930 _.info512>,
8931 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
8932 itins, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008933 }
8934 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008935 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8936 _.info128>, EVEX_V128;
8937 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8938 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008939 }
8940}
8941
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008942//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8943// op(reg_vec2,mem_vec,imm)
8944// op(reg_vec2,broadcast(eltVt),imm)
8945//all instruction created with FROUND_CURRENT
8946multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008947 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008948 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008949 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008950 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008951 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8952 (OpNode (_.VT _.RC:$src1),
8953 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008954 (i32 imm:$src3)), itins.rr>,
8955 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008956 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8957 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8958 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8959 (OpNode (_.VT _.RC:$src1),
8960 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008961 (i32 imm:$src3)), itins.rm>,
8962 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008963 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8964 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8965 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8966 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8967 (OpNode (_.VT _.RC:$src1),
8968 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008969 (i32 imm:$src3)), itins.rm>, EVEX_B,
8970 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008971 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008972}
8973
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008974//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8975// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008976multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008977 OpndItins itins, X86VectorVTInfo DestInfo,
8978 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008979 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008980 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8981 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8982 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8983 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8984 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008985 (i8 imm:$src3))), itins.rr>,
8986 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008987 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8988 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8989 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8990 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8991 (SrcInfo.VT (bitconvert
8992 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008993 (i8 imm:$src3))), itins.rm>,
8994 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008995 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008996}
8997
8998//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8999// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009000// op(reg_vec2,broadcast(eltVt),imm)
9001multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009002 OpndItins itins, X86VectorVTInfo _>:
9003 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, itins, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009004
Craig Topper05948fb2016-08-02 05:11:15 +00009005 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009006 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9007 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9008 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9009 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9010 (OpNode (_.VT _.RC:$src1),
9011 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00009012 (i8 imm:$src3)), itins.rm>, EVEX_B,
9013 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009014}
9015
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009016//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9017// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009018multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009019 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009020 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009021 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009022 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009023 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9024 (OpNode (_.VT _.RC:$src1),
9025 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009026 (i32 imm:$src3)), itins.rr>,
9027 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009028 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009029 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009030 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9031 (OpNode (_.VT _.RC:$src1),
9032 (_.VT (scalar_to_vector
9033 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009034 (i32 imm:$src3)), itins.rm>,
9035 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009036 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009037}
9038
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009039//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9040multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009041 SDNode OpNode, OpndItins itins,
9042 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009043 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009044 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009045 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009046 OpcodeStr, "$src3, {sae}, $src2, $src1",
9047 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009048 (OpNode (_.VT _.RC:$src1),
9049 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009050 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009051 (i32 FROUND_NO_EXC)), itins.rr>,
9052 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009053}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009054
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009055//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009056multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9057 OpndItins itins, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009058 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009059 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9060 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009061 OpcodeStr, "$src3, {sae}, $src2, $src1",
9062 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009063 (OpNode (_.VT _.RC:$src1),
9064 (_.VT _.RC:$src2),
9065 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009066 (i32 FROUND_NO_EXC)), itins.rr>,
9067 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009068}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009069
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009070multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009071 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009072 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009073 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009074 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info512>,
9075 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, itins, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009076 EVEX_V512;
9077
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009078 }
9079 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009080 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009081 EVEX_V128;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009082 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009083 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009084 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009085}
9086
Igor Breger2ae0fe32015-08-31 11:14:02 +00009087multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009088 OpndItins itins, AVX512VLVectorVTInfo DestInfo,
9089 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009090 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009091 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009092 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9093 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009094 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009095 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009096 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009097 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009098 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9099 }
9100}
9101
Igor Breger00d9f842015-06-08 14:03:17 +00009102multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009103 bits<8> opc, SDNode OpNode, OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009104 Predicate Pred = HasAVX512> {
9105 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009106 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009107 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009108 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009109 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
9110 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009111 }
9112}
9113
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009114multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009115 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009116 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009117 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009118 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, itins, _>,
9119 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, itins, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009120 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009121}
9122
Igor Breger1e58e8a2015-09-02 11:18:55 +00009123multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009124 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009125 SDNode OpNodeRnd, SizeItins itins, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009126 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009127 opcPs, OpNode, OpNodeRnd, itins.s, prd>,
9128 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009129 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009130 opcPd, OpNode, OpNodeRnd, itins.d, prd>,
9131 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009132}
9133
Igor Breger1e58e8a2015-09-02 11:18:55 +00009134defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009135 X86VReduce, X86VReduceRnd, SSE_ALU_ITINS_P, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009136 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009137defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009138 X86VRndScale, X86VRndScaleRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009139 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009140defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009141 X86VGetMant, X86VGetMantRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009142 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009143
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009144defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009145 0x50, X86VRange, X86VRangeRnd,
9146 SSE_ALU_F64P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009147 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9148defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009149 0x50, X86VRange, X86VRangeRnd,
9150 SSE_ALU_F32P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009151 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9152
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009153defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
9154 f64x_info, 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F64S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009155 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9156defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009157 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F32S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009158 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9159
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009160defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009161 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F64S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009162 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9163defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009164 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F32S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009165 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009166
Igor Breger1e58e8a2015-09-02 11:18:55 +00009167defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009168 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F64S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009169 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9170defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009171 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F32S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009172 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9173
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009174let Predicates = [HasAVX512] in {
9175def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009176 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009177def : Pat<(v16f32 (fnearbyint VR512:$src)),
9178 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9179def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009180 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009181def : Pat<(v16f32 (frint VR512:$src)),
9182 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9183def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009184 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009185
9186def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009187 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009188def : Pat<(v8f64 (fnearbyint VR512:$src)),
9189 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9190def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009191 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009192def : Pat<(v8f64 (frint VR512:$src)),
9193 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9194def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009195 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009196}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009197
Craig Topperac2508252017-11-11 21:44:51 +00009198let Predicates = [HasVLX] in {
9199def : Pat<(v4f32 (ffloor VR128X:$src)),
9200 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9201def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9202 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9203def : Pat<(v4f32 (fceil VR128X:$src)),
9204 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9205def : Pat<(v4f32 (frint VR128X:$src)),
9206 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9207def : Pat<(v4f32 (ftrunc VR128X:$src)),
9208 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9209
9210def : Pat<(v2f64 (ffloor VR128X:$src)),
9211 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9212def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9213 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9214def : Pat<(v2f64 (fceil VR128X:$src)),
9215 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9216def : Pat<(v2f64 (frint VR128X:$src)),
9217 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9218def : Pat<(v2f64 (ftrunc VR128X:$src)),
9219 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9220
9221def : Pat<(v8f32 (ffloor VR256X:$src)),
9222 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9223def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9224 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9225def : Pat<(v8f32 (fceil VR256X:$src)),
9226 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9227def : Pat<(v8f32 (frint VR256X:$src)),
9228 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9229def : Pat<(v8f32 (ftrunc VR256X:$src)),
9230 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9231
9232def : Pat<(v4f64 (ffloor VR256X:$src)),
9233 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9234def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9235 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9236def : Pat<(v4f64 (fceil VR256X:$src)),
9237 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9238def : Pat<(v4f64 (frint VR256X:$src)),
9239 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9240def : Pat<(v4f64 (ftrunc VR256X:$src)),
9241 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9242}
9243
Simon Pilgrim36be8522017-11-29 18:52:20 +00009244multiclass avx512_shuff_packed_128<string OpcodeStr, OpndItins itins,
9245 AVX512VLVectorVTInfo _, bits<8> opc>{
Craig Topper42a53532017-08-16 23:38:25 +00009246 let Predicates = [HasAVX512] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009247 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info512>, EVEX_V512;
Craig Topper42a53532017-08-16 23:38:25 +00009248
9249 }
9250 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009251 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info256>, EVEX_V256;
Craig Topper42a53532017-08-16 23:38:25 +00009252 }
9253}
9254
Simon Pilgrim36be8522017-11-29 18:52:20 +00009255defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", SSE_SHUFP,
9256 avx512vl_f32_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9257defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", SSE_SHUFP,
9258 avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9259defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", SSE_SHUFP,
9260 avx512vl_i32_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9261defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", SSE_SHUFP,
9262 avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009263
Craig Topperb561e662017-01-19 02:34:29 +00009264let Predicates = [HasAVX512] in {
9265// Provide fallback in case the load node that is used in the broadcast
9266// patterns above is used by additional users, which prevents the pattern
9267// selection.
9268def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9269 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9270 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9271 0)>;
9272def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9273 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9274 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9275 0)>;
9276
9277def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9278 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9279 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9280 0)>;
9281def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9282 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9283 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9284 0)>;
9285
9286def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9287 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9288 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9289 0)>;
9290
9291def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9292 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9293 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9294 0)>;
9295}
9296
Simon Pilgrim36be8522017-11-29 18:52:20 +00009297multiclass avx512_valign<string OpcodeStr, OpndItins itins,
9298 AVX512VLVectorVTInfo VTInfo_I> {
9299 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, itins>,
Igor Breger00d9f842015-06-08 14:03:17 +00009300 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009301}
9302
Simon Pilgrim36be8522017-11-29 18:52:20 +00009303defm VALIGND: avx512_valign<"valignd", SSE_PALIGN, avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009304 EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009305defm VALIGNQ: avx512_valign<"valignq", SSE_PALIGN, avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009306 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009307
Simon Pilgrim36be8522017-11-29 18:52:20 +00009308defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", SSE_PALIGN,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009309 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009310 EVEX_CD8<8, CD8VF>;
9311
Craig Topper333897e2017-11-03 06:48:02 +00009312// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9313// into vpalignr.
9314def ValignqImm32XForm : SDNodeXForm<imm, [{
9315 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9316}]>;
9317def ValignqImm8XForm : SDNodeXForm<imm, [{
9318 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9319}]>;
9320def ValigndImm8XForm : SDNodeXForm<imm, [{
9321 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9322}]>;
9323
9324multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9325 X86VectorVTInfo From, X86VectorVTInfo To,
9326 SDNodeXForm ImmXForm> {
9327 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9328 (bitconvert
9329 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9330 imm:$src3))),
9331 To.RC:$src0)),
9332 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9333 To.RC:$src1, To.RC:$src2,
9334 (ImmXForm imm:$src3))>;
9335
9336 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9337 (bitconvert
9338 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9339 imm:$src3))),
9340 To.ImmAllZerosV)),
9341 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9342 To.RC:$src1, To.RC:$src2,
9343 (ImmXForm imm:$src3))>;
9344
9345 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9346 (bitconvert
9347 (From.VT (OpNode From.RC:$src1,
9348 (bitconvert (To.LdFrag addr:$src2)),
9349 imm:$src3))),
9350 To.RC:$src0)),
9351 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9352 To.RC:$src1, addr:$src2,
9353 (ImmXForm imm:$src3))>;
9354
9355 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9356 (bitconvert
9357 (From.VT (OpNode From.RC:$src1,
9358 (bitconvert (To.LdFrag addr:$src2)),
9359 imm:$src3))),
9360 To.ImmAllZerosV)),
9361 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9362 To.RC:$src1, addr:$src2,
9363 (ImmXForm imm:$src3))>;
9364}
9365
9366multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9367 X86VectorVTInfo From,
9368 X86VectorVTInfo To,
9369 SDNodeXForm ImmXForm> :
9370 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9371 def : Pat<(From.VT (OpNode From.RC:$src1,
9372 (bitconvert (To.VT (X86VBroadcast
9373 (To.ScalarLdFrag addr:$src2)))),
9374 imm:$src3)),
9375 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9376 (ImmXForm imm:$src3))>;
9377
9378 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9379 (bitconvert
9380 (From.VT (OpNode From.RC:$src1,
9381 (bitconvert
9382 (To.VT (X86VBroadcast
9383 (To.ScalarLdFrag addr:$src2)))),
9384 imm:$src3))),
9385 To.RC:$src0)),
9386 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9387 To.RC:$src1, addr:$src2,
9388 (ImmXForm imm:$src3))>;
9389
9390 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9391 (bitconvert
9392 (From.VT (OpNode From.RC:$src1,
9393 (bitconvert
9394 (To.VT (X86VBroadcast
9395 (To.ScalarLdFrag addr:$src2)))),
9396 imm:$src3))),
9397 To.ImmAllZerosV)),
9398 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9399 To.RC:$src1, addr:$src2,
9400 (ImmXForm imm:$src3))>;
9401}
9402
9403let Predicates = [HasAVX512] in {
9404 // For 512-bit we lower to the widest element type we can. So we only need
9405 // to handle converting valignq to valignd.
9406 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9407 v16i32_info, ValignqImm32XForm>;
9408}
9409
9410let Predicates = [HasVLX] in {
9411 // For 128-bit we lower to the widest element type we can. So we only need
9412 // to handle converting valignq to valignd.
9413 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9414 v4i32x_info, ValignqImm32XForm>;
9415 // For 256-bit we lower to the widest element type we can. So we only need
9416 // to handle converting valignq to valignd.
9417 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9418 v8i32x_info, ValignqImm32XForm>;
9419}
9420
9421let Predicates = [HasVLX, HasBWI] in {
9422 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9423 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9424 v16i8x_info, ValignqImm8XForm>;
9425 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9426 v16i8x_info, ValigndImm8XForm>;
9427}
9428
Simon Pilgrim36be8522017-11-29 18:52:20 +00009429defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
9430 SSE_INTMUL_ITINS_P, avx512vl_i16_info, avx512vl_i8_info>,
9431 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009432
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009433multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009434 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009435 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009436 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009437 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009438 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009439 (_.VT (OpNode _.RC:$src1)), itins.rr>, EVEX, AVX5128IBase,
9440 Sched<[itins.Sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009441
Craig Toppere1cac152016-06-07 07:27:54 +00009442 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9443 (ins _.MemOp:$src1), OpcodeStr,
9444 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009445 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1)))), itins.rm>,
9446 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
9447 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009448 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009449}
9450
9451multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009452 OpndItins itins, X86VectorVTInfo _> :
9453 avx512_unary_rm<opc, OpcodeStr, OpNode, itins, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009454 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9455 (ins _.ScalarMemOp:$src1), OpcodeStr,
9456 "${src1}"##_.BroadcastStr,
9457 "${src1}"##_.BroadcastStr,
9458 (_.VT (OpNode (X86VBroadcast
Simon Pilgrim756348c2017-11-29 13:49:51 +00009459 (_.ScalarLdFrag addr:$src1)))), itins.rm>,
9460 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
9461 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009462}
9463
9464multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009465 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9466 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009467 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009468 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
9469 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009470
9471 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009472 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009473 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009474 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009475 EVEX_V128;
9476 }
9477}
9478
9479multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009480 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9481 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009482 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009483 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009484 EVEX_V512;
9485
9486 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009487 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009488 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009489 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009490 EVEX_V128;
9491 }
9492}
9493
9494multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009495 SDNode OpNode, OpndItins itins, Predicate prd> {
9496 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, itins,
9497 avx512vl_i64_info, prd>, VEX_W;
9498 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, itins,
9499 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009500}
9501
9502multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009503 SDNode OpNode, OpndItins itins, Predicate prd> {
9504 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, itins,
9505 avx512vl_i16_info, prd>, VEX_WIG;
9506 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, itins,
9507 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009508}
9509
9510multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9511 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009512 string OpcodeStr, SDNode OpNode,
9513 OpndItins itins> {
9514 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009515 HasAVX512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009516 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009517 HasBWI>;
9518}
9519
Simon Pilgrim756348c2017-11-29 13:49:51 +00009520defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, SSE_PABS>;
Igor Bregerf2460112015-07-26 14:41:44 +00009521
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009522// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9523let Predicates = [HasAVX512, NoVLX] in {
9524 def : Pat<(v4i64 (abs VR256X:$src)),
9525 (EXTRACT_SUBREG
9526 (VPABSQZrr
9527 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9528 sub_ymm)>;
9529 def : Pat<(v2i64 (abs VR128X:$src)),
9530 (EXTRACT_SUBREG
9531 (VPABSQZrr
9532 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9533 sub_xmm)>;
9534}
9535
Simon Pilgrim756348c2017-11-29 13:49:51 +00009536multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, OpndItins itins,
9537 Predicate prd> {
9538 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, itins, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009539}
9540
Simon Pilgrim756348c2017-11-29 13:49:51 +00009541// FIXME: Is there a better scheduler itinerary for VPLZCNT?
9542defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", SSE_INTALU_ITINS_P, HasCDI>;
9543
9544// FIXME: Is there a better scheduler itinerary for VPCONFLICT?
9545defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
9546 SSE_INTALU_ITINS_P, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009547
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009548// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9549let Predicates = [HasCDI, NoVLX] in {
9550 def : Pat<(v4i64 (ctlz VR256X:$src)),
9551 (EXTRACT_SUBREG
9552 (VPLZCNTQZrr
9553 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9554 sub_ymm)>;
9555 def : Pat<(v2i64 (ctlz VR128X:$src)),
9556 (EXTRACT_SUBREG
9557 (VPLZCNTQZrr
9558 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9559 sub_xmm)>;
9560
9561 def : Pat<(v8i32 (ctlz VR256X:$src)),
9562 (EXTRACT_SUBREG
9563 (VPLZCNTDZrr
9564 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9565 sub_ymm)>;
9566 def : Pat<(v4i32 (ctlz VR128X:$src)),
9567 (EXTRACT_SUBREG
9568 (VPLZCNTDZrr
9569 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9570 sub_xmm)>;
9571}
9572
Igor Breger24cab0f2015-11-16 07:22:00 +00009573//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009574// Counts number of ones - VPOPCNTD and VPOPCNTQ
9575//===---------------------------------------------------------------------===//
9576
Simon Pilgrim756348c2017-11-29 13:49:51 +00009577multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr,
9578 OpndItins itins, X86VectorVTInfo VTInfo> {
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009579 let Predicates = [HasVPOPCNTDQ] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009580 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, itins, VTInfo>, EVEX_V512;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009581}
9582
9583// Use 512bit version to implement 128/256 bit.
9584multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9585 let Predicates = [prd] in {
9586 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9587 (EXTRACT_SUBREG
9588 (!cast<Instruction>(NAME # "Zrr")
9589 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9590 _.info256.RC:$src1,
9591 _.info256.SubRegIdx)),
9592 _.info256.SubRegIdx)>;
9593
9594 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9595 (EXTRACT_SUBREG
9596 (!cast<Instruction>(NAME # "Zrr")
9597 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9598 _.info128.RC:$src1,
9599 _.info128.SubRegIdx)),
9600 _.info128.SubRegIdx)>;
9601 }
9602}
9603
Simon Pilgrim756348c2017-11-29 13:49:51 +00009604// FIXME: Is there a better scheduler itinerary for VPOPCNTD/VPOPCNTQ?
9605defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", SSE_INTALU_ITINS_P,
9606 v16i32_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009607 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009608
9609defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", SSE_INTALU_ITINS_P,
9610 v8i64_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009611 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9612
9613//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009614// Replicate Single FP - MOVSHDUP and MOVSLDUP
9615//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009616multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
9617 OpndItins itins> {
9618 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, itins,
9619 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009620}
9621
Simon Pilgrim756348c2017-11-29 13:49:51 +00009622defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, SSE_MOVDDUP>;
9623defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009624
9625//===----------------------------------------------------------------------===//
9626// AVX-512 - MOVDDUP
9627//===----------------------------------------------------------------------===//
9628
9629multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009630 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009631 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009632 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9633 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009634 (_.VT (OpNode (_.VT _.RC:$src))), itins.rr>, EVEX,
9635 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009636 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9637 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9638 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrim756348c2017-11-29 13:49:51 +00009639 (_.ScalarLdFrag addr:$src))))),
9640 itins.rm>, EVEX, EVEX_CD8<_.EltSize, CD8VH>,
9641 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009642 }
Igor Breger1f782962015-11-19 08:26:56 +00009643}
9644
9645multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009646 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009647
Simon Pilgrim756348c2017-11-29 13:49:51 +00009648 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009649
9650 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009651 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009652 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009653 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, itins, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009654 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009655 }
9656}
9657
Simon Pilgrim756348c2017-11-29 13:49:51 +00009658multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
9659 OpndItins itins> {
9660 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, itins,
Igor Breger1f782962015-11-19 08:26:56 +00009661 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009662}
9663
Simon Pilgrim756348c2017-11-29 13:49:51 +00009664defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009665
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009666let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009667def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009668 (VMOVDDUPZ128rm addr:$src)>;
9669def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9670 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009671def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9672 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009673
9674def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9675 (v2f64 VR128X:$src0)),
9676 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9677 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9678def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9679 (bitconvert (v4i32 immAllZerosV))),
9680 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9681
9682def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9683 (v2f64 VR128X:$src0)),
9684 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9685def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9686 (bitconvert (v4i32 immAllZerosV))),
9687 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009688
9689def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9690 (v2f64 VR128X:$src0)),
9691 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9692def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9693 (bitconvert (v4i32 immAllZerosV))),
9694 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009695}
Igor Breger1f782962015-11-19 08:26:56 +00009696
Igor Bregerf2460112015-07-26 14:41:44 +00009697//===----------------------------------------------------------------------===//
9698// AVX-512 - Unpack Instructions
9699//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009700defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9701 SSE_ALU_ITINS_S>;
9702defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9703 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009704
9705defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9706 SSE_INTALU_ITINS_P, HasBWI>;
9707defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9708 SSE_INTALU_ITINS_P, HasBWI>;
9709defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9710 SSE_INTALU_ITINS_P, HasBWI>;
9711defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9712 SSE_INTALU_ITINS_P, HasBWI>;
9713
9714defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9715 SSE_INTALU_ITINS_P, HasAVX512>;
9716defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9717 SSE_INTALU_ITINS_P, HasAVX512>;
9718defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9719 SSE_INTALU_ITINS_P, HasAVX512>;
9720defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9721 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009722
9723//===----------------------------------------------------------------------===//
9724// AVX-512 - Extract & Insert Integer Instructions
9725//===----------------------------------------------------------------------===//
9726
9727multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9728 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009729 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9730 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9731 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009732 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9733 addr:$dst)]>,
Craig Toppere1cac152016-06-07 07:27:54 +00009734 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009735}
9736
9737multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9738 let Predicates = [HasBWI] in {
9739 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9740 (ins _.RC:$src1, u8imm:$src2),
9741 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9742 [(set GR32orGR64:$dst,
9743 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9744 EVEX, TAPD;
9745
9746 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9747 }
9748}
9749
9750multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9751 let Predicates = [HasBWI] in {
9752 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9753 (ins _.RC:$src1, u8imm:$src2),
9754 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9755 [(set GR32orGR64:$dst,
9756 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9757 EVEX, PD;
9758
Craig Topper99f6b622016-05-01 01:03:56 +00009759 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009760 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9761 (ins _.RC:$src1, u8imm:$src2),
9762 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009763 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009764
Igor Bregerdefab3c2015-10-08 12:55:01 +00009765 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9766 }
9767}
9768
9769multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9770 RegisterClass GRC> {
9771 let Predicates = [HasDQI] in {
9772 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9773 (ins _.RC:$src1, u8imm:$src2),
9774 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9775 [(set GRC:$dst,
9776 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9777 EVEX, TAPD;
9778
Craig Toppere1cac152016-06-07 07:27:54 +00009779 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9780 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9781 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9782 [(store (extractelt (_.VT _.RC:$src1),
9783 imm:$src2),addr:$dst)]>,
9784 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009785 }
9786}
9787
Craig Toppera33846a2017-10-22 06:18:23 +00009788defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9789defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009790defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9791defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9792
9793multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9794 X86VectorVTInfo _, PatFrag LdFrag> {
9795 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9796 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9797 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9798 [(set _.RC:$dst,
9799 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9800 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9801}
9802
9803multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9804 X86VectorVTInfo _, PatFrag LdFrag> {
9805 let Predicates = [HasBWI] in {
9806 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9807 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9808 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9809 [(set _.RC:$dst,
9810 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9811
9812 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9813 }
9814}
9815
9816multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9817 X86VectorVTInfo _, RegisterClass GRC> {
9818 let Predicates = [HasDQI] in {
9819 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9820 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9821 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9822 [(set _.RC:$dst,
9823 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9824 EVEX_4V, TAPD;
9825
9826 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9827 _.ScalarLdFrag>, TAPD;
9828 }
9829}
9830
9831defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009832 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009833defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009834 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009835defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9836defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009837
Igor Bregera6297c72015-09-02 10:50:58 +00009838//===----------------------------------------------------------------------===//
9839// VSHUFPS - VSHUFPD Operations
9840//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009841
Igor Bregera6297c72015-09-02 10:50:58 +00009842multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9843 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009844 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
9845 SSE_SHUFP>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9846 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009847}
9848
9849defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9850defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009851
Asaf Badouhd2c35992015-09-02 14:21:54 +00009852//===----------------------------------------------------------------------===//
9853// AVX-512 - Byte shift Left/Right
9854//===----------------------------------------------------------------------===//
9855
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009856let Sched = WriteVecShift in
9857def AVX512_BYTESHIFT : OpndItins<
9858 IIC_SSE_INTSHDQ_P_RI, IIC_SSE_INTSHDQ_P_RI
9859>;
9860
Asaf Badouhd2c35992015-09-02 14:21:54 +00009861multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009862 Format MRMm, string OpcodeStr,
9863 OpndItins itins, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009864 def rr : AVX512<opc, MRMr,
9865 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9866 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009867 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))],
9868 itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009869 def rm : AVX512<opc, MRMm,
9870 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9871 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9872 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009873 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009874 (i8 imm:$src2))))], itins.rm>,
9875 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009876}
9877
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009878multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009879 Format MRMm, string OpcodeStr,
9880 OpndItins itins, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009881 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009882 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009883 OpcodeStr, itins, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009884 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009885 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009886 OpcodeStr, itins, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009887 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009888 OpcodeStr, itins, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009889 }
9890}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009891defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009892 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9893 EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009894defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009895 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9896 EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009897
9898
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009899multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009900 string OpcodeStr, OpndItins itins,
9901 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009902 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009903 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009904 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009905 [(set _dst.RC:$dst,(_dst.VT
9906 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009907 (_src.VT _src.RC:$src2))))], itins.rr>,
9908 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009909 def rm : AVX512BI<opc, MRMSrcMem,
9910 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9911 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9912 [(set _dst.RC:$dst,(_dst.VT
9913 (OpNode (_src.VT _src.RC:$src1),
9914 (_src.VT (bitconvert
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009915 (_src.LdFrag addr:$src2))))))], itins.rm>,
9916 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009917}
9918
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009919multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009920 string OpcodeStr, OpndItins itins,
9921 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009922 let Predicates = [prd] in
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009923 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v8i64_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009924 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009925 let Predicates = [prd, HasVLX] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009926 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v4i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009927 v32i8x_info>, EVEX_V256;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009928 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v2i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009929 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009930 }
9931}
9932
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009933defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009934 SSE_MPSADBW_ITINS, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009935
Craig Topper4e794c72017-02-19 19:36:58 +00009936// Transforms to swizzle an immediate to enable better matching when
9937// memory operand isn't in the right place.
9938def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9939 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9940 uint8_t Imm = N->getZExtValue();
9941 // Swap bits 1/4 and 3/6.
9942 uint8_t NewImm = Imm & 0xa5;
9943 if (Imm & 0x02) NewImm |= 0x10;
9944 if (Imm & 0x10) NewImm |= 0x02;
9945 if (Imm & 0x08) NewImm |= 0x40;
9946 if (Imm & 0x40) NewImm |= 0x08;
9947 return getI8Imm(NewImm, SDLoc(N));
9948}]>;
9949def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9950 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9951 uint8_t Imm = N->getZExtValue();
9952 // Swap bits 2/4 and 3/5.
9953 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009954 if (Imm & 0x04) NewImm |= 0x10;
9955 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009956 if (Imm & 0x08) NewImm |= 0x20;
9957 if (Imm & 0x20) NewImm |= 0x08;
9958 return getI8Imm(NewImm, SDLoc(N));
9959}]>;
Craig Topper48905772017-02-19 21:32:15 +00009960def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9961 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9962 uint8_t Imm = N->getZExtValue();
9963 // Swap bits 1/2 and 5/6.
9964 uint8_t NewImm = Imm & 0x99;
9965 if (Imm & 0x02) NewImm |= 0x04;
9966 if (Imm & 0x04) NewImm |= 0x02;
9967 if (Imm & 0x20) NewImm |= 0x40;
9968 if (Imm & 0x40) NewImm |= 0x20;
9969 return getI8Imm(NewImm, SDLoc(N));
9970}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009971def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9972 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9973 uint8_t Imm = N->getZExtValue();
9974 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9975 uint8_t NewImm = Imm & 0x81;
9976 if (Imm & 0x02) NewImm |= 0x04;
9977 if (Imm & 0x04) NewImm |= 0x10;
9978 if (Imm & 0x08) NewImm |= 0x40;
9979 if (Imm & 0x10) NewImm |= 0x02;
9980 if (Imm & 0x20) NewImm |= 0x08;
9981 if (Imm & 0x40) NewImm |= 0x20;
9982 return getI8Imm(NewImm, SDLoc(N));
9983}]>;
9984def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9985 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9986 uint8_t Imm = N->getZExtValue();
9987 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9988 uint8_t NewImm = Imm & 0x81;
9989 if (Imm & 0x02) NewImm |= 0x10;
9990 if (Imm & 0x04) NewImm |= 0x02;
9991 if (Imm & 0x08) NewImm |= 0x20;
9992 if (Imm & 0x10) NewImm |= 0x04;
9993 if (Imm & 0x20) NewImm |= 0x40;
9994 if (Imm & 0x40) NewImm |= 0x08;
9995 return getI8Imm(NewImm, SDLoc(N));
9996}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009997
Igor Bregerb4bb1902015-10-15 12:33:24 +00009998multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009999 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010000 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010001 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10002 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010003 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010004 (OpNode (_.VT _.RC:$src1),
10005 (_.VT _.RC:$src2),
10006 (_.VT _.RC:$src3),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010007 (i8 imm:$src4)), itins.rr, 1, 1>,
10008 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010009 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10010 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10011 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10012 (OpNode (_.VT _.RC:$src1),
10013 (_.VT _.RC:$src2),
10014 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010015 (i8 imm:$src4)), itins.rm, 1, 0>,
10016 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
10017 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010018 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10019 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10020 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10021 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10022 (OpNode (_.VT _.RC:$src1),
10023 (_.VT _.RC:$src2),
10024 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010025 (i8 imm:$src4)), itins.rm, 1, 0>, EVEX_B,
10026 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
10027 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010028 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010029
10030 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010031 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10032 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10033 _.RC:$src1)),
10034 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10035 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10036 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10037 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10038 _.RC:$src1)),
10039 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10040 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010041
10042 // Additional patterns for matching loads in other positions.
10043 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10044 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10045 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10046 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10047 def : Pat<(_.VT (OpNode _.RC:$src1,
10048 (bitconvert (_.LdFrag addr:$src3)),
10049 _.RC:$src2, (i8 imm:$src4))),
10050 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10051 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10052
10053 // Additional patterns for matching zero masking with loads in other
10054 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010055 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10056 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10057 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10058 _.ImmAllZerosV)),
10059 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10060 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10061 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10062 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10063 _.RC:$src2, (i8 imm:$src4)),
10064 _.ImmAllZerosV)),
10065 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10066 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010067
10068 // Additional patterns for matching masked loads with different
10069 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010070 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10071 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10072 _.RC:$src2, (i8 imm:$src4)),
10073 _.RC:$src1)),
10074 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10075 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010076 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10077 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10078 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10079 _.RC:$src1)),
10080 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10081 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10083 (OpNode _.RC:$src2, _.RC:$src1,
10084 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10085 _.RC:$src1)),
10086 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10087 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10088 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10089 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10090 _.RC:$src1, (i8 imm:$src4)),
10091 _.RC:$src1)),
10092 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10093 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10094 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10095 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10096 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10097 _.RC:$src1)),
10098 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10099 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010100
10101 // Additional patterns for matching broadcasts in other positions.
10102 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10103 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10104 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10105 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10106 def : Pat<(_.VT (OpNode _.RC:$src1,
10107 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10108 _.RC:$src2, (i8 imm:$src4))),
10109 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10110 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10111
10112 // Additional patterns for matching zero masking with broadcasts in other
10113 // positions.
10114 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10115 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10116 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10117 _.ImmAllZerosV)),
10118 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10119 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10120 (VPTERNLOG321_imm8 imm:$src4))>;
10121 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10122 (OpNode _.RC:$src1,
10123 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10124 _.RC:$src2, (i8 imm:$src4)),
10125 _.ImmAllZerosV)),
10126 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10127 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10128 (VPTERNLOG132_imm8 imm:$src4))>;
10129
10130 // Additional patterns for matching masked broadcasts with different
10131 // operand orders.
10132 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10133 (OpNode _.RC:$src1,
10134 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10135 _.RC:$src2, (i8 imm:$src4)),
10136 _.RC:$src1)),
10137 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10138 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010139 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10140 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10141 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10142 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010143 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010144 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10145 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10146 (OpNode _.RC:$src2, _.RC:$src1,
10147 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10148 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010149 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010150 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10151 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10152 (OpNode _.RC:$src2,
10153 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10154 _.RC:$src1, (i8 imm:$src4)),
10155 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010156 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010157 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10158 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10159 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10160 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10161 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010162 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010163 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010164}
10165
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010166multiclass avx512_common_ternlog<string OpcodeStr, OpndItins itins,
10167 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010168 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010169 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010170 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010171 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info128>, EVEX_V128;
10172 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010173 }
10174}
10175
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010176defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SSE_INTALU_ITINS_P,
10177 avx512vl_i32_info>;
10178defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SSE_INTALU_ITINS_P,
10179 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010180
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010181//===----------------------------------------------------------------------===//
10182// AVX-512 - FixupImm
10183//===----------------------------------------------------------------------===//
10184
10185multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010186 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010187 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010188 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10189 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10190 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10191 (OpNode (_.VT _.RC:$src1),
10192 (_.VT _.RC:$src2),
10193 (_.IntVT _.RC:$src3),
10194 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010195 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010196 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10197 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10198 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10199 (OpNode (_.VT _.RC:$src1),
10200 (_.VT _.RC:$src2),
10201 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10202 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010203 (i32 FROUND_CURRENT)), itins.rm>,
10204 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010205 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10206 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10207 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10208 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10209 (OpNode (_.VT _.RC:$src1),
10210 (_.VT _.RC:$src2),
10211 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10212 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010213 (i32 FROUND_CURRENT)), itins.rm>,
10214 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010215 } // Constraints = "$src1 = $dst"
10216}
10217
10218multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010219 SDNode OpNode, OpndItins itins,
10220 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010221let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010222 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10223 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010224 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010225 "$src2, $src3, {sae}, $src4",
10226 (OpNode (_.VT _.RC:$src1),
10227 (_.VT _.RC:$src2),
10228 (_.IntVT _.RC:$src3),
10229 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010230 (i32 FROUND_NO_EXC)), itins.rr>,
10231 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010232 }
10233}
10234
10235multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010236 OpndItins itins, X86VectorVTInfo _,
10237 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010238 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10239 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010240 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10241 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10242 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10243 (OpNode (_.VT _.RC:$src1),
10244 (_.VT _.RC:$src2),
10245 (_src3VT.VT _src3VT.RC:$src3),
10246 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010247 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010248 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10249 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10250 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10251 "$src2, $src3, {sae}, $src4",
10252 (OpNode (_.VT _.RC:$src1),
10253 (_.VT _.RC:$src2),
10254 (_src3VT.VT _src3VT.RC:$src3),
10255 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010256 (i32 FROUND_NO_EXC)), itins.rm>,
10257 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010258 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10259 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10260 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10261 (OpNode (_.VT _.RC:$src1),
10262 (_.VT _.RC:$src2),
10263 (_src3VT.VT (scalar_to_vector
10264 (_src3VT.ScalarLdFrag addr:$src3))),
10265 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010266 (i32 FROUND_CURRENT)), itins.rm>,
10267 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010268 }
10269}
10270
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010271multiclass avx512_fixupimm_packed_all<OpndItins itins, AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010272 let Predicates = [HasAVX512] in
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010273 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10274 _Vec.info512>,
10275 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, itins,
10276 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010277 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010278 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10279 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
10280 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10281 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010282 }
10283}
10284
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010285defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010286 SSE_ALU_F32S, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010287 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010288defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010289 SSE_ALU_F64S, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010290 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010291defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SSE_ALU_F32P, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010292 EVEX_CD8<32, CD8VF>;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010293defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SSE_ALU_F64P, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010294 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010295
10296
10297
10298// Patterns used to select SSE scalar fp arithmetic instructions from
10299// either:
10300//
10301// (1) a scalar fp operation followed by a blend
10302//
10303// The effect is that the backend no longer emits unnecessary vector
10304// insert instructions immediately after SSE scalar fp instructions
10305// like addss or mulss.
10306//
10307// For example, given the following code:
10308// __m128 foo(__m128 A, __m128 B) {
10309// A[0] += B[0];
10310// return A;
10311// }
10312//
10313// Previously we generated:
10314// addss %xmm0, %xmm1
10315// movss %xmm1, %xmm0
10316//
10317// We now generate:
10318// addss %xmm1, %xmm0
10319//
10320// (2) a vector packed single/double fp operation followed by a vector insert
10321//
10322// The effect is that the backend converts the packed fp instruction
10323// followed by a vector insert into a single SSE scalar fp instruction.
10324//
10325// For example, given the following code:
10326// __m128 foo(__m128 A, __m128 B) {
10327// __m128 C = A + B;
10328// return (__m128) {c[0], a[1], a[2], a[3]};
10329// }
10330//
10331// Previously we generated:
10332// addps %xmm0, %xmm1
10333// movss %xmm1, %xmm0
10334//
10335// We now generate:
10336// addss %xmm1, %xmm0
10337
10338// TODO: Some canonicalization in lowering would simplify the number of
10339// patterns we have to try to match.
10340multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10341 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010342 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010343 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10344 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10345 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010346 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010347 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010348
Craig Topper5625d242016-07-29 06:06:00 +000010349 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010350 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10351 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010352 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10353
Craig Topper83f21452016-12-27 01:56:24 +000010354 // extracted masked scalar math op with insert via movss
10355 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10356 (scalar_to_vector
10357 (X86selects VK1WM:$mask,
10358 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10359 FR32X:$src2),
10360 FR32X:$src0))),
10361 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10362 VK1WM:$mask, v4f32:$src1,
10363 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010364 }
10365}
10366
10367defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10368defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10369defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10370defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10371
10372multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10373 let Predicates = [HasAVX512] in {
10374 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010375 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10376 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10377 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010378 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010379 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010380
Craig Topper5625d242016-07-29 06:06:00 +000010381 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010382 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10383 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010384 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10385
Craig Topper83f21452016-12-27 01:56:24 +000010386 // extracted masked scalar math op with insert via movss
10387 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10388 (scalar_to_vector
10389 (X86selects VK1WM:$mask,
10390 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10391 FR64X:$src2),
10392 FR64X:$src0))),
10393 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10394 VK1WM:$mask, v2f64:$src1,
10395 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010396 }
10397}
10398
10399defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10400defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10401defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10402defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010403
10404//===----------------------------------------------------------------------===//
10405// AES instructions
10406//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010407
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010408multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10409 let Predicates = [HasVLX, HasVAES] in {
10410 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10411 !cast<Intrinsic>(IntPrefix),
10412 loadv2i64, 0, VR128X, i128mem>,
10413 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10414 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10415 !cast<Intrinsic>(IntPrefix##"_256"),
10416 loadv4i64, 0, VR256X, i256mem>,
10417 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10418 }
10419 let Predicates = [HasAVX512, HasVAES] in
10420 defm Z : AESI_binop_rm_int<Op, OpStr,
10421 !cast<Intrinsic>(IntPrefix##"_512"),
10422 loadv8i64, 0, VR512, i512mem>,
10423 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10424}
10425
10426defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10427defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10428defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10429defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10430
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010431//===----------------------------------------------------------------------===//
10432// PCLMUL instructions - Carry less multiplication
10433//===----------------------------------------------------------------------===//
10434
10435let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10436defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10437 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10438
10439let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10440defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10441 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10442
10443defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10444 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10445 EVEX_CD8<64, CD8VF>, VEX_WIG;
10446}
10447
10448// Aliases
10449defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10450defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10451defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10452
Coby Tayree71e37cc2017-11-21 09:48:44 +000010453//===----------------------------------------------------------------------===//
10454// VBMI2
10455//===----------------------------------------------------------------------===//
10456
10457multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010458 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010459 let Constraints = "$src1 = $dst",
10460 ExeDomain = VTI.ExeDomain in {
10461 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10462 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10463 "$src3, $src2", "$src2, $src3",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010464 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3)),
10465 itins.rr>, AVX512FMA3Base, Sched<[itins.Sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010466 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10467 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10468 "$src3, $src2", "$src2, $src3",
10469 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010470 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3))))),
10471 itins.rm>, AVX512FMA3Base,
10472 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010473 }
10474}
10475
10476multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010477 OpndItins itins, X86VectorVTInfo VTI>
10478 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010479 let Constraints = "$src1 = $dst",
10480 ExeDomain = VTI.ExeDomain in
10481 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10482 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10483 "${src3}"##VTI.BroadcastStr##", $src2",
10484 "$src2, ${src3}"##VTI.BroadcastStr,
10485 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010486 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3)))),
10487 itins.rm>, AVX512FMA3Base, EVEX_B,
10488 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010489}
10490
10491multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010492 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010493 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010494 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010495 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010496 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10497 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010498 }
10499}
10500
10501multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010502 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010503 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010504 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010505 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010506 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10507 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010508 }
10509}
10510multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010511 SDNode OpNode, OpndItins itins> {
10512 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010513 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010514 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010515 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010516 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010517 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10518}
10519
10520multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010521 SDNode OpNode, OpndItins itins> {
10522 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", itins,
10523 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10524 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010525 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010526 OpNode, itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010527 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010528 itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010529}
10530
10531// Concat & Shift
Simon Pilgrim36be8522017-11-29 18:52:20 +000010532defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SSE_INTMUL_ITINS_P>;
10533defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SSE_INTMUL_ITINS_P>;
10534defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SSE_INTMUL_ITINS_P>;
10535defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SSE_INTMUL_ITINS_P>;
10536
Coby Tayree71e37cc2017-11-21 09:48:44 +000010537// Compress
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010538defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", AVX512_COMPRESS,
10539 avx512vl_i8_info, HasVBMI2>, EVEX;
10540defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", AVX512_COMPRESS,
10541 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010542// Expand
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010543defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", AVX512_EXPAND,
10544 avx512vl_i8_info, HasVBMI2>, EVEX;
10545defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", AVX512_EXPAND,
10546 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010547
Coby Tayree3880f2a2017-11-21 10:04:28 +000010548//===----------------------------------------------------------------------===//
10549// VNNI
10550//===----------------------------------------------------------------------===//
10551
10552let Constraints = "$src1 = $dst" in
10553multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010554 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010555 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10556 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10557 "$src3, $src2", "$src2, $src3",
10558 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010559 VTI.RC:$src2, VTI.RC:$src3)),
10560 itins.rr>, EVEX_4V, T8PD, Sched<[itins.Sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010561 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10562 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10563 "$src3, $src2", "$src2, $src3",
10564 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10565 (VTI.VT (bitconvert
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010566 (VTI.LdFrag addr:$src3))))),
10567 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
10568 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010569 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10570 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10571 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10572 "$src2, ${src3}"##VTI.BroadcastStr,
10573 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10574 (VTI.VT (X86VBroadcast
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010575 (VTI.ScalarLdFrag addr:$src3)))),
10576 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
10577 T8PD, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010578}
10579
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010580multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode, OpndItins itins> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010581 let Predicates = [HasVNNI] in
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010582 defm Z : VNNI_rmb<Op, OpStr, OpNode, itins, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010583 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010584 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, itins, v8i32x_info>, EVEX_V256;
10585 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, itins, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010586 }
10587}
10588
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010589// FIXME: Is there a better scheduler itinerary for VPDP?
10590defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SSE_PMADD>;
10591defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SSE_PMADD>;
10592defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SSE_PMADD>;
10593defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SSE_PMADD>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010594
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010595//===----------------------------------------------------------------------===//
10596// Bit Algorithms
10597//===----------------------------------------------------------------------===//
10598
Simon Pilgrim756348c2017-11-29 13:49:51 +000010599// FIXME: Is there a better scheduler itinerary for VPOPCNTB/VPOPCNTW?
10600defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010601 avx512vl_i8_info, HasBITALG>,
10602 avx512_unary_lowering<ctpop, avx512vl_i8_info, HasBITALG>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010603defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010604 avx512vl_i16_info, HasBITALG>,
10605 avx512_unary_lowering<ctpop, avx512vl_i16_info, HasBITALG>, VEX_W;
10606
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010607multiclass VPSHUFBITQMB_rm<OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010608 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10609 (ins VTI.RC:$src1, VTI.RC:$src2),
10610 "vpshufbitqmb",
10611 "$src2, $src1", "$src1, $src2",
10612 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010613 (VTI.VT VTI.RC:$src2)), itins.rr>, EVEX_4V, T8PD,
10614 Sched<[itins.Sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010615 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10616 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10617 "vpshufbitqmb",
10618 "$src2, $src1", "$src1, $src2",
10619 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010620 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2)))),
10621 itins.rm>, EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
10622 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010623}
10624
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010625multiclass VPSHUFBITQMB_common<OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010626 let Predicates = [HasBITALG] in
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010627 defm Z : VPSHUFBITQMB_rm<itins, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010628 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010629 defm Z256 : VPSHUFBITQMB_rm<itins, VTI.info256>, EVEX_V256;
10630 defm Z128 : VPSHUFBITQMB_rm<itins, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010631 }
10632}
10633
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010634// FIXME: Is there a better scheduler itinerary for VPSHUFBITQMB?
10635defm VPSHUFBITQMB : VPSHUFBITQMB_common<SSE_INTMUL_ITINS_P, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010636
Coby Tayreed8b17be2017-11-26 09:36:41 +000010637//===----------------------------------------------------------------------===//
10638// GFNI
10639//===----------------------------------------------------------------------===//
10640
10641multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10642 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10643 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
10644 SSE_INTALU_ITINS_P, 1>, EVEX_V512;
10645 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10646 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
10647 SSE_INTALU_ITINS_P, 1>, EVEX_V256;
10648 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
10649 SSE_INTALU_ITINS_P, 1>, EVEX_V128;
10650 }
10651}
10652
10653defm GF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10654 EVEX_CD8<8, CD8VF>, T8PD;
10655
10656multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010657 OpndItins itins, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010658 X86VectorVTInfo BcstVTI>
Simon Pilgrim36be8522017-11-29 18:52:20 +000010659 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, itins, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010660 let ExeDomain = VTI.ExeDomain in
10661 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10662 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10663 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10664 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10665 (OpNode (VTI.VT VTI.RC:$src1),
10666 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrim36be8522017-11-29 18:52:20 +000010667 (i8 imm:$src3)), itins.rm>, EVEX_B,
10668 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010669}
10670
Simon Pilgrim36be8522017-11-29 18:52:20 +000010671multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10672 OpndItins itins> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010673 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010674 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010675 v8i64_info>, EVEX_V512;
10676 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010677 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010678 v4i64x_info>, EVEX_V256;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010679 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010680 v2i64x_info>, EVEX_V128;
10681 }
10682}
10683
10684defm GF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010685 X86GF2P8affineinvqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010686 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10687defm GF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010688 X86GF2P8affineqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010689 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10690