blob: 964e495a4d31204020c10dd811bd8459323ccf14 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
216 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000256 string MaskingConstraint = "",
257 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000266 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
277 InstrItinClass itin = NoItinerary,
278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
289 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000298 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000306 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000314 InstrItinClass itin = NoItinerary,
315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000326 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000327 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000328 SDNode Select = vselect,
329 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000330 AVX512_maskable_common<O, F, _, Outs,
331 !con((ins _.RC:$src1), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000334 OpcodeStr, AttSrcAsm, IntelSrcAsm,
335 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000336 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
337 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000338
Igor Breger15820b02015-07-01 13:24:28 +0000339multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
340 dag Outs, dag NonTiedIns, string OpcodeStr,
341 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000342 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000343 bit IsKCommutable = 0,
344 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000345 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
346 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000347 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000348
Adam Nemet34801422014-10-08 23:25:39 +0000349multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs, dag Ins,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
353 list<dag> Pattern> :
354 AVX512_maskable_custom<O, F, Outs, Ins,
355 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
356 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000357 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000358 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000359
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000360
361// Instruction with mask that puts result in mask register,
362// like "compare" and "vptest"
363multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
364 dag Outs,
365 dag Ins, dag MaskingIns,
366 string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
368 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 list<dag> MaskingPattern,
370 bit IsCommutable = 0> {
371 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000372 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000373 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
374 "$dst, "#IntelSrcAsm#"}",
375 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376
377 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000378 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
379 "$dst {${mask}}, "#IntelSrcAsm#"}",
380 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381}
382
383multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
384 dag Outs,
385 dag Ins, dag MaskingIns,
386 string OpcodeStr,
387 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000388 dag RHS, dag MaskingRHS,
389 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
391 AttSrcAsm, IntelSrcAsm,
392 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000393 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000394
395multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
396 dag Outs, dag Ins, string OpcodeStr,
397 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000398 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
400 !con((ins _.KRCWM:$mask), Ins),
401 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000402 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000403
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000404multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
405 dag Outs, dag Ins, string OpcodeStr,
406 string AttSrcAsm, string IntelSrcAsm> :
407 AVX512_maskable_custom_cmp<O, F, Outs,
408 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000409 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000410
Craig Topperabe80cc2016-08-28 06:06:28 +0000411// This multiclass generates the unconditional/non-masking, the masking and
412// the zero-masking variant of the vector instruction. In the masking case, the
413// perserved vector elements come from a new dummy input operand tied to $dst.
414multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
415 dag Outs, dag Ins, string OpcodeStr,
416 string AttSrcAsm, string IntelSrcAsm,
417 dag RHS, dag MaskedRHS,
418 InstrItinClass itin = NoItinerary,
419 bit IsCommutable = 0, SDNode Select = vselect> :
420 AVX512_maskable_custom<O, F, Outs, Ins,
421 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
422 !con((ins _.KRCWM:$mask), Ins),
423 OpcodeStr, AttSrcAsm, IntelSrcAsm,
424 [(set _.RC:$dst, RHS)],
425 [(set _.RC:$dst,
426 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
427 [(set _.RC:$dst,
428 (Select _.KRCWM:$mask, MaskedRHS,
429 _.ImmAllZerosV))],
430 "$src0 = $dst", itin, IsCommutable>;
431
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Craig Topper3a622a12017-08-17 15:40:25 +0000483
484// Supports two different pattern operators for mask and unmasked ops. Allows
485// null_frag to be passed for one.
486multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
487 X86VectorVTInfo To,
488 SDPatternOperator vinsert_insert,
489 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000490 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000491 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000492 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 "vinsert" # From.EltTypeName # "x" # From.NumElts,
494 "$src3, $src2, $src1", "$src1, $src2, $src3",
495 (vinsert_insert:$src3 (To.VT To.RC:$src1),
496 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000497 (iPTR imm)),
498 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
499 (From.VT From.RC:$src2),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000501
Craig Topperc228d792017-09-05 05:49:44 +0000502 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000503 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000504 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 "vinsert" # From.EltTypeName # "x" # From.NumElts,
506 "$src3, $src2, $src1", "$src1, $src2, $src3",
507 (vinsert_insert:$src3 (To.VT To.RC:$src1),
508 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000509 (iPTR imm)),
510 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Craig Topper3a622a12017-08-17 15:40:25 +0000517// Passes the same pattern operator for masked and unmasked ops.
518multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
519 X86VectorVTInfo To,
520 SDPatternOperator vinsert_insert> :
521 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
522
Igor Breger0ede3cb2015-09-20 06:52:42 +0000523multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
524 X86VectorVTInfo To, PatFrag vinsert_insert,
525 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
526 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000527 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
529 (To.VT (!cast<Instruction>(InstrStr#"rr")
530 To.RC:$src1, From.RC:$src2,
531 (INSERT_get_vinsert_imm To.RC:$ins)))>;
532
533 def : Pat<(vinsert_insert:$ins
534 (To.VT To.RC:$src1),
535 (From.VT (bitconvert (From.LdFrag addr:$src2))),
536 (iPTR imm)),
537 (To.VT (!cast<Instruction>(InstrStr#"rm")
538 To.RC:$src1, addr:$src2,
539 (INSERT_get_vinsert_imm To.RC:$ins)))>;
540 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541}
542
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000543multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
544 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545
546 let Predicates = [HasVLX] in
547 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
548 X86VectorVTInfo< 4, EltVT32, VR128X>,
549 X86VectorVTInfo< 8, EltVT32, VR256X>,
550 vinsert128_insert>, EVEX_V256;
551
552 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553 X86VectorVTInfo< 4, EltVT32, VR128X>,
554 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555 vinsert128_insert>, EVEX_V512;
556
557 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000558 X86VectorVTInfo< 4, EltVT64, VR256X>,
559 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560 vinsert256_insert>, VEX_W, EVEX_V512;
561
Craig Topper3a622a12017-08-17 15:40:25 +0000562 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000564 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000565 X86VectorVTInfo< 2, EltVT64, VR128X>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000567 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
Craig Topper3a622a12017-08-17 15:40:25 +0000569 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000570 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000571 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000574 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000575
Craig Topper3a622a12017-08-17 15:40:25 +0000576 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577 X86VectorVTInfo< 8, EltVT32, VR256X>,
578 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000579 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000581}
582
Adam Nemet4e2ef472014-10-02 23:18:28 +0000583defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
584defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000585
Igor Breger0ede3cb2015-09-20 06:52:42 +0000586// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000587// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000589 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000591 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000592
593defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000596 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000597
598defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000601 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000602
603// Codegen pattern with the alternative types insert VEC128 into VEC256
604defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
606defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
607 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
608// Codegen pattern with the alternative types insert VEC128 into VEC512
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
611defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
612 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
613// Codegen pattern with the alternative types insert VEC256 into VEC512
614defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
615 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
616defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
617 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
618
Craig Topperf7a19db2017-10-08 01:33:40 +0000619
620multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
621 X86VectorVTInfo To, X86VectorVTInfo Cast,
622 PatFrag vinsert_insert,
623 SDNodeXForm INSERT_get_vinsert_imm,
624 list<Predicate> p> {
625let Predicates = p in {
626 def : Pat<(Cast.VT
627 (vselect Cast.KRCWM:$mask,
628 (bitconvert
629 (vinsert_insert:$ins (To.VT To.RC:$src1),
630 (From.VT From.RC:$src2),
631 (iPTR imm))),
632 Cast.RC:$src0)),
633 (!cast<Instruction>(InstrStr#"rrk")
634 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
635 (INSERT_get_vinsert_imm To.RC:$ins))>;
636 def : Pat<(Cast.VT
637 (vselect Cast.KRCWM:$mask,
638 (bitconvert
639 (vinsert_insert:$ins (To.VT To.RC:$src1),
640 (From.VT
641 (bitconvert
642 (From.LdFrag addr:$src2))),
643 (iPTR imm))),
644 Cast.RC:$src0)),
645 (!cast<Instruction>(InstrStr#"rmk")
646 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
647 (INSERT_get_vinsert_imm To.RC:$ins))>;
648
649 def : Pat<(Cast.VT
650 (vselect Cast.KRCWM:$mask,
651 (bitconvert
652 (vinsert_insert:$ins (To.VT To.RC:$src1),
653 (From.VT From.RC:$src2),
654 (iPTR imm))),
655 Cast.ImmAllZerosV)),
656 (!cast<Instruction>(InstrStr#"rrkz")
657 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
658 (INSERT_get_vinsert_imm To.RC:$ins))>;
659 def : Pat<(Cast.VT
660 (vselect Cast.KRCWM:$mask,
661 (bitconvert
662 (vinsert_insert:$ins (To.VT To.RC:$src1),
663 (From.VT
664 (bitconvert
665 (From.LdFrag addr:$src2))),
666 (iPTR imm))),
667 Cast.ImmAllZerosV)),
668 (!cast<Instruction>(InstrStr#"rmkz")
669 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
670 (INSERT_get_vinsert_imm To.RC:$ins))>;
671}
672}
673
674defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
675 v8f32x_info, vinsert128_insert,
676 INSERT_get_vinsert128_imm, [HasVLX]>;
677defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
678 v4f64x_info, vinsert128_insert,
679 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
680
681defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
682 v8i32x_info, vinsert128_insert,
683 INSERT_get_vinsert128_imm, [HasVLX]>;
684defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
685 v8i32x_info, vinsert128_insert,
686 INSERT_get_vinsert128_imm, [HasVLX]>;
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
691 v4i64x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
694 v4i64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699
700defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
701 v16f32_info, vinsert128_insert,
702 INSERT_get_vinsert128_imm, [HasAVX512]>;
703defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
704 v8f64_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasDQI]>;
706
707defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
708 v16i32_info, vinsert128_insert,
709 INSERT_get_vinsert128_imm, [HasAVX512]>;
710defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
711 v16i32_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasAVX512]>;
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
717 v8i64_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasDQI]>;
719defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
720 v8i64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725
726defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
727 v16f32_info, vinsert256_insert,
728 INSERT_get_vinsert256_imm, [HasDQI]>;
729defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
730 v8f64_info, vinsert256_insert,
731 INSERT_get_vinsert256_imm, [HasAVX512]>;
732
733defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
734 v16i32_info, vinsert256_insert,
735 INSERT_get_vinsert256_imm, [HasDQI]>;
736defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
737 v16i32_info, vinsert256_insert,
738 INSERT_get_vinsert256_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
743 v8i64_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasAVX512]>;
745defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
746 v8i64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000752// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000753let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000754def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000755 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000756 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000757 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000758 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000759def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000760 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000761 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000762 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
764 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000765}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766
767//===----------------------------------------------------------------------===//
768// AVX-512 VECTOR EXTRACT
769//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770
Craig Topper3a622a12017-08-17 15:40:25 +0000771// Supports two different pattern operators for mask and unmasked ops. Allows
772// null_frag to be passed for one.
773multiclass vextract_for_size_split<int Opcode,
774 X86VectorVTInfo From, X86VectorVTInfo To,
775 SDPatternOperator vextract_extract,
776 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000777
778 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000779 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000780 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000781 "vextract" # To.EltTypeName # "x" # To.NumElts,
782 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000783 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
784 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000785 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000786 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000787 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000788 "vextract" # To.EltTypeName # "x" # To.NumElts #
789 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
790 [(store (To.VT (vextract_extract:$idx
791 (From.VT From.RC:$src1), (iPTR imm))),
792 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000793
Craig Toppere1cac152016-06-07 07:27:54 +0000794 let mayStore = 1, hasSideEffects = 0 in
795 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
796 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000797 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000798 "vextract" # To.EltTypeName # "x" # To.NumElts #
799 "\t{$idx, $src1, $dst {${mask}}|"
800 "$dst {${mask}}, $src1, $idx}",
801 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000802 }
Igor Bregerac29a822015-09-09 14:35:09 +0000803}
804
Craig Topper3a622a12017-08-17 15:40:25 +0000805// Passes the same pattern operator for masked and unmasked ops.
806multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
807 X86VectorVTInfo To,
808 SDPatternOperator vextract_extract> :
809 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
810
Igor Bregerdefab3c2015-10-08 12:55:01 +0000811// Codegen pattern for the alternative types
812multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
813 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000814 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000815 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000816 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
817 (To.VT (!cast<Instruction>(InstrStr#"rr")
818 From.RC:$src1,
819 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000820 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
821 (iPTR imm))), addr:$dst),
822 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
823 (EXTRACT_get_vextract_imm To.RC:$ext))>;
824 }
Igor Breger7f69a992015-09-10 12:54:54 +0000825}
826
827multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000828 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000829 let Predicates = [HasAVX512] in {
830 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
831 X86VectorVTInfo<16, EltVT32, VR512>,
832 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000833 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000834 EVEX_V512, EVEX_CD8<32, CD8VT4>;
835 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
836 X86VectorVTInfo< 8, EltVT64, VR512>,
837 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000838 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000839 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
840 }
Igor Breger7f69a992015-09-10 12:54:54 +0000841 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000842 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000843 X86VectorVTInfo< 8, EltVT32, VR256X>,
844 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000845 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000846 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000847
848 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000849 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000850 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000851 X86VectorVTInfo< 4, EltVT64, VR256X>,
852 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000853 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000854 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000855
856 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000857 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000858 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000859 X86VectorVTInfo< 8, EltVT64, VR512>,
860 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000861 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000862 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000863 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000864 X86VectorVTInfo<16, EltVT32, VR512>,
865 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000866 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000867 EVEX_V512, EVEX_CD8<32, CD8VT8>;
868 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000869}
870
Adam Nemet55536c62014-09-25 23:48:45 +0000871defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
872defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873
Igor Bregerdefab3c2015-10-08 12:55:01 +0000874// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000875// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000876defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000877 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000878defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000879 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000880
881defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000882 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000883defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000884 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000885
886defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000887 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000888defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000889 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000890
Craig Topper08a68572016-05-21 22:50:04 +0000891// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000892defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
893 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
894defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
895 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
896
897// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000898defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
899 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
900defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
901 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
902// Codegen pattern with the alternative types extract VEC256 from VEC512
903defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
904 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
905defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
906 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
907
Craig Topper5f3fef82016-05-22 07:40:58 +0000908
Craig Topper48a79172017-08-30 07:26:12 +0000909// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
910// smaller extract to enable EVEX->VEX.
911let Predicates = [NoVLX] in {
912def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
913 (v2i64 (VEXTRACTI128rr
914 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
915 (iPTR 1)))>;
916def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
917 (v2f64 (VEXTRACTF128rr
918 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
919 (iPTR 1)))>;
920def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
921 (v4i32 (VEXTRACTI128rr
922 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
923 (iPTR 1)))>;
924def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
925 (v4f32 (VEXTRACTF128rr
926 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
927 (iPTR 1)))>;
928def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
929 (v8i16 (VEXTRACTI128rr
930 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
931 (iPTR 1)))>;
932def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
933 (v16i8 (VEXTRACTI128rr
934 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
935 (iPTR 1)))>;
936}
937
938// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
939// smaller extract to enable EVEX->VEX.
940let Predicates = [HasVLX] in {
941def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
942 (v2i64 (VEXTRACTI32x4Z256rr
943 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
944 (iPTR 1)))>;
945def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
946 (v2f64 (VEXTRACTF32x4Z256rr
947 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
948 (iPTR 1)))>;
949def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
950 (v4i32 (VEXTRACTI32x4Z256rr
951 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
952 (iPTR 1)))>;
953def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
954 (v4f32 (VEXTRACTF32x4Z256rr
955 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
956 (iPTR 1)))>;
957def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
958 (v8i16 (VEXTRACTI32x4Z256rr
959 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
960 (iPTR 1)))>;
961def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
962 (v16i8 (VEXTRACTI32x4Z256rr
963 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
964 (iPTR 1)))>;
965}
966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967
Craig Toppera0883622017-08-26 22:24:57 +0000968// Additional patterns for handling a bitcast between the vselect and the
969// extract_subvector.
970multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
971 X86VectorVTInfo To, X86VectorVTInfo Cast,
972 PatFrag vextract_extract,
973 SDNodeXForm EXTRACT_get_vextract_imm,
974 list<Predicate> p> {
975let Predicates = p in {
976 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
977 (bitconvert
978 (To.VT (vextract_extract:$ext
979 (From.VT From.RC:$src), (iPTR imm)))),
980 To.RC:$src0)),
981 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
982 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
983 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
984
985 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
986 (bitconvert
987 (To.VT (vextract_extract:$ext
988 (From.VT From.RC:$src), (iPTR imm)))),
989 Cast.ImmAllZerosV)),
990 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
991 Cast.KRCWM:$mask, From.RC:$src,
992 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
993}
994}
995
996defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
997 v4f32x_info, vextract128_extract,
998 EXTRACT_get_vextract128_imm, [HasVLX]>;
999defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1000 v2f64x_info, vextract128_extract,
1001 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1002
1003defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1004 v4i32x_info, vextract128_extract,
1005 EXTRACT_get_vextract128_imm, [HasVLX]>;
1006defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1007 v4i32x_info, vextract128_extract,
1008 EXTRACT_get_vextract128_imm, [HasVLX]>;
1009defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1010 v4i32x_info, vextract128_extract,
1011 EXTRACT_get_vextract128_imm, [HasVLX]>;
1012defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1013 v2i64x_info, vextract128_extract,
1014 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1015defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1016 v2i64x_info, vextract128_extract,
1017 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1018defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1019 v2i64x_info, vextract128_extract,
1020 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1021
1022defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1023 v4f32x_info, vextract128_extract,
1024 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1025defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1026 v2f64x_info, vextract128_extract,
1027 EXTRACT_get_vextract128_imm, [HasDQI]>;
1028
1029defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1030 v4i32x_info, vextract128_extract,
1031 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1032defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1033 v4i32x_info, vextract128_extract,
1034 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1035defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1036 v4i32x_info, vextract128_extract,
1037 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1038defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1039 v2i64x_info, vextract128_extract,
1040 EXTRACT_get_vextract128_imm, [HasDQI]>;
1041defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1042 v2i64x_info, vextract128_extract,
1043 EXTRACT_get_vextract128_imm, [HasDQI]>;
1044defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1045 v2i64x_info, vextract128_extract,
1046 EXTRACT_get_vextract128_imm, [HasDQI]>;
1047
1048defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1049 v8f32x_info, vextract256_extract,
1050 EXTRACT_get_vextract256_imm, [HasDQI]>;
1051defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1052 v4f64x_info, vextract256_extract,
1053 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1054
1055defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1056 v8i32x_info, vextract256_extract,
1057 EXTRACT_get_vextract256_imm, [HasDQI]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1059 v8i32x_info, vextract256_extract,
1060 EXTRACT_get_vextract256_imm, [HasDQI]>;
1061defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1062 v8i32x_info, vextract256_extract,
1063 EXTRACT_get_vextract256_imm, [HasDQI]>;
1064defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1065 v4i64x_info, vextract256_extract,
1066 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1067defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1068 v4i64x_info, vextract256_extract,
1069 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1070defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1071 v4i64x_info, vextract256_extract,
1072 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1073
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001075def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001076 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001077 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Craig Toppera33846a2017-10-22 06:18:23 +00001079 EVEX, VEX_WIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080
Craig Topper03b849e2016-05-21 22:50:11 +00001081def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001082 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001083 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Craig Toppera33846a2017-10-22 06:18:23 +00001085 addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086
1087//===---------------------------------------------------------------------===//
1088// AVX-512 BROADCAST
1089//---
Igor Breger131008f2016-05-01 08:40:00 +00001090// broadcast with a scalar argument.
1091multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1092 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001093 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1094 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1095 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1096 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1097 (X86VBroadcast SrcInfo.FRC:$src),
1098 DestInfo.RC:$src0)),
1099 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1100 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1101 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1102 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1103 (X86VBroadcast SrcInfo.FRC:$src),
1104 DestInfo.ImmAllZerosV)),
1105 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1106 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001107}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108
Craig Topper17854ec2017-08-30 07:48:39 +00001109// Split version to allow mask and broadcast node to be different types. This
1110// helps support the 32x2 broadcasts.
1111multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1112 X86VectorVTInfo MaskInfo,
1113 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001114 X86VectorVTInfo SrcInfo,
1115 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1116 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1117 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1118 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001119 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001120 (MaskInfo.VT
1121 (bitconvert
1122 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001123 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1124 (MaskInfo.VT
1125 (bitconvert
1126 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001127 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001128 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001129 let mayLoad = 1 in
1130 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1131 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001132 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001133 (MaskInfo.VT
1134 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001135 (DestInfo.VT (UnmaskedOp
1136 (SrcInfo.ScalarLdFrag addr:$src))))),
1137 (MaskInfo.VT
1138 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001139 (DestInfo.VT (X86VBroadcast
1140 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001141 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001142 }
Craig Toppere1cac152016-06-07 07:27:54 +00001143
Craig Topper17854ec2017-08-30 07:48:39 +00001144 def : Pat<(MaskInfo.VT
1145 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001146 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001147 (SrcInfo.VT (scalar_to_vector
1148 (SrcInfo.ScalarLdFrag addr:$src))))))),
1149 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1150 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1151 (bitconvert
1152 (DestInfo.VT
1153 (X86VBroadcast
1154 (SrcInfo.VT (scalar_to_vector
1155 (SrcInfo.ScalarLdFrag addr:$src)))))),
1156 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001157 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001158 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1159 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1160 (bitconvert
1161 (DestInfo.VT
1162 (X86VBroadcast
1163 (SrcInfo.VT (scalar_to_vector
1164 (SrcInfo.ScalarLdFrag addr:$src)))))),
1165 MaskInfo.ImmAllZerosV)),
1166 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1167 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001168}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001169
Craig Topper17854ec2017-08-30 07:48:39 +00001170// Helper class to force mask and broadcast result to same type.
1171multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1172 X86VectorVTInfo DestInfo,
1173 X86VectorVTInfo SrcInfo> :
1174 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1175
Craig Topper80934372016-07-16 03:42:59 +00001176multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001177 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001178 let Predicates = [HasAVX512] in
1179 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1180 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1181 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001182
1183 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001184 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001185 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001186 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001187 }
1188}
1189
Craig Topper80934372016-07-16 03:42:59 +00001190multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1191 AVX512VLVectorVTInfo _> {
1192 let Predicates = [HasAVX512] in
1193 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1194 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1195 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001196
Craig Topper80934372016-07-16 03:42:59 +00001197 let Predicates = [HasVLX] in {
1198 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1199 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1200 EVEX_V256;
1201 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1202 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1203 EVEX_V128;
1204 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001205}
Craig Topper80934372016-07-16 03:42:59 +00001206defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1207 avx512vl_f32_info>;
1208defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1209 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001210
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001211def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001212 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001213def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001214 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001215
Robert Khasanovcbc57032014-12-09 16:38:41 +00001216multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001217 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001218 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001219 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001220 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001221 (ins SrcRC:$src),
1222 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001223 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001224}
1225
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001226multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
Guy Blank7f60c992017-08-09 17:21:01 +00001227 X86VectorVTInfo _, SDPatternOperator OpNode,
1228 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001229 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001230 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1231 (outs _.RC:$dst), (ins GR32:$src),
1232 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1233 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1234 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1235 "$src0 = $dst">, T8PD, EVEX;
1236
1237 def : Pat <(_.VT (OpNode SrcRC:$src)),
1238 (!cast<Instruction>(Name#r)
1239 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1240
1241 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1242 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1243 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1244
1245 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1246 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1247 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1248}
1249
1250multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1251 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1252 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1253 let Predicates = [prd] in
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001254 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
Guy Blank7f60c992017-08-09 17:21:01 +00001255 Subreg>, EVEX_V512;
1256 let Predicates = [prd, HasVLX] in {
1257 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1258 SrcRC, Subreg>, EVEX_V256;
1259 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1260 SrcRC, Subreg>, EVEX_V128;
1261 }
1262}
1263
Robert Khasanovcbc57032014-12-09 16:38:41 +00001264multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001265 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001266 RegisterClass SrcRC, Predicate prd> {
1267 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001268 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001269 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001270 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1271 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001272 }
1273}
1274
Guy Blank7f60c992017-08-09 17:21:01 +00001275defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1276 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1277defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1278 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1279 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001280defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1281 X86VBroadcast, GR32, HasAVX512>;
1282defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1283 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001284
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001285def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001286 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001288 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289
Igor Breger21296d22015-10-20 11:56:42 +00001290// Provide aliases for broadcast from the same register class that
1291// automatically does the extract.
1292multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1293 X86VectorVTInfo SrcInfo> {
1294 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1295 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1296 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1297}
1298
1299multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1300 AVX512VLVectorVTInfo _, Predicate prd> {
1301 let Predicates = [prd] in {
1302 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1303 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1304 EVEX_V512;
1305 // Defined separately to avoid redefinition.
1306 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1307 }
1308 let Predicates = [prd, HasVLX] in {
1309 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1310 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1311 EVEX_V256;
1312 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1313 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001314 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315}
1316
Igor Breger21296d22015-10-20 11:56:42 +00001317defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1318 avx512vl_i8_info, HasBWI>;
1319defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1320 avx512vl_i16_info, HasBWI>;
1321defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1322 avx512vl_i32_info, HasAVX512>;
1323defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1324 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001326multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1327 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001328 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001329 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1330 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001331 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001332 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001333}
1334
Craig Topperd6f4be92017-08-21 05:29:02 +00001335// This should be used for the AVX512DQ broadcast instructions. It disables
1336// the unmasked patterns so that we only use the DQ instructions when masking
1337// is requested.
1338multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1339 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001340 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001341 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1342 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1343 (null_frag),
1344 (_Dst.VT (X86SubVBroadcast
1345 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1346 AVX5128IBase, EVEX;
1347}
1348
Simon Pilgrim79195582017-02-21 16:41:44 +00001349let Predicates = [HasAVX512] in {
1350 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1351 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1352 (VPBROADCASTQZm addr:$src)>;
1353}
1354
Craig Topperad3d0312017-10-10 21:07:14 +00001355let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001356 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1357 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1358 (VPBROADCASTQZ128m addr:$src)>;
1359 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1360 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001361}
1362let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001363 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1364 // This means we'll encounter truncated i32 loads; match that here.
1365 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1366 (VPBROADCASTWZ128m addr:$src)>;
1367 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1368 (VPBROADCASTWZ256m addr:$src)>;
1369 def : Pat<(v8i16 (X86VBroadcast
1370 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1371 (VPBROADCASTWZ128m addr:$src)>;
1372 def : Pat<(v16i16 (X86VBroadcast
1373 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1374 (VPBROADCASTWZ256m addr:$src)>;
1375}
1376
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001377//===----------------------------------------------------------------------===//
1378// AVX-512 BROADCAST SUBVECTORS
1379//
1380
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001381defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1382 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001383 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001384defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1385 v16f32_info, v4f32x_info>,
1386 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1387defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1388 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001389 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001390defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1391 v8f64_info, v4f64x_info>, VEX_W,
1392 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1393
Craig Topper715ad7f2016-10-16 23:29:51 +00001394let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001395def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1396 (VBROADCASTF64X4rm addr:$src)>;
1397def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1398 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001399def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1400 (VBROADCASTI64X4rm addr:$src)>;
1401def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1402 (VBROADCASTI64X4rm addr:$src)>;
1403
1404// Provide fallback in case the load node that is used in the patterns above
1405// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001406def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1407 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001408 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001409def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1410 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1411 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001412def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1413 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001414 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001415def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1416 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1417 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001418def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1419 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1420 (v16i16 VR256X:$src), 1)>;
1421def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1422 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1423 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001424
Craig Topperd6f4be92017-08-21 05:29:02 +00001425def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1426 (VBROADCASTF32X4rm addr:$src)>;
1427def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1428 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001429def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1430 (VBROADCASTI32X4rm addr:$src)>;
1431def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1432 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001433}
1434
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001435let Predicates = [HasVLX] in {
1436defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1437 v8i32x_info, v4i32x_info>,
1438 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1439defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1440 v8f32x_info, v4f32x_info>,
1441 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001442
Craig Topperd6f4be92017-08-21 05:29:02 +00001443def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1444 (VBROADCASTF32X4Z256rm addr:$src)>;
1445def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1446 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001447def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1448 (VBROADCASTI32X4Z256rm addr:$src)>;
1449def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1450 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001451
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001452// Provide fallback in case the load node that is used in the patterns above
1453// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001454def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1455 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1456 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001457def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001458 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001459 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001460def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1461 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1462 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001463def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001464 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001465 (v4i32 VR128X:$src), 1)>;
1466def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001467 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001468 (v8i16 VR128X:$src), 1)>;
1469def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001470 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001471 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001472}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001473
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001474let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001475defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001476 v4i64x_info, v2i64x_info>, VEX_W,
1477 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001478defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001479 v4f64x_info, v2f64x_info>, VEX_W,
1480 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001481}
1482
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001483let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001484defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001485 v8i64_info, v2i64x_info>, VEX_W,
1486 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001487defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001488 v16i32_info, v8i32x_info>,
1489 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001490defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001491 v8f64_info, v2f64x_info>, VEX_W,
1492 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001493defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001494 v16f32_info, v8f32x_info>,
1495 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1496}
Adam Nemet73f72e12014-06-27 00:43:38 +00001497
Igor Bregerfa798a92015-11-02 07:39:36 +00001498multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001499 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001500 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001501 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001502 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001503 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001504 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001505 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001506 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001507 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001508}
1509
1510multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001511 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1512 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001513
1514 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001515 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001516 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001517 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001518}
1519
Craig Topper51e052f2016-10-15 16:26:02 +00001520defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1521 avx512vl_i32_info, avx512vl_i64_info>;
1522defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1523 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001524
Craig Topper52317e82017-01-15 05:47:45 +00001525let Predicates = [HasVLX] in {
1526def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1527 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1528def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1529 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1530}
1531
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001532def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001533 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001534def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1535 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1536
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001537def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001538 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001539def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1540 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001541
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001542//===----------------------------------------------------------------------===//
1543// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1544//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001545multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1546 X86VectorVTInfo _, RegisterClass KRC> {
1547 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001549 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550}
1551
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001552multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001553 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1554 let Predicates = [HasCDI] in
1555 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1556 let Predicates = [HasCDI, HasVLX] in {
1557 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1558 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1559 }
1560}
1561
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001562defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001563 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001564defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001565 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001566
1567//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001568// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001569multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001570let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001571 // The index operand in the pattern should really be an integer type. However,
1572 // if we do that and it happens to come from a bitcast, then it becomes
1573 // difficult to find the bitcast needed to convert the index to the
1574 // destination type for the passthru since it will be folded with the bitcast
1575 // of the index operand.
1576 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001577 (ins _.RC:$src2, _.RC:$src3),
1578 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001579 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001580 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001581
Craig Topper4fa3b502016-09-06 06:56:59 +00001582 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001583 (ins _.RC:$src2, _.MemOp:$src3),
1584 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001585 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001586 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001587 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588 }
1589}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001590multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001591 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001592 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001593 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001594 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1595 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1596 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001597 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001598 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1599 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001600}
1601
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001602multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001603 AVX512VLVectorVTInfo VTInfo> {
1604 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1605 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001606 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001607 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1608 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1609 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1610 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001611 }
1612}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001613
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001614multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001615 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001616 Predicate Prd> {
1617 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001618 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001619 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001620 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1621 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001622 }
1623}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001624
Craig Topperaad5f112015-11-30 00:13:24 +00001625defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001626 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001627defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001628 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001629defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001630 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001631 VEX_W, EVEX_CD8<16, CD8VF>;
1632defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001633 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001634 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001635defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001636 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001637defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001638 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001639
Craig Topperaad5f112015-11-30 00:13:24 +00001640// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001641multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001642 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001643let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001644 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1645 (ins IdxVT.RC:$src2, _.RC:$src3),
1646 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001647 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1648 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001649
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001650 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1651 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1652 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001653 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001654 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001655 EVEX_4V, AVX5128IBase;
1656 }
1657}
1658multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001659 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001660 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001661 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1662 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1663 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1664 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001665 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001666 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1667 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001668}
1669
1670multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001671 AVX512VLVectorVTInfo VTInfo,
1672 AVX512VLVectorVTInfo ShuffleMask> {
1673 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001674 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001675 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001676 ShuffleMask.info512>, EVEX_V512;
1677 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001678 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001679 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001680 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001681 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001682 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001683 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001684 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1685 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001686 }
1687}
1688
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001689multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001690 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001691 AVX512VLVectorVTInfo Idx,
1692 Predicate Prd> {
1693 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001694 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1695 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001696 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001697 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1698 Idx.info128>, EVEX_V128;
1699 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1700 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001701 }
1702}
1703
Craig Toppera47576f2015-11-26 20:21:29 +00001704defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001705 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001706defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001707 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001708defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1709 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1710 VEX_W, EVEX_CD8<16, CD8VF>;
1711defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1712 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1713 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001714defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001715 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001716defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001717 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001718
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719//===----------------------------------------------------------------------===//
1720// AVX-512 - BLEND using mask
1721//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001722multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001723 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001724 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1725 (ins _.RC:$src1, _.RC:$src2),
1726 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001727 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001728 []>, EVEX_4V;
1729 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1730 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001731 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001732 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001733 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001734 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1735 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1736 !strconcat(OpcodeStr,
1737 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1738 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001739 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001740 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1741 (ins _.RC:$src1, _.MemOp:$src2),
1742 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001743 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001744 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1745 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1746 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001747 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001748 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001749 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001750 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1751 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1752 !strconcat(OpcodeStr,
1753 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1754 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1755 }
Craig Toppera74e3082017-01-07 22:20:34 +00001756 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001757}
1758multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1759
Craig Topper81f20aa2017-01-07 22:20:26 +00001760 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001761 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1762 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1763 !strconcat(OpcodeStr,
1764 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1765 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001766 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001767
1768 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1769 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1770 !strconcat(OpcodeStr,
1771 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1772 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001773 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001774 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775}
1776
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001777multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1778 AVX512VLVectorVTInfo VTInfo> {
1779 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1780 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001782 let Predicates = [HasVLX] in {
1783 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1784 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1785 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1786 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1787 }
1788}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001789
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001790multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1791 AVX512VLVectorVTInfo VTInfo> {
1792 let Predicates = [HasBWI] in
1793 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001794
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001795 let Predicates = [HasBWI, HasVLX] in {
1796 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1797 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1798 }
1799}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001802defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1803defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1804defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1805defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1806defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1807defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001808
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001809
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001810//===----------------------------------------------------------------------===//
1811// Compare Instructions
1812//===----------------------------------------------------------------------===//
1813
1814// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001815
1816multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1817
1818 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1819 (outs _.KRC:$dst),
1820 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1821 "vcmp${cc}"#_.Suffix,
1822 "$src2, $src1", "$src1, $src2",
1823 (OpNode (_.VT _.RC:$src1),
1824 (_.VT _.RC:$src2),
1825 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001826 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001827 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001829 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001830 "vcmp${cc}"#_.Suffix,
1831 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001832 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001833 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001834
1835 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1836 (outs _.KRC:$dst),
1837 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1838 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001839 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001840 (OpNodeRnd (_.VT _.RC:$src1),
1841 (_.VT _.RC:$src2),
1842 imm:$cc,
1843 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1844 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001845 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001846 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1847 (outs VK1:$dst),
1848 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1849 "vcmp"#_.Suffix,
1850 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001851 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001852 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1853 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001854 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001855 "vcmp"#_.Suffix,
1856 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1857 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1858
1859 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1860 (outs _.KRC:$dst),
1861 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1862 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001863 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001864 EVEX_4V, EVEX_B;
1865 }// let isAsmParserOnly = 1, hasSideEffects = 0
1866
1867 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001868 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001869 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1870 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1871 !strconcat("vcmp${cc}", _.Suffix,
1872 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1873 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1874 _.FRC:$src2,
1875 imm:$cc))],
1876 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001877 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1878 (outs _.KRC:$dst),
1879 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1880 !strconcat("vcmp${cc}", _.Suffix,
1881 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1882 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1883 (_.ScalarLdFrag addr:$src2),
1884 imm:$cc))],
1885 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001886 }
1887}
1888
1889let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001890 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001891 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1892 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001893 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001894 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1895 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001896}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001898multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001899 X86VectorVTInfo _, bit IsCommutable> {
1900 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001901 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001902 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1903 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1904 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001905 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1906 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001907 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1908 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1909 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1910 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001912 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001913 def rrk : AVX512BI<opc, MRMSrcReg,
1914 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1915 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1916 "$dst {${mask}}, $src1, $src2}"),
1917 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1918 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1919 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001920 def rmk : AVX512BI<opc, MRMSrcMem,
1921 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1922 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1923 "$dst {${mask}}, $src1, $src2}"),
1924 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1925 (OpNode (_.VT _.RC:$src1),
1926 (_.VT (bitconvert
1927 (_.LdFrag addr:$src2))))))],
1928 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929}
1930
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001931multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001932 X86VectorVTInfo _, bit IsCommutable> :
1933 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001934 def rmb : AVX512BI<opc, MRMSrcMem,
1935 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1936 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1937 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1938 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1939 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1940 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1941 def rmbk : AVX512BI<opc, MRMSrcMem,
1942 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1943 _.ScalarMemOp:$src2),
1944 !strconcat(OpcodeStr,
1945 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1946 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1947 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1948 (OpNode (_.VT _.RC:$src1),
1949 (X86VBroadcast
1950 (_.ScalarLdFrag addr:$src2)))))],
1951 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001952}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001953
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001954multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001955 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1956 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001957 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001958 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1959 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001960
1961 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001962 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1963 IsCommutable>, EVEX_V256;
1964 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1965 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001966 }
1967}
1968
1969multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1970 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001971 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001972 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001973 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1974 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001975
1976 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001977 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1978 IsCommutable>, EVEX_V256;
1979 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1980 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001981 }
1982}
1983
1984defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001985 avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00001986 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001987
1988defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001989 avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00001990 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001991
Robert Khasanovf70f7982014-09-18 14:06:55 +00001992defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001993 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001994 EVEX_CD8<32, CD8VF>;
1995
Robert Khasanovf70f7982014-09-18 14:06:55 +00001996defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001997 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001998 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1999
2000defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
2001 avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002002 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002003
2004defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
2005 avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002006 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002007
Robert Khasanovf70f7982014-09-18 14:06:55 +00002008defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002009 avx512vl_i32_info, HasAVX512>,
2010 EVEX_CD8<32, CD8VF>;
2011
Robert Khasanovf70f7982014-09-18 14:06:55 +00002012defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002013 avx512vl_i64_info, HasAVX512>,
2014 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015
Craig Toppera88306e2017-10-10 06:36:46 +00002016// Transforms to swizzle an immediate to help matching memory operand in first
2017// operand.
2018def CommutePCMPCC : SDNodeXForm<imm, [{
2019 uint8_t Imm = N->getZExtValue() & 0x7;
2020 switch (Imm) {
2021 default: llvm_unreachable("Unreachable!");
2022 case 0x01: Imm = 0x06; break; // LT -> NLE
2023 case 0x02: Imm = 0x05; break; // LE -> NLT
2024 case 0x05: Imm = 0x02; break; // NLT -> LE
2025 case 0x06: Imm = 0x01; break; // NLE -> LT
2026 case 0x00: // EQ
2027 case 0x03: // FALSE
2028 case 0x04: // NE
2029 case 0x07: // TRUE
2030 break;
2031 }
2032 return getI8Imm(Imm, SDLoc(N));
2033}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034
Robert Khasanov29e3b962014-08-27 09:34:37 +00002035multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2036 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002037 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002038 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002039 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002040 !strconcat("vpcmp${cc}", Suffix,
2041 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002042 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2043 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2045 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002046 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002047 !strconcat("vpcmp${cc}", Suffix,
2048 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002049 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2050 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002051 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002052 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002053 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002054 def rrik : AVX512AIi8<opc, MRMSrcReg,
2055 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002056 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002057 !strconcat("vpcmp${cc}", Suffix,
2058 "\t{$src2, $src1, $dst {${mask}}|",
2059 "$dst {${mask}}, $src1, $src2}"),
2060 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2061 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002062 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002063 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002064 def rmik : AVX512AIi8<opc, MRMSrcMem,
2065 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002066 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002067 !strconcat("vpcmp${cc}", Suffix,
2068 "\t{$src2, $src1, $dst {${mask}}|",
2069 "$dst {${mask}}, $src1, $src2}"),
2070 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2071 (OpNode (_.VT _.RC:$src1),
2072 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002073 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002074 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2075
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002077 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002079 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2081 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002082 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002083 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002085 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002086 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2087 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002088 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002089 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2090 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002091 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002092 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002093 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2094 "$dst {${mask}}, $src1, $src2, $cc}"),
2095 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002096 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002097 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2098 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002099 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002100 !strconcat("vpcmp", Suffix,
2101 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2102 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002103 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104 }
Craig Toppera88306e2017-10-10 06:36:46 +00002105
2106 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2107 (_.VT _.RC:$src1), imm:$cc),
2108 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2109 (CommutePCMPCC imm:$cc))>;
2110
2111 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2112 (_.VT _.RC:$src1), imm:$cc)),
2113 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2114 _.RC:$src1, addr:$src2,
2115 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116}
2117
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002119 X86VectorVTInfo _> :
2120 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002121 def rmib : AVX512AIi8<opc, MRMSrcMem,
2122 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002123 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002124 !strconcat("vpcmp${cc}", Suffix,
2125 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2126 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2127 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2128 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002129 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2131 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2132 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002133 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002134 !strconcat("vpcmp${cc}", Suffix,
2135 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2136 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2137 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2138 (OpNode (_.VT _.RC:$src1),
2139 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002140 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002141 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142
Robert Khasanov29e3b962014-08-27 09:34:37 +00002143 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002144 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2146 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002147 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002148 !strconcat("vpcmp", Suffix,
2149 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2150 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2151 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2152 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2153 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002154 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002155 !strconcat("vpcmp", Suffix,
2156 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2157 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2158 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2159 }
Craig Toppera88306e2017-10-10 06:36:46 +00002160
2161 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2162 (_.VT _.RC:$src1), imm:$cc),
2163 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2164 (CommutePCMPCC imm:$cc))>;
2165
2166 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2167 (_.ScalarLdFrag addr:$src2)),
2168 (_.VT _.RC:$src1), imm:$cc)),
2169 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2170 _.RC:$src1, addr:$src2,
2171 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002172}
2173
2174multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2175 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2176 let Predicates = [prd] in
2177 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2178
2179 let Predicates = [prd, HasVLX] in {
2180 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2181 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2182 }
2183}
2184
2185multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2186 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2187 let Predicates = [prd] in
2188 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2189 EVEX_V512;
2190
2191 let Predicates = [prd, HasVLX] in {
2192 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2193 EVEX_V256;
2194 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2195 EVEX_V128;
2196 }
2197}
2198
2199defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2200 HasBWI>, EVEX_CD8<8, CD8VF>;
2201defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2202 HasBWI>, EVEX_CD8<8, CD8VF>;
2203
2204defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2205 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2206defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2207 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2208
Robert Khasanovf70f7982014-09-18 14:06:55 +00002209defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002210 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002211defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002212 HasAVX512>, EVEX_CD8<32, CD8VF>;
2213
Robert Khasanovf70f7982014-09-18 14:06:55 +00002214defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002215 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002216defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002217 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218
Ayman Musa721d97f2017-06-27 12:08:37 +00002219
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002220multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002222 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2223 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2224 "vcmp${cc}"#_.Suffix,
2225 "$src2, $src1", "$src1, $src2",
2226 (X86cmpm (_.VT _.RC:$src1),
2227 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002228 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002229
Craig Toppere1cac152016-06-07 07:27:54 +00002230 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2231 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2232 "vcmp${cc}"#_.Suffix,
2233 "$src2, $src1", "$src1, $src2",
2234 (X86cmpm (_.VT _.RC:$src1),
2235 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2236 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002237
Craig Toppere1cac152016-06-07 07:27:54 +00002238 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2239 (outs _.KRC:$dst),
2240 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2241 "vcmp${cc}"#_.Suffix,
2242 "${src2}"##_.BroadcastStr##", $src1",
2243 "$src1, ${src2}"##_.BroadcastStr,
2244 (X86cmpm (_.VT _.RC:$src1),
2245 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2246 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002248 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002249 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2250 (outs _.KRC:$dst),
2251 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2252 "vcmp"#_.Suffix,
2253 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2254
2255 let mayLoad = 1 in {
2256 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2257 (outs _.KRC:$dst),
2258 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2259 "vcmp"#_.Suffix,
2260 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2261
2262 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2263 (outs _.KRC:$dst),
2264 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2265 "vcmp"#_.Suffix,
2266 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2267 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2268 }
Craig Topper61956982017-09-30 17:02:39 +00002269 }
2270
2271 // Patterns for selecting with loads in other operand.
2272 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2273 CommutableCMPCC:$cc),
2274 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2275 imm:$cc)>;
2276
2277 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2278 (_.VT _.RC:$src1),
2279 CommutableCMPCC:$cc)),
2280 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2281 _.RC:$src1, addr:$src2,
2282 imm:$cc)>;
2283
2284 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2285 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2286 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2287 imm:$cc)>;
2288
2289 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2290 (_.ScalarLdFrag addr:$src2)),
2291 (_.VT _.RC:$src1),
2292 CommutableCMPCC:$cc)),
2293 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2294 _.RC:$src1, addr:$src2,
2295 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002296}
2297
2298multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2299 // comparison code form (VCMP[EQ/LT/LE/...]
2300 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2301 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2302 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002303 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002304 (X86cmpmRnd (_.VT _.RC:$src1),
2305 (_.VT _.RC:$src2),
2306 imm:$cc,
2307 (i32 FROUND_NO_EXC))>, EVEX_B;
2308
2309 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2310 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2311 (outs _.KRC:$dst),
2312 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2313 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002314 "$cc, {sae}, $src2, $src1",
2315 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002316 }
2317}
2318
2319multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2320 let Predicates = [HasAVX512] in {
2321 defm Z : avx512_vcmp_common<_.info512>,
2322 avx512_vcmp_sae<_.info512>, EVEX_V512;
2323
2324 }
2325 let Predicates = [HasAVX512,HasVLX] in {
2326 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2327 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328 }
2329}
2330
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002331defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2332 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2333defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2334 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002336
Craig Topper61956982017-09-30 17:02:39 +00002337// Patterns to select fp compares with load as first operand.
2338let Predicates = [HasAVX512] in {
2339 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2340 CommutableCMPCC:$cc)),
2341 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2342
2343 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2344 CommutableCMPCC:$cc)),
2345 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2346}
2347
Asaf Badouh572bbce2015-09-20 08:46:07 +00002348// ----------------------------------------------------------------
2349// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002350//handle fpclass instruction mask = op(reg_scalar,imm)
2351// op(mem_scalar,imm)
2352multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2353 X86VectorVTInfo _, Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002354 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002355 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002356 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002357 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002358 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2359 (i32 imm:$src2)))], NoItinerary>;
2360 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2361 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2362 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002363 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002364 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002365 (OpNode (_.VT _.RC:$src1),
2366 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002367 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002368 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002369 OpcodeStr##_.Suffix##
2370 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2371 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002372 (OpNode _.ScalarIntMemCPat:$src1,
Craig Topper63801df2017-02-19 21:44:35 +00002373 (i32 imm:$src2)))], NoItinerary>;
2374 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002375 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002376 OpcodeStr##_.Suffix##
2377 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2378 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002379 (OpNode _.ScalarIntMemCPat:$src1,
Craig Topper63801df2017-02-19 21:44:35 +00002380 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002381 }
2382}
2383
Asaf Badouh572bbce2015-09-20 08:46:07 +00002384//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2385// fpclass(reg_vec, mem_vec, imm)
2386// fpclass(reg_vec, broadcast(eltVt), imm)
2387multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2388 X86VectorVTInfo _, string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002389 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002390 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2391 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002392 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002393 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2394 (i32 imm:$src2)))], NoItinerary>;
2395 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2396 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2397 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002398 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002399 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002400 (OpNode (_.VT _.RC:$src1),
2401 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002402 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2403 (ins _.MemOp:$src1, i32u8imm:$src2),
2404 OpcodeStr##_.Suffix##mem#
2405 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002406 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002407 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2408 (i32 imm:$src2)))], NoItinerary>;
2409 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2410 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2411 OpcodeStr##_.Suffix##mem#
2412 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002413 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002414 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2415 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2416 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2417 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2418 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2419 _.BroadcastStr##", $dst|$dst, ${src1}"
2420 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002421 [(set _.KRC:$dst,(OpNode
2422 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002423 (_.ScalarLdFrag addr:$src1))),
2424 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2425 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2426 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2427 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2428 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2429 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002430 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2431 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002432 (_.ScalarLdFrag addr:$src1))),
2433 (i32 imm:$src2))))], NoItinerary>,
2434 EVEX_B, EVEX_K;
Craig Topper4a638432017-11-11 06:57:44 +00002435 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002436}
2437
Asaf Badouh572bbce2015-09-20 08:46:07 +00002438multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002439 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002440 string broadcast>{
2441 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002442 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002443 broadcast>, EVEX_V512;
2444 }
2445 let Predicates = [prd, HasVLX] in {
2446 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2447 broadcast>, EVEX_V128;
2448 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2449 broadcast>, EVEX_V256;
2450 }
2451}
2452
2453multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002454 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002455 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002456 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002457 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002458 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2459 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2460 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2461 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2462 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002463}
2464
Asaf Badouh696e8e02015-10-18 11:04:38 +00002465defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2466 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002467
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002468//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469// Mask register copy, including
2470// - copy between mask registers
2471// - load/store mask registers
2472// - copy from GPR to mask register and vice versa
2473//
2474multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2475 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002476 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002477 let hasSideEffects = 0 in
2478 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2479 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2480 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2481 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2482 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2483 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2484 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2485 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486}
2487
2488multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2489 string OpcodeStr,
2490 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002491 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002493 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002495 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 }
2497}
2498
Robert Khasanov74acbb72014-07-23 14:49:42 +00002499let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002500 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002501 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2502 VEX, PD;
2503
2504let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002505 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002506 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002507 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002508
2509let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002510 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2511 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002512 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2513 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002514 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2515 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002516 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2517 VEX, XD, VEX_W;
2518}
2519
2520// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002521def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002522 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002523def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002524 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002525
2526def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002527 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002528def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002529 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002530
2531def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002532 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002533def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002534 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002535
2536def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002537 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002538def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2539 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002540def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002541 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002542
2543def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2544 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2545def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2546 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2547def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2548 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2549def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2550 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551
Robert Khasanov74acbb72014-07-23 14:49:42 +00002552// Load/store kreg
2553let Predicates = [HasDQI] in {
2554 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2555 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002556 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2557 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002558
2559 def : Pat<(store VK4:$src, addr:$dst),
2560 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2561 def : Pat<(store VK2:$src, addr:$dst),
2562 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002563 def : Pat<(store VK1:$src, addr:$dst),
2564 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002565
2566 def : Pat<(v2i1 (load addr:$src)),
2567 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2568 def : Pat<(v4i1 (load addr:$src)),
2569 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002570}
2571let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002572 def : Pat<(store VK1:$src, addr:$dst),
2573 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002574 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2575 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002576 def : Pat<(store VK2:$src, addr:$dst),
2577 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002578 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2579 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002580 def : Pat<(store VK4:$src, addr:$dst),
2581 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002582 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2583 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002584 def : Pat<(store VK8:$src, addr:$dst),
2585 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002586 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2587 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002588
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002589 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002590 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002591 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002592 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002593 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002594 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002595}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002596
Robert Khasanov74acbb72014-07-23 14:49:42 +00002597let Predicates = [HasAVX512] in {
2598 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002600 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002601 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002602 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2603 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002604}
2605let Predicates = [HasBWI] in {
2606 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2607 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002608 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2609 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002610 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2611 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002612 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2613 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002614}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002615
Robert Khasanov74acbb72014-07-23 14:49:42 +00002616let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002617 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2618 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2619 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002620
Simon Pilgrim64fff142017-07-16 18:37:23 +00002621 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002622 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002623
Guy Blank548e22a2017-05-19 12:35:15 +00002624 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2625 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002626
Simon Pilgrim64fff142017-07-16 18:37:23 +00002627 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002628 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002629
Simon Pilgrim64fff142017-07-16 18:37:23 +00002630 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002631 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2632 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002633
Guy Blank548e22a2017-05-19 12:35:15 +00002634 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2635 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2636 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2637 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2638 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2639 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2640 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002641
Guy Blank548e22a2017-05-19 12:35:15 +00002642 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2643 (COPY_TO_REGCLASS
2644 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2645 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2646 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2647 (COPY_TO_REGCLASS
2648 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2649 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2650 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2651 (COPY_TO_REGCLASS
2652 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2653 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002654
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002655}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656
2657// Mask unary operation
2658// - KNOT
2659multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002660 RegisterClass KRC, SDPatternOperator OpNode,
2661 Predicate prd> {
2662 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002663 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002665 [(set KRC:$dst, (OpNode KRC:$src))]>;
2666}
2667
Robert Khasanov74acbb72014-07-23 14:49:42 +00002668multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2669 SDPatternOperator OpNode> {
2670 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2671 HasDQI>, VEX, PD;
2672 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2673 HasAVX512>, VEX, PS;
2674 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2675 HasBWI>, VEX, PD, VEX_W;
2676 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2677 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678}
2679
Craig Topper7b9cc142016-11-03 06:04:28 +00002680defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002681
Robert Khasanov74acbb72014-07-23 14:49:42 +00002682// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002683let Predicates = [HasAVX512, NoDQI] in
2684def : Pat<(vnot VK8:$src),
2685 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2686
2687def : Pat<(vnot VK4:$src),
2688 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2689def : Pat<(vnot VK2:$src),
2690 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691
2692// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002693// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002695 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002696 Predicate prd, bit IsCommutable> {
2697 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2699 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002700 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2702}
2703
Robert Khasanov595683d2014-07-28 13:46:45 +00002704multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002705 SDPatternOperator OpNode, bit IsCommutable,
2706 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002707 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002708 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002709 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002710 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002711 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002712 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002713 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002714 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002715}
2716
2717def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2718def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002719// These nodes use 'vnot' instead of 'not' to support vectors.
2720def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2721def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002722
Craig Topper7b9cc142016-11-03 06:04:28 +00002723defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2724defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2725defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2726defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2727defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2728defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002729
Craig Topper7b9cc142016-11-03 06:04:28 +00002730multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2731 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002732 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2733 // for the DQI set, this type is legal and KxxxB instruction is used
2734 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002735 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002736 (COPY_TO_REGCLASS
2737 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2738 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2739
2740 // All types smaller than 8 bits require conversion anyway
2741 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2742 (COPY_TO_REGCLASS (Inst
2743 (COPY_TO_REGCLASS VK1:$src1, VK16),
2744 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002745 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002746 (COPY_TO_REGCLASS (Inst
2747 (COPY_TO_REGCLASS VK2:$src1, VK16),
2748 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002749 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002750 (COPY_TO_REGCLASS (Inst
2751 (COPY_TO_REGCLASS VK4:$src1, VK16),
2752 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753}
2754
Craig Topper7b9cc142016-11-03 06:04:28 +00002755defm : avx512_binop_pat<and, and, KANDWrr>;
2756defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2757defm : avx512_binop_pat<or, or, KORWrr>;
2758defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2759defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002760
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002762multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2763 RegisterClass KRCSrc, Predicate prd> {
2764 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002765 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002766 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2767 (ins KRC:$src1, KRC:$src2),
2768 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2769 VEX_4V, VEX_L;
2770
2771 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2772 (!cast<Instruction>(NAME##rr)
2773 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2774 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002776}
2777
Igor Bregera54a1a82015-09-08 13:10:00 +00002778defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2779defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2780defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782// Mask bit testing
2783multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002784 SDNode OpNode, Predicate prd> {
2785 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002787 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2789}
2790
Igor Breger5ea0a6812015-08-31 13:30:19 +00002791multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2792 Predicate prdW = HasAVX512> {
2793 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2794 VEX, PD;
2795 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2796 VEX, PS;
2797 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2798 VEX, PS, VEX_W;
2799 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2800 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801}
2802
2803defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002804defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002805
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806// Mask shift
2807multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2808 SDNode OpNode> {
2809 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002810 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002812 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2814}
2815
2816multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2817 SDNode OpNode> {
2818 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002819 VEX, TAPD, VEX_W;
2820 let Predicates = [HasDQI] in
2821 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2822 VEX, TAPD;
2823 let Predicates = [HasBWI] in {
2824 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2825 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002826 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2827 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002828 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829}
2830
Craig Topper3b7e8232017-01-30 00:06:01 +00002831defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2832defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833
Ayman Musa721d97f2017-06-27 12:08:37 +00002834multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2835def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2836 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2837 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2838 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2839
Craig Toppereb5c4112017-09-24 05:24:52 +00002840def : Pat<(v8i1 (and VK8:$mask,
2841 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2842 (COPY_TO_REGCLASS
2843 (!cast<Instruction>(InstStr##Zrrk)
2844 (COPY_TO_REGCLASS VK8:$mask, VK16),
2845 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2846 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2847 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002848}
2849
2850multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2851 AVX512VLVectorVTInfo _> {
2852def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2853 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2854 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2855 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2856 imm:$cc), VK8)>;
2857
Craig Toppereb5c4112017-09-24 05:24:52 +00002858def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2859 (_.info256.VT VR256X:$src2), imm:$cc))),
2860 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2861 (COPY_TO_REGCLASS VK8:$mask, VK16),
2862 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2863 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2864 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002865}
2866
2867let Predicates = [HasAVX512, NoVLX] in {
2868 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2869 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2870
2871 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2872 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2873 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2874}
2875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876// Mask setting all 0s or 1s
2877multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2878 let Predicates = [HasAVX512] in
2879 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2880 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2881 [(set KRC:$dst, (VT Val))]>;
2882}
2883
2884multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002886 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2887 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888}
2889
2890defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2891defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2892
2893// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2894let Predicates = [HasAVX512] in {
2895 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002896 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2897 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002898 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002900 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2901 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002902 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002904
2905// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2906multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2907 RegisterClass RC, ValueType VT> {
2908 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2909 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002910
Igor Bregerf1bd7612016-03-06 07:46:03 +00002911 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002912 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002913}
Guy Blank548e22a2017-05-19 12:35:15 +00002914defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2915defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2916defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2917defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2918defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2919defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002920
2921defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2922defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2923defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2924defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2925defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2926
2927defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2928defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2929defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2930defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2931
2932defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2933defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2934defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2935
2936defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2937defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2938
2939defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002941
Michael Zuckerman9e588312017-10-31 10:00:19 +00002942multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
2943 X86KVectorVTInfo To, Predicate prd> {
2944let Predicates = [prd] in
2945 def :
2946 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
2947 (To.KVT(COPY_TO_REGCLASS
2948 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
2949 (i8 imm:$imm8)), To.KRC))>;
2950}
2951
2952multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
2953 X86KVectorVTInfo To> {
2954def :
2955 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
2956 (To.KVT(COPY_TO_REGCLASS
2957 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
2958 (i8 imm:$imm8)), To.KRC))>;
2959}
2960
2961defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
2962defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
2963defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
2964defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
2965defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
2966defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
2967
2968defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
2969defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
2970defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
2971defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
2972defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
2973defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
2974defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
2975defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
2976defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
2977defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
2978defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
2979defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
2980defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
2981defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
2982defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002983
Igor Breger86724082016-08-14 05:25:07 +00002984// Patterns for kmask shift
2985multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002986 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002987 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002988 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002989 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002990 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002991 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002992 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002993 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002994 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002995 RC))>;
2996}
2997
2998defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2999defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3000defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001//===----------------------------------------------------------------------===//
3002// AVX-512 - Aligned and unaligned load and store
3003//
3004
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003005
3006multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003007 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003008 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003009 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003010 let hasSideEffects = 0 in {
3011 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003012 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003013 _.ExeDomain>, EVEX;
3014 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3015 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003016 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003017 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003018 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003019 (_.VT _.RC:$src),
3020 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003021 EVEX, EVEX_KZ;
3022
Craig Toppercb0e7492017-07-31 17:35:44 +00003023 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003024 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003025 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003026 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003027 !if(NoRMPattern, [],
3028 [(set _.RC:$dst,
3029 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003030 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003031
Craig Topper63e2cd62017-01-14 07:50:52 +00003032 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003033 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3034 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3035 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3036 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003037 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003038 (_.VT _.RC:$src1),
3039 (_.VT _.RC:$src0))))], _.ExeDomain>,
3040 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003041 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003042 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3043 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003044 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3045 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003046 [(set _.RC:$dst, (_.VT
3047 (vselect _.KRCWM:$mask,
3048 (_.VT (bitconvert (ld_frag addr:$src1))),
3049 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003050 }
Craig Toppere1cac152016-06-07 07:27:54 +00003051 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003052 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3053 (ins _.KRCWM:$mask, _.MemOp:$src),
3054 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3055 "${dst} {${mask}} {z}, $src}",
3056 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3057 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3058 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003059 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003060 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3061 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3062
3063 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3064 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3065
3066 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3067 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3068 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069}
3070
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003071multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3072 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003073 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003074 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003075 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003076 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003077
3078 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003079 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003080 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003081 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003082 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003083 }
3084}
3085
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003086multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3087 AVX512VLVectorVTInfo _,
3088 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003089 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003090 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003091 let Predicates = [prd] in
3092 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003093 masked_load_unaligned, NoRMPattern,
3094 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003095
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003096 let Predicates = [prd, HasVLX] in {
3097 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003098 masked_load_unaligned, NoRMPattern,
3099 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003100 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003101 masked_load_unaligned, NoRMPattern,
3102 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003103 }
3104}
3105
3106multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003107 PatFrag st_frag, PatFrag mstore, string Name,
3108 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003109
Craig Topper99f6b622016-05-01 01:03:56 +00003110 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003111 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3112 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003113 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003114 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3115 (ins _.KRCWM:$mask, _.RC:$src),
3116 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3117 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003118 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003119 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003120 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003121 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003122 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003123 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003124 }
Igor Breger81b79de2015-11-19 07:43:43 +00003125
Craig Topper2462a712017-08-01 15:31:24 +00003126 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003127 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003128 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003129 !if(NoMRPattern, [],
3130 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3131 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003132 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003133 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3134 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3135 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003136
3137 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3138 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3139 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003140}
3141
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003142
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003143multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003144 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003145 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003146 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003147 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003148 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003149
3150 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003151 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003152 masked_store_unaligned, Name#Z256,
3153 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003154 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003155 masked_store_unaligned, Name#Z128,
3156 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003157 }
3158}
3159
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003160multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003161 AVX512VLVectorVTInfo _, Predicate prd,
3162 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003163 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003164 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003165 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003166
3167 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003168 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003169 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003170 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003171 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003172 }
3173}
3174
3175defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3176 HasAVX512>,
3177 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003178 HasAVX512, "VMOVAPS">,
3179 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003180
3181defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3182 HasAVX512>,
3183 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003184 HasAVX512, "VMOVAPD">,
3185 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003186
Craig Topperc9293492016-02-26 06:50:29 +00003187defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003188 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003189 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3190 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003191 PS, EVEX_CD8<32, CD8VF>;
3192
Craig Topper4e7b8882016-10-03 02:00:29 +00003193defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003194 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003195 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3196 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003197 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003198
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003199defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3200 HasAVX512>,
3201 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003202 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003203 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003204
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003205defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3206 HasAVX512>,
3207 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003208 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003209 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003210
Craig Toppercb0e7492017-07-31 17:35:44 +00003211defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003212 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003213 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003214 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003215
Craig Toppercb0e7492017-07-31 17:35:44 +00003216defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003217 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003218 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003219 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003220
Craig Topperc9293492016-02-26 06:50:29 +00003221defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003222 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003223 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003224 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003225 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003226
Craig Topperc9293492016-02-26 06:50:29 +00003227defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003228 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003229 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003230 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003231 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003232
Craig Topperd875d6b2016-09-29 06:07:09 +00003233// Special instructions to help with spilling when we don't have VLX. We need
3234// to load or store from a ZMM register instead. These are converted in
3235// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003236let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003237 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3238def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3239 "", []>;
3240def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3241 "", []>;
3242def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3243 "", []>;
3244def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3245 "", []>;
3246}
3247
3248let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003249def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003250 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003251def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003252 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003253def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003254 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003255def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003256 "", []>;
3257}
3258
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003259def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003260 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003261 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003262 VK8), VR512:$src)>;
3263
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003264def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003265 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003266 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003267
Craig Topper33c550c2016-05-22 00:39:30 +00003268// These patterns exist to prevent the above patterns from introducing a second
3269// mask inversion when one already exists.
3270def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3271 (bc_v8i64 (v16i32 immAllZerosV)),
3272 (v8i64 VR512:$src))),
3273 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3274def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3275 (v16i32 immAllZerosV),
3276 (v16i32 VR512:$src))),
3277 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3278
Craig Topper96ab6fd2017-01-09 04:19:34 +00003279// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3280// available. Use a 512-bit operation and extract.
3281let Predicates = [HasAVX512, NoVLX] in {
3282def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3283 (v8f32 VR256X:$src0))),
3284 (EXTRACT_SUBREG
3285 (v16f32
3286 (VMOVAPSZrrk
3287 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3288 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3289 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3290 sub_ymm)>;
3291
3292def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3293 (v8i32 VR256X:$src0))),
3294 (EXTRACT_SUBREG
3295 (v16i32
3296 (VMOVDQA32Zrrk
3297 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3298 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3299 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3300 sub_ymm)>;
3301}
3302
Craig Topper2462a712017-08-01 15:31:24 +00003303let Predicates = [HasAVX512] in {
3304 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003305 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003306 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003307 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003308 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3309 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3310 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3311 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3312 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3313}
3314
3315let Predicates = [HasVLX] in {
3316 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003317 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3318 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3319 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3320 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3321 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3322 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3323 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3324 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003325
Craig Topper2462a712017-08-01 15:31:24 +00003326 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003327 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003328 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003329 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003330 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3331 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3332 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3333 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3334 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003335}
3336
Craig Topper80075a52017-08-27 19:03:36 +00003337multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3338 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3339 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3340 (bitconvert
3341 (To.VT (extract_subvector
3342 (From.VT From.RC:$src), (iPTR 0)))),
3343 To.RC:$src0)),
3344 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3345 Cast.RC:$src0, Cast.KRCWM:$mask,
3346 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3347
3348 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3349 (bitconvert
3350 (To.VT (extract_subvector
3351 (From.VT From.RC:$src), (iPTR 0)))),
3352 Cast.ImmAllZerosV)),
3353 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3354 Cast.KRCWM:$mask,
3355 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3356}
3357
3358
Craig Topperd27386a2017-08-25 23:34:59 +00003359let Predicates = [HasVLX] in {
3360// A masked extract from the first 128-bits of a 256-bit vector can be
3361// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003362defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3363defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3364defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3365defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3366defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3367defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3368defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3369defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3370defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3371defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3372defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3373defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003374
3375// A masked extract from the first 128-bits of a 512-bit vector can be
3376// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003377defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3378defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3379defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3380defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3381defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3382defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3383defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3384defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3385defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3386defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3387defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3388defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003389
3390// A masked extract from the first 256-bits of a 512-bit vector can be
3391// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003392defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3393defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3394defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3395defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3396defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3397defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3398defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3399defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3400defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3401defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3402defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3403defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003404}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003405
3406// Move Int Doubleword to Packed Double Int
3407//
3408let ExeDomain = SSEPackedInt in {
3409def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3410 "vmovd\t{$src, $dst|$dst, $src}",
3411 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003413 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003414def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003415 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416 [(set VR128X:$dst,
3417 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003418 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003419def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003420 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421 [(set VR128X:$dst,
3422 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003423 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003424let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3425def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3426 (ins i64mem:$src),
3427 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003428 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003429let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003430def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003431 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003432 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003434def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3435 "vmovq\t{$src, $dst|$dst, $src}",
3436 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3437 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003438def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003439 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003440 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003441 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003442def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003443 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003444 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003445 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3446 EVEX_CD8<64, CD8VT1>;
3447}
3448} // ExeDomain = SSEPackedInt
3449
3450// Move Int Doubleword to Single Scalar
3451//
3452let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3453def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3454 "vmovd\t{$src, $dst|$dst, $src}",
3455 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003456 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003458def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003459 "vmovd\t{$src, $dst|$dst, $src}",
3460 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3461 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3462} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3463
3464// Move doubleword from xmm register to r/m32
3465//
3466let ExeDomain = SSEPackedInt in {
3467def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3468 "vmovd\t{$src, $dst|$dst, $src}",
3469 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003471 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003472def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003474 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003475 [(store (i32 (extractelt (v4i32 VR128X:$src),
3476 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3477 EVEX, EVEX_CD8<32, CD8VT1>;
3478} // ExeDomain = SSEPackedInt
3479
3480// Move quadword from xmm1 register to r/m64
3481//
3482let ExeDomain = SSEPackedInt in {
3483def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3484 "vmovq\t{$src, $dst|$dst, $src}",
3485 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003487 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003488 Requires<[HasAVX512, In64BitMode]>;
3489
Craig Topperc648c9b2015-12-28 06:11:42 +00003490let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3491def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3492 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003493 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003494 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495
Craig Topperc648c9b2015-12-28 06:11:42 +00003496def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3497 (ins i64mem:$dst, VR128X:$src),
3498 "vmovq\t{$src, $dst|$dst, $src}",
3499 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3500 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003501 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003502 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3503
3504let hasSideEffects = 0 in
3505def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003506 (ins VR128X:$src),
3507 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3508 EVEX, VEX_W;
3509} // ExeDomain = SSEPackedInt
3510
3511// Move Scalar Single to Double Int
3512//
3513let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3514def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3515 (ins FR32X:$src),
3516 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003518 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003519def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003521 "vmovd\t{$src, $dst|$dst, $src}",
3522 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3523 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3524} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3525
3526// Move Quadword Int to Packed Quadword Int
3527//
3528let ExeDomain = SSEPackedInt in {
3529def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3530 (ins i64mem:$src),
3531 "vmovq\t{$src, $dst|$dst, $src}",
3532 [(set VR128X:$dst,
3533 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3534 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3535} // ExeDomain = SSEPackedInt
3536
3537//===----------------------------------------------------------------------===//
3538// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539//===----------------------------------------------------------------------===//
3540
Craig Topperc7de3a12016-07-29 02:49:08 +00003541multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003542 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003543 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003544 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003545 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003546 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003547 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3548 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003549 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003550 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3551 "$dst {${mask}} {z}, $src1, $src2}"),
3552 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003553 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003554 _.ImmAllZerosV)))],
3555 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3556 let Constraints = "$src0 = $dst" in
3557 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003558 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003559 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3560 "$dst {${mask}}, $src1, $src2}"),
3561 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003562 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003563 (_.VT _.RC:$src0))))],
3564 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003565 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003566 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3567 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3568 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3569 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3570 let mayLoad = 1, hasSideEffects = 0 in {
3571 let Constraints = "$src0 = $dst" in
3572 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3573 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3574 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3575 "$dst {${mask}}, $src}"),
3576 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3577 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3578 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3579 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3580 "$dst {${mask}} {z}, $src}"),
3581 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003582 }
Craig Toppere1cac152016-06-07 07:27:54 +00003583 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3584 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3585 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3586 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003587 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003588 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3589 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3590 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3591 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592}
3593
Asaf Badouh41ecf462015-12-06 13:26:56 +00003594defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3595 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596
Asaf Badouh41ecf462015-12-06 13:26:56 +00003597defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3598 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003599
Ayman Musa46af8f92016-11-13 14:29:32 +00003600
3601multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3602 PatLeaf ZeroFP, X86VectorVTInfo _> {
3603
3604def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003605 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003606 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003607 (_.EltVT _.FRC:$src1),
3608 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003609 (!cast<Instruction>(InstrStr#rrk)
3610 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3611 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003612 (_.VT _.RC:$src0),
3613 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003614
3615def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003616 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003617 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003618 (_.EltVT _.FRC:$src1),
3619 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003620 (!cast<Instruction>(InstrStr#rrkz)
3621 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003622 (_.VT _.RC:$src0),
3623 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003624}
3625
3626multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3627 dag Mask, RegisterClass MaskRC> {
3628
3629def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003630 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003631 (_.info256.VT (insert_subvector undef,
3632 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003633 (iPTR 0))),
3634 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003635 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003636 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003637 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003638
3639}
3640
Craig Topper058f2f62017-03-28 16:35:29 +00003641multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3642 AVX512VLVectorVTInfo _,
3643 dag Mask, RegisterClass MaskRC,
3644 SubRegIndex subreg> {
3645
3646def : Pat<(masked_store addr:$dst, Mask,
3647 (_.info512.VT (insert_subvector undef,
3648 (_.info256.VT (insert_subvector undef,
3649 (_.info128.VT _.info128.RC:$src),
3650 (iPTR 0))),
3651 (iPTR 0)))),
3652 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003653 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003654 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3655
3656}
3657
Ayman Musa46af8f92016-11-13 14:29:32 +00003658multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3659 dag Mask, RegisterClass MaskRC> {
3660
3661def : Pat<(_.info128.VT (extract_subvector
3662 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003663 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003664 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003665 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003666 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003667 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003668 addr:$srcAddr)>;
3669
3670def : Pat<(_.info128.VT (extract_subvector
3671 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3672 (_.info512.VT (insert_subvector undef,
3673 (_.info256.VT (insert_subvector undef,
3674 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003675 (iPTR 0))),
3676 (iPTR 0))))),
3677 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003678 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003679 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003680 addr:$srcAddr)>;
3681
3682}
3683
Craig Topper058f2f62017-03-28 16:35:29 +00003684multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3685 AVX512VLVectorVTInfo _,
3686 dag Mask, RegisterClass MaskRC,
3687 SubRegIndex subreg> {
3688
3689def : Pat<(_.info128.VT (extract_subvector
3690 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3691 (_.info512.VT (bitconvert
3692 (v16i32 immAllZerosV))))),
3693 (iPTR 0))),
3694 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003695 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003696 addr:$srcAddr)>;
3697
3698def : Pat<(_.info128.VT (extract_subvector
3699 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3700 (_.info512.VT (insert_subvector undef,
3701 (_.info256.VT (insert_subvector undef,
3702 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3703 (iPTR 0))),
3704 (iPTR 0))))),
3705 (iPTR 0))),
3706 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003707 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003708 addr:$srcAddr)>;
3709
3710}
3711
Ayman Musa46af8f92016-11-13 14:29:32 +00003712defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3713defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3714
3715defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3716 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003717defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3718 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3719defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3720 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003721
3722defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3723 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003724defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3725 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3726defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3727 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003728
Guy Blankb169d56d2017-07-31 08:26:14 +00003729def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3730 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3731 (COPY_TO_REGCLASS
3732 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3733 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3734 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003735 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3736 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003737
Craig Topper74ed0872016-05-18 06:55:59 +00003738def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003739 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003740 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3741 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003742
Guy Blankb169d56d2017-07-31 08:26:14 +00003743def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3744 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3745 (COPY_TO_REGCLASS
3746 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3747 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3748 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003749 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3750 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003751
Craig Topper74ed0872016-05-18 06:55:59 +00003752def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003753 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003754 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3755 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003756
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003757def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003758 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003759 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3760
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003761let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003762 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003763 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003764 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3765 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3766 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003767
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003768let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003769 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3770 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003771 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003772 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3773 "$dst {${mask}}, $src1, $src2}",
3774 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3775 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003776
3777 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003778 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003779 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3780 "$dst {${mask}} {z}, $src1, $src2}",
3781 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3782 FoldGenData<"VMOVSSZrrkz">;
3783
Simon Pilgrim64fff142017-07-16 18:37:23 +00003784 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003785 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003786 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3787 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3788 FoldGenData<"VMOVSDZrr">;
3789
3790let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003791 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3792 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003793 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003794 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3795 "$dst {${mask}}, $src1, $src2}",
3796 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003797 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003798
Simon Pilgrim64fff142017-07-16 18:37:23 +00003799 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3800 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003801 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003802 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3803 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003804 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003805 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3806}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807
3808let Predicates = [HasAVX512] in {
3809 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003811 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003813 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003815 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3816 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003817 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818
3819 // Move low f32 and clear high bits.
3820 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3821 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003822 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3824 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3825 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003826 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003827 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003828 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3829 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003830 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003831 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3832 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3833 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003834 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003835 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836
3837 let AddedComplexity = 20 in {
3838 // MOVSSrm zeros the high parts of the register; represent this
3839 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3840 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3841 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3842 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3843 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3844 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3845 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003846 def : Pat<(v4f32 (X86vzload addr:$src)),
3847 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848
3849 // MOVSDrm zeros the high parts of the register; represent this
3850 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3851 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3852 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3853 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3854 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3855 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3856 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3857 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3858 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3859 def : Pat<(v2f64 (X86vzload addr:$src)),
3860 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3861
3862 // Represent the same patterns above but in the form they appear for
3863 // 256-bit types
3864 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3865 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003866 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3868 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3869 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003870 def : Pat<(v8f32 (X86vzload addr:$src)),
3871 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3873 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3874 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003875 def : Pat<(v4f64 (X86vzload addr:$src)),
3876 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003877
3878 // Represent the same patterns above but in the form they appear for
3879 // 512-bit types
3880 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3881 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3882 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3883 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3884 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3885 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003886 def : Pat<(v16f32 (X86vzload addr:$src)),
3887 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003888 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3889 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3890 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003891 def : Pat<(v8f64 (X86vzload addr:$src)),
3892 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3895 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003896 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897
3898 // Move low f64 and clear high bits.
3899 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3900 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003901 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003903 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3904 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003905 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003906 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907
3908 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003909 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003911 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003912 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003913 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003914
3915 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003916 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917 addr:$dst),
3918 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919
3920 // Shuffle with VMOVSS
3921 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003922 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3923
3924 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3925 (VMOVSSZrr VR128X:$src1,
3926 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928 // Shuffle with VMOVSD
3929 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003930 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3931
3932 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3933 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003934
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003936 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003938 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003939}
3940
3941let AddedComplexity = 15 in
3942def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3943 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003944 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003945 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003946 (v2i64 VR128X:$src))))],
3947 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003949let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003950 let AddedComplexity = 15 in {
3951 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3952 (VMOVDI2PDIZrr GR32:$src)>;
3953
3954 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3955 (VMOV64toPQIZrr GR64:$src)>;
3956
3957 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3958 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3959 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003960
3961 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3962 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3963 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003964 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3966 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003967 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3968 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3970 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3972 (VMOVDI2PDIZrm addr:$src)>;
3973 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3974 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003975 def : Pat<(v4i32 (X86vzload addr:$src)),
3976 (VMOVDI2PDIZrm addr:$src)>;
3977 def : Pat<(v8i32 (X86vzload addr:$src)),
3978 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003980 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003982 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003983 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003984 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003985 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003986 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3990 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3991 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3992 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003993 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3994 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3995 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3996
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003997 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003998 def : Pat<(v16i32 (X86vzload addr:$src)),
3999 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004000 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004001 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004002}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004004// AVX-512 - Non-temporals
4005//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004006let SchedRW = [WriteLoad] in {
4007 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4008 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004009 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004010 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004011
Craig Topper2f90c1f2016-06-07 07:27:57 +00004012 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004013 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004014 (ins i256mem:$src),
4015 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004016 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004017 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004018
Robert Khasanoved882972014-08-13 10:46:00 +00004019 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004020 (ins i128mem:$src),
4021 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004022 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004023 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004024 }
Adam Nemetefd07852014-06-18 16:51:10 +00004025}
4026
Igor Bregerd3341f52016-01-20 13:11:47 +00004027multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4028 PatFrag st_frag = alignednontemporalstore,
4029 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004030 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004031 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004033 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4034 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004035}
4036
Igor Bregerd3341f52016-01-20 13:11:47 +00004037multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4038 AVX512VLVectorVTInfo VTInfo> {
4039 let Predicates = [HasAVX512] in
4040 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004041
Igor Bregerd3341f52016-01-20 13:11:47 +00004042 let Predicates = [HasAVX512, HasVLX] in {
4043 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4044 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004045 }
4046}
4047
Igor Bregerd3341f52016-01-20 13:11:47 +00004048defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4049defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4050defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004051
Craig Topper707c89c2016-05-08 23:43:17 +00004052let Predicates = [HasAVX512], AddedComplexity = 400 in {
4053 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4054 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4055 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4056 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4057 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4058 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004059
4060 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4061 (VMOVNTDQAZrm addr:$src)>;
4062 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4063 (VMOVNTDQAZrm addr:$src)>;
4064 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4065 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004066}
4067
Craig Topperc41320d2016-05-08 23:08:45 +00004068let Predicates = [HasVLX], AddedComplexity = 400 in {
4069 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4070 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4071 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4072 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4073 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4074 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4075
Simon Pilgrim9a896232016-06-07 13:34:24 +00004076 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4077 (VMOVNTDQAZ256rm addr:$src)>;
4078 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4079 (VMOVNTDQAZ256rm addr:$src)>;
4080 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4081 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004082
Craig Topperc41320d2016-05-08 23:08:45 +00004083 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4084 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4085 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4086 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4087 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4088 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004089
4090 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4091 (VMOVNTDQAZ128rm addr:$src)>;
4092 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4093 (VMOVNTDQAZ128rm addr:$src)>;
4094 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4095 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004096}
4097
Adam Nemet7f62b232014-06-10 16:39:53 +00004098//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099// AVX-512 - Integer arithmetic
4100//
4101multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004102 X86VectorVTInfo _, OpndItins itins,
4103 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004104 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004105 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004106 "$src2, $src1", "$src1, $src2",
4107 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004108 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004109 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004110
Craig Toppere1cac152016-06-07 07:27:54 +00004111 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4112 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4113 "$src2, $src1", "$src1, $src2",
4114 (_.VT (OpNode _.RC:$src1,
4115 (bitconvert (_.LdFrag addr:$src2)))),
4116 itins.rm>,
4117 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004118}
4119
4120multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4121 X86VectorVTInfo _, OpndItins itins,
4122 bit IsCommutable = 0> :
4123 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004124 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4125 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4126 "${src2}"##_.BroadcastStr##", $src1",
4127 "$src1, ${src2}"##_.BroadcastStr,
4128 (_.VT (OpNode _.RC:$src1,
4129 (X86VBroadcast
4130 (_.ScalarLdFrag addr:$src2)))),
4131 itins.rm>,
4132 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004134
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004135multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4136 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4137 Predicate prd, bit IsCommutable = 0> {
4138 let Predicates = [prd] in
4139 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4140 IsCommutable>, EVEX_V512;
4141
4142 let Predicates = [prd, HasVLX] in {
4143 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4144 IsCommutable>, EVEX_V256;
4145 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4146 IsCommutable>, EVEX_V128;
4147 }
4148}
4149
Robert Khasanov545d1b72014-10-14 14:36:19 +00004150multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4151 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4152 Predicate prd, bit IsCommutable = 0> {
4153 let Predicates = [prd] in
4154 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4155 IsCommutable>, EVEX_V512;
4156
4157 let Predicates = [prd, HasVLX] in {
4158 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4159 IsCommutable>, EVEX_V256;
4160 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4161 IsCommutable>, EVEX_V128;
4162 }
4163}
4164
4165multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4166 OpndItins itins, Predicate prd,
4167 bit IsCommutable = 0> {
4168 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4169 itins, prd, IsCommutable>,
4170 VEX_W, EVEX_CD8<64, CD8VF>;
4171}
4172
4173multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4174 OpndItins itins, Predicate prd,
4175 bit IsCommutable = 0> {
4176 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4177 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4178}
4179
4180multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4181 OpndItins itins, Predicate prd,
4182 bit IsCommutable = 0> {
4183 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004184 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4185 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004186}
4187
4188multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4189 OpndItins itins, Predicate prd,
4190 bit IsCommutable = 0> {
4191 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004192 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4193 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004194}
4195
4196multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4197 SDNode OpNode, OpndItins itins, Predicate prd,
4198 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004199 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004200 IsCommutable>;
4201
Igor Bregerf2460112015-07-26 14:41:44 +00004202 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004203 IsCommutable>;
4204}
4205
4206multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4207 SDNode OpNode, OpndItins itins, Predicate prd,
4208 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004209 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004210 IsCommutable>;
4211
Igor Bregerf2460112015-07-26 14:41:44 +00004212 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004213 IsCommutable>;
4214}
4215
4216multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4217 bits<8> opc_d, bits<8> opc_q,
4218 string OpcodeStr, SDNode OpNode,
4219 OpndItins itins, bit IsCommutable = 0> {
4220 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4221 itins, HasAVX512, IsCommutable>,
4222 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4223 itins, HasBWI, IsCommutable>;
4224}
4225
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004226multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004227 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004228 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4229 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004230 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004231 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004232 "$src2, $src1","$src1, $src2",
4233 (_Dst.VT (OpNode
4234 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004235 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004236 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004237 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004238 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4239 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4240 "$src2, $src1", "$src1, $src2",
4241 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4242 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004243 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004244 AVX512BIBase, EVEX_4V;
4245
4246 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004247 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004248 OpcodeStr,
4249 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004250 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004251 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4252 (_Brdct.VT (X86VBroadcast
4253 (_Brdct.ScalarLdFrag addr:$src2)))))),
4254 itins.rm>,
4255 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256}
4257
Robert Khasanov545d1b72014-10-14 14:36:19 +00004258defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4259 SSE_INTALU_ITINS_P, 1>;
4260defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4261 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004262defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4263 SSE_INTALU_ITINS_P, HasBWI, 1>;
4264defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4265 SSE_INTALU_ITINS_P, HasBWI, 0>;
4266defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004267 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004268defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004269 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004270defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004271 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004272defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004273 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004274defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004275 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004276defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004277 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004278defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004279 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004280defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004281 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004282defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004283 SSE_INTALU_ITINS_P, HasBWI, 1>;
4284
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004285multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004286 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4287 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4288 let Predicates = [prd] in
4289 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4290 _SrcVTInfo.info512, _DstVTInfo.info512,
4291 v8i64_info, IsCommutable>,
4292 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4293 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004294 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004295 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004296 v4i64x_info, IsCommutable>,
4297 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004298 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004299 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004300 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004301 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4302 }
Michael Liao66233b72015-08-06 09:06:20 +00004303}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004304
4305defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004306 avx512vl_i32_info, avx512vl_i64_info,
4307 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004308defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004309 avx512vl_i32_info, avx512vl_i64_info,
4310 X86pmuludq, HasAVX512, 1>;
4311defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4312 avx512vl_i8_info, avx512vl_i8_info,
4313 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004314
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004315multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4316 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004317 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4318 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4319 OpcodeStr,
4320 "${src2}"##_Src.BroadcastStr##", $src1",
4321 "$src1, ${src2}"##_Src.BroadcastStr,
4322 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4323 (_Src.VT (X86VBroadcast
4324 (_Src.ScalarLdFrag addr:$src2))))))>,
4325 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004326}
4327
Michael Liao66233b72015-08-06 09:06:20 +00004328multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4329 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004330 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004331 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004332 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004333 "$src2, $src1","$src1, $src2",
4334 (_Dst.VT (OpNode
4335 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004336 (_Src.VT _Src.RC:$src2))),
4337 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004338 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004339 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4340 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4341 "$src2, $src1", "$src1, $src2",
4342 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4343 (bitconvert (_Src.LdFrag addr:$src2))))>,
4344 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004345}
4346
4347multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4348 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004349 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004350 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4351 v32i16_info>,
4352 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4353 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004354 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004355 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4356 v16i16x_info>,
4357 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4358 v16i16x_info>, EVEX_V256;
4359 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4360 v8i16x_info>,
4361 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4362 v8i16x_info>, EVEX_V128;
4363 }
4364}
4365multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4366 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004367 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004368 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004369 v64i8_info>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004370 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004371 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004372 v32i8x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004373 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004374 v16i8x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004375 }
4376}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004377
4378multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4379 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004380 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004381 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004382 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004383 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004384 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004385 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004386 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004387 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004388 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004389 }
4390}
4391
Craig Topperb6da6542016-05-01 17:38:32 +00004392defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4393defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4394defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4395defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004396
Craig Topper5acb5a12016-05-01 06:24:57 +00004397defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004398 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004399defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004400 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004401
Igor Bregerf2460112015-07-26 14:41:44 +00004402defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004403 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004404defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004405 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004406defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004407 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004408
Igor Bregerf2460112015-07-26 14:41:44 +00004409defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004410 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004411defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004412 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004413defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004414 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004415
Igor Bregerf2460112015-07-26 14:41:44 +00004416defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004417 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004418defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004419 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004420defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004421 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004422
Igor Bregerf2460112015-07-26 14:41:44 +00004423defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004424 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004425defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004426 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004427defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004428 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004429
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004430// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4431let Predicates = [HasDQI, NoVLX] in {
4432 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4433 (EXTRACT_SUBREG
4434 (VPMULLQZrr
4435 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4436 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4437 sub_ymm)>;
4438
4439 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4440 (EXTRACT_SUBREG
4441 (VPMULLQZrr
4442 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4443 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4444 sub_xmm)>;
4445}
4446
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448// AVX-512 Logical Instructions
4449//===----------------------------------------------------------------------===//
4450
Craig Topperafce0ba2017-08-30 16:38:33 +00004451// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4452// be set to null_frag for 32-bit elements.
4453multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4454 SDPatternOperator OpNode,
4455 SDNode OpNodeMsk, X86VectorVTInfo _,
4456 bit IsCommutable = 0> {
4457 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004458 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4459 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4460 "$src2, $src1", "$src1, $src2",
4461 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4462 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004463 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4464 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004465 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004466 AVX512BIBase, EVEX_4V;
4467
Craig Topperafce0ba2017-08-30 16:38:33 +00004468 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004469 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4470 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4471 "$src2, $src1", "$src1, $src2",
4472 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4473 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004474 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004475 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004476 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004477 AVX512BIBase, EVEX_4V;
4478}
4479
Craig Topperafce0ba2017-08-30 16:38:33 +00004480// OpNodeMsk is the OpNode to use where element size is important. So use
4481// for all of the broadcast patterns.
4482multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4483 SDPatternOperator OpNode,
4484 SDNode OpNodeMsk, X86VectorVTInfo _,
4485 bit IsCommutable = 0> :
4486 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004487 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4488 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4489 "${src2}"##_.BroadcastStr##", $src1",
4490 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004491 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004492 (bitconvert
4493 (_.VT (X86VBroadcast
4494 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004495 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004496 (bitconvert
4497 (_.VT (X86VBroadcast
4498 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004499 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004500 AVX512BIBase, EVEX_4V, EVEX_B;
4501}
4502
Craig Topperafce0ba2017-08-30 16:38:33 +00004503multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4504 SDPatternOperator OpNode,
4505 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004506 bit IsCommutable = 0> {
4507 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004508 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004509 IsCommutable>, EVEX_V512;
4510
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004511 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004512 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4513 VTInfo.info256, IsCommutable>, EVEX_V256;
4514 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4515 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004516 }
4517}
4518
Craig Topperabe80cc2016-08-28 06:06:28 +00004519multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004520 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004521 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4522 avx512vl_i64_info, IsCommutable>,
4523 VEX_W, EVEX_CD8<64, CD8VF>;
4524 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4525 avx512vl_i32_info, IsCommutable>,
4526 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004527}
4528
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004529defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4530defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4531defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4532defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533
4534//===----------------------------------------------------------------------===//
4535// AVX-512 FP arithmetic
4536//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004537multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4538 SDNode OpNode, SDNode VecNode, OpndItins itins,
4539 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004540 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004541 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4542 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4543 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004544 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4545 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004546 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004547
4548 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004549 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004550 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004551 (_.VT (VecNode _.RC:$src1,
4552 _.ScalarIntMemCPat:$src2,
4553 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004554 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004555 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004556 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004557 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004558 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4559 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004560 itins.rr> {
4561 let isCommutable = IsCommutable;
4562 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004563 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004564 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004565 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4566 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004567 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004568 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004570}
4571
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004572multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004573 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004574 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004575 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4576 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4577 "$rc, $src2, $src1", "$src1, $src2, $rc",
4578 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004579 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004580 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004582multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004583 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4584 OpndItins itins, bit IsCommutable> {
4585 let ExeDomain = _.ExeDomain in {
4586 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4587 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4588 "$src2, $src1", "$src1, $src2",
4589 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4590 itins.rr>;
4591
4592 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4593 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4594 "$src2, $src1", "$src1, $src2",
4595 (_.VT (VecNode _.RC:$src1,
4596 _.ScalarIntMemCPat:$src2)),
4597 itins.rm>;
4598
4599 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4600 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4601 (ins _.FRC:$src1, _.FRC:$src2),
4602 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4603 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4604 itins.rr> {
4605 let isCommutable = IsCommutable;
4606 }
4607 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4608 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4609 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4610 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4611 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4612 }
4613
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004614 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4615 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004616 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004617 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004618 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004619 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004620}
4621
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004622multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4623 SDNode VecNode,
4624 SizeItins itins, bit IsCommutable> {
4625 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4626 itins.s, IsCommutable>,
4627 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4628 itins.s, IsCommutable>,
4629 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4630 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4631 itins.d, IsCommutable>,
4632 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4633 itins.d, IsCommutable>,
4634 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4635}
4636
4637multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004638 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004639 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004640 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4641 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004642 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004643 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4644 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004645 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4646}
Craig Topper8783bbb2017-02-24 07:21:10 +00004647defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4648defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4649defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4650defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4651defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004652 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004653defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004654 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004655
4656// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4657// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4658multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4659 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004660 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004661 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4662 (ins _.FRC:$src1, _.FRC:$src2),
4663 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4664 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004665 itins.rr> {
4666 let isCommutable = 1;
4667 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004668 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4669 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4670 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4671 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4672 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4673 }
4674}
4675defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4676 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4677 EVEX_CD8<32, CD8VT1>;
4678
4679defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4680 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4681 EVEX_CD8<64, CD8VT1>;
4682
4683defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4684 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4685 EVEX_CD8<32, CD8VT1>;
4686
4687defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4688 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4689 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004690
Craig Topper375aa902016-12-19 00:42:28 +00004691multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004692 X86VectorVTInfo _, OpndItins itins,
4693 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004694 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004695 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4696 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4697 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004698 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4699 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004700 let mayLoad = 1 in {
4701 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4702 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4703 "$src2, $src1", "$src1, $src2",
4704 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4705 EVEX_4V;
4706 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4707 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4708 "${src2}"##_.BroadcastStr##", $src1",
4709 "$src1, ${src2}"##_.BroadcastStr,
4710 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4711 (_.ScalarLdFrag addr:$src2)))),
4712 itins.rm>, EVEX_4V, EVEX_B;
4713 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004714 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004715}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004716
Craig Topper375aa902016-12-19 00:42:28 +00004717multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004718 X86VectorVTInfo _> {
4719 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004720 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4721 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4722 "$rc, $src2, $src1", "$src1, $src2, $rc",
4723 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4724 EVEX_4V, EVEX_B, EVEX_RC;
4725}
4726
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004727
Craig Topper375aa902016-12-19 00:42:28 +00004728multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004729 X86VectorVTInfo _> {
4730 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004731 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4732 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4733 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4734 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4735 EVEX_4V, EVEX_B;
4736}
4737
Craig Topper375aa902016-12-19 00:42:28 +00004738multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004739 Predicate prd, SizeItins itins,
4740 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004741 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004742 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004743 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004744 EVEX_CD8<32, CD8VF>;
4745 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004746 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004747 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004748 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004749
Robert Khasanov595e5982014-10-29 15:43:02 +00004750 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004751 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004752 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004753 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004754 EVEX_CD8<32, CD8VF>;
4755 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004756 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004757 EVEX_CD8<32, CD8VF>;
4758 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004759 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004760 EVEX_CD8<64, CD8VF>;
4761 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004762 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004763 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004764 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765}
4766
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004767multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004768 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004769 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004770 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004771 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4772}
4773
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004774multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004775 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004776 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004777 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004778 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4779}
4780
Craig Topper9433f972016-08-02 06:16:53 +00004781defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4782 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004783 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004784defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4785 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004786 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004787defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004788 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004789defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004790 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004791defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4792 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004793 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004794defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4795 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004796 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004797let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004798 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4799 SSE_ALU_ITINS_P, 1>;
4800 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4801 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004802}
Craig Topper375aa902016-12-19 00:42:28 +00004803defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004804 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004805defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004806 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004807defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004808 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004809defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004810 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004811
Craig Topper8f6827c2016-08-31 05:37:52 +00004812// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004813multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4814 X86VectorVTInfo _, Predicate prd> {
4815let Predicates = [prd] in {
4816 // Masked register-register logical operations.
4817 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4818 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4819 _.RC:$src0)),
4820 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4821 _.RC:$src1, _.RC:$src2)>;
4822 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4823 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4824 _.ImmAllZerosV)),
4825 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4826 _.RC:$src2)>;
4827 // Masked register-memory logical operations.
4828 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4829 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4830 (load addr:$src2)))),
4831 _.RC:$src0)),
4832 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4833 _.RC:$src1, addr:$src2)>;
4834 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4835 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4836 _.ImmAllZerosV)),
4837 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4838 addr:$src2)>;
4839 // Register-broadcast logical operations.
4840 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4841 (bitconvert (_.VT (X86VBroadcast
4842 (_.ScalarLdFrag addr:$src2)))))),
4843 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4844 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4845 (bitconvert
4846 (_.i64VT (OpNode _.RC:$src1,
4847 (bitconvert (_.VT
4848 (X86VBroadcast
4849 (_.ScalarLdFrag addr:$src2))))))),
4850 _.RC:$src0)),
4851 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4852 _.RC:$src1, addr:$src2)>;
4853 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4854 (bitconvert
4855 (_.i64VT (OpNode _.RC:$src1,
4856 (bitconvert (_.VT
4857 (X86VBroadcast
4858 (_.ScalarLdFrag addr:$src2))))))),
4859 _.ImmAllZerosV)),
4860 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4861 _.RC:$src1, addr:$src2)>;
4862}
Craig Topper8f6827c2016-08-31 05:37:52 +00004863}
4864
Craig Topper45d65032016-09-02 05:29:13 +00004865multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4866 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4867 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4868 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4869 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4870 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4871 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004872}
4873
Craig Topper45d65032016-09-02 05:29:13 +00004874defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4875defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4876defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4877defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4878
Craig Topper2baef8f2016-12-18 04:17:00 +00004879let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004880 // Use packed logical operations for scalar ops.
4881 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4882 (COPY_TO_REGCLASS (VANDPDZ128rr
4883 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4884 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4885 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4886 (COPY_TO_REGCLASS (VORPDZ128rr
4887 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4888 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4889 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4890 (COPY_TO_REGCLASS (VXORPDZ128rr
4891 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4892 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4893 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4894 (COPY_TO_REGCLASS (VANDNPDZ128rr
4895 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4896 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4897
4898 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4899 (COPY_TO_REGCLASS (VANDPSZ128rr
4900 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4901 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4902 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4903 (COPY_TO_REGCLASS (VORPSZ128rr
4904 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4905 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4906 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4907 (COPY_TO_REGCLASS (VXORPSZ128rr
4908 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4909 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4910 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4911 (COPY_TO_REGCLASS (VANDNPSZ128rr
4912 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4913 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4914}
4915
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004916multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4917 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004918 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004919 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4920 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4921 "$src2, $src1", "$src1, $src2",
4922 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004923 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4924 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4925 "$src2, $src1", "$src1, $src2",
4926 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4927 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4928 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4929 "${src2}"##_.BroadcastStr##", $src1",
4930 "$src1, ${src2}"##_.BroadcastStr,
4931 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4932 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4933 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004934 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004935}
4936
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004937multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4938 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004939 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004940 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4941 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4942 "$src2, $src1", "$src1, $src2",
4943 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004944 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00004945 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00004946 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00004947 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00004948 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004949 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004950}
4951
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004952multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004953 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004954 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4955 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004956 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004957 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4958 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004959 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4960 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004961 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004962 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4963 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004964 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4965
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004966 // Define only if AVX512VL feature is present.
4967 let Predicates = [HasVLX] in {
4968 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4969 EVEX_V128, EVEX_CD8<32, CD8VF>;
4970 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4971 EVEX_V256, EVEX_CD8<32, CD8VF>;
4972 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4973 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4974 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4975 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4976 }
4977}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004978defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004979
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980//===----------------------------------------------------------------------===//
4981// AVX-512 VPTESTM instructions
4982//===----------------------------------------------------------------------===//
4983
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004984multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4985 X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00004986 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00004987 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004988 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4989 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4990 "$src2, $src1", "$src1, $src2",
4991 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4992 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004993 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4994 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4995 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004996 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004997 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4998 EVEX_4V,
4999 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper1a093932017-11-11 06:19:12 +00005000 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005001}
5002
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005003multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5004 X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005005 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005006 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5007 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5008 "${src2}"##_.BroadcastStr##", $src1",
5009 "$src1, ${src2}"##_.BroadcastStr,
5010 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5011 (_.ScalarLdFrag addr:$src2))))>,
5012 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005013}
Igor Bregerfca0a342016-01-28 13:19:25 +00005014
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005015// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005016multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5017 X86VectorVTInfo _, string Suffix> {
5018 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5019 (_.KVT (COPY_TO_REGCLASS
5020 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005021 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005022 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005023 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005024 _.RC:$src2, _.SubRegIdx)),
5025 _.KRC))>;
5026}
5027
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005028multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005029 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005030 let Predicates = [HasAVX512] in
5031 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5032 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5033
5034 let Predicates = [HasAVX512, HasVLX] in {
5035 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5036 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5037 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5038 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5039 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005040 let Predicates = [HasAVX512, NoVLX] in {
5041 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5042 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005043 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005044}
5045
5046multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5047 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005048 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005049 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005050 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005051}
5052
5053multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5054 SDNode OpNode> {
5055 let Predicates = [HasBWI] in {
5056 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5057 EVEX_V512, VEX_W;
5058 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5059 EVEX_V512;
5060 }
5061 let Predicates = [HasVLX, HasBWI] in {
5062
5063 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5064 EVEX_V256, VEX_W;
5065 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5066 EVEX_V128, VEX_W;
5067 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5068 EVEX_V256;
5069 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5070 EVEX_V128;
5071 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072
Igor Bregerfca0a342016-01-28 13:19:25 +00005073 let Predicates = [HasAVX512, NoVLX] in {
5074 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5075 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5076 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5077 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005078 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005079
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005080}
5081
5082multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5083 SDNode OpNode> :
5084 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5085 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5086
5087defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5088defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005089
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005090
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005091//===----------------------------------------------------------------------===//
5092// AVX-512 Shift instructions
5093//===----------------------------------------------------------------------===//
5094multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005095 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005096 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005097 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005098 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005099 "$src2, $src1", "$src1, $src2",
5100 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005101 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005102 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005103 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005104 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005105 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5106 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005107 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005108 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005109}
5110
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005111multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5112 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005113 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005114 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5115 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5116 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5117 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005118 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005119}
5120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005122 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005123 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005124 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005125 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5126 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5127 "$src2, $src1", "$src1, $src2",
5128 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005129 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005130 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5131 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5132 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005133 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005134 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005135 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005136 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005137}
5138
Cameron McInally5fb084e2014-12-11 17:13:05 +00005139multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005140 ValueType SrcVT, PatFrag bc_frag,
5141 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5142 let Predicates = [prd] in
5143 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5144 VTInfo.info512>, EVEX_V512,
5145 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5146 let Predicates = [prd, HasVLX] in {
5147 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5148 VTInfo.info256>, EVEX_V256,
5149 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5150 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5151 VTInfo.info128>, EVEX_V128,
5152 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5153 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005154}
5155
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005156multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5157 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005158 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005159 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005160 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005161 avx512vl_i64_info, HasAVX512>, VEX_W;
5162 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5163 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005164}
5165
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005166multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5167 string OpcodeStr, SDNode OpNode,
5168 AVX512VLVectorVTInfo VTInfo> {
5169 let Predicates = [HasAVX512] in
5170 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5171 VTInfo.info512>,
5172 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5173 VTInfo.info512>, EVEX_V512;
5174 let Predicates = [HasAVX512, HasVLX] in {
5175 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5176 VTInfo.info256>,
5177 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5178 VTInfo.info256>, EVEX_V256;
5179 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5180 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005181 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005182 VTInfo.info128>, EVEX_V128;
5183 }
5184}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185
Michael Liao66233b72015-08-06 09:06:20 +00005186multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005187 Format ImmFormR, Format ImmFormM,
5188 string OpcodeStr, SDNode OpNode> {
5189 let Predicates = [HasBWI] in
5190 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Craig Toppera33846a2017-10-22 06:18:23 +00005191 v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005192 let Predicates = [HasVLX, HasBWI] in {
5193 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Craig Toppera33846a2017-10-22 06:18:23 +00005194 v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005195 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Craig Toppera33846a2017-10-22 06:18:23 +00005196 v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005197 }
5198}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005200multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5201 Format ImmFormR, Format ImmFormM,
5202 string OpcodeStr, SDNode OpNode> {
5203 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5204 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5205 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5206 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5207}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005208
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005209defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005210 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005211
5212defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005213 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005214
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005215defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005216 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005217
Michael Zuckerman298a6802016-01-13 12:39:33 +00005218defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005219defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005220
5221defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5222defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5223defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005225// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5226let Predicates = [HasAVX512, NoVLX] in {
5227 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5228 (EXTRACT_SUBREG (v8i64
5229 (VPSRAQZrr
5230 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5231 VR128X:$src2)), sub_ymm)>;
5232
5233 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5234 (EXTRACT_SUBREG (v8i64
5235 (VPSRAQZrr
5236 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5237 VR128X:$src2)), sub_xmm)>;
5238
5239 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5240 (EXTRACT_SUBREG (v8i64
5241 (VPSRAQZri
5242 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5243 imm:$src2)), sub_ymm)>;
5244
5245 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5246 (EXTRACT_SUBREG (v8i64
5247 (VPSRAQZri
5248 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5249 imm:$src2)), sub_xmm)>;
5250}
5251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005252//===-------------------------------------------------------------------===//
5253// Variable Bit Shifts
5254//===-------------------------------------------------------------------===//
5255multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005256 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005257 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005258 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5259 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5260 "$src2, $src1", "$src1, $src2",
5261 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005262 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005263 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5264 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5265 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005266 (_.VT (OpNode _.RC:$src1,
5267 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005268 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005269 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005270 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005271}
5272
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005273multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5274 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005275 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005276 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5277 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5278 "${src2}"##_.BroadcastStr##", $src1",
5279 "$src1, ${src2}"##_.BroadcastStr,
5280 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5281 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005282 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005283 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5284}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005285
Cameron McInally5fb084e2014-12-11 17:13:05 +00005286multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5287 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005288 let Predicates = [HasAVX512] in
5289 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5290 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5291
5292 let Predicates = [HasAVX512, HasVLX] in {
5293 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5294 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5295 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5296 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5297 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005298}
5299
5300multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5301 SDNode OpNode> {
5302 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005303 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005304 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005305 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005306}
5307
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005308// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005309multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5310 SDNode OpNode, list<Predicate> p> {
5311 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005312 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005313 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005314 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005315 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005316 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5317 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5318 sub_ymm)>;
5319
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005320 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005321 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005322 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005323 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005324 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5325 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5326 sub_xmm)>;
5327 }
5328}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005329multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5330 SDNode OpNode> {
5331 let Predicates = [HasBWI] in
5332 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5333 EVEX_V512, VEX_W;
5334 let Predicates = [HasVLX, HasBWI] in {
5335
5336 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5337 EVEX_V256, VEX_W;
5338 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5339 EVEX_V128, VEX_W;
5340 }
5341}
5342
5343defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005344 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005345
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005346defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005347 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005348
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005349defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005350 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5351
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005352defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5353defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005354
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005355defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5356defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5357defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5358defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5359
Craig Topper05629d02016-07-24 07:32:45 +00005360// Special handing for handling VPSRAV intrinsics.
5361multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5362 list<Predicate> p> {
5363 let Predicates = p in {
5364 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5365 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5366 _.RC:$src2)>;
5367 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5368 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5369 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005370 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5371 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5372 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5373 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5374 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5375 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5376 _.RC:$src0)),
5377 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5378 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005379 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5380 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5381 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5382 _.RC:$src1, _.RC:$src2)>;
5383 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5384 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5385 _.ImmAllZerosV)),
5386 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5387 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005388 }
5389}
5390
5391multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5392 list<Predicate> p> :
5393 avx512_var_shift_int_lowering<InstrStr, _, p> {
5394 let Predicates = p in {
5395 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5396 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5397 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5398 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005399 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5400 (X86vsrav _.RC:$src1,
5401 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5402 _.RC:$src0)),
5403 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5404 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005405 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5406 (X86vsrav _.RC:$src1,
5407 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5408 _.ImmAllZerosV)),
5409 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5410 _.RC:$src1, addr:$src2)>;
5411 }
5412}
5413
5414defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5415defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5416defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5417defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5418defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5419defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5420defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5421defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5422defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5423
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005424
5425// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5426let Predicates = [HasAVX512, NoVLX] in {
5427 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5428 (EXTRACT_SUBREG (v8i64
5429 (VPROLVQZrr
5430 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005431 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005432 sub_xmm)>;
5433 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5434 (EXTRACT_SUBREG (v8i64
5435 (VPROLVQZrr
5436 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005437 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005438 sub_ymm)>;
5439
5440 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5441 (EXTRACT_SUBREG (v16i32
5442 (VPROLVDZrr
5443 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005444 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005445 sub_xmm)>;
5446 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5447 (EXTRACT_SUBREG (v16i32
5448 (VPROLVDZrr
5449 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005450 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005451 sub_ymm)>;
5452
5453 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5454 (EXTRACT_SUBREG (v8i64
5455 (VPROLQZri
5456 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5457 imm:$src2)), sub_xmm)>;
5458 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5459 (EXTRACT_SUBREG (v8i64
5460 (VPROLQZri
5461 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5462 imm:$src2)), sub_ymm)>;
5463
5464 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5465 (EXTRACT_SUBREG (v16i32
5466 (VPROLDZri
5467 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5468 imm:$src2)), sub_xmm)>;
5469 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5470 (EXTRACT_SUBREG (v16i32
5471 (VPROLDZri
5472 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5473 imm:$src2)), sub_ymm)>;
5474}
5475
5476// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5477let Predicates = [HasAVX512, NoVLX] in {
5478 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5479 (EXTRACT_SUBREG (v8i64
5480 (VPRORVQZrr
5481 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005482 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005483 sub_xmm)>;
5484 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5485 (EXTRACT_SUBREG (v8i64
5486 (VPRORVQZrr
5487 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005488 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005489 sub_ymm)>;
5490
5491 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5492 (EXTRACT_SUBREG (v16i32
5493 (VPRORVDZrr
5494 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005495 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005496 sub_xmm)>;
5497 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5498 (EXTRACT_SUBREG (v16i32
5499 (VPRORVDZrr
5500 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005501 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005502 sub_ymm)>;
5503
5504 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5505 (EXTRACT_SUBREG (v8i64
5506 (VPRORQZri
5507 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5508 imm:$src2)), sub_xmm)>;
5509 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5510 (EXTRACT_SUBREG (v8i64
5511 (VPRORQZri
5512 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5513 imm:$src2)), sub_ymm)>;
5514
5515 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5516 (EXTRACT_SUBREG (v16i32
5517 (VPRORDZri
5518 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5519 imm:$src2)), sub_xmm)>;
5520 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5521 (EXTRACT_SUBREG (v16i32
5522 (VPRORDZri
5523 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5524 imm:$src2)), sub_ymm)>;
5525}
5526
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005527//===-------------------------------------------------------------------===//
5528// 1-src variable permutation VPERMW/D/Q
5529//===-------------------------------------------------------------------===//
5530multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5531 AVX512VLVectorVTInfo _> {
5532 let Predicates = [HasAVX512] in
5533 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5534 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5535
5536 let Predicates = [HasAVX512, HasVLX] in
5537 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5538 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5539}
5540
5541multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5542 string OpcodeStr, SDNode OpNode,
5543 AVX512VLVectorVTInfo VTInfo> {
5544 let Predicates = [HasAVX512] in
5545 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5546 VTInfo.info512>,
5547 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5548 VTInfo.info512>, EVEX_V512;
5549 let Predicates = [HasAVX512, HasVLX] in
5550 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5551 VTInfo.info256>,
5552 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5553 VTInfo.info256>, EVEX_V256;
5554}
5555
Michael Zuckermand9cac592016-01-19 17:07:43 +00005556multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5557 Predicate prd, SDNode OpNode,
5558 AVX512VLVectorVTInfo _> {
5559 let Predicates = [prd] in
5560 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5561 EVEX_V512 ;
5562 let Predicates = [HasVLX, prd] in {
5563 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5564 EVEX_V256 ;
5565 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5566 EVEX_V128 ;
5567 }
5568}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005569
Michael Zuckermand9cac592016-01-19 17:07:43 +00005570defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5571 avx512vl_i16_info>, VEX_W;
5572defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5573 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005574
5575defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5576 avx512vl_i32_info>;
5577defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5578 avx512vl_i64_info>, VEX_W;
5579defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5580 avx512vl_f32_info>;
5581defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5582 avx512vl_f64_info>, VEX_W;
5583
5584defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5585 X86VPermi, avx512vl_i64_info>,
5586 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5587defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5588 X86VPermi, avx512vl_f64_info>,
5589 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005590//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005591// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005592//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005593
Igor Breger78741a12015-10-04 07:20:41 +00005594multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5595 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5596 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5597 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5598 "$src2, $src1", "$src1, $src2",
5599 (_.VT (OpNode _.RC:$src1,
5600 (Ctrl.VT Ctrl.RC:$src2)))>,
5601 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005602 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5603 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5604 "$src2, $src1", "$src1, $src2",
5605 (_.VT (OpNode
5606 _.RC:$src1,
5607 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5608 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5609 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5611 "${src2}"##_.BroadcastStr##", $src1",
5612 "$src1, ${src2}"##_.BroadcastStr,
5613 (_.VT (OpNode
5614 _.RC:$src1,
5615 (Ctrl.VT (X86VBroadcast
5616 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5617 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005618}
5619
5620multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5621 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5622 let Predicates = [HasAVX512] in {
5623 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5624 Ctrl.info512>, EVEX_V512;
5625 }
5626 let Predicates = [HasAVX512, HasVLX] in {
5627 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5628 Ctrl.info128>, EVEX_V128;
5629 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5630 Ctrl.info256>, EVEX_V256;
5631 }
5632}
5633
5634multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5635 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5636
5637 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5638 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5639 X86VPermilpi, _>,
5640 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005641}
5642
Craig Topper05948fb2016-08-02 05:11:15 +00005643let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005644defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5645 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005646let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005647defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5648 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005649//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005650// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5651//===----------------------------------------------------------------------===//
5652
5653defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005654 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005655 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5656defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005657 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005658defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005659 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005660
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005661multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5662 let Predicates = [HasBWI] in
5663 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5664
5665 let Predicates = [HasVLX, HasBWI] in {
5666 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5667 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5668 }
5669}
5670
Craig Toppera33846a2017-10-22 06:18:23 +00005671defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005672
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005673//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005674// Move Low to High and High to Low packed FP Instructions
5675//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005676def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5677 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005678 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005679 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5680 IIC_SSE_MOV_LH>, EVEX_4V;
5681def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5682 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005683 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5685 IIC_SSE_MOV_LH>, EVEX_4V;
5686
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005687//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005688// VMOVHPS/PD VMOVLPS Instructions
5689// All patterns was taken from SSS implementation.
5690//===----------------------------------------------------------------------===//
5691multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5692 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005693 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005694 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5695 (ins _.RC:$src1, f64mem:$src2),
5696 !strconcat(OpcodeStr,
5697 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5698 [(set _.RC:$dst,
5699 (OpNode _.RC:$src1,
5700 (_.VT (bitconvert
5701 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5702 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005703}
5704
5705defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5706 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005707defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005708 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5709defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5710 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5711defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5712 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5713
5714let Predicates = [HasAVX512] in {
5715 // VMOVHPS patterns
5716 def : Pat<(X86Movlhps VR128X:$src1,
5717 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5718 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5719 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005720 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005721 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5722 // VMOVHPD patterns
5723 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005724 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5725 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5726 // VMOVLPS patterns
5727 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5728 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005729 // VMOVLPD patterns
5730 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5731 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005732 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5733 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5734 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5735}
5736
Igor Bregerb6b27af2015-11-10 07:09:07 +00005737def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5738 (ins f64mem:$dst, VR128X:$src),
5739 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005740 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005741 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5742 (bc_v2f64 (v4f32 VR128X:$src))),
5743 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5744 EVEX, EVEX_CD8<32, CD8VT2>;
5745def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5746 (ins f64mem:$dst, VR128X:$src),
5747 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005748 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005749 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5750 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5751 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5752def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5753 (ins f64mem:$dst, VR128X:$src),
5754 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005755 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005756 (iPTR 0))), addr:$dst)],
5757 IIC_SSE_MOV_LH>,
5758 EVEX, EVEX_CD8<32, CD8VT2>;
5759def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5760 (ins f64mem:$dst, VR128X:$src),
5761 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005762 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005763 (iPTR 0))), addr:$dst)],
5764 IIC_SSE_MOV_LH>,
5765 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005766
Igor Bregerb6b27af2015-11-10 07:09:07 +00005767let Predicates = [HasAVX512] in {
5768 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005769 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005770 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5771 (iPTR 0))), addr:$dst),
5772 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5773 // VMOVLPS patterns
5774 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5775 addr:$src1),
5776 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005777 // VMOVLPD patterns
5778 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5779 addr:$src1),
5780 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005781}
5782//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005783// FMA - Fused Multiply Operations
5784//
Adam Nemet26371ce2014-10-24 00:02:55 +00005785
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005786multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005787 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005788 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005789 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005790 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005791 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005792 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005793 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794
Craig Toppere1cac152016-06-07 07:27:54 +00005795 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5796 (ins _.RC:$src2, _.MemOp:$src3),
5797 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005798 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005799 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005800
Craig Toppere1cac152016-06-07 07:27:54 +00005801 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5802 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5803 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5804 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005805 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005806 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005807 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005808 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005809}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005810
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005811multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005812 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005813 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005814 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005815 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5816 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005817 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005818 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005819}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005820
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005821multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005822 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5823 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005824 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005825 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5826 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5827 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005828 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005829 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005830 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005831 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005832 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005833 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005834 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005835}
5836
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005837multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005838 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005839 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005840 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005841 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005842 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005843}
5844
Craig Topperaf0b9922017-09-04 06:59:50 +00005845defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005846defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5847defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5848defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5849defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5850defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5851
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005852
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005853multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005854 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005855 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005856 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5857 (ins _.RC:$src2, _.RC:$src3),
5858 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005859 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005860 AVX512FMA3Base;
5861
Craig Toppere1cac152016-06-07 07:27:54 +00005862 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5863 (ins _.RC:$src2, _.MemOp:$src3),
5864 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005865 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005866 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005867
Craig Toppere1cac152016-06-07 07:27:54 +00005868 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5869 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5870 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5871 "$src2, ${src3}"##_.BroadcastStr,
5872 (_.VT (OpNode _.RC:$src2,
5873 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005874 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005875 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005876}
5877
5878multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005879 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005880 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005881 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5882 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5883 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005884 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5885 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005886 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005888
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005889multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005890 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5891 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005892 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005893 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5894 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5895 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005896 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005897 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005898 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005899 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005900 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005901 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005902 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005903}
5904
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005905multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005906 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005907 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005908 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005909 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005910 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005911}
5912
Craig Topperaf0b9922017-09-04 06:59:50 +00005913defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005914defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5915defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5916defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5917defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5918defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5919
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005920multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005921 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005922 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005923 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005924 (ins _.RC:$src2, _.RC:$src3),
5925 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005926 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005927 AVX512FMA3Base;
5928
Craig Topper69e22782017-09-04 07:35:05 +00005929 // Pattern is 312 order so that the load is in a different place from the
5930 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005931 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005932 (ins _.RC:$src2, _.MemOp:$src3),
5933 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005934 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005935 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005936
Craig Topper69e22782017-09-04 07:35:05 +00005937 // Pattern is 312 order so that the load is in a different place from the
5938 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005939 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005940 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5941 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5942 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005943 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5944 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005945 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005946}
5947
5948multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005949 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005950 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005951 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005952 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5953 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005954 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5955 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005956 AVX512FMA3Base, EVEX_B, EVEX_RC;
5957}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005958
5959multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005960 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5961 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005962 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005963 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5964 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5965 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005966 }
5967 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005968 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005969 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005970 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005971 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5972 }
5973}
5974
5975multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005976 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005977 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005978 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005979 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005980 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005981}
5982
Craig Topperaf0b9922017-09-04 06:59:50 +00005983defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005984defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5985defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5986defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5987defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5988defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005989
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005990// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005991multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5992 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005993 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005994let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005995 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5996 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005997 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005998
Craig Toppere1cac152016-06-07 07:27:54 +00005999 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006000 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006001 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006002
6003 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6004 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00006005 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
6006 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006007
Craig Toppereafdbec2016-08-13 06:48:41 +00006008 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006009 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006010 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6011 !strconcat(OpcodeStr,
6012 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006013 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006014 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006015 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6016 !strconcat(OpcodeStr,
6017 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6018 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006019 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006020}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006021}
Igor Breger15820b02015-07-01 13:24:28 +00006022
6023multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006024 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6025 SDNode OpNodeRnds1, SDNode OpNodes3,
6026 SDNode OpNodeRnds3, X86VectorVTInfo _,
6027 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006028 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006029 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006030 // Operands for intrinsic are in 123 order to preserve passthu
6031 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006032 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6033 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6034 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006035 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006036 (i32 imm:$rc))),
6037 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6038 _.FRC:$src3))),
6039 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006040 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006041
Craig Topperb16598d2017-09-01 07:58:16 +00006042 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006043 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6044 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6045 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006046 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006047 (i32 imm:$rc))),
6048 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6049 _.FRC:$src1))),
6050 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006051 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006052
Craig Toppereec768b2017-09-06 03:35:58 +00006053 // One pattern is 312 order so that the load is in a different place from the
6054 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006055 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006056 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006057 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6058 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006059 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006060 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6061 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006062 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6063 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006064 }
Igor Breger15820b02015-07-01 13:24:28 +00006065}
6066
6067multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006068 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6069 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006070 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006071 let Predicates = [HasAVX512] in {
6072 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006073 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6074 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006075 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006076 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006077 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6078 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006079 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006080 }
6081}
6082
Craig Topper07dac552017-11-06 05:48:25 +00006083defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6084 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6085defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6086 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6087defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6088 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6089defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6090 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006091
6092//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006093// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6094//===----------------------------------------------------------------------===//
6095let Constraints = "$src1 = $dst" in {
6096multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6097 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006098 // NOTE: The SDNode have the multiply operands first with the add last.
6099 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006100 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006101 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6102 (ins _.RC:$src2, _.RC:$src3),
6103 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006104 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006105 AVX512FMA3Base;
6106
Craig Toppere1cac152016-06-07 07:27:54 +00006107 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6108 (ins _.RC:$src2, _.MemOp:$src3),
6109 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006110 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006111 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006112
Craig Toppere1cac152016-06-07 07:27:54 +00006113 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6114 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6115 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6116 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006117 (OpNode _.RC:$src2,
6118 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6119 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006120 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006121 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006122}
6123} // Constraints = "$src1 = $dst"
6124
6125multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6126 AVX512VLVectorVTInfo _> {
6127 let Predicates = [HasIFMA] in {
6128 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6129 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6130 }
6131 let Predicates = [HasVLX, HasIFMA] in {
6132 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6133 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6134 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6135 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6136 }
6137}
6138
6139defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6140 avx512vl_i64_info>, VEX_W;
6141defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6142 avx512vl_i64_info>, VEX_W;
6143
6144//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006145// AVX-512 Scalar convert from sign integer to float/double
6146//===----------------------------------------------------------------------===//
6147
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006148multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6149 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6150 PatFrag ld_frag, string asm> {
6151 let hasSideEffects = 0 in {
6152 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6153 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006154 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006155 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006156 let mayLoad = 1 in
6157 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6158 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006159 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006160 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006161 } // hasSideEffects = 0
6162 let isCodeGenOnly = 1 in {
6163 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6164 (ins DstVT.RC:$src1, SrcRC:$src2),
6165 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6166 [(set DstVT.RC:$dst,
6167 (OpNode (DstVT.VT DstVT.RC:$src1),
6168 SrcRC:$src2,
6169 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6170
6171 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6172 (ins DstVT.RC:$src1, x86memop:$src2),
6173 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6174 [(set DstVT.RC:$dst,
6175 (OpNode (DstVT.VT DstVT.RC:$src1),
6176 (ld_frag addr:$src2),
6177 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6178 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006179}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006180
Igor Bregerabe4a792015-06-14 12:44:55 +00006181multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006182 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006183 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6184 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006185 !strconcat(asm,
6186 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006187 [(set DstVT.RC:$dst,
6188 (OpNode (DstVT.VT DstVT.RC:$src1),
6189 SrcRC:$src2,
6190 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6191}
6192
6193multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006194 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6195 PatFrag ld_frag, string asm> {
6196 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6197 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6198 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006199}
6200
Andrew Trick15a47742013-10-09 05:11:10 +00006201let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006202defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006203 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6204 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006205defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006206 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6207 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006208defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006209 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6210 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006211defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006212 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6213 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214
Craig Topper8f85ad12016-11-14 02:46:58 +00006215def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6216 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6217def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6218 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6219
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006220def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6221 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6222def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006223 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006224def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6225 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6226def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006227 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006228
6229def : Pat<(f32 (sint_to_fp GR32:$src)),
6230 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6231def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006232 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006233def : Pat<(f64 (sint_to_fp GR32:$src)),
6234 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6235def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006236 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6237
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006238defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006239 v4f32x_info, i32mem, loadi32,
6240 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006241defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006242 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6243 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006244defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006245 i32mem, loadi32, "cvtusi2sd{l}">,
6246 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006247defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006248 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6249 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006250
Craig Topper8f85ad12016-11-14 02:46:58 +00006251def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6252 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6253def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6254 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6255
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006256def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6257 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6258def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6259 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6260def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6261 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6262def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6263 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6264
6265def : Pat<(f32 (uint_to_fp GR32:$src)),
6266 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6267def : Pat<(f32 (uint_to_fp GR64:$src)),
6268 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6269def : Pat<(f64 (uint_to_fp GR32:$src)),
6270 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6271def : Pat<(f64 (uint_to_fp GR64:$src)),
6272 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006274
6275//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006276// AVX-512 Scalar convert from float/double to integer
6277//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006278multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6279 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006280 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006281 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006282 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006283 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6284 EVEX, VEX_LIG;
6285 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6286 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006287 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006288 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006289 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006290 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006291 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006292 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006293 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006294 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006295 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006296}
Asaf Badouh2744d212015-09-20 14:31:19 +00006297
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006298// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006299defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006300 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006301 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006302defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006303 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006304 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006305defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006306 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006307 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006308defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006309 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006310 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006311defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006312 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006313 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006314defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006315 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006316 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006317defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006318 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006319 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006320defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006321 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006322 EVEX_CD8<64, CD8VT1>;
6323
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006324// The SSE version of these instructions are disabled for AVX512.
6325// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6326let Predicates = [HasAVX512] in {
6327 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006328 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006329 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6330 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006331 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006332 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006333 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6334 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006335 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006336 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006337 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6338 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006339 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006340 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006341 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6342 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006343} // HasAVX512
6344
Craig Topperac941b92016-09-25 16:33:53 +00006345let Predicates = [HasAVX512] in {
6346 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6347 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6348 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6349 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6350 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6351 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6352 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6353 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6354 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6355 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6356 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6357 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6358 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6359 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6360 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6361 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6362 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6363 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6364 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6365 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6366} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006367
Elad Cohen0c260102017-01-11 09:11:48 +00006368// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6369// which produce unnecessary vmovs{s,d} instructions
6370let Predicates = [HasAVX512] in {
6371def : Pat<(v4f32 (X86Movss
6372 (v4f32 VR128X:$dst),
6373 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6374 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6375
6376def : Pat<(v4f32 (X86Movss
6377 (v4f32 VR128X:$dst),
6378 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6379 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6380
6381def : Pat<(v2f64 (X86Movsd
6382 (v2f64 VR128X:$dst),
6383 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6384 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6385
6386def : Pat<(v2f64 (X86Movsd
6387 (v2f64 VR128X:$dst),
6388 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6389 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6390} // Predicates = [HasAVX512]
6391
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006392// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006393multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6394 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006395 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006396let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006397 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006398 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6399 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006400 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006401 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006402 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6403 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006404 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006405 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006406 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006407 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006408
Igor Bregerc59b3a22016-08-03 10:58:05 +00006409 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6410 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6411 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6412 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6413 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006414 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6415 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006416
Craig Toppere1cac152016-06-07 07:27:54 +00006417 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006418 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6419 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6420 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6421 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6422 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6423 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6424 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6425 (i32 FROUND_NO_EXC)))]>,
6426 EVEX,VEX_LIG , EVEX_B;
6427 let mayLoad = 1, hasSideEffects = 0 in
6428 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006429 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006430 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6431 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006432
Craig Toppere1cac152016-06-07 07:27:54 +00006433 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006434} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006435}
6436
Asaf Badouh2744d212015-09-20 14:31:19 +00006437
Igor Bregerc59b3a22016-08-03 10:58:05 +00006438defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6439 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006440 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006441defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6442 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006443 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006444defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6445 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006446 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006447defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6448 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006449 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6450
Igor Bregerc59b3a22016-08-03 10:58:05 +00006451defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6452 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006453 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006454defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6455 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006456 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006457defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6458 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006459 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006460defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6461 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006462 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6463let Predicates = [HasAVX512] in {
6464 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006465 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006466 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6467 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006468 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006469 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006470 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6471 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006472 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006473 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006474 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6475 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006476 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006477 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006478 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6479 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006480} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006481//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006482// AVX-512 Convert form float to double and back
6483//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006484multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6485 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006486 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006487 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006488 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006489 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006490 (_Src.VT _Src.RC:$src2),
6491 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006492 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006493 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006494 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006495 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006496 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006497 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006498 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006499 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006500
Craig Topperd2011e32017-02-25 18:43:42 +00006501 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6502 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6503 (ins _.FRC:$src1, _Src.FRC:$src2),
6504 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6505 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6506 let mayLoad = 1 in
6507 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6508 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6509 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6510 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006512}
6513
Asaf Badouh2744d212015-09-20 14:31:19 +00006514// Scalar Coversion with SAE - suppress all exceptions
6515multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6516 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006517 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006518 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006519 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006520 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006521 (_Src.VT _Src.RC:$src2),
6522 (i32 FROUND_NO_EXC)))>,
6523 EVEX_4V, VEX_LIG, EVEX_B;
6524}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006525
Asaf Badouh2744d212015-09-20 14:31:19 +00006526// Scalar Conversion with rounding control (RC)
6527multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6528 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006529 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006530 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006531 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006532 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006533 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6534 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6535 EVEX_B, EVEX_RC;
6536}
Craig Toppera02e3942016-09-23 06:24:43 +00006537multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006538 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006539 X86VectorVTInfo _dst> {
6540 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006541 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006542 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006543 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006544 }
6545}
6546
Craig Toppera02e3942016-09-23 06:24:43 +00006547multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006548 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006549 X86VectorVTInfo _dst> {
6550 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006551 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006552 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006553 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006554 }
6555}
Craig Toppera02e3942016-09-23 06:24:43 +00006556defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006557 X86froundRnd, f64x_info, f32x_info>,
6558 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006559defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006560 X86fpextRnd,f32x_info, f64x_info >,
6561 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006562
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006563def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006564 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006565 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006566def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006567 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006568 Requires<[HasAVX512]>;
6569
6570def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006571 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006572 Requires<[HasAVX512, OptForSize]>;
6573
Asaf Badouh2744d212015-09-20 14:31:19 +00006574def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006575 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006576 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006577
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006578def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006579 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006580 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006581
6582def : Pat<(v4f32 (X86Movss
6583 (v4f32 VR128X:$dst),
6584 (v4f32 (scalar_to_vector
6585 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006586 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006587 Requires<[HasAVX512]>;
6588
6589def : Pat<(v2f64 (X86Movsd
6590 (v2f64 VR128X:$dst),
6591 (v2f64 (scalar_to_vector
6592 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006593 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006594 Requires<[HasAVX512]>;
6595
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006596//===----------------------------------------------------------------------===//
6597// AVX-512 Vector convert from signed/unsigned integer to float/double
6598// and from float/double to signed/unsigned integer
6599//===----------------------------------------------------------------------===//
6600
6601multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6602 X86VectorVTInfo _Src, SDNode OpNode,
6603 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006604 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006605
6606 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6607 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6608 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6609
6610 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006611 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006612 (_.VT (OpNode (_Src.VT
6613 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6614
6615 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006616 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006617 "${src}"##Broadcast, "${src}"##Broadcast,
6618 (_.VT (OpNode (_Src.VT
6619 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6620 ))>, EVEX, EVEX_B;
6621}
6622// Coversion with SAE - suppress all exceptions
6623multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6624 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6625 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6626 (ins _Src.RC:$src), OpcodeStr,
6627 "{sae}, $src", "$src, {sae}",
6628 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6629 (i32 FROUND_NO_EXC)))>,
6630 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006631}
6632
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006633// Conversion with rounding control (RC)
6634multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6635 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6636 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6637 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6638 "$rc, $src", "$src, $rc",
6639 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6640 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006641}
6642
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006643// Extend Float to Double
6644multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6645 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006646 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006647 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6648 X86vfpextRnd>, EVEX_V512;
6649 }
6650 let Predicates = [HasVLX] in {
6651 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006652 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006653 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006654 EVEX_V256;
6655 }
6656}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006657
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006658// Truncate Double to Float
6659multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6660 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006661 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006662 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6663 X86vfproundRnd>, EVEX_V512;
6664 }
6665 let Predicates = [HasVLX] in {
6666 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6667 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006668 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006669 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006670
6671 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6672 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6673 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6674 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6675 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6676 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6677 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6678 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006679 }
6680}
6681
6682defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6683 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6684defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6685 PS, EVEX_CD8<32, CD8VH>;
6686
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006687def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6688 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006689
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006690let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006691 let AddedComplexity = 15 in {
6692 def : Pat<(X86vzmovl (v2f64 (bitconvert
6693 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6694 (VCVTPD2PSZ128rr VR128X:$src)>;
6695 def : Pat<(X86vzmovl (v2f64 (bitconvert
6696 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6697 (VCVTPD2PSZ128rm addr:$src)>;
6698 }
Craig Topper5471fc22016-11-06 04:12:52 +00006699 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6700 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006701 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6702 (VCVTPS2PDZ256rm addr:$src)>;
6703}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006704
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006705// Convert Signed/Unsigned Doubleword to Double
6706multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6707 SDNode OpNode128> {
6708 // No rounding in this op
6709 let Predicates = [HasAVX512] in
6710 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6711 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006712
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006713 let Predicates = [HasVLX] in {
6714 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006715 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006716 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6717 EVEX_V256;
6718 }
6719}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006720
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006721// Convert Signed/Unsigned Doubleword to Float
6722multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6723 SDNode OpNodeRnd> {
6724 let Predicates = [HasAVX512] in
6725 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6726 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6727 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006728
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006729 let Predicates = [HasVLX] in {
6730 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6731 EVEX_V128;
6732 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6733 EVEX_V256;
6734 }
6735}
6736
6737// Convert Float to Signed/Unsigned Doubleword with truncation
6738multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6739 SDNode OpNode, SDNode OpNodeRnd> {
6740 let Predicates = [HasAVX512] in {
6741 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6742 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6743 OpNodeRnd>, EVEX_V512;
6744 }
6745 let Predicates = [HasVLX] in {
6746 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6747 EVEX_V128;
6748 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6749 EVEX_V256;
6750 }
6751}
6752
6753// Convert Float to Signed/Unsigned Doubleword
6754multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6755 SDNode OpNode, SDNode OpNodeRnd> {
6756 let Predicates = [HasAVX512] in {
6757 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6758 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6759 OpNodeRnd>, EVEX_V512;
6760 }
6761 let Predicates = [HasVLX] in {
6762 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6763 EVEX_V128;
6764 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6765 EVEX_V256;
6766 }
6767}
6768
6769// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006770multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6771 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006772 let Predicates = [HasAVX512] in {
6773 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6774 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6775 OpNodeRnd>, EVEX_V512;
6776 }
6777 let Predicates = [HasVLX] in {
6778 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006779 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006780 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6781 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006782 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6783 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006784 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6785 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006786
6787 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6788 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6789 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6790 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6791 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6792 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6793 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6794 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006795 }
6796}
6797
6798// Convert Double to Signed/Unsigned Doubleword
6799multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6800 SDNode OpNode, SDNode OpNodeRnd> {
6801 let Predicates = [HasAVX512] in {
6802 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6803 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6804 OpNodeRnd>, EVEX_V512;
6805 }
6806 let Predicates = [HasVLX] in {
6807 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6808 // memory forms of these instructions in Asm Parcer. They have the same
6809 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6810 // due to the same reason.
6811 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6812 "{1to2}", "{x}">, EVEX_V128;
6813 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6814 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006815
6816 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6817 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6818 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6819 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6820 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6821 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6822 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6823 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006824 }
6825}
6826
6827// Convert Double to Signed/Unsigned Quardword
6828multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6829 SDNode OpNode, SDNode OpNodeRnd> {
6830 let Predicates = [HasDQI] in {
6831 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6832 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6833 OpNodeRnd>, EVEX_V512;
6834 }
6835 let Predicates = [HasDQI, HasVLX] in {
6836 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6837 EVEX_V128;
6838 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6839 EVEX_V256;
6840 }
6841}
6842
6843// Convert Double to Signed/Unsigned Quardword with truncation
6844multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6845 SDNode OpNode, SDNode OpNodeRnd> {
6846 let Predicates = [HasDQI] in {
6847 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6848 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6849 OpNodeRnd>, EVEX_V512;
6850 }
6851 let Predicates = [HasDQI, HasVLX] in {
6852 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6853 EVEX_V128;
6854 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6855 EVEX_V256;
6856 }
6857}
6858
6859// Convert Signed/Unsigned Quardword to Double
6860multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6861 SDNode OpNode, SDNode OpNodeRnd> {
6862 let Predicates = [HasDQI] in {
6863 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6864 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6865 OpNodeRnd>, EVEX_V512;
6866 }
6867 let Predicates = [HasDQI, HasVLX] in {
6868 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6869 EVEX_V128;
6870 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6871 EVEX_V256;
6872 }
6873}
6874
6875// Convert Float to Signed/Unsigned Quardword
6876multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6877 SDNode OpNode, SDNode OpNodeRnd> {
6878 let Predicates = [HasDQI] in {
6879 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6880 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6881 OpNodeRnd>, EVEX_V512;
6882 }
6883 let Predicates = [HasDQI, HasVLX] in {
6884 // Explicitly specified broadcast string, since we take only 2 elements
6885 // from v4f32x_info source
6886 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006887 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006888 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6889 EVEX_V256;
6890 }
6891}
6892
6893// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006894multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6895 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006896 let Predicates = [HasDQI] in {
6897 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6898 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6899 OpNodeRnd>, EVEX_V512;
6900 }
6901 let Predicates = [HasDQI, HasVLX] in {
6902 // Explicitly specified broadcast string, since we take only 2 elements
6903 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006904 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006905 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006906 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6907 EVEX_V256;
6908 }
6909}
6910
6911// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006912multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6913 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006914 let Predicates = [HasDQI] in {
6915 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6916 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6917 OpNodeRnd>, EVEX_V512;
6918 }
6919 let Predicates = [HasDQI, HasVLX] in {
6920 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6921 // memory forms of these instructions in Asm Parcer. They have the same
6922 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6923 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006924 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006925 "{1to2}", "{x}">, EVEX_V128;
6926 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6927 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006928
6929 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6930 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6931 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6932 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6933 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6934 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6935 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6936 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006937 }
6938}
6939
Simon Pilgrima3af7962016-11-24 12:13:46 +00006940defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006941 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006942
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006943defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6944 X86VSintToFpRnd>,
6945 PS, EVEX_CD8<32, CD8VF>;
6946
6947defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006948 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006949 XS, EVEX_CD8<32, CD8VF>;
6950
Simon Pilgrima3af7962016-11-24 12:13:46 +00006951defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006952 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006953 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6954
6955defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006956 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006957 EVEX_CD8<32, CD8VF>;
6958
Craig Topperf334ac192016-11-09 07:48:51 +00006959defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006960 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006961 EVEX_CD8<64, CD8VF>;
6962
Simon Pilgrima3af7962016-11-24 12:13:46 +00006963defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006964 XS, EVEX_CD8<32, CD8VH>;
6965
6966defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6967 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006968 EVEX_CD8<32, CD8VF>;
6969
Craig Topper19e04b62016-05-19 06:13:58 +00006970defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6971 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006972
Craig Topper19e04b62016-05-19 06:13:58 +00006973defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6974 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006975 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006976
Craig Topper19e04b62016-05-19 06:13:58 +00006977defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6978 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006979 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006980defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6981 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006982 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006983
Craig Topper19e04b62016-05-19 06:13:58 +00006984defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6985 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006986 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006987
Craig Topper19e04b62016-05-19 06:13:58 +00006988defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6989 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006990
Craig Topper19e04b62016-05-19 06:13:58 +00006991defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6992 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006993 PD, EVEX_CD8<64, CD8VF>;
6994
Craig Topper19e04b62016-05-19 06:13:58 +00006995defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6996 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006997
6998defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006999 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007000 PD, EVEX_CD8<64, CD8VF>;
7001
Craig Toppera39b6502016-12-10 06:02:48 +00007002defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007003 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007004
7005defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007006 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007007 PD, EVEX_CD8<64, CD8VF>;
7008
Craig Toppera39b6502016-12-10 06:02:48 +00007009defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007010 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007011
7012defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007013 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007014
7015defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007016 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007017
Simon Pilgrima3af7962016-11-24 12:13:46 +00007018defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007019 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007020
Simon Pilgrima3af7962016-11-24 12:13:46 +00007021defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007022 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007023
Craig Toppere38c57a2015-11-27 05:44:02 +00007024let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007025def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007026 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007027 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7028 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007029
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007030def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7031 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007032 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7033 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007034
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007035def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7036 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007037 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7038 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007039
Simon Pilgrima3af7962016-11-24 12:13:46 +00007040def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007041 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7042 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7043 VR128X:$src, sub_xmm)))), sub_xmm)>;
7044
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007045def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7046 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007047 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7048 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007049
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007050def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7051 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007052 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7053 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007054
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007055def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7056 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007057 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7058 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007059
Simon Pilgrima3af7962016-11-24 12:13:46 +00007060def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007061 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7062 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7063 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007064}
7065
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007066let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007067 let AddedComplexity = 15 in {
7068 def : Pat<(X86vzmovl (v2i64 (bitconvert
7069 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007070 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007071 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007072 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7073 (VCVTPD2DQZ128rm addr:$src)>;
7074 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007075 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007076 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007077 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007078 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007079 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007080 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007081 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7082 (VCVTTPD2DQZ128rm addr:$src)>;
7083 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007084 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007085 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007086 }
Craig Topperd7467472017-10-14 04:18:09 +00007087
7088 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7089 (VCVTDQ2PDZ128rm addr:$src)>;
7090 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7091 (VCVTDQ2PDZ128rm addr:$src)>;
7092
7093 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7094 (VCVTUDQ2PDZ128rm addr:$src)>;
7095 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7096 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007097}
7098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007099let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007100 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007101 (VCVTPD2PSZrm addr:$src)>;
7102 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7103 (VCVTPS2PDZrm addr:$src)>;
7104}
7105
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007106let Predicates = [HasDQI, HasVLX] in {
7107 let AddedComplexity = 15 in {
7108 def : Pat<(X86vzmovl (v2f64 (bitconvert
7109 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007110 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007111 def : Pat<(X86vzmovl (v2f64 (bitconvert
7112 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007113 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007114 }
7115}
7116
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007117let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007118def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7119 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7120 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7121 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7122
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007123def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7124 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7125 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7126 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7127
7128def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7129 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7130 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7131 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7132
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007133def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7134 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7135 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7136 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7137
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007138def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7139 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7140 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7141 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7142
7143def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7144 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7145 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7146 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7147
7148def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7149 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7150 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7151 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7152
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007153def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7154 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7155 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7156 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7157
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007158def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7159 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7160 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7161 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7162
7163def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7164 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7165 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7166 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7167
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007168def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7169 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7170 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7171 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7172
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007173def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7174 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7175 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7176 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7177}
7178
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007179//===----------------------------------------------------------------------===//
7180// Half precision conversion instructions
7181//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007182multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007183 X86MemOperand x86memop, PatFrag ld_frag> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007184 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7185 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
7186 (X86cvtph2ps (_src.VT _src.RC:$src))>, T8PD;
7187 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7188 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7189 (X86cvtph2ps (_src.VT
7190 (bitconvert
7191 (ld_frag addr:$src))))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007192}
7193
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007194multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007195 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7196 (ins _src.RC:$src), "vcvtph2ps",
7197 "{sae}, $src", "$src, {sae}",
7198 (X86cvtph2psRnd (_src.VT _src.RC:$src),
7199 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
Asaf Badouh7c522452015-10-22 14:01:16 +00007200
7201}
7202
Craig Toppere7fb3002017-11-07 07:13:07 +00007203let Predicates = [HasAVX512] in
Asaf Badouh7c522452015-10-22 14:01:16 +00007204 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007205 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007206 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007207
7208let Predicates = [HasVLX] in {
7209 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
7210 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7211 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7212 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7213
7214 // Pattern match vcvtph2ps of a scalar i64 load.
7215 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7216 (VCVTPH2PSZ128rm addr:$src)>;
7217 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7218 (VCVTPH2PSZ128rm addr:$src)>;
7219 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7220 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7221 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007222}
7223
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007224multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007225 X86MemOperand x86memop> {
7226 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007227 (ins _src.RC:$src1, i32u8imm:$src2),
7228 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007229 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007230 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007231 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007232 let hasSideEffects = 0, mayStore = 1 in {
7233 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7234 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7235 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7236 []>;
7237 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7238 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7239 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7240 []>, EVEX_K;
7241 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007242}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007243multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007244 let hasSideEffects = 0 in
7245 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7246 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007247 (ins _src.RC:$src1, i32u8imm:$src2),
7248 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007249 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007250}
7251let Predicates = [HasAVX512] in {
7252 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7253 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7254 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7255 let Predicates = [HasVLX] in {
7256 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7257 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007258 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007259 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7260 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007261
7262 def : Pat<(store (f64 (extractelt
7263 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7264 (iPTR 0))), addr:$dst),
7265 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7266 def : Pat<(store (i64 (extractelt
7267 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7268 (iPTR 0))), addr:$dst),
7269 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7270 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7271 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7272 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7273 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007274}
Asaf Badouh2489f352015-12-02 08:17:51 +00007275
Craig Topper9820e342016-09-20 05:44:47 +00007276// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007277let Predicates = [HasVLX] in {
7278 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7279 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7280 // configurations we support (the default). However, falling back to MXCSR is
7281 // more consistent with other instructions, which are always controlled by it.
7282 // It's encoded as 0b100.
7283 def : Pat<(fp_to_f16 FR32X:$src),
7284 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7285 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7286
7287 def : Pat<(f16_to_fp GR16:$src),
7288 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7289 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7290
7291 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7292 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7293 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7294}
7295
Asaf Badouh2489f352015-12-02 08:17:51 +00007296// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007297multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007298 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007299 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007300 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7301 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007302 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007303 Sched<[WriteFAdd]>;
7304}
7305
7306let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007307 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007308 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007309 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007310 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007311 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007312 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007313 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007314 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7315}
7316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007317let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7318 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007319 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007320 EVEX_CD8<32, CD8VT1>;
7321 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007322 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007323 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7324 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007325 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007326 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007327 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007328 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007329 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007330 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7331 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007332 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007333 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7334 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007335 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007336 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7337 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007338 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007339
Ayman Musa02f95332017-01-04 08:21:54 +00007340 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7341 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007342 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007343 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7344 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007345 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7346 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007347}
Michael Liao5bf95782014-12-04 05:20:33 +00007348
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007349/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007350multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7351 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007352 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007353 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7354 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7355 "$src2, $src1", "$src1, $src2",
7356 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007357 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007358 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007359 "$src2, $src1", "$src1, $src2",
7360 (OpNode (_.VT _.RC:$src1),
Craig Topper75d71542017-11-13 08:07:33 +00007361 _.ScalarIntMemCPat:$src2)>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007362}
7363}
7364
Craig Topper692c8ef2017-11-04 18:26:41 +00007365defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007366 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Craig Topper692c8ef2017-11-04 18:26:41 +00007367defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007368 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Craig Topper692c8ef2017-11-04 18:26:41 +00007369defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007370 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Craig Topper692c8ef2017-11-04 18:26:41 +00007371defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007372 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007373
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007374/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7375multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007376 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007377 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007378 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7379 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7380 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007381 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7382 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7383 (OpNode (_.FloatVT
7384 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7385 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7386 (ins _.ScalarMemOp:$src), OpcodeStr,
7387 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7388 (OpNode (_.FloatVT
7389 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7390 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007391 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007392}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007393
7394multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7395 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7396 EVEX_V512, EVEX_CD8<32, CD8VF>;
7397 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7398 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7399
7400 // Define only if AVX512VL feature is present.
7401 let Predicates = [HasVLX] in {
7402 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7403 OpNode, v4f32x_info>,
7404 EVEX_V128, EVEX_CD8<32, CD8VF>;
7405 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7406 OpNode, v8f32x_info>,
7407 EVEX_V256, EVEX_CD8<32, CD8VF>;
7408 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7409 OpNode, v2f64x_info>,
7410 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7411 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7412 OpNode, v4f64x_info>,
7413 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7414 }
7415}
7416
Craig Topper692c8ef2017-11-04 18:26:41 +00007417defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14>;
7418defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007419
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007420/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007421multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7422 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007423 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007424 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7425 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7426 "$src2, $src1", "$src1, $src2",
7427 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7428 (i32 FROUND_CURRENT))>;
7429
7430 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7431 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007432 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007433 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007434 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007435
7436 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007437 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007438 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007439 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007440 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007441 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007442}
7443
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007444multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7445 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7446 EVEX_CD8<32, CD8VT1>;
7447 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7448 EVEX_CD8<64, CD8VT1>, VEX_W;
7449}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007450
Craig Toppere1cac152016-06-07 07:27:54 +00007451let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007452 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7453 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7454}
Igor Breger8352a0d2015-07-28 06:53:28 +00007455
7456defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007457/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007458
7459multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7460 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007461 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007462 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7463 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7464 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7465
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007466 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7467 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7468 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007469 (bitconvert (_.LdFrag addr:$src))),
7470 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007471
7472 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007473 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007474 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007475 (OpNode (_.FloatVT
7476 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7477 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007478 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007479}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007480multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7481 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007482 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007483 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7484 (ins _.RC:$src), OpcodeStr,
7485 "{sae}, $src", "$src, {sae}",
7486 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7487}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007488
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007489multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7490 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007491 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7492 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007493 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007494 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7495 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007496}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007497
Asaf Badouh402ebb32015-06-03 13:41:48 +00007498multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7499 SDNode OpNode> {
7500 // Define only if AVX512VL feature is present.
7501 let Predicates = [HasVLX] in {
7502 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7503 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7504 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7505 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7506 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7507 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7508 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7509 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7510 }
7511}
Craig Toppere1cac152016-06-07 07:27:54 +00007512let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007513
Asaf Badouh402ebb32015-06-03 13:41:48 +00007514 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7515 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7516 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7517}
7518defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7519 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7520
7521multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
Craig Topper80405072017-11-11 08:24:12 +00007522 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007523 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007524 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7525 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007526 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007527 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007528}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007529
Robert Khasanoveb126392014-10-28 18:15:20 +00007530multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
Craig Topper80405072017-11-11 08:24:12 +00007531 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007532 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007533 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007534 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007535 (_.FloatVT (fsqrt _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007536 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7537 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007538 (fsqrt (_.FloatVT
Craig Toppere1cac152016-06-07 07:27:54 +00007539 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007540
Craig Toppere1cac152016-06-07 07:27:54 +00007541 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7542 (ins _.ScalarMemOp:$src), OpcodeStr,
7543 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007544 (fsqrt (_.FloatVT
Craig Toppere1cac152016-06-07 07:27:54 +00007545 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7546 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007547 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007548}
7549
Craig Topper80405072017-11-11 08:24:12 +00007550multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
7551 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007552 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Craig Topper80405072017-11-11 08:24:12 +00007553 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007554 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7555 // Define only if AVX512VL feature is present.
7556 let Predicates = [HasVLX] in {
7557 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Craig Topper80405072017-11-11 08:24:12 +00007558 v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007559 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7560 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Craig Topper80405072017-11-11 08:24:12 +00007561 v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007562 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7563 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Craig Topper80405072017-11-11 08:24:12 +00007564 v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007565 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7566 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Craig Topper80405072017-11-11 08:24:12 +00007567 v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007568 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7569 }
7570}
7571
Craig Topper80405072017-11-11 08:24:12 +00007572multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
7573 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
Asaf Badouh402ebb32015-06-03 13:41:48 +00007574 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Craig Topper80405072017-11-11 08:24:12 +00007575 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
Asaf Badouh402ebb32015-06-03 13:41:48 +00007576 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7577}
7578
Igor Breger4c4cd782015-09-20 09:13:41 +00007579multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper80405072017-11-11 08:24:12 +00007580 string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007581 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007582 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7583 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7584 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007585 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007586 (_.VT _.RC:$src2),
7587 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007588 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007589 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007590 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007591 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007592 _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00007593 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007594
7595 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7596 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7597 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007598 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007599 (_.VT _.RC:$src2),
7600 (i32 imm:$rc))>,
7601 EVEX_B, EVEX_RC;
7602
Craig Toppere1cac152016-06-07 07:27:54 +00007603 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007604 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007605 (ins _.FRC:$src1, _.FRC:$src2),
7606 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7607
7608 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007609 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007610 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7611 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7612 }
Craig Topper176f3312017-02-25 19:18:11 +00007613 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007614
Craig Topperd6471cb2017-11-05 21:14:06 +00007615let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007616 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007617 (!cast<Instruction>(NAME#SUFF#Zr)
7618 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7619
Craig Toppereff606c2017-11-06 04:04:01 +00007620 def : Pat<(Intr VR128X:$src),
7621 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7622 VR128X:$src)>;
7623}
7624
7625let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007626 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007627 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007628 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7629
Craig Topperd4f60942017-11-13 05:25:24 +00007630 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007631 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7632 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007633}
Craig Toppereff606c2017-11-06 04:04:01 +00007634
Craig Topperd6471cb2017-11-05 21:14:06 +00007635}
Igor Breger4c4cd782015-09-20 09:13:41 +00007636
7637multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Craig Topper80405072017-11-11 08:24:12 +00007638 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS",
7639 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007640 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Craig Topper80405072017-11-11 08:24:12 +00007641 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD",
7642 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007643 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007644 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007645}
7646
Craig Topper80405072017-11-11 08:24:12 +00007647defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7648 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007649
Igor Breger4c4cd782015-09-20 09:13:41 +00007650defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007651
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007652multiclass
7653avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007654
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007655 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007656 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007657 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7658 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007659 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper0af48f12017-11-13 02:02:58 +00007660 (i32 imm:$src3)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007661
Craig Topper0ccec702017-11-11 08:24:15 +00007662 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007663 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007664 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007665 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007666 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007667
Craig Topper0ccec702017-11-11 08:24:15 +00007668 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007669 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007670 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007671 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007672 (_.VT (X86RndScales _.RC:$src1,
7673 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007674
Craig Topper0ccec702017-11-11 08:24:15 +00007675 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7676 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7677 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
7678 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7679 []>;
7680
7681 let mayLoad = 1 in
7682 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7683 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7684 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7685 []>;
7686 }
7687 }
7688
7689 let Predicates = [HasAVX512] in {
7690 def : Pat<(ffloor _.FRC:$src),
7691 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7692 _.FRC:$src, (i32 0x9)))>;
7693 def : Pat<(fceil _.FRC:$src),
7694 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7695 _.FRC:$src, (i32 0xa)))>;
7696 def : Pat<(ftrunc _.FRC:$src),
7697 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7698 _.FRC:$src, (i32 0xb)))>;
7699 def : Pat<(frint _.FRC:$src),
7700 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7701 _.FRC:$src, (i32 0x4)))>;
7702 def : Pat<(fnearbyint _.FRC:$src),
7703 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7704 _.FRC:$src, (i32 0xc)))>;
7705 }
7706
7707 let Predicates = [HasAVX512, OptForSize] in {
7708 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
7709 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7710 addr:$src, (i32 0x9)))>;
7711 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
7712 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7713 addr:$src, (i32 0xa)))>;
7714 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
7715 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7716 addr:$src, (i32 0xb)))>;
7717 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
7718 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7719 addr:$src, (i32 0x4)))>;
7720 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
7721 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7722 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007723 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007724}
7725
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007726defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7727 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007728
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007729defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7730 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007732//-------------------------------------------------
7733// Integer truncate and extend operations
7734//-------------------------------------------------
7735
Igor Breger074a64e2015-07-24 17:24:15 +00007736multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7737 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7738 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007739 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007740 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7741 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7742 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7743 EVEX, T8XS;
7744
Craig Topper52e2e832016-07-22 05:46:44 +00007745 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7746 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007747 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7748 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007749 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007750 []>, EVEX;
7751
Igor Breger074a64e2015-07-24 17:24:15 +00007752 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7753 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007754 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007755 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007756 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007757}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007758
Igor Breger074a64e2015-07-24 17:24:15 +00007759multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7760 X86VectorVTInfo DestInfo,
7761 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007762
Igor Breger074a64e2015-07-24 17:24:15 +00007763 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7764 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7765 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007766
Igor Breger074a64e2015-07-24 17:24:15 +00007767 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7768 (SrcInfo.VT SrcInfo.RC:$src)),
7769 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7770 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7771}
7772
Igor Breger074a64e2015-07-24 17:24:15 +00007773multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7774 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7775 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7776 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7777 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7778 Predicate prd = HasAVX512>{
7779
7780 let Predicates = [HasVLX, prd] in {
7781 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7782 DestInfoZ128, x86memopZ128>,
7783 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7784 truncFrag, mtruncFrag>, EVEX_V128;
7785
7786 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7787 DestInfoZ256, x86memopZ256>,
7788 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7789 truncFrag, mtruncFrag>, EVEX_V256;
7790 }
7791 let Predicates = [prd] in
7792 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7793 DestInfoZ, x86memopZ>,
7794 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7795 truncFrag, mtruncFrag>, EVEX_V512;
7796}
7797
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007798multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7799 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007800 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7801 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007802 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007803}
7804
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007805multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7806 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007807 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7808 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007809 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007810}
7811
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007812multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7813 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007814 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7815 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007816 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007817}
7818
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007819multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7820 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007821 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7822 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007823 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007824}
7825
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007826multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7827 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007828 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7829 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007830 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007831}
7832
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007833multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7834 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007835 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7836 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007837 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007838}
7839
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007840defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7841 truncstorevi8, masked_truncstorevi8>;
7842defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7843 truncstore_s_vi8, masked_truncstore_s_vi8>;
7844defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7845 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007846
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007847defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7848 truncstorevi16, masked_truncstorevi16>;
7849defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7850 truncstore_s_vi16, masked_truncstore_s_vi16>;
7851defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7852 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007853
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007854defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7855 truncstorevi32, masked_truncstorevi32>;
7856defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7857 truncstore_s_vi32, masked_truncstore_s_vi32>;
7858defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7859 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007860
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007861defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7862 truncstorevi8, masked_truncstorevi8>;
7863defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7864 truncstore_s_vi8, masked_truncstore_s_vi8>;
7865defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7866 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007867
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007868defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7869 truncstorevi16, masked_truncstorevi16>;
7870defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7871 truncstore_s_vi16, masked_truncstore_s_vi16>;
7872defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7873 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007874
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007875defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7876 truncstorevi8, masked_truncstorevi8>;
7877defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7878 truncstore_s_vi8, masked_truncstore_s_vi8>;
7879defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7880 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007881
Zvi Rackover25799d92017-09-07 07:40:34 +00007882def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7883 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7884def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7885 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7886
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007887let Predicates = [HasAVX512, NoVLX] in {
7888def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7889 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007890 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007891 VR256X:$src, sub_ymm)))), sub_xmm))>;
7892def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7893 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007894 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007895 VR256X:$src, sub_ymm)))), sub_xmm))>;
7896}
7897
7898let Predicates = [HasBWI, NoVLX] in {
7899def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007900 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007901 VR256X:$src, sub_ymm))), sub_xmm))>;
7902}
7903
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007904multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007905 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007906 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007907 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007908 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7909 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7910 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7911 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007912
Craig Toppere1cac152016-06-07 07:27:54 +00007913 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7914 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7915 (DestInfo.VT (LdFrag addr:$src))>,
7916 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007917 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007918}
7919
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007920multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007921 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007922 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7923 let Predicates = [HasVLX, HasBWI] in {
7924 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007925 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007926 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007927
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007928 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007929 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007930 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007931 }
7932 let Predicates = [HasBWI] in {
7933 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007934 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007935 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007936 }
7937}
7938
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007939multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007940 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007941 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7942 let Predicates = [HasVLX, HasAVX512] in {
7943 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007944 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007945 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007946
7947 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007948 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007949 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007950 }
7951 let Predicates = [HasAVX512] in {
7952 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007953 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007954 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007955 }
7956}
7957
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007958multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007959 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007960 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7961 let Predicates = [HasVLX, HasAVX512] in {
7962 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007963 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007964 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007965
7966 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007967 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007968 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007969 }
7970 let Predicates = [HasAVX512] in {
7971 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007972 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007973 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007974 }
7975}
7976
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007977multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007978 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007979 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7980 let Predicates = [HasVLX, HasAVX512] in {
7981 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007982 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007983 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007984
7985 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007986 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007987 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007988 }
7989 let Predicates = [HasAVX512] in {
7990 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007991 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00007992 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007993 }
7994}
7995
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007996multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007997 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007998 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7999 let Predicates = [HasVLX, HasAVX512] in {
8000 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008001 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008002 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008003
8004 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008005 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008006 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008007 }
8008 let Predicates = [HasAVX512] in {
8009 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008010 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008011 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008012 }
8013}
8014
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008015multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008016 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008017 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8018
8019 let Predicates = [HasVLX, HasAVX512] in {
8020 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008021 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008022 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8023
8024 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008025 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008026 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8027 }
8028 let Predicates = [HasAVX512] in {
8029 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008030 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008031 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8032 }
8033}
8034
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008035defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8036defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8037defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8038defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8039defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8040defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008041
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008042defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8043defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8044defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8045defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8046defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8047defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008048
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008049
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008050multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8051 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008052 // 128-bit patterns
8053 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008054 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008055 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008056 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008057 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008058 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008059 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008060 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008061 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008062 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008063 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8064 }
8065 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008066 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008067 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008068 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008069 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008070 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008071 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008072 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008073 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8074
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008075 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008076 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008077 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008078 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008079 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008080 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008081 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008082 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8083
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008084 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008085 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008086 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008087 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008088 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008089 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008090 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008091 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008092 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008093 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8094
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008095 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008096 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008097 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008098 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008099 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008100 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008101 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008102 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8103
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008104 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008105 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008106 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008107 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008108 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008109 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008110 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008111 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008112 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008113 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8114 }
8115 // 256-bit patterns
8116 let Predicates = [HasVLX, HasBWI] in {
8117 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8118 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8119 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8120 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8121 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8122 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8123 }
8124 let Predicates = [HasVLX] in {
8125 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8126 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8127 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8128 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8129 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8130 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8131 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8132 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8133
8134 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8135 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8136 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8137 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8138 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8139 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8140 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8141 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8142
8143 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8144 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8145 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8146 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8147 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8148 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8149
8150 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8151 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8152 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8153 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8154 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8155 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8156 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8157 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8158
8159 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8160 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8161 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8162 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8163 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8164 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8165 }
8166 // 512-bit patterns
8167 let Predicates = [HasBWI] in {
8168 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8169 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8170 }
8171 let Predicates = [HasAVX512] in {
8172 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8173 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8174
8175 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8176 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008177 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8178 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008179
8180 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8181 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8182
8183 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8184 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8185
8186 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8187 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8188 }
8189}
8190
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008191defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8192defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008193
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008194//===----------------------------------------------------------------------===//
8195// GATHER - SCATTER Operations
8196
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008197multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008198 X86MemOperand memop, PatFrag GatherNode,
8199 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008200 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8201 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008202 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8203 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008204 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008205 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008206 [(set _.RC:$dst, MaskRC:$mask_wb,
8207 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008208 vectoraddr:$src2))]>, EVEX, EVEX_K,
8209 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008210}
Cameron McInally45325962014-03-26 13:50:50 +00008211
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008212multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8213 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8214 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008215 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008216 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008217 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008218let Predicates = [HasVLX] in {
8219 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008220 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008221 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008222 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008223 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008224 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008225 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008226 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008227}
Cameron McInally45325962014-03-26 13:50:50 +00008228}
8229
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008230multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8231 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008232 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008233 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008234 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008235 mgatherv8i64>, EVEX_V512;
8236let Predicates = [HasVLX] in {
8237 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008238 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008239 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008240 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008241 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008242 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008243 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topper16a91ce2017-11-15 07:46:43 +00008244 vx64xmem, X86mgatherv2i64, VK2WM>,
8245 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008246}
Cameron McInally45325962014-03-26 13:50:50 +00008247}
Michael Liao5bf95782014-12-04 05:20:33 +00008248
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008249
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008250defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8251 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8252
8253defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8254 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008255
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008256multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8257 X86MemOperand memop, PatFrag ScatterNode> {
8258
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008259let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008260
8261 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8262 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008263 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008264 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8265 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8266 _.KRCWM:$mask, vectoraddr:$dst))]>,
8267 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008268}
8269
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008270multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8271 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8272 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008273 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008274 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008275 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008276let Predicates = [HasVLX] in {
8277 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008278 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008279 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008280 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008281 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008282 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008283 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008284 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008285}
Cameron McInally45325962014-03-26 13:50:50 +00008286}
8287
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008288multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8289 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008290 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008291 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008292 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008293 mscatterv8i64>, EVEX_V512;
8294let Predicates = [HasVLX] in {
8295 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008296 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008297 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008298 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008299 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008300 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008301 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8302 vx64xmem, mscatterv2i64>, EVEX_V128;
8303}
Cameron McInally45325962014-03-26 13:50:50 +00008304}
8305
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008306defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8307 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008308
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008309defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8310 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008311
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008312// prefetch
8313multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8314 RegisterClass KRC, X86MemOperand memop> {
8315 let Predicates = [HasPFI], hasSideEffects = 1 in
8316 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008317 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008318 []>, EVEX, EVEX_K;
8319}
8320
8321defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008322 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008323
8324defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008325 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008326
8327defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008328 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008329
8330defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008331 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008332
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008333defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008334 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008335
8336defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008337 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008338
8339defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008340 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008341
8342defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008343 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008344
8345defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008346 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008347
8348defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008349 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008350
8351defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008352 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008353
8354defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008355 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008356
8357defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008358 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008359
8360defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008361 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008362
8363defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008364 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008365
8366defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008367 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008368
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008369// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008370def v64i1sextv64i8 : PatLeaf<(v64i8
8371 (X86vsext
8372 (v64i1 (X86pcmpgtm
8373 (bc_v64i8 (v16i32 immAllZerosV)),
8374 VR512:$src))))>;
8375def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8376def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8377def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008378
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008379multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008380def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008381 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008382 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8383}
Michael Liao5bf95782014-12-04 05:20:33 +00008384
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008385// Use 512bit version to implement 128/256 bit in case NoVLX.
8386multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8387 X86VectorVTInfo _> {
8388
8389 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8390 (X86Info.VT (EXTRACT_SUBREG
8391 (_.VT (!cast<Instruction>(NAME#"Zrr")
8392 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8393 X86Info.SubRegIdx))>;
8394}
8395
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008396multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8397 string OpcodeStr, Predicate prd> {
8398let Predicates = [prd] in
8399 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8400
8401 let Predicates = [prd, HasVLX] in {
8402 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8403 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8404 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008405let Predicates = [prd, NoVLX] in {
8406 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8407 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8408 }
8409
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008410}
8411
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008412defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8413defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8414defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8415defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008416
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008417multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008418 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8419 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8420 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8421}
8422
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008423// Use 512bit version to implement 128/256 bit in case NoVLX.
8424multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008425 X86VectorVTInfo _> {
8426
8427 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8428 (_.KVT (COPY_TO_REGCLASS
8429 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008430 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008431 _.RC:$src, _.SubRegIdx)),
8432 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008433}
8434
8435multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008436 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8437 let Predicates = [prd] in
8438 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8439 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008440
8441 let Predicates = [prd, HasVLX] in {
8442 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008443 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008444 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008445 EVEX_V128;
8446 }
8447 let Predicates = [prd, NoVLX] in {
8448 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8449 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008450 }
8451}
8452
8453defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8454 avx512vl_i8_info, HasBWI>;
8455defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8456 avx512vl_i16_info, HasBWI>, VEX_W;
8457defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8458 avx512vl_i32_info, HasDQI>;
8459defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8460 avx512vl_i64_info, HasDQI>, VEX_W;
8461
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008462//===----------------------------------------------------------------------===//
8463// AVX-512 - COMPRESS and EXPAND
8464//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008465
Ayman Musad7a5ed42016-09-26 06:22:08 +00008466multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008467 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008468 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008469 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008470 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008471
Craig Toppere1cac152016-06-07 07:27:54 +00008472 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008473 def mr : AVX5128I<opc, MRMDestMem, (outs),
8474 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008475 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008476 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8477
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008478 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8479 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008480 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008481 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008482 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008483}
8484
Ayman Musad7a5ed42016-09-26 06:22:08 +00008485multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8486
8487 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8488 (_.VT _.RC:$src)),
8489 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8490 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8491}
8492
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008493multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8494 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008495 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8496 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008497
8498 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008499 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8500 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8501 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8502 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008503 }
8504}
8505
8506defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8507 EVEX;
8508defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8509 EVEX, VEX_W;
8510defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8511 EVEX;
8512defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8513 EVEX, VEX_W;
8514
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008515// expand
8516multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8517 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008518 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008519 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008520 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008521
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008522 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8523 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8524 (_.VT (X86expand (_.VT (bitconvert
8525 (_.LdFrag addr:$src1)))))>,
8526 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008527}
8528
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008529multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8530
8531 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8532 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8533 _.KRCWM:$mask, addr:$src)>;
8534
8535 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8536 (_.VT _.RC:$src0))),
8537 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8538 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8539}
8540
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008541multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8542 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008543 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8544 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008545
8546 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008547 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8548 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8549 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8550 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008551 }
8552}
8553
8554defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8555 EVEX;
8556defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8557 EVEX, VEX_W;
8558defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8559 EVEX;
8560defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8561 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008562
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008563//handle instruction reg_vec1 = op(reg_vec,imm)
8564// op(mem_vec,imm)
8565// op(broadcast(eltVt),imm)
8566//all instruction created with FROUND_CURRENT
8567multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008568 X86VectorVTInfo _>{
8569 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008570 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8571 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008572 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008573 (OpNode (_.VT _.RC:$src1),
Craig Topper0af48f12017-11-13 02:02:58 +00008574 (i32 imm:$src2))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008575 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8576 (ins _.MemOp:$src1, i32u8imm:$src2),
8577 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8578 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper0af48f12017-11-13 02:02:58 +00008579 (i32 imm:$src2))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008580 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8581 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8582 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8583 "${src1}"##_.BroadcastStr##", $src2",
8584 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Craig Topper0af48f12017-11-13 02:02:58 +00008585 (i32 imm:$src2))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008586 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008587}
8588
8589//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8590multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8591 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008592 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008593 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8594 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008595 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008596 "$src1, {sae}, $src2",
8597 (OpNode (_.VT _.RC:$src1),
8598 (i32 imm:$src2),
8599 (i32 FROUND_NO_EXC))>, EVEX_B;
8600}
8601
8602multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008603 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
8604 SDNode OpNodeRnd, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008605 let Predicates = [prd] in {
8606 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Craig Topper0af48f12017-11-13 02:02:58 +00008607 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, _.info512>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008608 EVEX_V512;
8609 }
8610 let Predicates = [prd, HasVLX] in {
8611 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8612 EVEX_V128;
8613 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8614 EVEX_V256;
8615 }
8616}
8617
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008618//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8619// op(reg_vec2,mem_vec,imm)
8620// op(reg_vec2,broadcast(eltVt),imm)
8621//all instruction created with FROUND_CURRENT
8622multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008623 X86VectorVTInfo _>{
8624 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008625 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008626 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008627 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8628 (OpNode (_.VT _.RC:$src1),
8629 (_.VT _.RC:$src2),
Craig Topper0af48f12017-11-13 02:02:58 +00008630 (i32 imm:$src3))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008631 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8632 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8633 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8634 (OpNode (_.VT _.RC:$src1),
8635 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper0af48f12017-11-13 02:02:58 +00008636 (i32 imm:$src3))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008637 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8638 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8639 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8640 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8641 (OpNode (_.VT _.RC:$src1),
8642 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Craig Topper0af48f12017-11-13 02:02:58 +00008643 (i32 imm:$src3))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008644 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008645}
8646
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008647//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8648// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008649multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8650 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008651 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008652 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8653 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8654 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8655 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8656 (SrcInfo.VT SrcInfo.RC:$src2),
8657 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008658 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8659 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8660 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8661 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8662 (SrcInfo.VT (bitconvert
8663 (SrcInfo.LdFrag addr:$src2))),
8664 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008665 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008666}
8667
8668//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8669// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008670// op(reg_vec2,broadcast(eltVt),imm)
8671multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008672 X86VectorVTInfo _>:
8673 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8674
Craig Topper05948fb2016-08-02 05:11:15 +00008675 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008676 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8677 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8678 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8679 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8680 (OpNode (_.VT _.RC:$src1),
8681 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8682 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008683}
8684
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008685//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8686// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008687multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008688 X86VectorVTInfo _> {
8689 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008690 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008691 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008692 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8693 (OpNode (_.VT _.RC:$src1),
8694 (_.VT _.RC:$src2),
Craig Topper0af48f12017-11-13 02:02:58 +00008695 (i32 imm:$src3))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008696 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008697 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008698 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8699 (OpNode (_.VT _.RC:$src1),
8700 (_.VT (scalar_to_vector
8701 (_.ScalarLdFrag addr:$src2))),
Craig Topper0af48f12017-11-13 02:02:58 +00008702 (i32 imm:$src3))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008703 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008704}
8705
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008706//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8707multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8708 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008709 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008710 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008711 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008712 OpcodeStr, "$src3, {sae}, $src2, $src1",
8713 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008714 (OpNode (_.VT _.RC:$src1),
8715 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008716 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008717 (i32 FROUND_NO_EXC))>, EVEX_B;
8718}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008719//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8720multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8721 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008722 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008723 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8724 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008725 OpcodeStr, "$src3, {sae}, $src2, $src1",
8726 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008727 (OpNode (_.VT _.RC:$src1),
8728 (_.VT _.RC:$src2),
8729 (i32 imm:$src3),
8730 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008731}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008732
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008733multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008734 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
8735 SDNode OpNodeRnd, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008736 let Predicates = [prd] in {
8737 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Craig Topper0af48f12017-11-13 02:02:58 +00008738 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008739 EVEX_V512;
8740
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008741 }
8742 let Predicates = [prd, HasVLX] in {
8743 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008744 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008745 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008746 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008747 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008748}
8749
Igor Breger2ae0fe32015-08-31 11:14:02 +00008750multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8751 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8752 let Predicates = [HasBWI] in {
8753 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8754 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8755 }
8756 let Predicates = [HasBWI, HasVLX] in {
8757 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8758 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8759 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8760 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8761 }
8762}
8763
Igor Breger00d9f842015-06-08 14:03:17 +00008764multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8765 bits<8> opc, SDNode OpNode>{
8766 let Predicates = [HasAVX512] in {
8767 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8768 }
8769 let Predicates = [HasAVX512, HasVLX] in {
8770 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8771 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8772 }
8773}
8774
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008775multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008776 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
8777 SDNode OpNodeRnd, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008778 let Predicates = [prd] in {
8779 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
Craig Topper0af48f12017-11-13 02:02:58 +00008780 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008781 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008782}
8783
Igor Breger1e58e8a2015-09-02 11:18:55 +00008784multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008785 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
8786 SDNode OpNodeRnd, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00008787 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008788 opcPs, OpNode, OpNodeRnd, prd>, EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008789 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008790 opcPd, OpNode, OpNodeRnd, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008791}
8792
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008793
Igor Breger1e58e8a2015-09-02 11:18:55 +00008794defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Craig Topper0af48f12017-11-13 02:02:58 +00008795 X86VReduce, X86VReduceRnd, HasDQI>,
8796 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008797defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Craig Topper0af48f12017-11-13 02:02:58 +00008798 X86VRndScale, X86VRndScaleRnd, HasAVX512>,
8799 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008800defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Craig Topper0af48f12017-11-13 02:02:58 +00008801 X86VGetMant, X86VGetMantRnd, HasAVX512>,
8802 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008803
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008804
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008805defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008806 0x50, X86VRange,
8807 X86VRangeRnd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008808 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8809defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008810 0x50, X86VRange,
8811 X86VRangeRnd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008812 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8813
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008814defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008815 0x51, X86Ranges, X86RangesRnd,
8816 HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008817 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8818defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008819 0x51, X86Ranges, X86RangesRnd,
8820 HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008821 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8822
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008823defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008824 0x57, X86Reduces,
8825 X86ReducesRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008826 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8827defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008828 0x57, X86Reduces,
8829 X86ReducesRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008830 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008831
Igor Breger1e58e8a2015-09-02 11:18:55 +00008832defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008833 0x27, X86GetMants,
8834 X86GetMantsRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00008835 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8836defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Craig Topper0af48f12017-11-13 02:02:58 +00008837 0x27, X86GetMants,
8838 X86GetMantsRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00008839 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8840
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008841let Predicates = [HasAVX512] in {
8842def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008843 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008844def : Pat<(v16f32 (fnearbyint VR512:$src)),
8845 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8846def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008847 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008848def : Pat<(v16f32 (frint VR512:$src)),
8849 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8850def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008851 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008852
8853def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008854 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008855def : Pat<(v8f64 (fnearbyint VR512:$src)),
8856 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8857def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008858 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008859def : Pat<(v8f64 (frint VR512:$src)),
8860 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8861def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008862 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008863}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008864
Craig Topperac2508252017-11-11 21:44:51 +00008865let Predicates = [HasVLX] in {
8866def : Pat<(v4f32 (ffloor VR128X:$src)),
8867 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
8868def : Pat<(v4f32 (fnearbyint VR128X:$src)),
8869 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
8870def : Pat<(v4f32 (fceil VR128X:$src)),
8871 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
8872def : Pat<(v4f32 (frint VR128X:$src)),
8873 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
8874def : Pat<(v4f32 (ftrunc VR128X:$src)),
8875 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
8876
8877def : Pat<(v2f64 (ffloor VR128X:$src)),
8878 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
8879def : Pat<(v2f64 (fnearbyint VR128X:$src)),
8880 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
8881def : Pat<(v2f64 (fceil VR128X:$src)),
8882 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
8883def : Pat<(v2f64 (frint VR128X:$src)),
8884 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
8885def : Pat<(v2f64 (ftrunc VR128X:$src)),
8886 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
8887
8888def : Pat<(v8f32 (ffloor VR256X:$src)),
8889 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
8890def : Pat<(v8f32 (fnearbyint VR256X:$src)),
8891 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
8892def : Pat<(v8f32 (fceil VR256X:$src)),
8893 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
8894def : Pat<(v8f32 (frint VR256X:$src)),
8895 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
8896def : Pat<(v8f32 (ftrunc VR256X:$src)),
8897 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
8898
8899def : Pat<(v4f64 (ffloor VR256X:$src)),
8900 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
8901def : Pat<(v4f64 (fnearbyint VR256X:$src)),
8902 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
8903def : Pat<(v4f64 (fceil VR256X:$src)),
8904 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
8905def : Pat<(v4f64 (frint VR256X:$src)),
8906 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
8907def : Pat<(v4f64 (ftrunc VR256X:$src)),
8908 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
8909}
8910
Craig Topper42a53532017-08-16 23:38:25 +00008911multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8912 bits<8> opc>{
8913 let Predicates = [HasAVX512] in {
8914 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8915
8916 }
8917 let Predicates = [HasAVX512, HasVLX] in {
8918 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8919 }
8920}
8921
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008922defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8923 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8924defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8925 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8926defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8927 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8928defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8929 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008930
Craig Topperb561e662017-01-19 02:34:29 +00008931let Predicates = [HasAVX512] in {
8932// Provide fallback in case the load node that is used in the broadcast
8933// patterns above is used by additional users, which prevents the pattern
8934// selection.
8935def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8936 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8937 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8938 0)>;
8939def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8940 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8941 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8942 0)>;
8943
8944def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8945 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8946 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8947 0)>;
8948def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8949 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8950 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8951 0)>;
8952
8953def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8954 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8955 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8956 0)>;
8957
8958def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8959 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8960 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8961 0)>;
8962}
8963
Craig Topperc48fa892015-12-27 19:45:21 +00008964multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008965 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8966 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008967}
8968
Craig Topperc48fa892015-12-27 19:45:21 +00008969defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008970 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008971defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008972 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008973
Craig Topper7a299302016-06-09 07:06:38 +00008974defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008975 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008976 EVEX_CD8<8, CD8VF>;
8977
Craig Topper333897e2017-11-03 06:48:02 +00008978// Fragments to help convert valignq into masked valignd. Or valignq/valignd
8979// into vpalignr.
8980def ValignqImm32XForm : SDNodeXForm<imm, [{
8981 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
8982}]>;
8983def ValignqImm8XForm : SDNodeXForm<imm, [{
8984 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
8985}]>;
8986def ValigndImm8XForm : SDNodeXForm<imm, [{
8987 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
8988}]>;
8989
8990multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
8991 X86VectorVTInfo From, X86VectorVTInfo To,
8992 SDNodeXForm ImmXForm> {
8993 def : Pat<(To.VT (vselect To.KRCWM:$mask,
8994 (bitconvert
8995 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
8996 imm:$src3))),
8997 To.RC:$src0)),
8998 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
8999 To.RC:$src1, To.RC:$src2,
9000 (ImmXForm imm:$src3))>;
9001
9002 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9003 (bitconvert
9004 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9005 imm:$src3))),
9006 To.ImmAllZerosV)),
9007 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9008 To.RC:$src1, To.RC:$src2,
9009 (ImmXForm imm:$src3))>;
9010
9011 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9012 (bitconvert
9013 (From.VT (OpNode From.RC:$src1,
9014 (bitconvert (To.LdFrag addr:$src2)),
9015 imm:$src3))),
9016 To.RC:$src0)),
9017 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9018 To.RC:$src1, addr:$src2,
9019 (ImmXForm imm:$src3))>;
9020
9021 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9022 (bitconvert
9023 (From.VT (OpNode From.RC:$src1,
9024 (bitconvert (To.LdFrag addr:$src2)),
9025 imm:$src3))),
9026 To.ImmAllZerosV)),
9027 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9028 To.RC:$src1, addr:$src2,
9029 (ImmXForm imm:$src3))>;
9030}
9031
9032multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9033 X86VectorVTInfo From,
9034 X86VectorVTInfo To,
9035 SDNodeXForm ImmXForm> :
9036 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9037 def : Pat<(From.VT (OpNode From.RC:$src1,
9038 (bitconvert (To.VT (X86VBroadcast
9039 (To.ScalarLdFrag addr:$src2)))),
9040 imm:$src3)),
9041 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9042 (ImmXForm imm:$src3))>;
9043
9044 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9045 (bitconvert
9046 (From.VT (OpNode From.RC:$src1,
9047 (bitconvert
9048 (To.VT (X86VBroadcast
9049 (To.ScalarLdFrag addr:$src2)))),
9050 imm:$src3))),
9051 To.RC:$src0)),
9052 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9053 To.RC:$src1, addr:$src2,
9054 (ImmXForm imm:$src3))>;
9055
9056 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9057 (bitconvert
9058 (From.VT (OpNode From.RC:$src1,
9059 (bitconvert
9060 (To.VT (X86VBroadcast
9061 (To.ScalarLdFrag addr:$src2)))),
9062 imm:$src3))),
9063 To.ImmAllZerosV)),
9064 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9065 To.RC:$src1, addr:$src2,
9066 (ImmXForm imm:$src3))>;
9067}
9068
9069let Predicates = [HasAVX512] in {
9070 // For 512-bit we lower to the widest element type we can. So we only need
9071 // to handle converting valignq to valignd.
9072 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9073 v16i32_info, ValignqImm32XForm>;
9074}
9075
9076let Predicates = [HasVLX] in {
9077 // For 128-bit we lower to the widest element type we can. So we only need
9078 // to handle converting valignq to valignd.
9079 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9080 v4i32x_info, ValignqImm32XForm>;
9081 // For 256-bit we lower to the widest element type we can. So we only need
9082 // to handle converting valignq to valignd.
9083 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9084 v8i32x_info, ValignqImm32XForm>;
9085}
9086
9087let Predicates = [HasVLX, HasBWI] in {
9088 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9089 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9090 v16i8x_info, ValignqImm8XForm>;
9091 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9092 v16i8x_info, ValigndImm8XForm>;
9093}
9094
Igor Bregerf3ded812015-08-31 13:09:30 +00009095defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9096 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9097
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009098multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9099 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009100 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009101 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009102 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009103 "$src1", "$src1",
9104 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9105
Craig Toppere1cac152016-06-07 07:27:54 +00009106 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9107 (ins _.MemOp:$src1), OpcodeStr,
9108 "$src1", "$src1",
9109 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9110 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009111 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009112}
9113
9114multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9115 X86VectorVTInfo _> :
9116 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009117 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9118 (ins _.ScalarMemOp:$src1), OpcodeStr,
9119 "${src1}"##_.BroadcastStr,
9120 "${src1}"##_.BroadcastStr,
9121 (_.VT (OpNode (X86VBroadcast
9122 (_.ScalarLdFrag addr:$src1))))>,
9123 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009124}
9125
9126multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9127 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9128 let Predicates = [prd] in
9129 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9130
9131 let Predicates = [prd, HasVLX] in {
9132 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9133 EVEX_V256;
9134 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9135 EVEX_V128;
9136 }
9137}
9138
9139multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9140 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9141 let Predicates = [prd] in
9142 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9143 EVEX_V512;
9144
9145 let Predicates = [prd, HasVLX] in {
9146 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9147 EVEX_V256;
9148 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9149 EVEX_V128;
9150 }
9151}
9152
9153multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9154 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009155 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009156 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009157 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9158 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009159}
9160
9161multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9162 SDNode OpNode, Predicate prd> {
Craig Toppera33846a2017-10-22 06:18:23 +00009163 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>, VEX_WIG;
9164 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009165}
9166
9167multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9168 bits<8> opc_d, bits<8> opc_q,
9169 string OpcodeStr, SDNode OpNode> {
9170 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9171 HasAVX512>,
9172 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9173 HasBWI>;
9174}
9175
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009176defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009177
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009178// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9179let Predicates = [HasAVX512, NoVLX] in {
9180 def : Pat<(v4i64 (abs VR256X:$src)),
9181 (EXTRACT_SUBREG
9182 (VPABSQZrr
9183 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9184 sub_ymm)>;
9185 def : Pat<(v2i64 (abs VR128X:$src)),
9186 (EXTRACT_SUBREG
9187 (VPABSQZrr
9188 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9189 sub_xmm)>;
9190}
9191
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009192multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9193
9194 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009195}
9196
9197defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9198defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9199
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009200// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9201let Predicates = [HasCDI, NoVLX] in {
9202 def : Pat<(v4i64 (ctlz VR256X:$src)),
9203 (EXTRACT_SUBREG
9204 (VPLZCNTQZrr
9205 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9206 sub_ymm)>;
9207 def : Pat<(v2i64 (ctlz VR128X:$src)),
9208 (EXTRACT_SUBREG
9209 (VPLZCNTQZrr
9210 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9211 sub_xmm)>;
9212
9213 def : Pat<(v8i32 (ctlz VR256X:$src)),
9214 (EXTRACT_SUBREG
9215 (VPLZCNTDZrr
9216 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9217 sub_ymm)>;
9218 def : Pat<(v4i32 (ctlz VR128X:$src)),
9219 (EXTRACT_SUBREG
9220 (VPLZCNTDZrr
9221 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9222 sub_xmm)>;
9223}
9224
Igor Breger24cab0f2015-11-16 07:22:00 +00009225//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009226// Counts number of ones - VPOPCNTD and VPOPCNTQ
9227//===---------------------------------------------------------------------===//
9228
9229multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9230 let Predicates = [HasVPOPCNTDQ] in
9231 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9232}
9233
9234// Use 512bit version to implement 128/256 bit.
9235multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9236 let Predicates = [prd] in {
9237 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9238 (EXTRACT_SUBREG
9239 (!cast<Instruction>(NAME # "Zrr")
9240 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9241 _.info256.RC:$src1,
9242 _.info256.SubRegIdx)),
9243 _.info256.SubRegIdx)>;
9244
9245 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9246 (EXTRACT_SUBREG
9247 (!cast<Instruction>(NAME # "Zrr")
9248 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9249 _.info128.RC:$src1,
9250 _.info128.SubRegIdx)),
9251 _.info128.SubRegIdx)>;
9252 }
9253}
9254
9255defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9256 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9257defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9258 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9259
9260//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009261// Replicate Single FP - MOVSHDUP and MOVSLDUP
9262//===---------------------------------------------------------------------===//
9263multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9264 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9265 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009266}
9267
9268defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9269defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009270
9271//===----------------------------------------------------------------------===//
9272// AVX-512 - MOVDDUP
9273//===----------------------------------------------------------------------===//
9274
9275multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperf6c69562017-10-13 21:56:48 +00009276 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009277 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009278 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9279 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9280 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009281 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9282 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9283 (_.VT (OpNode (_.VT (scalar_to_vector
9284 (_.ScalarLdFrag addr:$src)))))>,
9285 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009286 }
Igor Breger1f782962015-11-19 08:26:56 +00009287}
9288
9289multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9290 AVX512VLVectorVTInfo VTInfo> {
9291
Craig Topperf6c69562017-10-13 21:56:48 +00009292 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009293
9294 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperf6c69562017-10-13 21:56:48 +00009295 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009296 EVEX_V256;
Craig Topperf6c69562017-10-13 21:56:48 +00009297 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, VTInfo.info128>,
9298 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009299 }
9300}
9301
9302multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9303 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9304 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009305}
9306
9307defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9308
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009309let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009310def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009311 (VMOVDDUPZ128rm addr:$src)>;
9312def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9313 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009314def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9315 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009316
9317def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9318 (v2f64 VR128X:$src0)),
9319 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9320 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9321def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9322 (bitconvert (v4i32 immAllZerosV))),
9323 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9324
9325def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9326 (v2f64 VR128X:$src0)),
9327 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9328def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9329 (bitconvert (v4i32 immAllZerosV))),
9330 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009331
9332def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9333 (v2f64 VR128X:$src0)),
9334 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9335def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9336 (bitconvert (v4i32 immAllZerosV))),
9337 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009338}
Igor Breger1f782962015-11-19 08:26:56 +00009339
Igor Bregerf2460112015-07-26 14:41:44 +00009340//===----------------------------------------------------------------------===//
9341// AVX-512 - Unpack Instructions
9342//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009343defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9344 SSE_ALU_ITINS_S>;
9345defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9346 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009347
9348defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9349 SSE_INTALU_ITINS_P, HasBWI>;
9350defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9351 SSE_INTALU_ITINS_P, HasBWI>;
9352defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9353 SSE_INTALU_ITINS_P, HasBWI>;
9354defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9355 SSE_INTALU_ITINS_P, HasBWI>;
9356
9357defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9358 SSE_INTALU_ITINS_P, HasAVX512>;
9359defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9360 SSE_INTALU_ITINS_P, HasAVX512>;
9361defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9362 SSE_INTALU_ITINS_P, HasAVX512>;
9363defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9364 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009365
9366//===----------------------------------------------------------------------===//
9367// AVX-512 - Extract & Insert Integer Instructions
9368//===----------------------------------------------------------------------===//
9369
9370multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9371 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009372 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9373 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9374 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009375 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9376 addr:$dst)]>,
Craig Toppere1cac152016-06-07 07:27:54 +00009377 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009378}
9379
9380multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9381 let Predicates = [HasBWI] in {
9382 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9383 (ins _.RC:$src1, u8imm:$src2),
9384 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9385 [(set GR32orGR64:$dst,
9386 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9387 EVEX, TAPD;
9388
9389 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9390 }
9391}
9392
9393multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9394 let Predicates = [HasBWI] in {
9395 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9396 (ins _.RC:$src1, u8imm:$src2),
9397 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9398 [(set GR32orGR64:$dst,
9399 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9400 EVEX, PD;
9401
Craig Topper99f6b622016-05-01 01:03:56 +00009402 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009403 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9404 (ins _.RC:$src1, u8imm:$src2),
9405 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009406 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009407
Igor Bregerdefab3c2015-10-08 12:55:01 +00009408 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9409 }
9410}
9411
9412multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9413 RegisterClass GRC> {
9414 let Predicates = [HasDQI] in {
9415 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9416 (ins _.RC:$src1, u8imm:$src2),
9417 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9418 [(set GRC:$dst,
9419 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9420 EVEX, TAPD;
9421
Craig Toppere1cac152016-06-07 07:27:54 +00009422 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9423 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9424 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9425 [(store (extractelt (_.VT _.RC:$src1),
9426 imm:$src2),addr:$dst)]>,
9427 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009428 }
9429}
9430
Craig Toppera33846a2017-10-22 06:18:23 +00009431defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9432defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009433defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9434defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9435
9436multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9437 X86VectorVTInfo _, PatFrag LdFrag> {
9438 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9439 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9440 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9441 [(set _.RC:$dst,
9442 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9443 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9444}
9445
9446multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9447 X86VectorVTInfo _, PatFrag LdFrag> {
9448 let Predicates = [HasBWI] in {
9449 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9450 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9451 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9452 [(set _.RC:$dst,
9453 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9454
9455 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9456 }
9457}
9458
9459multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9460 X86VectorVTInfo _, RegisterClass GRC> {
9461 let Predicates = [HasDQI] in {
9462 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9463 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9464 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9465 [(set _.RC:$dst,
9466 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9467 EVEX_4V, TAPD;
9468
9469 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9470 _.ScalarLdFrag>, TAPD;
9471 }
9472}
9473
9474defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009475 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009476defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009477 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009478defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9479defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009480//===----------------------------------------------------------------------===//
9481// VSHUFPS - VSHUFPD Operations
9482//===----------------------------------------------------------------------===//
9483multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9484 AVX512VLVectorVTInfo VTInfo_FP>{
9485 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9486 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9487 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009488}
9489
9490defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9491defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009492//===----------------------------------------------------------------------===//
9493// AVX-512 - Byte shift Left/Right
9494//===----------------------------------------------------------------------===//
9495
9496multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9497 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9498 def rr : AVX512<opc, MRMr,
9499 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9501 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009502 def rm : AVX512<opc, MRMm,
9503 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9504 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9505 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009506 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9507 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009508}
9509
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009510multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009511 Format MRMm, string OpcodeStr, Predicate prd>{
9512 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009513 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009514 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009515 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009516 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009517 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009518 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009519 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009520 }
9521}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009522defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009523 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009524defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009525 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009526
9527
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009528multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009529 string OpcodeStr, X86VectorVTInfo _dst,
9530 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009531 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009532 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009533 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009534 [(set _dst.RC:$dst,(_dst.VT
9535 (OpNode (_src.VT _src.RC:$src1),
9536 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009537 def rm : AVX512BI<opc, MRMSrcMem,
9538 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9539 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9540 [(set _dst.RC:$dst,(_dst.VT
9541 (OpNode (_src.VT _src.RC:$src1),
9542 (_src.VT (bitconvert
9543 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009544}
9545
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009546multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009547 string OpcodeStr, Predicate prd> {
9548 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009549 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9550 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009551 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009552 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9553 v32i8x_info>, EVEX_V256;
9554 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9555 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009556 }
9557}
9558
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009559defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Craig Toppera33846a2017-10-22 06:18:23 +00009560 HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009561
Craig Topper4e794c72017-02-19 19:36:58 +00009562// Transforms to swizzle an immediate to enable better matching when
9563// memory operand isn't in the right place.
9564def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9565 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9566 uint8_t Imm = N->getZExtValue();
9567 // Swap bits 1/4 and 3/6.
9568 uint8_t NewImm = Imm & 0xa5;
9569 if (Imm & 0x02) NewImm |= 0x10;
9570 if (Imm & 0x10) NewImm |= 0x02;
9571 if (Imm & 0x08) NewImm |= 0x40;
9572 if (Imm & 0x40) NewImm |= 0x08;
9573 return getI8Imm(NewImm, SDLoc(N));
9574}]>;
9575def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9576 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9577 uint8_t Imm = N->getZExtValue();
9578 // Swap bits 2/4 and 3/5.
9579 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009580 if (Imm & 0x04) NewImm |= 0x10;
9581 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009582 if (Imm & 0x08) NewImm |= 0x20;
9583 if (Imm & 0x20) NewImm |= 0x08;
9584 return getI8Imm(NewImm, SDLoc(N));
9585}]>;
Craig Topper48905772017-02-19 21:32:15 +00009586def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9587 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9588 uint8_t Imm = N->getZExtValue();
9589 // Swap bits 1/2 and 5/6.
9590 uint8_t NewImm = Imm & 0x99;
9591 if (Imm & 0x02) NewImm |= 0x04;
9592 if (Imm & 0x04) NewImm |= 0x02;
9593 if (Imm & 0x20) NewImm |= 0x40;
9594 if (Imm & 0x40) NewImm |= 0x20;
9595 return getI8Imm(NewImm, SDLoc(N));
9596}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009597def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9598 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9599 uint8_t Imm = N->getZExtValue();
9600 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9601 uint8_t NewImm = Imm & 0x81;
9602 if (Imm & 0x02) NewImm |= 0x04;
9603 if (Imm & 0x04) NewImm |= 0x10;
9604 if (Imm & 0x08) NewImm |= 0x40;
9605 if (Imm & 0x10) NewImm |= 0x02;
9606 if (Imm & 0x20) NewImm |= 0x08;
9607 if (Imm & 0x40) NewImm |= 0x20;
9608 return getI8Imm(NewImm, SDLoc(N));
9609}]>;
9610def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9611 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9612 uint8_t Imm = N->getZExtValue();
9613 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9614 uint8_t NewImm = Imm & 0x81;
9615 if (Imm & 0x02) NewImm |= 0x10;
9616 if (Imm & 0x04) NewImm |= 0x02;
9617 if (Imm & 0x08) NewImm |= 0x20;
9618 if (Imm & 0x10) NewImm |= 0x04;
9619 if (Imm & 0x20) NewImm |= 0x40;
9620 if (Imm & 0x40) NewImm |= 0x08;
9621 return getI8Imm(NewImm, SDLoc(N));
9622}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009623
Igor Bregerb4bb1902015-10-15 12:33:24 +00009624multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009625 X86VectorVTInfo _>{
9626 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009627 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9628 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009629 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009630 (OpNode (_.VT _.RC:$src1),
9631 (_.VT _.RC:$src2),
9632 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009633 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009634 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9635 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9636 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9637 (OpNode (_.VT _.RC:$src1),
9638 (_.VT _.RC:$src2),
9639 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009640 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009641 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9642 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9643 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9644 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9645 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9646 (OpNode (_.VT _.RC:$src1),
9647 (_.VT _.RC:$src2),
9648 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009649 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009650 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009651 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009652
9653 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009654 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9655 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9656 _.RC:$src1)),
9657 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9658 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9659 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9660 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9661 _.RC:$src1)),
9662 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9663 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009664
9665 // Additional patterns for matching loads in other positions.
9666 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9667 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9668 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9669 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9670 def : Pat<(_.VT (OpNode _.RC:$src1,
9671 (bitconvert (_.LdFrag addr:$src3)),
9672 _.RC:$src2, (i8 imm:$src4))),
9673 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9674 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9675
9676 // Additional patterns for matching zero masking with loads in other
9677 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009678 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9679 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9680 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9681 _.ImmAllZerosV)),
9682 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9683 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9684 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9685 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9686 _.RC:$src2, (i8 imm:$src4)),
9687 _.ImmAllZerosV)),
9688 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9689 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009690
9691 // Additional patterns for matching masked loads with different
9692 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009693 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9694 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9695 _.RC:$src2, (i8 imm:$src4)),
9696 _.RC:$src1)),
9697 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9698 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009699 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9700 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9701 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9702 _.RC:$src1)),
9703 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9704 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9705 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9706 (OpNode _.RC:$src2, _.RC:$src1,
9707 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9708 _.RC:$src1)),
9709 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9710 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9711 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9712 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9713 _.RC:$src1, (i8 imm:$src4)),
9714 _.RC:$src1)),
9715 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9716 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9717 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9718 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9719 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9720 _.RC:$src1)),
9721 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9722 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009723
9724 // Additional patterns for matching broadcasts in other positions.
9725 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9726 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9727 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9728 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9729 def : Pat<(_.VT (OpNode _.RC:$src1,
9730 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9731 _.RC:$src2, (i8 imm:$src4))),
9732 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9733 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9734
9735 // Additional patterns for matching zero masking with broadcasts in other
9736 // positions.
9737 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9738 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9739 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9740 _.ImmAllZerosV)),
9741 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9742 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9743 (VPTERNLOG321_imm8 imm:$src4))>;
9744 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9745 (OpNode _.RC:$src1,
9746 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9747 _.RC:$src2, (i8 imm:$src4)),
9748 _.ImmAllZerosV)),
9749 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9750 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9751 (VPTERNLOG132_imm8 imm:$src4))>;
9752
9753 // Additional patterns for matching masked broadcasts with different
9754 // operand orders.
9755 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9756 (OpNode _.RC:$src1,
9757 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9758 _.RC:$src2, (i8 imm:$src4)),
9759 _.RC:$src1)),
9760 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9761 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009762 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9763 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9764 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9765 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009766 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009767 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9768 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9769 (OpNode _.RC:$src2, _.RC:$src1,
9770 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9771 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009772 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009773 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9774 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9775 (OpNode _.RC:$src2,
9776 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9777 _.RC:$src1, (i8 imm:$src4)),
9778 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009779 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009780 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9781 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9782 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9783 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9784 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009785 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009786 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009787}
9788
9789multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9790 let Predicates = [HasAVX512] in
9791 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9792 let Predicates = [HasAVX512, HasVLX] in {
9793 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9794 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9795 }
9796}
9797
9798defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9799defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9800
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009801//===----------------------------------------------------------------------===//
9802// AVX-512 - FixupImm
9803//===----------------------------------------------------------------------===//
9804
9805multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009806 X86VectorVTInfo _>{
9807 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009808 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9809 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9810 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9811 (OpNode (_.VT _.RC:$src1),
9812 (_.VT _.RC:$src2),
9813 (_.IntVT _.RC:$src3),
9814 (i32 imm:$src4),
9815 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009816 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9817 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9818 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9819 (OpNode (_.VT _.RC:$src1),
9820 (_.VT _.RC:$src2),
9821 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9822 (i32 imm:$src4),
9823 (i32 FROUND_CURRENT))>;
9824 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9825 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9826 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9827 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9828 (OpNode (_.VT _.RC:$src1),
9829 (_.VT _.RC:$src2),
9830 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9831 (i32 imm:$src4),
9832 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009833 } // Constraints = "$src1 = $dst"
9834}
9835
9836multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009837 SDNode OpNode, X86VectorVTInfo _>{
9838let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009839 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9840 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009841 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009842 "$src2, $src3, {sae}, $src4",
9843 (OpNode (_.VT _.RC:$src1),
9844 (_.VT _.RC:$src2),
9845 (_.IntVT _.RC:$src3),
9846 (i32 imm:$src4),
9847 (i32 FROUND_NO_EXC))>, EVEX_B;
9848 }
9849}
9850
9851multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9852 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009853 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9854 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009855 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9856 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9857 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9858 (OpNode (_.VT _.RC:$src1),
9859 (_.VT _.RC:$src2),
9860 (_src3VT.VT _src3VT.RC:$src3),
9861 (i32 imm:$src4),
9862 (i32 FROUND_CURRENT))>;
9863
9864 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9865 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9866 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9867 "$src2, $src3, {sae}, $src4",
9868 (OpNode (_.VT _.RC:$src1),
9869 (_.VT _.RC:$src2),
9870 (_src3VT.VT _src3VT.RC:$src3),
9871 (i32 imm:$src4),
9872 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009873 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9874 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9875 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9876 (OpNode (_.VT _.RC:$src1),
9877 (_.VT _.RC:$src2),
9878 (_src3VT.VT (scalar_to_vector
9879 (_src3VT.ScalarLdFrag addr:$src3))),
9880 (i32 imm:$src4),
9881 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009882 }
9883}
9884
9885multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9886 let Predicates = [HasAVX512] in
9887 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9888 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9889 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9890 let Predicates = [HasAVX512, HasVLX] in {
9891 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9892 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9893 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9894 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9895 }
9896}
9897
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009898defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9899 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009900 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009901defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9902 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009903 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009904defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009905 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009906defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009907 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009908
9909
9910
9911// Patterns used to select SSE scalar fp arithmetic instructions from
9912// either:
9913//
9914// (1) a scalar fp operation followed by a blend
9915//
9916// The effect is that the backend no longer emits unnecessary vector
9917// insert instructions immediately after SSE scalar fp instructions
9918// like addss or mulss.
9919//
9920// For example, given the following code:
9921// __m128 foo(__m128 A, __m128 B) {
9922// A[0] += B[0];
9923// return A;
9924// }
9925//
9926// Previously we generated:
9927// addss %xmm0, %xmm1
9928// movss %xmm1, %xmm0
9929//
9930// We now generate:
9931// addss %xmm1, %xmm0
9932//
9933// (2) a vector packed single/double fp operation followed by a vector insert
9934//
9935// The effect is that the backend converts the packed fp instruction
9936// followed by a vector insert into a single SSE scalar fp instruction.
9937//
9938// For example, given the following code:
9939// __m128 foo(__m128 A, __m128 B) {
9940// __m128 C = A + B;
9941// return (__m128) {c[0], a[1], a[2], a[3]};
9942// }
9943//
9944// Previously we generated:
9945// addps %xmm0, %xmm1
9946// movss %xmm1, %xmm0
9947//
9948// We now generate:
9949// addss %xmm1, %xmm0
9950
9951// TODO: Some canonicalization in lowering would simplify the number of
9952// patterns we have to try to match.
9953multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9954 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009955 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009956 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9957 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9958 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009959 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009960 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009961
Craig Topper5625d242016-07-29 06:06:00 +00009962 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009963 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9964 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009965 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9966
Craig Topper83f21452016-12-27 01:56:24 +00009967 // extracted masked scalar math op with insert via movss
9968 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9969 (scalar_to_vector
9970 (X86selects VK1WM:$mask,
9971 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9972 FR32X:$src2),
9973 FR32X:$src0))),
9974 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9975 VK1WM:$mask, v4f32:$src1,
9976 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009977 }
9978}
9979
9980defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9981defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9982defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9983defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9984
9985multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9986 let Predicates = [HasAVX512] in {
9987 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009988 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9989 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9990 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009991 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009992 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009993
Craig Topper5625d242016-07-29 06:06:00 +00009994 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009995 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9996 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009997 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9998
Craig Topper83f21452016-12-27 01:56:24 +00009999 // extracted masked scalar math op with insert via movss
10000 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10001 (scalar_to_vector
10002 (X86selects VK1WM:$mask,
10003 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10004 FR64X:$src2),
10005 FR64X:$src0))),
10006 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10007 VK1WM:$mask, v2f64:$src1,
10008 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010009 }
10010}
10011
10012defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10013defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10014defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10015defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010016
10017//===----------------------------------------------------------------------===//
10018// AES instructions
10019//===----------------------------------------------------------------------===//
10020multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10021 let Predicates = [HasVLX, HasVAES] in {
10022 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10023 !cast<Intrinsic>(IntPrefix),
10024 loadv2i64, 0, VR128X, i128mem>,
10025 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10026 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10027 !cast<Intrinsic>(IntPrefix##"_256"),
10028 loadv4i64, 0, VR256X, i256mem>,
10029 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10030 }
10031 let Predicates = [HasAVX512, HasVAES] in
10032 defm Z : AESI_binop_rm_int<Op, OpStr,
10033 !cast<Intrinsic>(IntPrefix##"_512"),
10034 loadv8i64, 0, VR512, i512mem>,
10035 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10036}
10037
10038defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10039defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10040defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10041defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10042