blob: 105ca2e87d7c993cb30abd170493bd4d788e3d34 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
Craig Topperc8e183f2018-10-22 22:14:05 +000069 PatFrag LdFrag = !cast<PatFrag>("load" # VTName);
Elena Demikhovsky2689d782015-03-02 12:46:21 +000070
Craig Topperc8e183f2018-10-22 22:14:05 +000071 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # VTName);
Elena Demikhovsky2689d782015-03-02 12:46:21 +000072
Robert Khasanov2ea081d2014-08-25 14:49:34 +000073 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000074
Craig Topperd9fe6642017-02-21 04:26:10 +000075 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
76 !cast<ComplexPattern>("sse_load_f32"),
77 !if (!eq (EltTypeName, "f64"),
78 !cast<ComplexPattern>("sse_load_f64"),
79 ?));
80
Adam Nemet5ed17da2014-08-21 19:50:07 +000081 // The string to specify embedded broadcast in assembly.
82 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000083
Adam Nemet449b3f02014-10-15 23:42:09 +000084 // 8-bit compressed displacement tuple/subvector format. This is only
85 // defined for NumElts <= 8.
86 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
87 !cast<CD8VForm>("CD8VT" # NumElts), ?);
88
Adam Nemet55536c62014-09-25 23:48:45 +000089 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
90 !if (!eq (Size, 256), sub_ymm, ?));
91
92 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
93 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
94 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000095
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +000096 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
97
Adam Nemet09377232014-10-08 23:25:31 +000098 // A vector type of the same width with element type i32. This is used to
99 // create the canonical constant zero node ImmAllZerosV.
100 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
101 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000102
103 string ZSuffix = !if (!eq (Size, 128), "Z128",
104 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000105}
106
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000107def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
108def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
110def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000111def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
112def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000113
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000114// "x" in v32i8x_info means RC = VR256X
115def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
116def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
117def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
118def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000119def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
120def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000121
122def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
123def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
124def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
125def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000126def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
127def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000128
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000129// We map scalar types to the smallest (128-bit) vector type
130// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000131def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
132def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000133def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
134def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
135
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000136class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
137 X86VectorVTInfo i128> {
138 X86VectorVTInfo info512 = i512;
139 X86VectorVTInfo info256 = i256;
140 X86VectorVTInfo info128 = i128;
141}
142
143def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
144 v16i8x_info>;
145def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
146 v8i16x_info>;
147def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
148 v4i32x_info>;
149def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
150 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000151def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
152 v4f32x_info>;
153def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
154 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Ayman Musa721d97f2017-06-27 12:08:37 +0000156class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
157 ValueType _vt> {
158 RegisterClass KRC = _krc;
159 RegisterClass KRCWM = _krcwm;
160 ValueType KVT = _vt;
161}
162
Michael Zuckerman9e588312017-10-31 10:00:19 +0000163def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000164def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
165def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
166def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
167def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
168def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
169def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000184 bit IsCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000185 bit IsKCommutable = 0,
186 bit IsKZCommutable = IsCommutable> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187 let isCommutable = IsCommutable in
188 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000189 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000190 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000191 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000192
193 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000194 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000195 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
197 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000198 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 EVEX_K {
200 // In case of the 3src subclass this is overridden with a let.
201 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000202 }
203
204 // Zero mask does not add any restrictions to commute operands transformation.
205 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper92ea7a72018-07-18 07:31:32 +0000206 let isCommutable = IsKZCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
209 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000210 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 EVEX_KZ;
212}
213
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000214
Adam Nemet34801422014-10-08 23:25:39 +0000215// Common base class of AVX512_maskable and AVX512_maskable_3src.
216multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
217 dag Outs,
218 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
219 string OpcodeStr,
220 string AttSrcAsm, string IntelSrcAsm,
221 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000222 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000223 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000224 bit IsCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000225 bit IsKCommutable = 0,
226 bit IsKZCommutable = IsCommutable> :
Adam Nemet34801422014-10-08 23:25:39 +0000227 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
228 AttSrcAsm, IntelSrcAsm,
229 [(set _.RC:$dst, RHS)],
230 [(set _.RC:$dst, MaskingRHS)],
231 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000233 MaskingConstraint, IsCommutable,
Craig Topper92ea7a72018-07-18 07:31:32 +0000234 IsKCommutable, IsKZCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000235
Adam Nemet2e91ee52014-08-14 17:13:19 +0000236// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000237// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000238// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000239// This version uses a separate dag for non-masking and masking.
240multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
241 dag Outs, dag Ins, string OpcodeStr,
242 string AttSrcAsm, string IntelSrcAsm,
243 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000244 bit IsCommutable = 0, bit IsKCommutable = 0,
245 SDNode Select = vselect> :
246 AVX512_maskable_custom<O, F, Outs, Ins,
247 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
248 !con((ins _.KRCWM:$mask), Ins),
249 OpcodeStr, AttSrcAsm, IntelSrcAsm,
250 [(set _.RC:$dst, RHS)],
251 [(set _.RC:$dst,
252 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
253 [(set _.RC:$dst,
254 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000255 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000256
257// This multiclass generates the unconditional/non-masking, the masking and
258// the zero-masking variant of the vector instruction. In the masking case, the
259// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000260multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
261 dag Outs, dag Ins, string OpcodeStr,
262 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000263 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000265 bit IsKZCommutable = IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000271 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Craig Topper92ea7a72018-07-18 07:31:32 +0000272 Select, "$src0 = $dst", IsCommutable, IsKCommutable,
273 IsKZCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000274
275// This multiclass generates the unconditional/non-masking, the masking and
276// the zero-masking variant of the scalar instruction.
277multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
278 dag Outs, dag Ins, string OpcodeStr,
279 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000280 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000281 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000282 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Craig Topper92ea7a72018-07-18 07:31:32 +0000283 RHS, IsCommutable, 0, IsCommutable, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000292 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000293 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000294 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000295 SDNode Select = vselect,
296 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000297 AVX512_maskable_common<O, F, _, Outs,
298 !con((ins _.RC:$src1), NonTiedIns),
299 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
300 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000301 OpcodeStr, AttSrcAsm, IntelSrcAsm,
302 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000303 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000304 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000305
Craig Topper26bc8482018-05-28 05:37:25 +0000306// Similar to AVX512_maskable_3src but in this case the input VT for the tied
307// operand differs from the output VT. This requires a bitconvert on
308// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000309// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000310multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
311 X86VectorVTInfo InVT,
312 dag Outs, dag NonTiedIns, string OpcodeStr,
313 string AttSrcAsm, string IntelSrcAsm,
314 dag RHS, bit IsCommutable = 0> :
315 AVX512_maskable_common<O, F, OutVT, Outs,
316 !con((ins InVT.RC:$src1), NonTiedIns),
317 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
318 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000319 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000320 (vselect InVT.KRCWM:$mask, RHS,
321 (bitconvert InVT.RC:$src1)),
322 vselect, "", IsCommutable>;
323
Igor Breger15820b02015-07-01 13:24:28 +0000324multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
325 dag Outs, dag NonTiedIns, string OpcodeStr,
326 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000327 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000328 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 bit IsKCommutable = 0,
330 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000331 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000332 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000333 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000334
Adam Nemet34801422014-10-08 23:25:39 +0000335multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
336 dag Outs, dag Ins,
337 string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000339 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000340 AVX512_maskable_custom<O, F, Outs, Ins,
341 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
342 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000343 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000344 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000345
Craig Topper93d8fbd2018-06-02 16:30:39 +0000346multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
347 dag Outs, dag NonTiedIns,
348 string OpcodeStr,
349 string AttSrcAsm, string IntelSrcAsm,
350 list<dag> Pattern> :
351 AVX512_maskable_custom<O, F, Outs,
352 !con((ins _.RC:$src1), NonTiedIns),
353 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
354 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
355 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
356 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357
358// Instruction with mask that puts result in mask register,
359// like "compare" and "vptest"
360multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
361 dag Outs,
362 dag Ins, dag MaskingIns,
363 string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
365 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000366 list<dag> MaskingPattern,
367 bit IsCommutable = 0> {
368 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000370 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
371 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000372 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
374 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000375 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
376 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000377 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000378}
379
380multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs,
382 dag Ins, dag MaskingIns,
383 string OpcodeStr,
384 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000385 dag RHS, dag MaskingRHS,
386 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000387 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
388 AttSrcAsm, IntelSrcAsm,
389 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000390 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000391
392multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
393 dag Outs, dag Ins, string OpcodeStr,
394 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000395 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000396 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
397 !con((ins _.KRCWM:$mask), Ins),
398 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000399 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000400
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000401multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
402 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000403 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000404 AVX512_maskable_custom_cmp<O, F, Outs,
405 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000406 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000407
Craig Topperabe80cc2016-08-28 06:06:28 +0000408// This multiclass generates the unconditional/non-masking, the masking and
409// the zero-masking variant of the vector instruction. In the masking case, the
410// perserved vector elements come from a new dummy input operand tied to $dst.
411multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
412 dag Outs, dag Ins, string OpcodeStr,
413 string AttSrcAsm, string IntelSrcAsm,
414 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000415 bit IsCommutable = 0, SDNode Select = vselect> :
416 AVX512_maskable_custom<O, F, Outs, Ins,
417 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
418 !con((ins _.KRCWM:$mask), Ins),
419 OpcodeStr, AttSrcAsm, IntelSrcAsm,
420 [(set _.RC:$dst, RHS)],
421 [(set _.RC:$dst,
422 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
423 [(set _.RC:$dst,
424 (Select _.KRCWM:$mask, MaskedRHS,
425 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000426 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000428
Craig Topper9d9251b2016-05-08 20:10:20 +0000429// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
430// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000431// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// We set canFoldAsLoad because this can be converted to a constant-pool
433// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000434let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000435 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000436def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000437 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000438def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
439 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000440}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441
Craig Topper6393afc2017-01-09 02:44:34 +0000442// Alias instructions that allow VPTERNLOG to be used with a mask to create
443// a mix of all ones and all zeros elements. This is done this way to force
444// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000445let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000446def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
447 (ins VK16WM:$mask), "",
448 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
449 (v16i32 immAllOnesV),
450 (v16i32 immAllZerosV)))]>;
451def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
452 (ins VK8WM:$mask), "",
453 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
454 (bc_v8i64 (v16i32 immAllOnesV)),
455 (bc_v8i64 (v16i32 immAllZerosV))))]>;
456}
457
Craig Toppere5ce84a2016-05-08 21:33:53 +0000458let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000459 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000460def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
461 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
462def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
463 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
464}
465
Craig Topperadd9cc62016-12-18 06:23:14 +0000466// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
467// This is expanded by ExpandPostRAPseudos.
468let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000469 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000470 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
471 [(set FR32X:$dst, fp32imm0)]>;
472 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
473 [(set FR64X:$dst, fpimm0)]>;
474}
475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476//===----------------------------------------------------------------------===//
477// AVX-512 - VECTOR INSERT
478//
Craig Topper3a622a12017-08-17 15:40:25 +0000479
480// Supports two different pattern operators for mask and unmasked ops. Allows
481// null_frag to be passed for one.
482multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
483 X86VectorVTInfo To,
484 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000485 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000486 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000487 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000488 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000489 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000490 "vinsert" # From.EltTypeName # "x" # From.NumElts,
491 "$src3, $src2, $src1", "$src1, $src2, $src3",
492 (vinsert_insert:$src3 (To.VT To.RC:$src1),
493 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000494 (iPTR imm)),
495 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
496 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000497 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000498 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000499 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000500 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000501 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502 "vinsert" # From.EltTypeName # "x" # From.NumElts,
503 "$src3, $src2, $src1", "$src1, $src2, $src3",
504 (vinsert_insert:$src3 (To.VT To.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +0000505 (From.VT (From.LdFrag addr:$src2)),
Craig Topper3a622a12017-08-17 15:40:25 +0000506 (iPTR imm)),
507 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +0000508 (From.VT (From.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000509 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000510 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000511 Sched<[sched.Folded, sched.ReadAfterFold]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000513}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514
Craig Topper3a622a12017-08-17 15:40:25 +0000515// Passes the same pattern operator for masked and unmasked ops.
516multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
517 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000518 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000519 X86FoldableSchedWrite sched> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +0000534 (From.VT (From.LdFrag addr:$src2)),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000543 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000544 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545
546 let Predicates = [HasVLX] in
547 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
548 X86VectorVTInfo< 4, EltVT32, VR128X>,
549 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000550 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000551
552 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553 X86VectorVTInfo< 4, EltVT32, VR128X>,
554 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000555 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556
557 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000558 X86VectorVTInfo< 4, EltVT64, VR256X>,
559 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000560 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561
Craig Topper3a622a12017-08-17 15:40:25 +0000562 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000564 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000565 X86VectorVTInfo< 2, EltVT64, VR128X>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000567 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000568 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569
Craig Topper3a622a12017-08-17 15:40:25 +0000570 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000572 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573 X86VectorVTInfo< 2, EltVT64, VR128X>,
574 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000575 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000576 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577
Craig Topper3a622a12017-08-17 15:40:25 +0000578 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 X86VectorVTInfo< 8, EltVT32, VR256X>,
580 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000581 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000582 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000583 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584}
585
Simon Pilgrim21e89792018-04-13 14:36:59 +0000586// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
587defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
588defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000591// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000592defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000603 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606
607// Codegen pattern with the alternative types insert VEC128 into VEC256
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
612// Codegen pattern with the alternative types insert VEC128 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
614 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
616 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
617// Codegen pattern with the alternative types insert VEC256 into VEC512
618defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
619 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
620defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
621 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
622
Craig Topperf7a19db2017-10-08 01:33:40 +0000623
624multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
625 X86VectorVTInfo To, X86VectorVTInfo Cast,
626 PatFrag vinsert_insert,
627 SDNodeXForm INSERT_get_vinsert_imm,
628 list<Predicate> p> {
629let Predicates = p in {
630 def : Pat<(Cast.VT
631 (vselect Cast.KRCWM:$mask,
632 (bitconvert
633 (vinsert_insert:$ins (To.VT To.RC:$src1),
634 (From.VT From.RC:$src2),
635 (iPTR imm))),
636 Cast.RC:$src0)),
637 (!cast<Instruction>(InstrStr#"rrk")
638 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
639 (INSERT_get_vinsert_imm To.RC:$ins))>;
640 def : Pat<(Cast.VT
641 (vselect Cast.KRCWM:$mask,
642 (bitconvert
643 (vinsert_insert:$ins (To.VT To.RC:$src1),
644 (From.VT
645 (bitconvert
646 (From.LdFrag addr:$src2))),
647 (iPTR imm))),
648 Cast.RC:$src0)),
649 (!cast<Instruction>(InstrStr#"rmk")
650 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
651 (INSERT_get_vinsert_imm To.RC:$ins))>;
652
653 def : Pat<(Cast.VT
654 (vselect Cast.KRCWM:$mask,
655 (bitconvert
656 (vinsert_insert:$ins (To.VT To.RC:$src1),
657 (From.VT From.RC:$src2),
658 (iPTR imm))),
659 Cast.ImmAllZerosV)),
660 (!cast<Instruction>(InstrStr#"rrkz")
661 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
662 (INSERT_get_vinsert_imm To.RC:$ins))>;
663 def : Pat<(Cast.VT
664 (vselect Cast.KRCWM:$mask,
665 (bitconvert
666 (vinsert_insert:$ins (To.VT To.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +0000667 (From.VT (From.LdFrag addr:$src2)),
Craig Topperf7a19db2017-10-08 01:33:40 +0000668 (iPTR imm))),
669 Cast.ImmAllZerosV)),
670 (!cast<Instruction>(InstrStr#"rmkz")
671 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
672 (INSERT_get_vinsert_imm To.RC:$ins))>;
673}
674}
675
676defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
677 v8f32x_info, vinsert128_insert,
678 INSERT_get_vinsert128_imm, [HasVLX]>;
679defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
680 v4f64x_info, vinsert128_insert,
681 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
682
683defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
684 v8i32x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasVLX]>;
686defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
687 v8i32x_info, vinsert128_insert,
688 INSERT_get_vinsert128_imm, [HasVLX]>;
689defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
690 v8i32x_info, vinsert128_insert,
691 INSERT_get_vinsert128_imm, [HasVLX]>;
692defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
693 v4i64x_info, vinsert128_insert,
694 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
695defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
696 v4i64x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
698defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
699 v4i64x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
701
702defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
703 v16f32_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasAVX512]>;
705defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
706 v8f64_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasDQI]>;
708
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
710 v16i32_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasAVX512]>;
712defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
713 v16i32_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasAVX512]>;
715defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
716 v16i32_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasAVX512]>;
718defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
719 v8i64_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI]>;
721defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
722 v8i64_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasDQI]>;
724defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
725 v8i64_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasDQI]>;
727
728defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
729 v16f32_info, vinsert256_insert,
730 INSERT_get_vinsert256_imm, [HasDQI]>;
731defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
732 v8f64_info, vinsert256_insert,
733 INSERT_get_vinsert256_imm, [HasAVX512]>;
734
735defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
736 v16i32_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
739 v16i32_info, vinsert256_insert,
740 INSERT_get_vinsert256_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
742 v16i32_info, vinsert256_insert,
743 INSERT_get_vinsert256_imm, [HasDQI]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
745 v8i64_info, vinsert256_insert,
746 INSERT_get_vinsert256_imm, [HasAVX512]>;
747defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
748 v8i64_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasAVX512]>;
750defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
751 v8i64_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasAVX512]>;
753
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000754// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000755let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000756def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000757 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000758 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000759 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000760 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000761def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000762 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000763 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000764 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000766 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000767 EVEX_4V, EVEX_CD8<32, CD8VT1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000768 Sched<[SchedWriteFShuffle.XMM.Folded, SchedWriteFShuffle.XMM.ReadAfterFold]>;
Craig Topper43973152016-10-09 06:41:47 +0000769}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770
771//===----------------------------------------------------------------------===//
772// AVX-512 VECTOR EXTRACT
773//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774
Craig Topper3a622a12017-08-17 15:40:25 +0000775// Supports two different pattern operators for mask and unmasked ops. Allows
776// null_frag to be passed for one.
777multiclass vextract_for_size_split<int Opcode,
778 X86VectorVTInfo From, X86VectorVTInfo To,
779 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000780 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000781 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000782
783 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000784 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000785 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000786 "vextract" # To.EltTypeName # "x" # To.NumElts,
787 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000788 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000789 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
790 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000791
Craig Toppere1cac152016-06-07 07:27:54 +0000792 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000793 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000794 "vextract" # To.EltTypeName # "x" # To.NumElts #
795 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
796 [(store (To.VT (vextract_extract:$idx
797 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000798 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000799 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000800
Craig Toppere1cac152016-06-07 07:27:54 +0000801 let mayStore = 1, hasSideEffects = 0 in
802 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
803 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000804 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000805 "vextract" # To.EltTypeName # "x" # To.NumElts #
806 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000807 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000808 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000809 }
Igor Bregerac29a822015-09-09 14:35:09 +0000810}
811
Craig Topper3a622a12017-08-17 15:40:25 +0000812// Passes the same pattern operator for masked and unmasked ops.
813multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
814 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000815 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000816 SchedWrite SchedRR, SchedWrite SchedMR> :
817 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000818
Igor Bregerdefab3c2015-10-08 12:55:01 +0000819// Codegen pattern for the alternative types
820multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
821 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000822 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000823 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000824 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
825 (To.VT (!cast<Instruction>(InstrStr#"rr")
826 From.RC:$src1,
827 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000828 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
829 (iPTR imm))), addr:$dst),
830 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
831 (EXTRACT_get_vextract_imm To.RC:$ext))>;
832 }
Igor Breger7f69a992015-09-10 12:54:54 +0000833}
834
835multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000836 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000837 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000838 let Predicates = [HasAVX512] in {
839 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
840 X86VectorVTInfo<16, EltVT32, VR512>,
841 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000842 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000843 EVEX_V512, EVEX_CD8<32, CD8VT4>;
844 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
845 X86VectorVTInfo< 8, EltVT64, VR512>,
846 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000847 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000848 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
849 }
Igor Breger7f69a992015-09-10 12:54:54 +0000850 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000851 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000852 X86VectorVTInfo< 8, EltVT32, VR256X>,
853 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000854 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000855 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000856
857 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000858 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000859 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000860 X86VectorVTInfo< 4, EltVT64, VR256X>,
861 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000862 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000863 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000864
865 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000866 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000867 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000868 X86VectorVTInfo< 8, EltVT64, VR512>,
869 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000870 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000871 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000872 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 X86VectorVTInfo<16, EltVT32, VR512>,
874 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000875 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000876 EVEX_V512, EVEX_CD8<32, CD8VT8>;
877 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878}
879
Simon Pilgrimead11e42018-05-11 12:46:54 +0000880// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000881defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
882defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000885// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000886defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000887 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000888defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000889 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000890
891defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000892 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000893defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000894 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000895
896defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000897 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000898defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000899 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000900
Craig Topper08a68572016-05-21 22:50:04 +0000901// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000902defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
903 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
904defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
905 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
906
907// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000908defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
909 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
910defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
911 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
912// Codegen pattern with the alternative types extract VEC256 from VEC512
913defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
914 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
915defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
916 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
917
Craig Topper5f3fef82016-05-22 07:40:58 +0000918
Craig Topper48a79172017-08-30 07:26:12 +0000919// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
920// smaller extract to enable EVEX->VEX.
921let Predicates = [NoVLX] in {
922def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
923 (v2i64 (VEXTRACTI128rr
924 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
925 (iPTR 1)))>;
926def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
927 (v2f64 (VEXTRACTF128rr
928 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
929 (iPTR 1)))>;
930def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
931 (v4i32 (VEXTRACTI128rr
932 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
933 (iPTR 1)))>;
934def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
935 (v4f32 (VEXTRACTF128rr
936 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
937 (iPTR 1)))>;
938def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
939 (v8i16 (VEXTRACTI128rr
940 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
941 (iPTR 1)))>;
942def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
943 (v16i8 (VEXTRACTI128rr
944 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
945 (iPTR 1)))>;
946}
947
948// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
949// smaller extract to enable EVEX->VEX.
950let Predicates = [HasVLX] in {
951def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
952 (v2i64 (VEXTRACTI32x4Z256rr
953 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
954 (iPTR 1)))>;
955def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
956 (v2f64 (VEXTRACTF32x4Z256rr
957 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
958 (iPTR 1)))>;
959def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
960 (v4i32 (VEXTRACTI32x4Z256rr
961 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
962 (iPTR 1)))>;
963def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
964 (v4f32 (VEXTRACTF32x4Z256rr
965 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
966 (iPTR 1)))>;
967def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
968 (v8i16 (VEXTRACTI32x4Z256rr
969 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
970 (iPTR 1)))>;
971def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
972 (v16i8 (VEXTRACTI32x4Z256rr
973 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
974 (iPTR 1)))>;
975}
976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977
Craig Toppera0883622017-08-26 22:24:57 +0000978// Additional patterns for handling a bitcast between the vselect and the
979// extract_subvector.
980multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
981 X86VectorVTInfo To, X86VectorVTInfo Cast,
982 PatFrag vextract_extract,
983 SDNodeXForm EXTRACT_get_vextract_imm,
984 list<Predicate> p> {
985let Predicates = p in {
986 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
987 (bitconvert
988 (To.VT (vextract_extract:$ext
989 (From.VT From.RC:$src), (iPTR imm)))),
990 To.RC:$src0)),
991 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
992 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
993 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
994
995 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
996 (bitconvert
997 (To.VT (vextract_extract:$ext
998 (From.VT From.RC:$src), (iPTR imm)))),
999 Cast.ImmAllZerosV)),
1000 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1001 Cast.KRCWM:$mask, From.RC:$src,
1002 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1003}
1004}
1005
1006defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1007 v4f32x_info, vextract128_extract,
1008 EXTRACT_get_vextract128_imm, [HasVLX]>;
1009defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1010 v2f64x_info, vextract128_extract,
1011 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1012
1013defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1014 v4i32x_info, vextract128_extract,
1015 EXTRACT_get_vextract128_imm, [HasVLX]>;
1016defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1017 v4i32x_info, vextract128_extract,
1018 EXTRACT_get_vextract128_imm, [HasVLX]>;
1019defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1020 v4i32x_info, vextract128_extract,
1021 EXTRACT_get_vextract128_imm, [HasVLX]>;
1022defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1023 v2i64x_info, vextract128_extract,
1024 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1025defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1026 v2i64x_info, vextract128_extract,
1027 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1028defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1029 v2i64x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1031
1032defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1033 v4f32x_info, vextract128_extract,
1034 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1035defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1036 v2f64x_info, vextract128_extract,
1037 EXTRACT_get_vextract128_imm, [HasDQI]>;
1038
1039defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1040 v4i32x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1042defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1043 v4i32x_info, vextract128_extract,
1044 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1045defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1046 v4i32x_info, vextract128_extract,
1047 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1048defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1049 v2i64x_info, vextract128_extract,
1050 EXTRACT_get_vextract128_imm, [HasDQI]>;
1051defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1052 v2i64x_info, vextract128_extract,
1053 EXTRACT_get_vextract128_imm, [HasDQI]>;
1054defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1055 v2i64x_info, vextract128_extract,
1056 EXTRACT_get_vextract128_imm, [HasDQI]>;
1057
1058defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1059 v8f32x_info, vextract256_extract,
1060 EXTRACT_get_vextract256_imm, [HasDQI]>;
1061defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1062 v4f64x_info, vextract256_extract,
1063 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1064
1065defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1066 v8i32x_info, vextract256_extract,
1067 EXTRACT_get_vextract256_imm, [HasDQI]>;
1068defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1069 v8i32x_info, vextract256_extract,
1070 EXTRACT_get_vextract256_imm, [HasDQI]>;
1071defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1072 v8i32x_info, vextract256_extract,
1073 EXTRACT_get_vextract256_imm, [HasDQI]>;
1074defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1075 v4i64x_info, vextract256_extract,
1076 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1077defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1078 v4i64x_info, vextract256_extract,
1079 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1080defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1081 v4i64x_info, vextract256_extract,
1082 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001085def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001086 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001087 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001088 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001089 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001090
Craig Topper03b849e2016-05-21 22:50:11 +00001091def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001092 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001093 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001095 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001096 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097
1098//===---------------------------------------------------------------------===//
1099// AVX-512 BROADCAST
1100//---
Igor Breger131008f2016-05-01 08:40:00 +00001101// broadcast with a scalar argument.
1102multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001103 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001104 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001105 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001106 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topper07a17872018-07-16 06:56:09 +00001107 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001108 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1109 (X86VBroadcast SrcInfo.FRC:$src),
1110 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001111 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001112 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00001113 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001114 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1115 (X86VBroadcast SrcInfo.FRC:$src),
1116 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001117 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topper07a17872018-07-16 06:56:09 +00001118 DestInfo.KRCWM:$mask, (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Igor Breger131008f2016-05-01 08:40:00 +00001119}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001120
Craig Topper17854ec2017-08-30 07:48:39 +00001121// Split version to allow mask and broadcast node to be different types. This
1122// helps support the 32x2 broadcasts.
1123multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001124 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001125 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001126 X86VectorVTInfo MaskInfo,
1127 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001128 X86VectorVTInfo SrcInfo,
1129 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1130 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1131 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1132 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001133 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001134 (MaskInfo.VT
1135 (bitconvert
1136 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001137 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1138 (MaskInfo.VT
1139 (bitconvert
1140 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001141 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1142 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001143 let mayLoad = 1 in
1144 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1145 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001146 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001147 (MaskInfo.VT
1148 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001149 (DestInfo.VT (UnmaskedOp
1150 (SrcInfo.ScalarLdFrag addr:$src))))),
1151 (MaskInfo.VT
1152 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001153 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001154 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1155 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001156 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001157 }
Craig Toppere1cac152016-06-07 07:27:54 +00001158
Craig Topper17854ec2017-08-30 07:48:39 +00001159 def : Pat<(MaskInfo.VT
1160 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001161 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001162 (SrcInfo.VT (scalar_to_vector
1163 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001164 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001165 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1166 (bitconvert
1167 (DestInfo.VT
1168 (X86VBroadcast
1169 (SrcInfo.VT (scalar_to_vector
1170 (SrcInfo.ScalarLdFrag addr:$src)))))),
1171 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001172 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001173 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1174 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1175 (bitconvert
1176 (DestInfo.VT
1177 (X86VBroadcast
1178 (SrcInfo.VT (scalar_to_vector
1179 (SrcInfo.ScalarLdFrag addr:$src)))))),
1180 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001181 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001182 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001184
Craig Topper17854ec2017-08-30 07:48:39 +00001185// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001186multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001187 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001188 X86VectorVTInfo DestInfo,
1189 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001190 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001191 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001192
Craig Topper80934372016-07-16 03:42:59 +00001193multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001194 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001195 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001196 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001197 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001198 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1199 _.info128>,
1200 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001201 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001202
1203 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001204 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001206 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1207 _.info128>,
1208 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001209 }
1210}
1211
Craig Topper80934372016-07-16 03:42:59 +00001212multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1213 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001214 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001215 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001216 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001217 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1218 _.info128>,
1219 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001220 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001221
Craig Topper80934372016-07-16 03:42:59 +00001222 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001223 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001224 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1226 _.info128>,
1227 EVEX_V256;
1228 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001229 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001230 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1231 _.info128>,
1232 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001233 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234}
Craig Topper80934372016-07-16 03:42:59 +00001235defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1236 avx512vl_f32_info>;
1237defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001238 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001240multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1241 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001242 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001243 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001244 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001245 (ins SrcRC:$src),
1246 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001247 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001248 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001249}
1250
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001251multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001252 X86VectorVTInfo _, SDPatternOperator OpNode,
1253 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001254 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001255 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1256 (outs _.RC:$dst), (ins GR32:$src),
1257 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1258 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1259 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001260 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001261
1262 def : Pat <(_.VT (OpNode SrcRC:$src)),
1263 (!cast<Instruction>(Name#r)
1264 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1265
1266 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1267 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1268 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1269
1270 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1271 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1272 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1273}
1274
1275multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1276 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1277 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1278 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001279 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1280 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001281 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001282 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1283 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1284 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1285 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001286 }
1287}
1288
Robert Khasanovcbc57032014-12-09 16:38:41 +00001289multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001290 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001291 RegisterClass SrcRC, Predicate prd> {
1292 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001293 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1294 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001295 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001296 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1297 SrcRC>, EVEX_V256;
1298 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1299 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001300 }
1301}
1302
Guy Blank7f60c992017-08-09 17:21:01 +00001303defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1304 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1305defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1306 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1307 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001308defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1309 X86VBroadcast, GR32, HasAVX512>;
1310defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1311 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001312
Igor Breger21296d22015-10-20 11:56:42 +00001313// Provide aliases for broadcast from the same register class that
1314// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001315multiclass avx512_int_broadcast_rm_lowering<string Name,
1316 X86VectorVTInfo DestInfo,
Craig Topper07a17872018-07-16 06:56:09 +00001317 X86VectorVTInfo SrcInfo,
1318 X86VectorVTInfo ExtInfo> {
Igor Breger21296d22015-10-20 11:56:42 +00001319 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001320 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Craig Topper07a17872018-07-16 06:56:09 +00001321 (ExtInfo.VT (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm)))>;
Igor Breger21296d22015-10-20 11:56:42 +00001322}
1323
1324multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1325 AVX512VLVectorVTInfo _, Predicate prd> {
1326 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001327 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001328 WriteShuffle256Ld, _.info512, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001329 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001330 EVEX_V512;
1331 // Defined separately to avoid redefinition.
Craig Topper07a17872018-07-16 06:56:09 +00001332 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512, _.info128>;
Igor Breger21296d22015-10-20 11:56:42 +00001333 }
1334 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001335 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001336 WriteShuffle256Ld, _.info256, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001337 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001338 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001339 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001340 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001341 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001342 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001343}
1344
Igor Breger21296d22015-10-20 11:56:42 +00001345defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1346 avx512vl_i8_info, HasBWI>;
1347defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1348 avx512vl_i16_info, HasBWI>;
1349defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1350 avx512vl_i32_info, HasAVX512>;
1351defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001352 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001354multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1355 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001356 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001357 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1358 (_Dst.VT (X86SubVBroadcast
Craig Topperc8e183f2018-10-22 22:14:05 +00001359 (_Src.VT (_Src.LdFrag addr:$src))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001360 Sched<[SchedWriteShuffle.YMM.Folded]>,
1361 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001362}
1363
Craig Topperd6f4be92017-08-21 05:29:02 +00001364// This should be used for the AVX512DQ broadcast instructions. It disables
1365// the unmasked patterns so that we only use the DQ instructions when masking
1366// is requested.
1367multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1368 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001369 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001370 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1371 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1372 (null_frag),
1373 (_Dst.VT (X86SubVBroadcast
Craig Topperc8e183f2018-10-22 22:14:05 +00001374 (_Src.VT (_Src.LdFrag addr:$src))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001375 Sched<[SchedWriteShuffle.YMM.Folded]>,
1376 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001377}
1378
Simon Pilgrim79195582017-02-21 16:41:44 +00001379let Predicates = [HasAVX512] in {
1380 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1381 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1382 (VPBROADCASTQZm addr:$src)>;
1383}
1384
Craig Topperad3d0312017-10-10 21:07:14 +00001385let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001386 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1387 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1388 (VPBROADCASTQZ128m addr:$src)>;
1389 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1390 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001391}
1392let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001393 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1394 // This means we'll encounter truncated i32 loads; match that here.
1395 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1396 (VPBROADCASTWZ128m addr:$src)>;
1397 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1398 (VPBROADCASTWZ256m addr:$src)>;
1399 def : Pat<(v8i16 (X86VBroadcast
1400 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1401 (VPBROADCASTWZ128m addr:$src)>;
1402 def : Pat<(v16i16 (X86VBroadcast
1403 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1404 (VPBROADCASTWZ256m addr:$src)>;
1405}
1406
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001407//===----------------------------------------------------------------------===//
1408// AVX-512 BROADCAST SUBVECTORS
1409//
1410
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001411defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1412 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001413 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001414defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1415 v16f32_info, v4f32x_info>,
1416 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1417defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1418 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001419 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001420defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1421 v8f64_info, v4f64x_info>, VEX_W,
1422 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1423
Craig Topper715ad7f2016-10-16 23:29:51 +00001424let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001425def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1426 (VBROADCASTF64X4rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001427def : Pat<(v16i32 (X86SubVBroadcast (loadv8i32 addr:$src))),
Craig Topperd6f4be92017-08-21 05:29:02 +00001428 (VBROADCASTI64X4rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001429def : Pat<(v32i16 (X86SubVBroadcast (loadv16i16 addr:$src))),
Craig Topper715ad7f2016-10-16 23:29:51 +00001430 (VBROADCASTI64X4rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001431def : Pat<(v64i8 (X86SubVBroadcast (loadv32i8 addr:$src))),
Craig Topper715ad7f2016-10-16 23:29:51 +00001432 (VBROADCASTI64X4rm addr:$src)>;
1433
1434// Provide fallback in case the load node that is used in the patterns above
1435// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001436def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1437 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001438 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001439def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1440 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1441 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001442def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1443 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001444 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001445def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1446 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1447 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001448def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1449 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1450 (v16i16 VR256X:$src), 1)>;
1451def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1452 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1453 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001454
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1456 (VBROADCASTF32X4rm addr:$src)>;
1457def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1458 (VBROADCASTI32X4rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001459def : Pat<(v32i16 (X86SubVBroadcast (loadv8i16 addr:$src))),
Craig Toppera4dc3402016-10-19 04:44:17 +00001460 (VBROADCASTI32X4rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001461def : Pat<(v64i8 (X86SubVBroadcast (loadv16i8 addr:$src))),
Craig Toppera4dc3402016-10-19 04:44:17 +00001462 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001463
1464// Patterns for selects of bitcasted operations.
1465def : Pat<(vselect VK16WM:$mask,
1466 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1467 (bc_v16f32 (v16i32 immAllZerosV))),
1468 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1469def : Pat<(vselect VK16WM:$mask,
1470 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1471 VR512:$src0),
1472 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1473def : Pat<(vselect VK16WM:$mask,
1474 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1475 (v16i32 immAllZerosV)),
1476 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1477def : Pat<(vselect VK16WM:$mask,
1478 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1479 VR512:$src0),
1480 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1481
1482def : Pat<(vselect VK8WM:$mask,
1483 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1484 (bc_v8f64 (v16i32 immAllZerosV))),
1485 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1486def : Pat<(vselect VK8WM:$mask,
1487 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1488 VR512:$src0),
1489 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1490def : Pat<(vselect VK8WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001491 (bc_v8i64 (v16i32 (X86SubVBroadcast (loadv8i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001492 (bc_v8i64 (v16i32 immAllZerosV))),
1493 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1494def : Pat<(vselect VK8WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001495 (bc_v8i64 (v16i32 (X86SubVBroadcast (loadv8i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001496 VR512:$src0),
1497 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001498}
1499
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001500let Predicates = [HasVLX] in {
1501defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1502 v8i32x_info, v4i32x_info>,
1503 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1504defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1505 v8f32x_info, v4f32x_info>,
1506 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001507
Craig Topperd6f4be92017-08-21 05:29:02 +00001508def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1509 (VBROADCASTF32X4Z256rm addr:$src)>;
1510def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1511 (VBROADCASTI32X4Z256rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001512def : Pat<(v16i16 (X86SubVBroadcast (loadv8i16 addr:$src))),
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001513 (VBROADCASTI32X4Z256rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00001514def : Pat<(v32i8 (X86SubVBroadcast (loadv16i8 addr:$src))),
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001515 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001516
Craig Topper5a2bd992018-02-05 08:37:37 +00001517// Patterns for selects of bitcasted operations.
1518def : Pat<(vselect VK8WM:$mask,
1519 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1520 (bc_v8f32 (v8i32 immAllZerosV))),
1521 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1522def : Pat<(vselect VK8WM:$mask,
1523 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1524 VR256X:$src0),
1525 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1526def : Pat<(vselect VK8WM:$mask,
1527 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1528 (v8i32 immAllZerosV)),
1529 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1530def : Pat<(vselect VK8WM:$mask,
1531 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1532 VR256X:$src0),
1533 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1534
1535
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001536// Provide fallback in case the load node that is used in the patterns above
1537// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001538def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1539 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1540 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001541def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001542 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001543 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001544def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1545 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1546 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001547def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001548 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001549 (v4i32 VR128X:$src), 1)>;
1550def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001551 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001552 (v8i16 VR128X:$src), 1)>;
1553def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001554 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001555 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001556}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001557
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001558let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001559defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001560 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001561 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001562defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001563 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001564 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001565
1566// Patterns for selects of bitcasted operations.
1567def : Pat<(vselect VK4WM:$mask,
1568 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1569 (bc_v4f64 (v8i32 immAllZerosV))),
1570 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1571def : Pat<(vselect VK4WM:$mask,
1572 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1573 VR256X:$src0),
1574 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1575def : Pat<(vselect VK4WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001576 (bc_v4i64 (v8i32 (X86SubVBroadcast (loadv4i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001577 (bc_v4i64 (v8i32 immAllZerosV))),
1578 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1579def : Pat<(vselect VK4WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001580 (bc_v4i64 (v8i32 (X86SubVBroadcast (loadv4i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001581 VR256X:$src0),
1582 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001583}
1584
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001585let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001586defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001587 v8i64_info, v2i64x_info>, VEX_W,
1588 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001589defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001590 v16i32_info, v8i32x_info>,
1591 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001592defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001593 v8f64_info, v2f64x_info>, VEX_W,
1594 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001595defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001596 v16f32_info, v8f32x_info>,
1597 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001598
1599// Patterns for selects of bitcasted operations.
1600def : Pat<(vselect VK16WM:$mask,
1601 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1602 (bc_v16f32 (v16i32 immAllZerosV))),
1603 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1604def : Pat<(vselect VK16WM:$mask,
1605 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1606 VR512:$src0),
1607 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1608def : Pat<(vselect VK16WM:$mask,
1609 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1610 (v16i32 immAllZerosV)),
1611 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1612def : Pat<(vselect VK16WM:$mask,
1613 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1614 VR512:$src0),
1615 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1616
1617def : Pat<(vselect VK8WM:$mask,
1618 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1619 (bc_v8f64 (v16i32 immAllZerosV))),
1620 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1621def : Pat<(vselect VK8WM:$mask,
1622 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1623 VR512:$src0),
1624 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1625def : Pat<(vselect VK8WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001626 (bc_v8i64 (v16i32 (X86SubVBroadcast (loadv4i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001627 (bc_v8i64 (v16i32 immAllZerosV))),
1628 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1629def : Pat<(vselect VK8WM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00001630 (bc_v8i64 (v16i32 (X86SubVBroadcast (loadv4i32 addr:$src)))),
Craig Topper5a2bd992018-02-05 08:37:37 +00001631 VR512:$src0),
1632 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001633}
Adam Nemet73f72e12014-06-27 00:43:38 +00001634
Igor Bregerfa798a92015-11-02 07:39:36 +00001635multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001636 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001637 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001638 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001639 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001640 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001641 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001642 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001643 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001644 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001645 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001646 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001647}
1648
1649multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001650 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1651 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001652
1653 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001654 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001655 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001656 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001657 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001658}
1659
Craig Topper51e052f2016-10-15 16:26:02 +00001660defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1661 avx512vl_i32_info, avx512vl_i64_info>;
1662defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1663 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001664
Craig Topper52317e82017-01-15 05:47:45 +00001665let Predicates = [HasVLX] in {
1666def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001667 (VBROADCASTSSZ256r (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001668def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001669 (VBROADCASTSDZ256r (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001670}
1671
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001672def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001673 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001674def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001675 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001676
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001677def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001678 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001679def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001680 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001681
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682//===----------------------------------------------------------------------===//
1683// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1684//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001685multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1686 X86VectorVTInfo _, RegisterClass KRC> {
1687 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001688 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001689 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1690 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691}
1692
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001693multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001694 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1695 let Predicates = [HasCDI] in
1696 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1697 let Predicates = [HasCDI, HasVLX] in {
1698 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1699 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1700 }
1701}
1702
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001703defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001704 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001705defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001706 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707
1708//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001709// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001710multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001711 X86FoldableSchedWrite sched,
1712 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001713let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1714 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001715 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001716 (ins _.RC:$src2, _.RC:$src3),
1717 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001718 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001719 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001721 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001722 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001723 (ins _.RC:$src2, _.MemOp:$src3),
1724 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001725 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +00001726 (_.VT (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001727 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 }
1729}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001730
Simon Pilgrim21e89792018-04-13 14:36:59 +00001731multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001732 X86FoldableSchedWrite sched,
1733 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001734 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1735 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001736 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001737 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1738 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1739 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001740 (_.VT (X86VPermt2 _.RC:$src2,
1741 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001742 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001743 Sched<[sched.Folded, sched.ReadAfterFold]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001744}
1745
Simon Pilgrim21e89792018-04-13 14:36:59 +00001746multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1747 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001748 AVX512VLVectorVTInfo VTInfo,
1749 AVX512VLVectorVTInfo ShuffleMask> {
1750 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1751 ShuffleMask.info512>,
1752 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1753 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001754 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001755 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1756 ShuffleMask.info128>,
1757 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1758 ShuffleMask.info128>, EVEX_V128;
1759 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1760 ShuffleMask.info256>,
1761 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1762 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001763 }
1764}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001765
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001766multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001767 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001768 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001769 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001770 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001771 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001772 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1773 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001774 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001775 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1776 Idx.info128>, EVEX_V128;
1777 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1778 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001779 }
1780}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001781
Simon Pilgrim21e89792018-04-13 14:36:59 +00001782defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001783 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001784defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001785 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001786defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001787 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1788 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001789defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001790 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1791 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001792defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001793 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001794defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001795 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1796
1797// Extra patterns to deal with extra bitcasts due to passthru and index being
1798// different types on the fp versions.
1799multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1800 X86VectorVTInfo IdxVT,
1801 X86VectorVTInfo CastVT> {
1802 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001803 (X86VPermt2 (_.VT _.RC:$src2),
1804 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001805 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1806 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1807 _.RC:$src2, _.RC:$src3)>;
1808 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001809 (X86VPermt2 _.RC:$src2,
1810 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1811 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001812 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1813 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1814 _.RC:$src2, addr:$src3)>;
1815 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001816 (X86VPermt2 _.RC:$src2,
1817 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1818 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001819 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1820 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1821 _.RC:$src2, addr:$src3)>;
1822}
1823
1824// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1825defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1826defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1827defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001828
Craig Topperaad5f112015-11-30 00:13:24 +00001829// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001830multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1831 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001832 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001833let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001834 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1835 (ins IdxVT.RC:$src2, _.RC:$src3),
1836 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001837 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001838 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001839
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001840 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1841 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1842 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001843 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Topperc8e183f2018-10-22 22:14:05 +00001844 (_.LdFrag addr:$src3))), 1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001845 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001846 }
1847}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001848multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1849 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001850 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001851 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001852 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1853 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1854 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1855 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001856 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001857 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1858 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001859 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001860}
1861
Simon Pilgrim21e89792018-04-13 14:36:59 +00001862multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1863 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001864 AVX512VLVectorVTInfo VTInfo,
1865 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001866 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001867 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001868 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001869 ShuffleMask.info512>, EVEX_V512;
1870 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001871 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001872 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001873 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001874 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001875 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001876 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001877 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001878 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001879 }
1880}
1881
Simon Pilgrim21e89792018-04-13 14:36:59 +00001882multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1883 X86FoldableSchedWrite sched,
1884 AVX512VLVectorVTInfo VTInfo,
1885 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001886 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001887 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001888 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001889 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001890 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001891 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001892 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001893 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001894 }
1895}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001896
Simon Pilgrim21e89792018-04-13 14:36:59 +00001897defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001898 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001899defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001900 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001901defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001902 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1903 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001904defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001905 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1906 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001907defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001908 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001909defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001910 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912//===----------------------------------------------------------------------===//
1913// AVX-512 - BLEND using mask
1914//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001915
Simon Pilgrim21e89792018-04-13 14:36:59 +00001916multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1917 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001918 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001919 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1920 (ins _.RC:$src1, _.RC:$src2),
1921 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001922 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001923 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001924 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1925 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001926 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001927 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001928 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001929 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1930 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1931 !strconcat(OpcodeStr,
1932 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001933 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001934 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001935 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1936 (ins _.RC:$src1, _.MemOp:$src2),
1937 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001938 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001939 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001940 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001941 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1942 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001943 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001944 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001945 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001946 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001947 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1948 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1949 !strconcat(OpcodeStr,
1950 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001951 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001952 Sched<[sched.Folded, sched.ReadAfterFold]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001953 }
Craig Toppera74e3082017-01-07 22:20:34 +00001954 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001955}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001956multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1957 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001958 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001959 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1960 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1961 !strconcat(OpcodeStr,
1962 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001963 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1964 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001965 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001966
Craig Topper16b20242018-02-23 20:48:44 +00001967 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1968 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1969 !strconcat(OpcodeStr,
1970 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001971 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1972 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001973 Sched<[sched.Folded, sched.ReadAfterFold]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00001974
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001975 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1976 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1977 !strconcat(OpcodeStr,
1978 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001979 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1980 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001981 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001982 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001983}
1984
Simon Pilgrim3c354082018-04-30 18:18:38 +00001985multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001986 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001987 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1988 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1989 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001991 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001992 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1993 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1994 EVEX_V256;
1995 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1996 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1997 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001998 }
1999}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002000
Simon Pilgrim3c354082018-04-30 18:18:38 +00002001multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002002 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002003 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002004 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2005 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002006
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002007 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002008 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2009 EVEX_V256;
2010 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2011 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002012 }
2013}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014
Simon Pilgrim3c354082018-04-30 18:18:38 +00002015defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002016 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002017defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002018 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002019defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002020 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002021defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002022 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002023defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002024 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002025defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002026 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002027
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002028//===----------------------------------------------------------------------===//
2029// Compare Instructions
2030//===----------------------------------------------------------------------===//
2031
2032// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002033
Simon Pilgrim71660c62017-12-05 14:34:42 +00002034multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002035 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002036 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2037 (outs _.KRC:$dst),
2038 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2039 "vcmp${cc}"#_.Suffix,
2040 "$src2, $src1", "$src1, $src2",
2041 (OpNode (_.VT _.RC:$src1),
2042 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002043 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002044 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002045 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2046 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002047 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002048 "vcmp${cc}"#_.Suffix,
2049 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002050 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002051 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002052 Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002053
2054 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2055 (outs _.KRC:$dst),
2056 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2057 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002058 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002059 (OpNodeRnd (_.VT _.RC:$src1),
2060 (_.VT _.RC:$src2),
2061 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002062 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002063 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002064 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002065 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002066 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2067 (outs VK1:$dst),
2068 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2069 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002070 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002071 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002072 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002073 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2074 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002075 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002076 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002077 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002078 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002079 Sched<[sched.Folded, sched.ReadAfterFold]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002080
2081 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2082 (outs _.KRC:$dst),
2083 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2084 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002085 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002086 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002087 }// let isAsmParserOnly = 1, hasSideEffects = 0
2088
2089 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002090 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002091 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2092 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2093 !strconcat("vcmp${cc}", _.Suffix,
2094 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2095 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2096 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002097 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002098 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002099 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2100 (outs _.KRC:$dst),
2101 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2102 !strconcat("vcmp${cc}", _.Suffix,
2103 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2104 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2105 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002106 imm:$cc))]>,
2107 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002108 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002109 }
2110}
2111
2112let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002113 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002114 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002115 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002116 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002117 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002118 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002119}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120
Craig Topper513d3fa2018-01-27 20:19:02 +00002121multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002122 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2123 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002124 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002126 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002128 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002129 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002131 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2133 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00002134 (_.VT (_.LdFrag addr:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002135 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002136 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002137 def rrk : AVX512BI<opc, MRMSrcReg,
2138 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2139 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2140 "$dst {${mask}}, $src1, $src2}"),
2141 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002142 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002143 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002144 def rmk : AVX512BI<opc, MRMSrcMem,
2145 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2146 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2147 "$dst {${mask}}, $src1, $src2}"),
2148 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2149 (OpNode (_.VT _.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00002150 (_.VT (_.LdFrag addr:$src2)))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002151 EVEX_4V, EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002152}
2153
Craig Topper513d3fa2018-01-27 20:19:02 +00002154multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002155 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2156 bit IsCommutable> :
2157 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002158 def rmb : AVX512BI<opc, MRMSrcMem,
2159 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2160 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2161 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2162 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002163 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002164 EVEX_4V, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002165 def rmbk : AVX512BI<opc, MRMSrcMem,
2166 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2167 _.ScalarMemOp:$src2),
2168 !strconcat(OpcodeStr,
2169 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2170 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2171 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2172 (OpNode (_.VT _.RC:$src1),
2173 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002174 (_.ScalarLdFrag addr:$src2)))))]>,
2175 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002176 Sched<[sched.Folded, sched.ReadAfterFold]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002177}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178
Craig Topper513d3fa2018-01-27 20:19:02 +00002179multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002180 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002181 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2182 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002183 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002184 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2185 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002186
2187 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002188 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2189 VTInfo.info256, IsCommutable>, EVEX_V256;
2190 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2191 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002192 }
2193}
2194
2195multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002196 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002197 AVX512VLVectorVTInfo VTInfo,
2198 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002199 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002200 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2201 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002202
2203 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002204 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2205 VTInfo.info256, IsCommutable>, EVEX_V256;
2206 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2207 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002208 }
2209}
2210
Craig Topper9471a7c2018-02-19 19:23:31 +00002211// This fragment treats X86cmpm as commutable to help match loads in both
2212// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002213def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002214def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002215 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002216def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002217 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002218
Craig Topperc2696d52018-06-20 21:05:02 +00002219// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2220// increase the pattern complexity the way an immediate would.
2221let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002222// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002223defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002224 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002225 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002226
Craig Topper9471a7c2018-02-19 19:23:31 +00002227defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002228 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002229 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002230
Craig Topper9471a7c2018-02-19 19:23:31 +00002231defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002232 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002233 EVEX_CD8<32, CD8VF>;
2234
Craig Topper9471a7c2018-02-19 19:23:31 +00002235defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002236 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002237 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2238
2239defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002240 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002241 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002242
2243defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002244 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002245 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002246
Robert Khasanovf70f7982014-09-18 14:06:55 +00002247defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002248 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002249 EVEX_CD8<32, CD8VF>;
2250
Robert Khasanovf70f7982014-09-18 14:06:55 +00002251defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002252 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002253 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255
Craig Topperc2696d52018-06-20 21:05:02 +00002256multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2257 PatFrag CommFrag, X86FoldableSchedWrite sched,
2258 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002259 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002260 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002261 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002262 !strconcat("vpcmp${cc}", Suffix,
2263 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002264 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2265 (_.VT _.RC:$src2),
2266 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002267 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002269 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002270 !strconcat("vpcmp${cc}", Suffix,
2271 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002272 [(set _.KRC:$dst, (_.KVT
2273 (Frag:$cc
2274 (_.VT _.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00002275 (_.VT (_.LdFrag addr:$src2)),
Craig Topperc2696d52018-06-20 21:05:02 +00002276 cond)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002277 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper8b876762017-06-13 07:13:50 +00002278 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002279 def rrik : AVX512AIi8<opc, MRMSrcReg,
2280 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002281 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002282 !strconcat("vpcmp${cc}", Suffix,
2283 "\t{$src2, $src1, $dst {${mask}}|",
2284 "$dst {${mask}}, $src1, $src2}"),
2285 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002286 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2287 (_.VT _.RC:$src2),
2288 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002289 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002290 def rmik : AVX512AIi8<opc, MRMSrcMem,
2291 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002292 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002293 !strconcat("vpcmp${cc}", Suffix,
2294 "\t{$src2, $src1, $dst {${mask}}|",
2295 "$dst {${mask}}, $src1, $src2}"),
2296 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002297 (_.KVT
2298 (Frag:$cc
2299 (_.VT _.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00002300 (_.VT (_.LdFrag addr:$src2)),
Craig Topperc2696d52018-06-20 21:05:02 +00002301 cond))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002302 EVEX_4V, EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002303
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002305 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002307 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002308 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002309 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002310 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002311 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002313 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002314 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002315 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002316 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002317 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2318 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002319 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002320 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002321 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002322 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002323 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002324 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002325 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2326 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002327 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 !strconcat("vpcmp", Suffix,
2329 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002330 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002331 EVEX_4V, EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topper29f22d72018-06-16 23:25:50 +00002332 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 }
Craig Toppera88306e2017-10-10 06:36:46 +00002334
Craig Topperc8e183f2018-10-22 22:14:05 +00002335 def : Pat<(_.KVT (CommFrag:$cc (_.LdFrag addr:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002336 (_.VT _.RC:$src1), cond)),
2337 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2338 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002339
Craig Topperc2696d52018-06-20 21:05:02 +00002340 def : Pat<(and _.KRCWM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00002341 (_.KVT (CommFrag:$cc (_.LdFrag addr:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002342 (_.VT _.RC:$src1), cond))),
2343 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2344 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2345 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002346}
2347
Craig Topperc2696d52018-06-20 21:05:02 +00002348multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2349 PatFrag CommFrag, X86FoldableSchedWrite sched,
2350 X86VectorVTInfo _, string Name> :
2351 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002352 def rmib : AVX512AIi8<opc, MRMSrcMem,
2353 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002354 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002355 !strconcat("vpcmp${cc}", Suffix,
2356 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2357 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002358 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2359 (_.VT _.RC:$src1),
2360 (X86VBroadcast
2361 (_.ScalarLdFrag addr:$src2)),
2362 cond)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002363 EVEX_4V, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002364 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2365 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002366 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002367 !strconcat("vpcmp${cc}", Suffix,
2368 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2369 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2370 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002371 (_.KVT (Frag:$cc
2372 (_.VT _.RC:$src1),
2373 (X86VBroadcast
2374 (_.ScalarLdFrag addr:$src2)),
2375 cond))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002376 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377
Robert Khasanov29e3b962014-08-27 09:34:37 +00002378 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002379 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002380 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2381 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002382 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002383 !strconcat("vpcmp", Suffix,
2384 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002385 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002386 EVEX_4V, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topper29f22d72018-06-16 23:25:50 +00002387 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002388 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2389 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002390 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002391 !strconcat("vpcmp", Suffix,
2392 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002393 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002394 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topper29f22d72018-06-16 23:25:50 +00002395 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002396 }
Craig Toppera88306e2017-10-10 06:36:46 +00002397
Craig Topperc2696d52018-06-20 21:05:02 +00002398 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2399 (_.VT _.RC:$src1), cond)),
2400 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2401 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002402
Craig Topperc2696d52018-06-20 21:05:02 +00002403 def : Pat<(and _.KRCWM:$mask,
2404 (_.KVT (CommFrag:$cc (X86VBroadcast
2405 (_.ScalarLdFrag addr:$src2)),
2406 (_.VT _.RC:$src1), cond))),
2407 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2408 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2409 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002410}
2411
Craig Topperc2696d52018-06-20 21:05:02 +00002412multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2413 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002414 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002415 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002416 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2417 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002418
2419 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002420 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2421 VTInfo.info256, NAME>, EVEX_V256;
2422 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2423 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002424 }
2425}
2426
Craig Topperc2696d52018-06-20 21:05:02 +00002427multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2428 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002429 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002430 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002431 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002432 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002433
2434 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002435 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002436 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002437 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002438 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002439 }
2440}
2441
Craig Topperc2696d52018-06-20 21:05:02 +00002442def X86pcmpm_imm : SDNodeXForm<setcc, [{
2443 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2444 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2445 return getI8Imm(SSECC, SDLoc(N));
2446}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002447
Craig Topperc2696d52018-06-20 21:05:02 +00002448// Swapped operand version of the above.
2449def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2450 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2451 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2452 SSECC = X86::getSwappedVPCMPImm(SSECC);
2453 return getI8Imm(SSECC, SDLoc(N));
2454}]>;
2455
2456def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2457 (setcc node:$src1, node:$src2, node:$cc), [{
2458 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2459 return !ISD::isUnsignedIntSetCC(CC);
2460}], X86pcmpm_imm>;
2461
2462// Same as above, but commutes immediate. Use for load folding.
2463def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2464 (setcc node:$src1, node:$src2, node:$cc), [{
2465 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2466 return !ISD::isUnsignedIntSetCC(CC);
2467}], X86pcmpm_imm_commute>;
2468
2469def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2470 (setcc node:$src1, node:$src2, node:$cc), [{
2471 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2472 return ISD::isUnsignedIntSetCC(CC);
2473}], X86pcmpm_imm>;
2474
2475// Same as above, but commutes immediate. Use for load folding.
2476def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2477 (setcc node:$src1, node:$src2, node:$cc), [{
2478 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2479 return ISD::isUnsignedIntSetCC(CC);
2480}], X86pcmpm_imm_commute>;
2481
2482// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2483defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2484 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2485 EVEX_CD8<8, CD8VF>;
2486defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2487 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2488 EVEX_CD8<8, CD8VF>;
2489
2490defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2491 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002492 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002493defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2494 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002495 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002496
Craig Topperc2696d52018-06-20 21:05:02 +00002497defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2498 SchedWriteVecALU, avx512vl_i32_info,
2499 HasAVX512>, EVEX_CD8<32, CD8VF>;
2500defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2501 SchedWriteVecALU, avx512vl_i32_info,
2502 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002503
Craig Topperc2696d52018-06-20 21:05:02 +00002504defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2505 SchedWriteVecALU, avx512vl_i64_info,
2506 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2507defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2508 SchedWriteVecALU, avx512vl_i64_info,
2509 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002511multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2512 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002513 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2514 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2515 "vcmp${cc}"#_.Suffix,
2516 "$src2, $src1", "$src1, $src2",
2517 (X86cmpm (_.VT _.RC:$src1),
2518 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002519 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002520 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002521
Craig Toppere1cac152016-06-07 07:27:54 +00002522 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2523 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2524 "vcmp${cc}"#_.Suffix,
2525 "$src2, $src1", "$src1, $src2",
2526 (X86cmpm (_.VT _.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00002527 (_.VT (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002528 imm:$cc)>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002529 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002530
Craig Toppere1cac152016-06-07 07:27:54 +00002531 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2532 (outs _.KRC:$dst),
2533 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2534 "vcmp${cc}"#_.Suffix,
2535 "${src2}"##_.BroadcastStr##", $src1",
2536 "$src1, ${src2}"##_.BroadcastStr,
2537 (X86cmpm (_.VT _.RC:$src1),
2538 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002539 imm:$cc)>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002540 EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002542 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002543 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2544 (outs _.KRC:$dst),
2545 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2546 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002547 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002548 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002549
2550 let mayLoad = 1 in {
2551 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2552 (outs _.KRC:$dst),
2553 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2554 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002555 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002556 Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topper29f22d72018-06-16 23:25:50 +00002557 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002558
2559 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2560 (outs _.KRC:$dst),
2561 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2562 "vcmp"#_.Suffix,
2563 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002564 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002565 EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topper29f22d72018-06-16 23:25:50 +00002566 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002567 }
Craig Topper61956982017-09-30 17:02:39 +00002568 }
2569
2570 // Patterns for selecting with loads in other operand.
2571 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2572 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002573 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002574 imm:$cc)>;
2575
2576 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2577 (_.VT _.RC:$src1),
2578 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002579 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002580 _.RC:$src1, addr:$src2,
2581 imm:$cc)>;
2582
2583 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2584 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002585 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002586 imm:$cc)>;
2587
2588 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2589 (_.ScalarLdFrag addr:$src2)),
2590 (_.VT _.RC:$src1),
2591 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002592 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002593 _.RC:$src1, addr:$src2,
2594 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002595}
2596
Simon Pilgrim21e89792018-04-13 14:36:59 +00002597multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002598 // comparison code form (VCMP[EQ/LT/LE/...]
2599 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2600 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2601 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002602 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002603 (X86cmpmRnd (_.VT _.RC:$src1),
2604 (_.VT _.RC:$src2),
2605 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002606 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002607 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002608
2609 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2610 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2611 (outs _.KRC:$dst),
2612 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2613 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002614 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002615 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002616 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002617 }
2618}
2619
Simon Pilgrimc546f942018-05-01 16:50:16 +00002620multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002621 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002622 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002623 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002624
2625 }
2626 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002627 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2628 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629 }
2630}
2631
Simon Pilgrimc546f942018-05-01 16:50:16 +00002632defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002633 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002634defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002635 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636
Craig Topper61956982017-09-30 17:02:39 +00002637// Patterns to select fp compares with load as first operand.
2638let Predicates = [HasAVX512] in {
2639 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2640 CommutableCMPCC:$cc)),
2641 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2642
2643 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2644 CommutableCMPCC:$cc)),
2645 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2646}
2647
Asaf Badouh572bbce2015-09-20 08:46:07 +00002648// ----------------------------------------------------------------
2649// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002650//handle fpclass instruction mask = op(reg_scalar,imm)
2651// op(mem_scalar,imm)
2652multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002653 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002654 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002655 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002656 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002657 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002658 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002659 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002660 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002661 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002662 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2663 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2664 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002665 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002666 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002667 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002668 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002669 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002670 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002671 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002672 OpcodeStr##_.Suffix##
2673 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2674 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002675 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002676 (i32 imm:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002677 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper63801df2017-02-19 21:44:35 +00002678 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002679 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002680 OpcodeStr##_.Suffix##
2681 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002682 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002683 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002684 (i32 imm:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002685 EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002686 }
2687}
2688
Asaf Badouh572bbce2015-09-20 08:46:07 +00002689//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2690// fpclass(reg_vec, mem_vec, imm)
2691// fpclass(reg_vec, broadcast(eltVt), imm)
2692multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002693 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002694 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002695 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002696 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2697 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002698 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002699 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002700 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002701 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002702 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2703 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2704 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002705 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002706 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002707 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002708 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002709 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002710 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2711 (ins _.MemOp:$src1, i32u8imm:$src2),
2712 OpcodeStr##_.Suffix##mem#
2713 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002714 [(set _.KRC:$dst,(OpNode
Craig Topperc8e183f2018-10-22 22:14:05 +00002715 (_.VT (_.LdFrag addr:$src1)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002716 (i32 imm:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002717 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002718 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2719 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2720 OpcodeStr##_.Suffix##mem#
2721 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002722 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Topperc8e183f2018-10-22 22:14:05 +00002723 (_.VT (_.LdFrag addr:$src1)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002724 (i32 imm:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002725 EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002726 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2727 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2728 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2729 _.BroadcastStr##", $dst|$dst, ${src1}"
2730 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002731 [(set _.KRC:$dst,(OpNode
2732 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002733 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002734 (i32 imm:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002735 EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002736 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2737 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2738 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2739 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2740 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002741 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002742 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002743 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002744 (i32 imm:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00002745 EVEX_B, EVEX_K, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper4a638432017-11-11 06:57:44 +00002746 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002747}
2748
Simon Pilgrim54c60832017-12-01 16:51:48 +00002749multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2750 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002751 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002752 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002753 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002754 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002755 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002756 }
2757 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002758 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002759 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002760 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002761 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002762 }
2763}
2764
2765multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002766 bits<8> opcScalar, SDNode VecOpNode,
2767 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2768 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002769 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002770 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002771 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002772 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002773 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002774 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002775 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2776 sched.Scl, f32x_info, prd>,
2777 EVEX_CD8<32, CD8VT1>;
2778 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2779 sched.Scl, f64x_info, prd>,
2780 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002781}
2782
Asaf Badouh696e8e02015-10-18 11:04:38 +00002783defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002784 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002785 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002786
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002787//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788// Mask register copy, including
2789// - copy between mask registers
2790// - load/store mask registers
2791// - copy from GPR to mask register and vice versa
2792//
2793multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2794 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002795 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002796 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002797 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002798 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2799 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002800 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2801 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002802 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002803 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002804 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2805 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002806 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002807 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808}
2809
2810multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2811 string OpcodeStr,
2812 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002813 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002815 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2816 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002818 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2819 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820 }
2821}
2822
Robert Khasanov74acbb72014-07-23 14:49:42 +00002823let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002824 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002825 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2826 VEX, PD;
2827
2828let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002829 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002830 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002831 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002832
2833let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002834 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2835 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002836 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2837 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002838 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2839 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002840 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2841 VEX, XD, VEX_W;
2842}
2843
2844// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002845def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002846 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002847def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002848 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002849
2850def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002851 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002852def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002853 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002854
2855def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002856 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002857def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002858 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002859
2860def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002861 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002862def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002863 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002864
2865def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2866 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2867def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2868 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2869def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2870 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2871def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2872 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873
Robert Khasanov74acbb72014-07-23 14:49:42 +00002874// Load/store kreg
2875let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002876 def : Pat<(store VK1:$src, addr:$dst),
2877 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002878
Craig Topperbe315852018-03-04 01:48:00 +00002879 def : Pat<(v1i1 (load addr:$src)),
2880 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002881 def : Pat<(v2i1 (load addr:$src)),
2882 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2883 def : Pat<(v4i1 (load addr:$src)),
2884 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002885}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002886
Robert Khasanov74acbb72014-07-23 14:49:42 +00002887let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002888 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2889 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002890}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002891
Robert Khasanov74acbb72014-07-23 14:49:42 +00002892let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002893 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2894 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2895 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002896
Guy Blank548e22a2017-05-19 12:35:15 +00002897 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2898 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002899 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002900
Guy Blank548e22a2017-05-19 12:35:15 +00002901 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2902 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2903 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2904 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2905 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2906 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2907 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002908
Craig Topper26a701f2018-01-23 05:36:53 +00002909 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2910 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002911 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002912 (KMOVWkr (AND32ri8
2913 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2914 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916
2917// Mask unary operation
2918// - KNOT
2919multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002920 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002921 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002922 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002924 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002925 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002926 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927}
2928
Robert Khasanov74acbb72014-07-23 14:49:42 +00002929multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002930 SDPatternOperator OpNode,
2931 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002932 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002933 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002934 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002935 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002936 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002937 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002938 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002939 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940}
2941
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002942// TODO - do we need a X86SchedWriteWidths::KMASK type?
2943defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944
Robert Khasanov74acbb72014-07-23 14:49:42 +00002945// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002946let Predicates = [HasAVX512, NoDQI] in
2947def : Pat<(vnot VK8:$src),
2948 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2949
2950def : Pat<(vnot VK4:$src),
2951 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2952def : Pat<(vnot VK2:$src),
2953 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954
2955// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002956// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002958 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002959 X86FoldableSchedWrite sched, Predicate prd,
2960 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002961 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2963 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002964 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002965 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002966 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967}
2968
Robert Khasanov595683d2014-07-28 13:46:45 +00002969multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002970 SDPatternOperator OpNode,
2971 X86FoldableSchedWrite sched, bit IsCommutable,
2972 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002973 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002974 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002975 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002976 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002977 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002978 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002979 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002980 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002981}
2982
2983def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2984def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002985// These nodes use 'vnot' instead of 'not' to support vectors.
2986def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2987def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002989// TODO - do we need a X86SchedWriteWidths::KMASK type?
2990defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2991defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2992defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2993defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2994defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2995defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002996
Craig Topper7b9cc142016-11-03 06:04:28 +00002997multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2998 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002999 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3000 // for the DQI set, this type is legal and KxxxB instruction is used
3001 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003002 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003003 (COPY_TO_REGCLASS
3004 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3005 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3006
3007 // All types smaller than 8 bits require conversion anyway
3008 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3009 (COPY_TO_REGCLASS (Inst
3010 (COPY_TO_REGCLASS VK1:$src1, VK16),
3011 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003012 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003013 (COPY_TO_REGCLASS (Inst
3014 (COPY_TO_REGCLASS VK2:$src1, VK16),
3015 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003016 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003017 (COPY_TO_REGCLASS (Inst
3018 (COPY_TO_REGCLASS VK4:$src1, VK16),
3019 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020}
3021
Craig Topper7b9cc142016-11-03 06:04:28 +00003022defm : avx512_binop_pat<and, and, KANDWrr>;
3023defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3024defm : avx512_binop_pat<or, or, KORWrr>;
3025defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3026defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003027
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003029multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003030 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3031 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003032 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003033 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003034 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3035 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003036 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003037 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003038
3039 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3040 (!cast<Instruction>(NAME##rr)
3041 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3042 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3043 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044}
3045
Simon Pilgrim21e89792018-04-13 14:36:59 +00003046defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3047defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3048defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050// Mask bit testing
3051multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003052 SDNode OpNode, X86FoldableSchedWrite sched,
3053 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003054 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003056 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003057 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003058 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059}
3060
Igor Breger5ea0a6812015-08-31 13:30:19 +00003061multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003062 X86FoldableSchedWrite sched,
3063 Predicate prdW = HasAVX512> {
3064 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003065 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003066 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003067 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003068 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003069 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003070 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003071 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072}
3073
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003074// TODO - do we need a X86SchedWriteWidths::KMASK type?
3075defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3076defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003077
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078// Mask shift
3079multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003080 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003082 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003084 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003085 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003086 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003087}
3088
3089multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003090 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003091 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003092 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003093 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003094 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003095 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003096 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003097 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003098 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003099 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003100 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003101 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102}
3103
Simon Pilgrim21e89792018-04-13 14:36:59 +00003104defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3105defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106
Craig Topperc2696d52018-06-20 21:05:02 +00003107// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003108multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003109 X86VectorVTInfo Narrow,
3110 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003111 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003112 (Narrow.VT Narrow.RC:$src2))),
3113 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003114 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003115 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3116 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3117 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003118
Craig Topper5e4b4532018-01-27 23:49:14 +00003119 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3120 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003121 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003122 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003123 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003124 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3125 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3126 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3127 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003128}
3129
Craig Topperc2696d52018-06-20 21:05:02 +00003130// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3131multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3132 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003133 X86VectorVTInfo Narrow,
3134 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003135def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3136 (Narrow.VT Narrow.RC:$src2), cond)),
3137 (COPY_TO_REGCLASS
3138 (!cast<Instruction>(InstStr##Zrri)
3139 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3140 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3141 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3142
3143def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3144 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3145 (Narrow.VT Narrow.RC:$src2),
3146 cond)))),
3147 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3148 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3149 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3150 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3151 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3152}
3153
3154// Same as above, but for fp types which don't use PatFrags.
3155multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3156 X86VectorVTInfo Narrow,
3157 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003158def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3159 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3160 (COPY_TO_REGCLASS
3161 (!cast<Instruction>(InstStr##Zrri)
3162 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3163 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3164 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003165
Craig Topperd58c1652018-01-07 18:20:37 +00003166def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3167 (OpNode (Narrow.VT Narrow.RC:$src1),
3168 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3169 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3170 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3171 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3172 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3173 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003174}
3175
3176let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003177 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3178 // increase the pattern complexity the way an immediate would.
3179 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003180 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003181 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003182
Craig Topperd58c1652018-01-07 18:20:37 +00003183 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003184 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003185
3186 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003187 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003188
3189 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003190 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003191 }
Craig Topperd58c1652018-01-07 18:20:37 +00003192
Craig Topperc2696d52018-06-20 21:05:02 +00003193 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3194 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003195
Craig Topperc2696d52018-06-20 21:05:02 +00003196 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3197 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003198
Craig Topperc2696d52018-06-20 21:05:02 +00003199 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3200 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003201
Craig Topperc2696d52018-06-20 21:05:02 +00003202 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3203 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3204
3205 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3206 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3207 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3208 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003209}
3210
Craig Toppera2018e792018-01-08 06:53:52 +00003211let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003212 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3213 // increase the pattern complexity the way an immediate would.
3214 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003215 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003216 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003217
3218 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003219 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003220
3221 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003222 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003223
3224 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003225 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003226 }
Craig Toppera2018e792018-01-08 06:53:52 +00003227
Craig Topperc2696d52018-06-20 21:05:02 +00003228 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3229 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003230
Craig Topperc2696d52018-06-20 21:05:02 +00003231 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3232 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003233
Craig Topperc2696d52018-06-20 21:05:02 +00003234 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3235 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003236
Craig Topperc2696d52018-06-20 21:05:02 +00003237 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3238 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003239}
3240
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241// Mask setting all 0s or 1s
3242multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3243 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003244 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3245 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3247 [(set KRC:$dst, (VT Val))]>;
3248}
3249
3250multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003251 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003252 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3253 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254}
3255
3256defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3257defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3258
3259// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3260let Predicates = [HasAVX512] in {
3261 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003262 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3263 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003264 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003265 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003266 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3267 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003268 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003270
3271// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3272multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3273 RegisterClass RC, ValueType VT> {
3274 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3275 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003276
Igor Bregerf1bd7612016-03-06 07:46:03 +00003277 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003278 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003279}
Guy Blank548e22a2017-05-19 12:35:15 +00003280defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3281defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3282defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3283defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3284defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3285defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003286
3287defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3288defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3289defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3290defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3291defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3292
3293defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3294defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3295defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3296defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3297
3298defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3299defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3300defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3301
3302defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3303defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3304
3305defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307//===----------------------------------------------------------------------===//
3308// AVX-512 - Aligned and unaligned load and store
3309//
3310
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003311multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003312 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003313 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3314 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003315 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003317 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003318 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003319 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003320 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3321 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003322 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3323 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003324 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003325 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003326 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003327 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003328 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003329 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003330
Simon Pilgrimdf052512017-12-06 17:59:26 +00003331 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003332 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003333 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003334 !if(NoRMPattern, [],
3335 [(set _.RC:$dst,
Craig Topperc8e183f2018-10-22 22:14:05 +00003336 (_.VT (ld_frag addr:$src)))]),
Craig Topperc2965212018-06-19 04:24:44 +00003337 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3338 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003339
Craig Topper63e2cd62017-01-14 07:50:52 +00003340 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003341 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3342 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3343 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3344 "${dst} {${mask}}, $src1}"),
3345 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3346 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003347 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003348 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003349 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3350 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003351 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3352 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003353 [(set _.RC:$dst, (_.VT
3354 (vselect _.KRCWM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00003355 (_.VT (ld_frag addr:$src1)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003356 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003357 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003358 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003359 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3360 (ins _.KRCWM:$mask, _.MemOp:$src),
3361 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3362 "${dst} {${mask}} {z}, $src}",
3363 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00003364 (_.VT (ld_frag addr:$src)), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003365 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003366 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003367 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003368 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003369
3370 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003371 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003372
3373 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003374 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003375 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376}
3377
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003378multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003379 AVX512VLVectorVTInfo _, Predicate prd,
3380 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003381 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003382 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003383 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003384 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003385 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003386
3387 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003388 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003389 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003390 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003391 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003392 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003393 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003394 }
3395}
3396
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003397multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003398 AVX512VLVectorVTInfo _, Predicate prd,
3399 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003400 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003401 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003402 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003403 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003404 masked_load_unaligned, Sched.ZMM, "",
3405 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003406
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003407 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003408 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003409 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3410 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003411 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003412 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3413 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003414 }
3415}
3416
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003417multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003418 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003419 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003420 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003421 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003422 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003423 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003424 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3425 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003426 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3427 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003428 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3429 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003430 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003431 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003432 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003433 FoldGenData<BaseName#_.ZSuffix#rrk>,
3434 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003435 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003436 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003437 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003438 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003439 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003440 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3441 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003442 }
Igor Breger81b79de2015-11-19 07:43:43 +00003443
Craig Topper2462a712017-08-01 15:31:24 +00003444 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003445 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003446 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003447 !if(NoMRPattern, [],
3448 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003449 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3450 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003451 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003452 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3453 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003454 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3455 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003456
Craig Toppera11a3b32018-08-25 17:48:17 +00003457 def: Pat<(mstore (_.VT _.RC:$src), addr:$ptr, _.KRCWM:$mask),
Craig Topper916d0cf2018-06-18 01:28:05 +00003458 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003459 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003460
3461 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3462 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3463 _.RC:$dst, _.RC:$src), 0>;
3464 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3465 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3466 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3467 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3468 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3469 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003470}
3471
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003472multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003473 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003474 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003475 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003476 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003477 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003478 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003479 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003480 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003481 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003482 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003483 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003484 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003485 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003486 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003487 }
3488}
3489
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003490multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003491 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003492 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003493 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003494 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003495 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003496 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003497 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003498
3499 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003500 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003501 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003502 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003503 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003504 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003505 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003506 }
3507}
3508
3509defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003510 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003511 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003512 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003513 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003514
3515defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003516 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003517 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003518 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003519 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003520
Craig Topperc9293492016-02-26 06:50:29 +00003521defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003522 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003523 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003524 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003525 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003526
Craig Topper4e7b8882016-10-03 02:00:29 +00003527defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003528 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003529 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003530 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003531 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003532
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003533defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003534 HasAVX512, SchedWriteVecMoveLS,
3535 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003536 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003537 HasAVX512, SchedWriteVecMoveLS,
3538 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003539 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003540
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003541defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003542 HasAVX512, SchedWriteVecMoveLS,
3543 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003544 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003545 HasAVX512, SchedWriteVecMoveLS,
3546 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003547 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003548
Craig Topper9eec2022018-04-05 18:38:45 +00003549defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003550 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003551 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003552 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003553 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003554
Craig Topper9eec2022018-04-05 18:38:45 +00003555defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003556 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003557 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003558 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003559 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003560
Craig Topperc9293492016-02-26 06:50:29 +00003561defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003562 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003563 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003564 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003565 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003566
Craig Topperc9293492016-02-26 06:50:29 +00003567defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003568 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003569 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003570 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003571 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003572
Craig Topperd875d6b2016-09-29 06:07:09 +00003573// Special instructions to help with spilling when we don't have VLX. We need
3574// to load or store from a ZMM register instead. These are converted in
3575// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003576let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003577 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003578def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003579 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003580def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003581 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003582def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003583 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003584def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003585 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003586}
3587
Simon Pilgrimd749b322018-05-18 13:13:59 +00003588let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003589def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003590 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003591def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003592 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003593def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003594 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003595def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003596 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003597}
3598
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003599def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003600 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003601 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003602 VK8), VR512:$src)>;
3603
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003604def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003605 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003606 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003607
Craig Topper33c550c2016-05-22 00:39:30 +00003608// These patterns exist to prevent the above patterns from introducing a second
3609// mask inversion when one already exists.
3610def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3611 (bc_v8i64 (v16i32 immAllZerosV)),
3612 (v8i64 VR512:$src))),
3613 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3614def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3615 (v16i32 immAllZerosV),
3616 (v16i32 VR512:$src))),
3617 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3618
Craig Topperfc3ce492018-01-01 01:11:29 +00003619multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3620 X86VectorVTInfo Wide> {
3621 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3622 Narrow.RC:$src1, Narrow.RC:$src0)),
3623 (EXTRACT_SUBREG
3624 (Wide.VT
3625 (!cast<Instruction>(InstrStr#"rrk")
3626 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3627 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3628 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3629 Narrow.SubRegIdx)>;
3630
3631 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3632 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3633 (EXTRACT_SUBREG
3634 (Wide.VT
3635 (!cast<Instruction>(InstrStr#"rrkz")
3636 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3637 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3638 Narrow.SubRegIdx)>;
3639}
3640
Craig Topper96ab6fd2017-01-09 04:19:34 +00003641// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3642// available. Use a 512-bit operation and extract.
3643let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003644 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3645 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003646 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3647 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003648
3649 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3650 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3651 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3652 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003653}
3654
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003655let Predicates = [HasBWI, NoVLX] in {
3656 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3657 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3658
3659 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3660 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3661}
3662
Craig Topper2462a712017-08-01 15:31:24 +00003663let Predicates = [HasAVX512] in {
Craig Topperc8e183f2018-10-22 22:14:05 +00003664 // 512-bit load.
3665 def : Pat<(alignedloadv16i32 addr:$src),
3666 (VMOVDQA64Zrm addr:$src)>;
3667 def : Pat<(alignedloadv32i16 addr:$src),
3668 (VMOVDQA64Zrm addr:$src)>;
3669 def : Pat<(alignedloadv64i8 addr:$src),
3670 (VMOVDQA64Zrm addr:$src)>;
3671 def : Pat<(loadv16i32 addr:$src),
3672 (VMOVDQU64Zrm addr:$src)>;
3673 def : Pat<(loadv32i16 addr:$src),
3674 (VMOVDQU64Zrm addr:$src)>;
3675 def : Pat<(loadv64i8 addr:$src),
3676 (VMOVDQU64Zrm addr:$src)>;
3677
Craig Topper2462a712017-08-01 15:31:24 +00003678 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003679 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3680 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003681 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003682 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003683 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003684 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3685 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3686 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003687 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003688 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003689 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003690 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003691}
3692
3693let Predicates = [HasVLX] in {
Craig Topperc8e183f2018-10-22 22:14:05 +00003694 // 128-bit load.
3695 def : Pat<(alignedloadv4i32 addr:$src),
3696 (VMOVDQA64Z128rm addr:$src)>;
3697 def : Pat<(alignedloadv8i16 addr:$src),
3698 (VMOVDQA64Z128rm addr:$src)>;
3699 def : Pat<(alignedloadv16i8 addr:$src),
3700 (VMOVDQA64Z128rm addr:$src)>;
3701 def : Pat<(loadv4i32 addr:$src),
3702 (VMOVDQU64Z128rm addr:$src)>;
3703 def : Pat<(loadv8i16 addr:$src),
3704 (VMOVDQU64Z128rm addr:$src)>;
3705 def : Pat<(loadv16i8 addr:$src),
3706 (VMOVDQU64Z128rm addr:$src)>;
3707
Craig Topper2462a712017-08-01 15:31:24 +00003708 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003709 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3710 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003711 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003712 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003713 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003714 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3715 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3716 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003717 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003718 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003719 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003720 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003721
Craig Topperc8e183f2018-10-22 22:14:05 +00003722 // 256-bit load.
3723 def : Pat<(alignedloadv8i32 addr:$src),
3724 (VMOVDQA64Z256rm addr:$src)>;
3725 def : Pat<(alignedloadv16i16 addr:$src),
3726 (VMOVDQA64Z256rm addr:$src)>;
3727 def : Pat<(alignedloadv32i8 addr:$src),
3728 (VMOVDQA64Z256rm addr:$src)>;
3729 def : Pat<(loadv8i32 addr:$src),
3730 (VMOVDQU64Z256rm addr:$src)>;
3731 def : Pat<(loadv16i16 addr:$src),
3732 (VMOVDQU64Z256rm addr:$src)>;
3733 def : Pat<(loadv32i8 addr:$src),
3734 (VMOVDQU64Z256rm addr:$src)>;
3735
Craig Topper2462a712017-08-01 15:31:24 +00003736 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003737 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3738 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003739 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003740 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003741 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003742 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3743 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3744 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003745 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003746 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003747 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003748 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003749}
3750
Craig Topper80075a52017-08-27 19:03:36 +00003751multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3752 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3753 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3754 (bitconvert
3755 (To.VT (extract_subvector
3756 (From.VT From.RC:$src), (iPTR 0)))),
3757 To.RC:$src0)),
3758 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3759 Cast.RC:$src0, Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003760 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003761
3762 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3763 (bitconvert
3764 (To.VT (extract_subvector
3765 (From.VT From.RC:$src), (iPTR 0)))),
3766 Cast.ImmAllZerosV)),
3767 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3768 Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003769 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003770}
3771
3772
Craig Topperd27386a2017-08-25 23:34:59 +00003773let Predicates = [HasVLX] in {
3774// A masked extract from the first 128-bits of a 256-bit vector can be
3775// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003776defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3777defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3778defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3779defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3780defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3781defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3782defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3783defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3784defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3785defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3786defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3787defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003788
3789// A masked extract from the first 128-bits of a 512-bit vector can be
3790// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003791defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3792defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3793defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3794defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3795defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3796defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3797defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3798defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3799defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3800defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3801defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3802defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003803
3804// A masked extract from the first 256-bits of a 512-bit vector can be
3805// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003806defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3807defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3808defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3809defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3810defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3811defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3812defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3813defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3814defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3815defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3816defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3817defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003818}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003819
3820// Move Int Doubleword to Packed Double Int
3821//
3822let ExeDomain = SSEPackedInt in {
3823def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3824 "vmovd\t{$src, $dst|$dst, $src}",
3825 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003826 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003827 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003828def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003829 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003831 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003832 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003833def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003834 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003836 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003837 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003838let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3839def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3840 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003841 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003842 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003843let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003844def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003845 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003846 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003847 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003848def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3849 "vmovq\t{$src, $dst|$dst, $src}",
3850 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003851 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003852def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003853 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003854 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003855 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003856def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003857 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003858 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003859 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003860 EVEX_CD8<64, CD8VT1>;
3861}
3862} // ExeDomain = SSEPackedInt
3863
3864// Move Int Doubleword to Single Scalar
3865//
3866let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3867def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3868 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003869 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003870 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003872def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003873 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003874 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003875 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003876} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3877
3878// Move doubleword from xmm register to r/m32
3879//
3880let ExeDomain = SSEPackedInt in {
3881def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3882 "vmovd\t{$src, $dst|$dst, $src}",
3883 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003884 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003885 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003886def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003888 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003889 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003890 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003891 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003892} // ExeDomain = SSEPackedInt
3893
3894// Move quadword from xmm1 register to r/m64
3895//
3896let ExeDomain = SSEPackedInt in {
3897def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3898 "vmovq\t{$src, $dst|$dst, $src}",
3899 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003900 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003901 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003902 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003903
Craig Topperc648c9b2015-12-28 06:11:42 +00003904let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3905def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003906 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003907 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003908 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003909
Craig Topperc648c9b2015-12-28 06:11:42 +00003910def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3911 (ins i64mem:$dst, VR128X:$src),
3912 "vmovq\t{$src, $dst|$dst, $src}",
3913 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003914 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003915 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003916 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003917
Craig Topper916d0cf2018-06-18 01:28:05 +00003918let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003919def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003920 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003921 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003922 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003923} // ExeDomain = SSEPackedInt
3924
Craig Topper916d0cf2018-06-18 01:28:05 +00003925def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3926 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3927
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003928// Move Scalar Single to Double Int
3929//
3930let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3931def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3932 (ins FR32X:$src),
3933 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003934 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003935 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003936def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003938 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003939 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003940 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003941} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3942
3943// Move Quadword Int to Packed Quadword Int
3944//
3945let ExeDomain = SSEPackedInt in {
3946def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3947 (ins i64mem:$src),
3948 "vmovq\t{$src, $dst|$dst, $src}",
3949 [(set VR128X:$dst,
3950 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003951 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003952} // ExeDomain = SSEPackedInt
3953
Craig Topper29476ab2018-01-05 21:57:23 +00003954// Allow "vmovd" but print "vmovq".
3955def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3956 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3957def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3958 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3959
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003960//===----------------------------------------------------------------------===//
3961// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962//===----------------------------------------------------------------------===//
3963
Craig Topperc7de3a12016-07-29 02:49:08 +00003964multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003965 X86VectorVTInfo _> {
Craig Topperf0b16442018-07-14 02:05:08 +00003966 let Predicates = [HasAVX512, OptForSize] in
Craig Topperc7de3a12016-07-29 02:49:08 +00003967 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003968 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003969 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003970 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003971 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003972 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003973 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003974 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3975 "$dst {${mask}} {z}, $src1, $src2}"),
3976 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003977 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003978 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003979 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003980 let Constraints = "$src0 = $dst" in
3981 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003982 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003983 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3984 "$dst {${mask}}, $src1, $src2}"),
3985 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003986 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003987 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003988 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003989 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003990 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3991 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3992 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003993 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003994 let mayLoad = 1, hasSideEffects = 0 in {
3995 let Constraints = "$src0 = $dst" in
3996 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3997 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3998 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3999 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00004000 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00004001 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4002 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
4003 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
4004 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00004005 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00004006 }
Craig Toppere1cac152016-06-07 07:27:54 +00004007 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
4008 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00004009 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00004010 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00004011 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004012 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4013 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4014 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00004015 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
4016 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017}
4018
Asaf Badouh41ecf462015-12-06 13:26:56 +00004019defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4020 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004021
Asaf Badouh41ecf462015-12-06 13:26:56 +00004022defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4023 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024
Ayman Musa46af8f92016-11-13 14:29:32 +00004025
4026multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4027 PatLeaf ZeroFP, X86VectorVTInfo _> {
4028
4029def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004030 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004031 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004032 (_.EltVT _.FRC:$src1),
4033 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004034 (!cast<Instruction>(InstrStr#rrk)
Craig Topper07a17872018-07-16 06:56:09 +00004035 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, _.RC)),
Craig Topper7bcac492018-02-24 00:15:05 +00004036 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004037 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004038 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004039
4040def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004041 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004042 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004043 (_.EltVT _.FRC:$src1),
4044 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004045 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004046 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004047 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004048 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004049}
4050
4051multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4052 dag Mask, RegisterClass MaskRC> {
4053
Craig Toppera11a3b32018-08-25 17:48:17 +00004054def : Pat<(masked_store
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004055 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004056 (_.info128.VT _.info128.RC:$src),
Craig Toppera11a3b32018-08-25 17:48:17 +00004057 (iPTR 0))), addr:$dst, Mask),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004058 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004059 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004060 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004061
4062}
4063
Craig Topper058f2f62017-03-28 16:35:29 +00004064multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4065 AVX512VLVectorVTInfo _,
4066 dag Mask, RegisterClass MaskRC,
4067 SubRegIndex subreg> {
4068
Craig Toppera11a3b32018-08-25 17:48:17 +00004069def : Pat<(masked_store
Craig Topper058f2f62017-03-28 16:35:29 +00004070 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004071 (_.info128.VT _.info128.RC:$src),
Craig Toppera11a3b32018-08-25 17:48:17 +00004072 (iPTR 0))), addr:$dst, Mask),
Craig Topper058f2f62017-03-28 16:35:29 +00004073 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004074 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004075 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4076
4077}
4078
Craig Topper1ee19ae2018-05-10 21:49:16 +00004079// This matches the more recent codegen from clang that avoids emitting a 512
4080// bit masked store directly. Codegen will widen 128-bit masked store to 512
4081// bits on AVX512F only targets.
4082multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4083 AVX512VLVectorVTInfo _,
4084 dag Mask512, dag Mask128,
4085 RegisterClass MaskRC,
4086 SubRegIndex subreg> {
4087
4088// AVX512F pattern.
Craig Toppera11a3b32018-08-25 17:48:17 +00004089def : Pat<(masked_store
Craig Topper1ee19ae2018-05-10 21:49:16 +00004090 (_.info512.VT (insert_subvector undef,
4091 (_.info128.VT _.info128.RC:$src),
Craig Toppera11a3b32018-08-25 17:48:17 +00004092 (iPTR 0))), addr:$dst, Mask512),
Craig Topper1ee19ae2018-05-10 21:49:16 +00004093 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4094 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4095 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4096
4097// AVX512VL pattern.
Craig Toppera11a3b32018-08-25 17:48:17 +00004098def : Pat<(masked_store (_.info128.VT _.info128.RC:$src), addr:$dst, Mask128),
Craig Topper1ee19ae2018-05-10 21:49:16 +00004099 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4100 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4101 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4102}
4103
Ayman Musa46af8f92016-11-13 14:29:32 +00004104multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4105 dag Mask, RegisterClass MaskRC> {
4106
4107def : Pat<(_.info128.VT (extract_subvector
4108 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004109 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004110 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004111 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004112 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004113 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004114 addr:$srcAddr)>;
4115
4116def : Pat<(_.info128.VT (extract_subvector
4117 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4118 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004119 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004120 (iPTR 0))))),
4121 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004122 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004123 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004124 addr:$srcAddr)>;
4125
4126}
4127
Craig Topper058f2f62017-03-28 16:35:29 +00004128multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4129 AVX512VLVectorVTInfo _,
4130 dag Mask, RegisterClass MaskRC,
4131 SubRegIndex subreg> {
4132
4133def : Pat<(_.info128.VT (extract_subvector
4134 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4135 (_.info512.VT (bitconvert
4136 (v16i32 immAllZerosV))))),
4137 (iPTR 0))),
4138 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004139 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004140 addr:$srcAddr)>;
4141
4142def : Pat<(_.info128.VT (extract_subvector
4143 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4144 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004145 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004146 (iPTR 0))))),
4147 (iPTR 0))),
4148 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004149 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004150 addr:$srcAddr)>;
4151
4152}
4153
Craig Topper1ee19ae2018-05-10 21:49:16 +00004154// This matches the more recent codegen from clang that avoids emitting a 512
4155// bit masked load directly. Codegen will widen 128-bit masked load to 512
4156// bits on AVX512F only targets.
4157multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4158 AVX512VLVectorVTInfo _,
4159 dag Mask512, dag Mask128,
4160 RegisterClass MaskRC,
4161 SubRegIndex subreg> {
4162// AVX512F patterns.
4163def : Pat<(_.info128.VT (extract_subvector
4164 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4165 (_.info512.VT (bitconvert
4166 (v16i32 immAllZerosV))))),
4167 (iPTR 0))),
4168 (!cast<Instruction>(InstrStr#rmkz)
4169 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4170 addr:$srcAddr)>;
4171
4172def : Pat<(_.info128.VT (extract_subvector
4173 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4174 (_.info512.VT (insert_subvector undef,
4175 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4176 (iPTR 0))))),
4177 (iPTR 0))),
4178 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4179 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4180 addr:$srcAddr)>;
4181
4182// AVX512Vl patterns.
4183def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4184 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4185 (!cast<Instruction>(InstrStr#rmkz)
4186 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4187 addr:$srcAddr)>;
4188
4189def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4190 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4191 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4192 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4193 addr:$srcAddr)>;
4194}
4195
Ayman Musa46af8f92016-11-13 14:29:32 +00004196defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4197defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4198
4199defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4200 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004201defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4202 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4203defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4204 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004205
Craig Topper1ee19ae2018-05-10 21:49:16 +00004206defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4207 (v16i1 (insert_subvector
4208 (v16i1 immAllZerosV),
4209 (v4i1 (extract_subvector
4210 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4211 (iPTR 0))),
4212 (iPTR 0))),
4213 (v4i1 (extract_subvector
4214 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4215 (iPTR 0))), GR8, sub_8bit>;
4216defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4217 (v8i1
4218 (extract_subvector
4219 (v16i1
4220 (insert_subvector
4221 (v16i1 immAllZerosV),
4222 (v2i1 (extract_subvector
4223 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4224 (iPTR 0))),
4225 (iPTR 0))),
4226 (iPTR 0))),
4227 (v2i1 (extract_subvector
4228 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4229 (iPTR 0))), GR8, sub_8bit>;
4230
Ayman Musa46af8f92016-11-13 14:29:32 +00004231defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4232 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004233defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4234 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4235defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4236 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004237
Craig Topper1ee19ae2018-05-10 21:49:16 +00004238defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4239 (v16i1 (insert_subvector
4240 (v16i1 immAllZerosV),
4241 (v4i1 (extract_subvector
4242 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4243 (iPTR 0))),
4244 (iPTR 0))),
4245 (v4i1 (extract_subvector
4246 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4247 (iPTR 0))), GR8, sub_8bit>;
4248defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4249 (v8i1
4250 (extract_subvector
4251 (v16i1
4252 (insert_subvector
4253 (v16i1 immAllZerosV),
4254 (v2i1 (extract_subvector
4255 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4256 (iPTR 0))),
4257 (iPTR 0))),
4258 (iPTR 0))),
4259 (v2i1 (extract_subvector
4260 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4261 (iPTR 0))), GR8, sub_8bit>;
4262
Craig Topper74ed0872016-05-18 06:55:59 +00004263def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004264 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrk
4265 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004266 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004267 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004268
Craig Topperbe996bd2018-07-12 00:54:40 +00004269def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), fp32imm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004270 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrkz VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4271 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004272
Craig Topper74ed0872016-05-18 06:55:59 +00004273def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004274 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrk
4275 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004276 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004277 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004278
Craig Topperbe996bd2018-07-12 00:54:40 +00004279def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), fpimm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004280 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrkz VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4281 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004282
Craig Topper916d0cf2018-06-18 01:28:05 +00004283let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004284 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004285 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004286 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004287 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004288 FoldGenData<"VMOVSSZrr">,
4289 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004290
Craig Topper916d0cf2018-06-18 01:28:05 +00004291 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004292 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4293 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004294 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004295 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004296 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004297 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004298 FoldGenData<"VMOVSSZrrk">,
4299 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004300
4301 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004302 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004303 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004304 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004305 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004306 FoldGenData<"VMOVSSZrrkz">,
4307 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004308
Simon Pilgrim64fff142017-07-16 18:37:23 +00004309 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004310 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004311 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004312 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004313 FoldGenData<"VMOVSDZrr">,
4314 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004315
Craig Topper916d0cf2018-06-18 01:28:05 +00004316 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004317 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4318 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004319 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004320 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004321 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004322 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004323 VEX_W, FoldGenData<"VMOVSDZrrk">,
4324 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004325
Simon Pilgrim64fff142017-07-16 18:37:23 +00004326 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4327 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004328 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004329 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004330 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004331 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004332 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4333 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004334}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335
Craig Topper916d0cf2018-06-18 01:28:05 +00004336def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4337 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4338def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4339 "$dst {${mask}}, $src1, $src2}",
4340 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4341 VR128X:$src1, VR128X:$src2), 0>;
4342def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4343 "$dst {${mask}} {z}, $src1, $src2}",
4344 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4345 VR128X:$src1, VR128X:$src2), 0>;
4346def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4347 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4348def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4349 "$dst {${mask}}, $src1, $src2}",
4350 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4351 VR128X:$src1, VR128X:$src2), 0>;
4352def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4353 "$dst {${mask}} {z}, $src1, $src2}",
4354 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4355 VR128X:$src1, VR128X:$src2), 0>;
4356
Craig Topperf0b16442018-07-14 02:05:08 +00004357let Predicates = [HasAVX512, OptForSize] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004358 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004359 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004361 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
4363 // Move low f32 and clear high bits.
4364 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4365 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004366 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4367 (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4369 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004370 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4371 (v4i32 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004372
4373 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4374 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004375 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4376 (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004377 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004378 (SUBREG_TO_REG (i32 0),
4379 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4380 (v2i64 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004381
Craig Topper600685d2016-08-13 05:33:12 +00004382 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4383 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004384 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4385 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004386 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4387 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004388 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4389 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004390
Craig Topperec003832018-07-15 18:51:08 +00004391 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4392 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004393 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4394 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004395
4396 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004397 (SUBREG_TO_REG (i32 0),
4398 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4399 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004400
4401}
4402
4403// Use 128-bit blends for OptForSpeed since BLENDs have better throughput than
4404// VMOVSS/SD. Unfortunately, loses the ability to use XMM16-31.
4405let Predicates = [HasAVX512, OptForSpeed] in {
4406 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4407 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004408 (v4f32 (VBLENDPSrri (v4f32 (V_SET0)),
4409 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)),
4410 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004411 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4412 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004413 (v4i32 (VPBLENDWrri (v4i32 (V_SET0)),
4414 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)),
4415 (i8 3))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004416
4417 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4418 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004419 (v2f64 (VBLENDPDrri (v2f64 (V_SET0)),
4420 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)),
4421 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004422 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
4423 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004424 (v2i64 (VPBLENDWrri (v2i64 (V_SET0)),
4425 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)),
4426 (i8 0xf))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004427}
4428
4429let Predicates = [HasAVX512] in {
4430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431 // MOVSSrm zeros the high parts of the register; represent this
4432 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4433 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4434 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4436 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004437 def : Pat<(v4f32 (X86vzload addr:$src)),
4438 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439
4440 // MOVSDrm zeros the high parts of the register; represent this
4441 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4442 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4443 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004444 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4445 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446 def : Pat<(v2f64 (X86vzload addr:$src)),
4447 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4448
4449 // Represent the same patterns above but in the form they appear for
4450 // 256-bit types
4451 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4452 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004453 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4455 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4456 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004457 def : Pat<(v8f32 (X86vzload addr:$src)),
4458 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4460 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4461 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004462 def : Pat<(v4f64 (X86vzload addr:$src)),
4463 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004464
4465 // Represent the same patterns above but in the form they appear for
4466 // 512-bit types
4467 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4468 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004469 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004470 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4471 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4472 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004473 def : Pat<(v16f32 (X86vzload addr:$src)),
4474 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004475 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4476 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4477 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004478 def : Pat<(v8f64 (X86vzload addr:$src)),
4479 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004480
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4482 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004483 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004486 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004487 addr:$dst),
4488 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Craig Topperf0b16442018-07-14 02:05:08 +00004489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004490
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004491let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004492def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4493 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004494 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004495 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004496 (v2i64 VR128X:$src))))]>,
4497 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004498}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004500let Predicates = [HasAVX512] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00004501 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4502 (VMOVDI2PDIZrr GR32:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004503
Craig Topper27c77fe2018-07-10 22:23:54 +00004504 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4505 (VMOV64toPQIZrr GR64:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004506
Craig Topper27c77fe2018-07-10 22:23:54 +00004507 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4508 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004509 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004510
Craig Topper27c77fe2018-07-10 22:23:54 +00004511 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4512 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004513 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
Craig Topper27c77fe2018-07-10 22:23:54 +00004516 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4517 (VMOVDI2PDIZrm addr:$src)>;
4518 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4519 (VMOVDI2PDIZrm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00004520 def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
Craig Topper27c77fe2018-07-10 22:23:54 +00004521 (VMOVDI2PDIZrm addr:$src)>;
4522 def : Pat<(v4i32 (X86vzload addr:$src)),
4523 (VMOVDI2PDIZrm addr:$src)>;
4524 def : Pat<(v8i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004525 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004526 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
4527 (VMOVQI2PQIZrm addr:$src)>;
4528 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
4529 (VMOVZPQILo2PQIZrr VR128X:$src)>;
4530 def : Pat<(v2i64 (X86vzload addr:$src)),
4531 (VMOVQI2PQIZrm addr:$src)>;
4532 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004533 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4536 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4537 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004538 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004539 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4540 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004541 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004542
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004543 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004544 def : Pat<(v16i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004545 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004546 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004547 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004548}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004551// AVX-512 - Non-temporals
4552//===----------------------------------------------------------------------===//
4553
Simon Pilgrimead11e42018-05-11 12:46:54 +00004554def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4555 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4556 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4557 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004558
Simon Pilgrimead11e42018-05-11 12:46:54 +00004559let Predicates = [HasVLX] in {
4560 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4561 (ins i256mem:$src),
4562 "vmovntdqa\t{$src, $dst|$dst, $src}",
4563 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4564 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4565
4566 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4567 (ins i128mem:$src),
4568 "vmovntdqa\t{$src, $dst|$dst, $src}",
4569 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4570 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004571}
4572
Igor Bregerd3341f52016-01-20 13:11:47 +00004573multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004574 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004575 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004576 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004577 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004578 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004579 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004580 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004581}
4582
Igor Bregerd3341f52016-01-20 13:11:47 +00004583multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004584 AVX512VLVectorVTInfo VTInfo,
4585 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004586 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004587 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004588
Igor Bregerd3341f52016-01-20 13:11:47 +00004589 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004590 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4591 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004592 }
4593}
4594
Simon Pilgrimead11e42018-05-11 12:46:54 +00004595defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004596 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004597defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004598 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004599defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004600 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004601
Craig Topper707c89c2016-05-08 23:43:17 +00004602let Predicates = [HasAVX512], AddedComplexity = 400 in {
4603 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4604 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4605 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4606 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4607 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4608 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004609
4610 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4611 (VMOVNTDQAZrm addr:$src)>;
4612 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4613 (VMOVNTDQAZrm addr:$src)>;
4614 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4615 (VMOVNTDQAZrm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00004616 def : Pat<(v16i32 (alignednontemporalload addr:$src)),
4617 (VMOVNTDQAZrm addr:$src)>;
4618 def : Pat<(v32i16 (alignednontemporalload addr:$src)),
4619 (VMOVNTDQAZrm addr:$src)>;
4620 def : Pat<(v64i8 (alignednontemporalload addr:$src)),
4621 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004622}
4623
Craig Topperc41320d2016-05-08 23:08:45 +00004624let Predicates = [HasVLX], AddedComplexity = 400 in {
4625 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4626 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4627 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4628 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4629 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4630 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4631
Simon Pilgrim9a896232016-06-07 13:34:24 +00004632 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4633 (VMOVNTDQAZ256rm addr:$src)>;
4634 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4635 (VMOVNTDQAZ256rm addr:$src)>;
4636 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4637 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00004638 def : Pat<(v8i32 (alignednontemporalload addr:$src)),
4639 (VMOVNTDQAZ256rm addr:$src)>;
4640 def : Pat<(v16i16 (alignednontemporalload addr:$src)),
4641 (VMOVNTDQAZ256rm addr:$src)>;
4642 def : Pat<(v32i8 (alignednontemporalload addr:$src)),
4643 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004644
Craig Topperc41320d2016-05-08 23:08:45 +00004645 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4646 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4647 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4648 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4649 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4650 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004651
4652 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4653 (VMOVNTDQAZ128rm addr:$src)>;
4654 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4655 (VMOVNTDQAZ128rm addr:$src)>;
4656 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4657 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00004658 def : Pat<(v4i32 (alignednontemporalload addr:$src)),
4659 (VMOVNTDQAZ128rm addr:$src)>;
4660 def : Pat<(v8i16 (alignednontemporalload addr:$src)),
4661 (VMOVNTDQAZ128rm addr:$src)>;
4662 def : Pat<(v16i8 (alignednontemporalload addr:$src)),
4663 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004664}
4665
Adam Nemet7f62b232014-06-10 16:39:53 +00004666//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667// AVX-512 - Integer arithmetic
4668//
4669multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004670 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004671 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004672 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004673 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004674 "$src2, $src1", "$src1, $src2",
4675 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004676 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004677 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004678
Craig Toppere1cac152016-06-07 07:27:54 +00004679 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4680 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4681 "$src2, $src1", "$src1, $src2",
Craig Topperc8e183f2018-10-22 22:14:05 +00004682 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2)))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004683 AVX512BIBase, EVEX_4V,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004684 Sched<[sched.Folded, sched.ReadAfterFold]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004685}
4686
4687multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004688 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004689 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004690 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004691 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4692 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4693 "${src2}"##_.BroadcastStr##", $src1",
4694 "$src1, ${src2}"##_.BroadcastStr,
4695 (_.VT (OpNode _.RC:$src1,
4696 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004697 (_.ScalarLdFrag addr:$src2))))>,
4698 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004699 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004700}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004701
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004702multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004703 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004704 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004705 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004706 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004707 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004708 IsCommutable>, EVEX_V512;
4709
4710 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004711 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4712 sched.YMM, IsCommutable>, EVEX_V256;
4713 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4714 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004715 }
4716}
4717
Robert Khasanov545d1b72014-10-14 14:36:19 +00004718multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004719 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004720 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004721 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004722 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004723 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004724 IsCommutable>, EVEX_V512;
4725
4726 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004727 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4728 sched.YMM, IsCommutable>, EVEX_V256;
4729 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4730 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004731 }
4732}
4733
4734multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004735 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004736 bit IsCommutable = 0> {
4737 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004738 sched, prd, IsCommutable>,
4739 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004740}
4741
4742multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004743 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004744 bit IsCommutable = 0> {
4745 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004746 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004747}
4748
4749multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004750 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004751 bit IsCommutable = 0> {
4752 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004753 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4754 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004755}
4756
4757multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004758 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004759 bit IsCommutable = 0> {
4760 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004761 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4762 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004763}
4764
4765multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004766 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004767 Predicate prd, bit IsCommutable = 0> {
4768 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004769 IsCommutable>;
4770
Simon Pilgrim21e89792018-04-13 14:36:59 +00004771 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004772 IsCommutable>;
4773}
4774
4775multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004776 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004777 Predicate prd, bit IsCommutable = 0> {
4778 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004779 IsCommutable>;
4780
Simon Pilgrim21e89792018-04-13 14:36:59 +00004781 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004782 IsCommutable>;
4783}
4784
4785multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4786 bits<8> opc_d, bits<8> opc_q,
4787 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004788 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004789 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004790 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004791 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004792 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004793 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004794}
4795
Simon Pilgrim21e89792018-04-13 14:36:59 +00004796multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4797 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004798 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004799 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4800 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004801 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004802 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004803 "$src2, $src1","$src1, $src2",
4804 (_Dst.VT (OpNode
4805 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004806 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004807 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004808 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004809 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4810 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4811 "$src2, $src1", "$src1, $src2",
4812 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00004813 (_Src.LdFrag addr:$src2)))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004814 AVX512BIBase, EVEX_4V,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004815 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004816
4817 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004818 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004819 OpcodeStr,
4820 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004821 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004822 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4823 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004824 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4825 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004826 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827}
4828
Robert Khasanov545d1b72014-10-14 14:36:19 +00004829defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004830 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004831defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004832 SchedWriteVecALU, 0>;
Nikita Popovf6058ff2018-12-18 18:28:22 +00004833defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", saddsat,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004834 SchedWriteVecALU, HasBWI, 1>;
Nikita Popovf6058ff2018-12-18 18:28:22 +00004835defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", ssubsat,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004836 SchedWriteVecALU, HasBWI, 0>;
Nikita Popov665ab082018-12-18 13:23:03 +00004837defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", uaddsat,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004838 SchedWriteVecALU, HasBWI, 1>;
Nikita Popov665ab082018-12-18 13:23:03 +00004839defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", usubsat,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004840 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004841defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004842 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004843defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004844 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004845defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004846 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4847 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004848defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004849 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004850defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004851 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004852defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4853 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004854defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004855 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004856defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004857 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004858defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004859 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004860
Simon Pilgrim21e89792018-04-13 14:36:59 +00004861multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004862 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004863 AVX512VLVectorVTInfo _SrcVTInfo,
4864 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004865 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4866 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004867 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004868 _SrcVTInfo.info512, _DstVTInfo.info512,
4869 v8i64_info, IsCommutable>,
4870 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4871 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004872 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004873 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004874 v4i64x_info, IsCommutable>,
4875 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004876 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004877 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004878 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004879 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4880 }
Michael Liao66233b72015-08-06 09:06:20 +00004881}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004882
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004883defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004884 avx512vl_i8_info, avx512vl_i8_info,
4885 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004886
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004887multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004888 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004889 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004890 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4891 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4892 OpcodeStr,
4893 "${src2}"##_Src.BroadcastStr##", $src1",
4894 "$src1, ${src2}"##_Src.BroadcastStr,
4895 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4896 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004897 (_Src.ScalarLdFrag addr:$src2))))))>,
4898 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004899 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004900}
4901
Michael Liao66233b72015-08-06 09:06:20 +00004902multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4903 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004904 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004905 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004906 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004907 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004908 "$src2, $src1","$src1, $src2",
4909 (_Dst.VT (OpNode
4910 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004911 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004912 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004913 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004914 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4915 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4916 "$src2, $src1", "$src1, $src2",
4917 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +00004918 (_Src.LdFrag addr:$src2)))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004919 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00004920 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004921}
4922
4923multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4924 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004925 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004926 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004927 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004928 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004929 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004930 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004931 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004932 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004933 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004934 v16i16x_info, SchedWriteShuffle.YMM>,
4935 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004936 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004937 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004938 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004939 v8i16x_info, SchedWriteShuffle.XMM>,
4940 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004941 }
4942}
4943multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4944 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004945 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004946 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4947 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004948 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004949 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004950 v32i8x_info, SchedWriteShuffle.YMM>,
4951 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004952 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004953 v16i8x_info, SchedWriteShuffle.XMM>,
4954 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004955 }
4956}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004957
4958multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4959 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004960 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004961 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004962 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004963 _Dst.info512, SchedWriteVecIMul.ZMM,
4964 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004965 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004966 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004967 _Dst.info256, SchedWriteVecIMul.YMM,
4968 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004969 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004970 _Dst.info128, SchedWriteVecIMul.XMM,
4971 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004972 }
4973}
4974
Craig Topperb6da6542016-05-01 17:38:32 +00004975defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4976defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4977defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4978defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004979
Craig Topper5acb5a12016-05-01 06:24:57 +00004980defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004981 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004982defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004983 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004984
Igor Bregerf2460112015-07-26 14:41:44 +00004985defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004986 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004987defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004988 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004989defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004990 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004991defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4992 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4993 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004994
Igor Bregerf2460112015-07-26 14:41:44 +00004995defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004996 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004997defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004998 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004999defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005000 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005001defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
5002 SchedWriteVecALU, HasAVX512, 1>, T8PD,
5003 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005004
Igor Bregerf2460112015-07-26 14:41:44 +00005005defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005006 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005007defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005008 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005009defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005010 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005011defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
5012 SchedWriteVecALU, HasAVX512, 1>, T8PD,
5013 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005014
Igor Bregerf2460112015-07-26 14:41:44 +00005015defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005016 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005017defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005018 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005019defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005020 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005021defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
5022 SchedWriteVecALU, HasAVX512, 1>, T8PD,
5023 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00005024
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00005025// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5026let Predicates = [HasDQI, NoVLX] in {
5027 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5028 (EXTRACT_SUBREG
5029 (VPMULLQZrr
5030 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5031 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5032 sub_ymm)>;
5033
5034 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5035 (EXTRACT_SUBREG
5036 (VPMULLQZrr
5037 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5038 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5039 sub_xmm)>;
5040}
5041
Craig Topper4520d4f2017-12-04 07:21:01 +00005042// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5043let Predicates = [HasDQI, NoVLX] in {
5044 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5045 (EXTRACT_SUBREG
5046 (VPMULLQZrr
5047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5048 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5049 sub_ymm)>;
5050
5051 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5052 (EXTRACT_SUBREG
5053 (VPMULLQZrr
5054 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5055 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5056 sub_xmm)>;
5057}
5058
5059multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
5060 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
5061 (EXTRACT_SUBREG
5062 (Instr
5063 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5064 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5065 sub_ymm)>;
5066
5067 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
5068 (EXTRACT_SUBREG
5069 (Instr
5070 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5071 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5072 sub_xmm)>;
5073}
5074
Craig Topper694c73a2018-01-01 01:11:32 +00005075let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005076 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5077 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5078 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5079 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5080}
5081
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005082//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005083// AVX-512 Logical Instructions
5084//===----------------------------------------------------------------------===//
5085
Craig Topper8315d992018-10-26 17:21:26 +00005086defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5087 SchedWriteVecLogic, HasAVX512, 1>;
5088defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5089 SchedWriteVecLogic, HasAVX512, 1>;
5090defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5091 SchedWriteVecLogic, HasAVX512, 1>;
5092defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5093 SchedWriteVecLogic, HasAVX512>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005094
Craig Topper290c0812018-10-22 06:30:22 +00005095let Predicates = [HasVLX] in {
5096 def : Pat<(v16i8 (and VR128X:$src1, VR128X:$src2)),
5097 (VPANDQZ128rr VR128X:$src1, VR128X:$src2)>;
5098 def : Pat<(v8i16 (and VR128X:$src1, VR128X:$src2)),
5099 (VPANDQZ128rr VR128X:$src1, VR128X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005100
5101 def : Pat<(v16i8 (or VR128X:$src1, VR128X:$src2)),
5102 (VPORQZ128rr VR128X:$src1, VR128X:$src2)>;
5103 def : Pat<(v8i16 (or VR128X:$src1, VR128X:$src2)),
5104 (VPORQZ128rr VR128X:$src1, VR128X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005105
5106 def : Pat<(v16i8 (xor VR128X:$src1, VR128X:$src2)),
5107 (VPXORQZ128rr VR128X:$src1, VR128X:$src2)>;
5108 def : Pat<(v8i16 (xor VR128X:$src1, VR128X:$src2)),
5109 (VPXORQZ128rr VR128X:$src1, VR128X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005110
5111 def : Pat<(v16i8 (X86andnp VR128X:$src1, VR128X:$src2)),
5112 (VPANDNQZ128rr VR128X:$src1, VR128X:$src2)>;
5113 def : Pat<(v8i16 (X86andnp VR128X:$src1, VR128X:$src2)),
5114 (VPANDNQZ128rr VR128X:$src1, VR128X:$src2)>;
Craig Topper8315d992018-10-26 17:21:26 +00005115
5116 def : Pat<(and VR128X:$src1, (loadv16i8 addr:$src2)),
5117 (VPANDQZ128rm VR128X:$src1, addr:$src2)>;
5118 def : Pat<(and VR128X:$src1, (loadv8i16 addr:$src2)),
5119 (VPANDQZ128rm VR128X:$src1, addr:$src2)>;
5120
5121 def : Pat<(or VR128X:$src1, (loadv16i8 addr:$src2)),
5122 (VPORQZ128rm VR128X:$src1, addr:$src2)>;
5123 def : Pat<(or VR128X:$src1, (loadv8i16 addr:$src2)),
5124 (VPORQZ128rm VR128X:$src1, addr:$src2)>;
5125
5126 def : Pat<(xor VR128X:$src1, (loadv16i8 addr:$src2)),
5127 (VPXORQZ128rm VR128X:$src1, addr:$src2)>;
5128 def : Pat<(xor VR128X:$src1, (loadv8i16 addr:$src2)),
5129 (VPXORQZ128rm VR128X:$src1, addr:$src2)>;
5130
5131 def : Pat<(X86andnp VR128X:$src1, (loadv16i8 addr:$src2)),
5132 (VPANDNQZ128rm VR128X:$src1, addr:$src2)>;
5133 def : Pat<(X86andnp VR128X:$src1, (loadv8i16 addr:$src2)),
5134 (VPANDNQZ128rm VR128X:$src1, addr:$src2)>;
5135
5136 def : Pat<(and VR128X:$src1,
5137 (bc_v4i32 (v4f32 (X86VBroadcast (loadf32 addr:$src2))))),
5138 (VPANDDZ128rmb VR128X:$src1, addr:$src2)>;
5139 def : Pat<(or VR128X:$src1,
5140 (bc_v4i32 (v4f32 (X86VBroadcast (loadf32 addr:$src2))))),
5141 (VPORDZ128rmb VR128X:$src1, addr:$src2)>;
5142 def : Pat<(xor VR128X:$src1,
5143 (bc_v4i32 (v4f32 (X86VBroadcast (loadf32 addr:$src2))))),
5144 (VPXORDZ128rmb VR128X:$src1, addr:$src2)>;
5145 def : Pat<(X86andnp VR128X:$src1,
5146 (bc_v4i32 (v4f32 (X86VBroadcast (loadf32 addr:$src2))))),
5147 (VPANDNDZ128rmb VR128X:$src1, addr:$src2)>;
5148
5149 def : Pat<(and VR128X:$src1,
5150 (bc_v2i64 (v2f64 (X86VBroadcast (loadf64 addr:$src2))))),
5151 (VPANDQZ128rmb VR128X:$src1, addr:$src2)>;
5152 def : Pat<(or VR128X:$src1,
5153 (bc_v2i64 (v2f64 (X86VBroadcast (loadf64 addr:$src2))))),
5154 (VPORQZ128rmb VR128X:$src1, addr:$src2)>;
5155 def : Pat<(xor VR128X:$src1,
5156 (bc_v2i64 (v2f64 (X86VBroadcast (loadf64 addr:$src2))))),
5157 (VPXORQZ128rmb VR128X:$src1, addr:$src2)>;
5158 def : Pat<(X86andnp VR128X:$src1,
5159 (bc_v2i64 (v2f64 (X86VBroadcast (loadf64 addr:$src2))))),
5160 (VPANDNQZ128rmb VR128X:$src1, addr:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005161
5162 def : Pat<(v32i8 (and VR256X:$src1, VR256X:$src2)),
5163 (VPANDQZ256rr VR256X:$src1, VR256X:$src2)>;
5164 def : Pat<(v16i16 (and VR256X:$src1, VR256X:$src2)),
5165 (VPANDQZ256rr VR256X:$src1, VR256X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005166
5167 def : Pat<(v32i8 (or VR256X:$src1, VR256X:$src2)),
5168 (VPORQZ256rr VR256X:$src1, VR256X:$src2)>;
5169 def : Pat<(v16i16 (or VR256X:$src1, VR256X:$src2)),
5170 (VPORQZ256rr VR256X:$src1, VR256X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005171
5172 def : Pat<(v32i8 (xor VR256X:$src1, VR256X:$src2)),
5173 (VPXORQZ256rr VR256X:$src1, VR256X:$src2)>;
5174 def : Pat<(v16i16 (xor VR256X:$src1, VR256X:$src2)),
5175 (VPXORQZ256rr VR256X:$src1, VR256X:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005176
5177 def : Pat<(v32i8 (X86andnp VR256X:$src1, VR256X:$src2)),
5178 (VPANDNQZ256rr VR256X:$src1, VR256X:$src2)>;
5179 def : Pat<(v16i16 (X86andnp VR256X:$src1, VR256X:$src2)),
5180 (VPANDNQZ256rr VR256X:$src1, VR256X:$src2)>;
Craig Topper8315d992018-10-26 17:21:26 +00005181
5182 def : Pat<(and VR256X:$src1, (loadv32i8 addr:$src2)),
5183 (VPANDQZ256rm VR256X:$src1, addr:$src2)>;
5184 def : Pat<(and VR256X:$src1, (loadv16i16 addr:$src2)),
5185 (VPANDQZ256rm VR256X:$src1, addr:$src2)>;
5186
5187 def : Pat<(or VR256X:$src1, (loadv32i8 addr:$src2)),
5188 (VPORQZ256rm VR256X:$src1, addr:$src2)>;
5189 def : Pat<(or VR256X:$src1, (loadv16i16 addr:$src2)),
5190 (VPORQZ256rm VR256X:$src1, addr:$src2)>;
5191
5192 def : Pat<(xor VR256X:$src1, (loadv32i8 addr:$src2)),
5193 (VPXORQZ256rm VR256X:$src1, addr:$src2)>;
5194 def : Pat<(xor VR256X:$src1, (loadv16i16 addr:$src2)),
5195 (VPXORQZ256rm VR256X:$src1, addr:$src2)>;
5196
5197 def : Pat<(X86andnp VR256X:$src1, (loadv32i8 addr:$src2)),
5198 (VPANDNQZ256rm VR256X:$src1, addr:$src2)>;
5199 def : Pat<(X86andnp VR256X:$src1, (loadv16i16 addr:$src2)),
5200 (VPANDNQZ256rm VR256X:$src1, addr:$src2)>;
5201
5202 def : Pat<(and VR256X:$src1,
5203 (bc_v8i32 (v8f32 (X86VBroadcast (loadf32 addr:$src2))))),
5204 (VPANDDZ256rmb VR256X:$src1, addr:$src2)>;
5205 def : Pat<(or VR256X:$src1,
5206 (bc_v8i32 (v8f32 (X86VBroadcast (loadf32 addr:$src2))))),
5207 (VPORDZ256rmb VR256X:$src1, addr:$src2)>;
5208 def : Pat<(xor VR256X:$src1,
5209 (bc_v8i32 (v8f32 (X86VBroadcast (loadf32 addr:$src2))))),
5210 (VPXORDZ256rmb VR256X:$src1, addr:$src2)>;
5211 def : Pat<(X86andnp VR256X:$src1,
5212 (bc_v8i32 (v8f32 (X86VBroadcast (loadf32 addr:$src2))))),
5213 (VPANDNDZ256rmb VR256X:$src1, addr:$src2)>;
5214
5215 def : Pat<(and VR256X:$src1,
5216 (bc_v4i64 (v4f64 (X86VBroadcast (loadf64 addr:$src2))))),
5217 (VPANDQZ256rmb VR256X:$src1, addr:$src2)>;
5218 def : Pat<(or VR256X:$src1,
5219 (bc_v4i64 (v4f64 (X86VBroadcast (loadf64 addr:$src2))))),
5220 (VPORQZ256rmb VR256X:$src1, addr:$src2)>;
5221 def : Pat<(xor VR256X:$src1,
5222 (bc_v4i64 (v4f64 (X86VBroadcast (loadf64 addr:$src2))))),
5223 (VPXORQZ256rmb VR256X:$src1, addr:$src2)>;
5224 def : Pat<(X86andnp VR256X:$src1,
5225 (bc_v4i64 (v4f64 (X86VBroadcast (loadf64 addr:$src2))))),
5226 (VPANDNQZ256rmb VR256X:$src1, addr:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005227}
5228
5229let Predicates = [HasAVX512] in {
5230 def : Pat<(v64i8 (and VR512:$src1, VR512:$src2)),
5231 (VPANDQZrr VR512:$src1, VR512:$src2)>;
5232 def : Pat<(v32i16 (and VR512:$src1, VR512:$src2)),
5233 (VPANDQZrr VR512:$src1, VR512:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005234
5235 def : Pat<(v64i8 (or VR512:$src1, VR512:$src2)),
5236 (VPORQZrr VR512:$src1, VR512:$src2)>;
5237 def : Pat<(v32i16 (or VR512:$src1, VR512:$src2)),
5238 (VPORQZrr VR512:$src1, VR512:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005239
5240 def : Pat<(v64i8 (xor VR512:$src1, VR512:$src2)),
5241 (VPXORQZrr VR512:$src1, VR512:$src2)>;
5242 def : Pat<(v32i16 (xor VR512:$src1, VR512:$src2)),
5243 (VPXORQZrr VR512:$src1, VR512:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005244
5245 def : Pat<(v64i8 (X86andnp VR512:$src1, VR512:$src2)),
5246 (VPANDNQZrr VR512:$src1, VR512:$src2)>;
5247 def : Pat<(v32i16 (X86andnp VR512:$src1, VR512:$src2)),
5248 (VPANDNQZrr VR512:$src1, VR512:$src2)>;
Craig Topper8315d992018-10-26 17:21:26 +00005249
5250 def : Pat<(and VR512:$src1, (loadv64i8 addr:$src2)),
5251 (VPANDQZrm VR512:$src1, addr:$src2)>;
5252 def : Pat<(and VR512:$src1, (loadv32i16 addr:$src2)),
5253 (VPANDQZrm VR512:$src1, addr:$src2)>;
5254
5255 def : Pat<(or VR512:$src1, (loadv64i8 addr:$src2)),
5256 (VPORQZrm VR512:$src1, addr:$src2)>;
5257 def : Pat<(or VR512:$src1, (loadv32i16 addr:$src2)),
5258 (VPORQZrm VR512:$src1, addr:$src2)>;
5259
5260 def : Pat<(xor VR512:$src1, (loadv64i8 addr:$src2)),
5261 (VPXORQZrm VR512:$src1, addr:$src2)>;
5262 def : Pat<(xor VR512:$src1, (loadv32i16 addr:$src2)),
5263 (VPXORQZrm VR512:$src1, addr:$src2)>;
5264
5265 def : Pat<(X86andnp VR512:$src1, (loadv64i8 addr:$src2)),
5266 (VPANDNQZrm VR512:$src1, addr:$src2)>;
5267 def : Pat<(X86andnp VR512:$src1, (loadv32i16 addr:$src2)),
5268 (VPANDNQZrm VR512:$src1, addr:$src2)>;
5269
5270 def : Pat<(and VR512:$src1,
5271 (bc_v16i32 (v16f32 (X86VBroadcast (loadf32 addr:$src2))))),
5272 (VPANDDZrmb VR512:$src1, addr:$src2)>;
5273 def : Pat<(or VR512:$src1,
5274 (bc_v16i32 (v16f32 (X86VBroadcast (loadf32 addr:$src2))))),
5275 (VPORDZrmb VR512:$src1, addr:$src2)>;
5276 def : Pat<(xor VR512:$src1,
5277 (bc_v16i32 (v16f32 (X86VBroadcast (loadf32 addr:$src2))))),
5278 (VPXORDZrmb VR512:$src1, addr:$src2)>;
5279 def : Pat<(X86andnp VR512:$src1,
5280 (bc_v16i32 (v16f32 (X86VBroadcast (loadf32 addr:$src2))))),
5281 (VPANDNDZrmb VR512:$src1, addr:$src2)>;
5282
5283 def : Pat<(and VR512:$src1,
5284 (bc_v8i64 (v8f64 (X86VBroadcast (loadf64 addr:$src2))))),
5285 (VPANDQZrmb VR512:$src1, addr:$src2)>;
5286 def : Pat<(or VR512:$src1,
5287 (bc_v8i64 (v8f64 (X86VBroadcast (loadf64 addr:$src2))))),
5288 (VPORQZrmb VR512:$src1, addr:$src2)>;
5289 def : Pat<(xor VR512:$src1,
5290 (bc_v8i64 (v8f64 (X86VBroadcast (loadf64 addr:$src2))))),
5291 (VPXORQZrmb VR512:$src1, addr:$src2)>;
5292 def : Pat<(X86andnp VR512:$src1,
5293 (bc_v8i64 (v8f64 (X86VBroadcast (loadf64 addr:$src2))))),
5294 (VPANDNQZrmb VR512:$src1, addr:$src2)>;
Craig Topper290c0812018-10-22 06:30:22 +00005295}
5296
Craig Topper8315d992018-10-26 17:21:26 +00005297// Patterns to catch vselect with different type than logic op.
5298multiclass avx512_logical_lowering<string InstrStr, SDNode OpNode,
5299 X86VectorVTInfo _,
5300 X86VectorVTInfo IntInfo> {
5301 // Masked register-register logical operations.
5302 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5303 (bitconvert (IntInfo.VT (OpNode _.RC:$src1, _.RC:$src2))),
5304 _.RC:$src0)),
5305 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5306 _.RC:$src1, _.RC:$src2)>;
5307
5308 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5309 (bitconvert (IntInfo.VT (OpNode _.RC:$src1, _.RC:$src2))),
5310 _.ImmAllZerosV)),
5311 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5312 _.RC:$src2)>;
5313
5314 // Masked register-memory logical operations.
5315 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5316 (bitconvert (IntInfo.VT (OpNode _.RC:$src1,
5317 (load addr:$src2)))),
5318 _.RC:$src0)),
5319 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5320 _.RC:$src1, addr:$src2)>;
5321 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5322 (bitconvert (IntInfo.VT (OpNode _.RC:$src1,
5323 (load addr:$src2)))),
5324 _.ImmAllZerosV)),
5325 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5326 addr:$src2)>;
5327}
5328
5329multiclass avx512_logical_lowering_bcast<string InstrStr, SDNode OpNode,
5330 X86VectorVTInfo _,
5331 X86VectorVTInfo IntInfo> {
5332 // Register-broadcast logical operations.
5333 def : Pat<(IntInfo.VT (OpNode _.RC:$src1,
5334 (bitconvert (_.VT (X86VBroadcast
5335 (_.ScalarLdFrag addr:$src2)))))),
5336 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5337 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5338 (bitconvert
5339 (IntInfo.VT (OpNode _.RC:$src1,
5340 (bitconvert (_.VT
5341 (X86VBroadcast
5342 (_.ScalarLdFrag addr:$src2))))))),
5343 _.RC:$src0)),
5344 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5345 _.RC:$src1, addr:$src2)>;
5346 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5347 (bitconvert
5348 (IntInfo.VT (OpNode _.RC:$src1,
5349 (bitconvert (_.VT
5350 (X86VBroadcast
5351 (_.ScalarLdFrag addr:$src2))))))),
5352 _.ImmAllZerosV)),
5353 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5354 _.RC:$src1, addr:$src2)>;
5355}
5356
5357multiclass avx512_logical_lowering_sizes<string InstrStr, SDNode OpNode,
5358 AVX512VLVectorVTInfo SelectInfo,
5359 AVX512VLVectorVTInfo IntInfo> {
5360let Predicates = [HasVLX] in {
5361 defm : avx512_logical_lowering<InstrStr#"Z128", OpNode, SelectInfo.info128,
5362 IntInfo.info128>;
5363 defm : avx512_logical_lowering<InstrStr#"Z256", OpNode, SelectInfo.info256,
5364 IntInfo.info256>;
5365}
5366let Predicates = [HasAVX512] in {
5367 defm : avx512_logical_lowering<InstrStr#"Z", OpNode, SelectInfo.info512,
5368 IntInfo.info512>;
5369}
5370}
5371
5372multiclass avx512_logical_lowering_sizes_bcast<string InstrStr, SDNode OpNode,
5373 AVX512VLVectorVTInfo SelectInfo,
5374 AVX512VLVectorVTInfo IntInfo> {
5375let Predicates = [HasVLX] in {
5376 defm : avx512_logical_lowering_bcast<InstrStr#"Z128", OpNode,
5377 SelectInfo.info128, IntInfo.info128>;
5378 defm : avx512_logical_lowering_bcast<InstrStr#"Z256", OpNode,
5379 SelectInfo.info256, IntInfo.info256>;
5380}
5381let Predicates = [HasAVX512] in {
5382 defm : avx512_logical_lowering_bcast<InstrStr#"Z", OpNode,
5383 SelectInfo.info512, IntInfo.info512>;
5384}
5385}
5386
5387multiclass avx512_logical_lowering_types<string InstrStr, SDNode OpNode> {
5388 // i64 vselect with i32/i16/i8 logic op
5389 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_i64_info,
5390 avx512vl_i32_info>;
5391 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_i64_info,
5392 avx512vl_i16_info>;
5393 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_i64_info,
5394 avx512vl_i8_info>;
5395
5396 // i32 vselect with i64/i16/i8 logic op
5397 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_i32_info,
5398 avx512vl_i64_info>;
5399 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_i32_info,
5400 avx512vl_i16_info>;
5401 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_i32_info,
5402 avx512vl_i8_info>;
5403
5404 // f32 vselect with i64/i32/i16/i8 logic op
5405 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_f32_info,
5406 avx512vl_i64_info>;
5407 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_f32_info,
5408 avx512vl_i32_info>;
5409 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_f32_info,
5410 avx512vl_i16_info>;
5411 defm : avx512_logical_lowering_sizes<InstrStr#"D", OpNode, avx512vl_f32_info,
5412 avx512vl_i8_info>;
5413
5414 // f64 vselect with i64/i32/i16/i8 logic op
5415 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_f64_info,
5416 avx512vl_i64_info>;
5417 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_f64_info,
5418 avx512vl_i32_info>;
5419 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_f64_info,
5420 avx512vl_i16_info>;
5421 defm : avx512_logical_lowering_sizes<InstrStr#"Q", OpNode, avx512vl_f64_info,
5422 avx512vl_i8_info>;
5423
5424 defm : avx512_logical_lowering_sizes_bcast<InstrStr#"D", OpNode,
5425 avx512vl_f32_info,
5426 avx512vl_i32_info>;
5427 defm : avx512_logical_lowering_sizes_bcast<InstrStr#"Q", OpNode,
5428 avx512vl_f64_info,
5429 avx512vl_i64_info>;
5430}
5431
5432defm : avx512_logical_lowering_types<"VPAND", and>;
5433defm : avx512_logical_lowering_types<"VPOR", or>;
5434defm : avx512_logical_lowering_types<"VPXOR", xor>;
5435defm : avx512_logical_lowering_types<"VPANDN", X86andnp>;
5436
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005437//===----------------------------------------------------------------------===//
5438// AVX-512 FP arithmetic
5439//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005440
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005441multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005442 SDNode OpNode, SDNode VecNode,
5443 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005444 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005445 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5446 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5447 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005448 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005449 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005450 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005451
5452 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005453 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005454 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005455 (_.VT (VecNode _.RC:$src1,
5456 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005457 (i32 FROUND_CURRENT)))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005458 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper79011a62016-07-26 08:06:18 +00005459 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005460 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005461 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005462 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005463 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005464 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005465 let isCommutable = IsCommutable;
5466 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005467 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005468 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005469 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5470 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005471 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005472 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005473 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005474 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475}
5476
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005477multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005478 SDNode VecNode, X86FoldableSchedWrite sched,
5479 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005480 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005481 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005482 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5483 "$rc, $src2, $src1", "$src1, $src2, $rc",
5484 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005485 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005486 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005488multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005489 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005490 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005491 let ExeDomain = _.ExeDomain in {
5492 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5493 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5494 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005495 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005496 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005497
5498 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5499 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5500 "$src2, $src1", "$src1, $src2",
5501 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005502 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005503 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper56d40222017-02-22 06:54:18 +00005504
5505 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5506 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5507 (ins _.FRC:$src1, _.FRC:$src2),
5508 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005509 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005510 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005511 let isCommutable = IsCommutable;
5512 }
5513 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5514 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5515 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5516 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005517 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005518 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper56d40222017-02-22 06:54:18 +00005519 }
5520
Craig Topperda7e78e2017-12-10 04:07:28 +00005521 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005522 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005523 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005524 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005525 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005526 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005527 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005528}
5529
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005530multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005531 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005532 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005533 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005534 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005535 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005536 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005537 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5538 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005539 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005540 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005541 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005542 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5543}
5544
5545multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005546 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005547 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005548 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005549 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005550 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005551 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005552 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005553 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5554}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005555defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005556 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005557defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005558 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005559defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005560 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005561defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005562 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005563defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005564 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005565defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005566 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005567
5568// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5569// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5570multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005571 X86VectorVTInfo _, SDNode OpNode,
5572 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005573 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005574 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5575 (ins _.FRC:$src1, _.FRC:$src2),
5576 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005577 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005578 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005579 let isCommutable = 1;
5580 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005581 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5582 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5583 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5584 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005585 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005586 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005587 }
5588}
5589defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005590 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5591 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005592
5593defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005594 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5595 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005596
5597defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005598 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5599 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005600
5601defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005602 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5603 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005604
Craig Topper375aa902016-12-19 00:42:28 +00005605multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005606 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper92ea7a72018-07-18 07:31:32 +00005607 bit IsCommutable,
5608 bit IsKZCommutable = IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005609 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005610 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5611 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5612 "$src2, $src1", "$src1, $src2",
Craig Topper92ea7a72018-07-18 07:31:32 +00005613 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable, 0,
5614 IsKZCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005615 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005616 let mayLoad = 1 in {
5617 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5618 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5619 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005620 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005621 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper375aa902016-12-19 00:42:28 +00005622 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5623 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5624 "${src2}"##_.BroadcastStr##", $src1",
5625 "$src1, ${src2}"##_.BroadcastStr,
5626 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005627 (_.ScalarLdFrag addr:$src2))))>,
5628 EVEX_4V, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005629 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper375aa902016-12-19 00:42:28 +00005630 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005631 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005632}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005633
Simon Pilgrim21e89792018-04-13 14:36:59 +00005634multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5635 SDPatternOperator OpNodeRnd,
5636 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005637 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005638 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005639 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5640 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005641 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005642 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005643}
5644
Simon Pilgrim21e89792018-04-13 14:36:59 +00005645multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5646 SDPatternOperator OpNodeRnd,
5647 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005648 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005649 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005650 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5651 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005652 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005653 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005654}
5655
Craig Topper375aa902016-12-19 00:42:28 +00005656multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005657 Predicate prd, X86SchedWriteSizes sched,
Craig Topper92ea7a72018-07-18 07:31:32 +00005658 bit IsCommutable = 0,
5659 bit IsPD128Commutable = IsCommutable> {
Craig Topperdb290662016-05-01 05:57:06 +00005660 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005661 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005662 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005663 EVEX_CD8<32, CD8VF>;
5664 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005665 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005666 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005667 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005668
Robert Khasanov595e5982014-10-29 15:43:02 +00005669 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005670 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005671 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005672 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005673 EVEX_CD8<32, CD8VF>;
5674 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005675 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005676 EVEX_CD8<32, CD8VF>;
5677 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper92ea7a72018-07-18 07:31:32 +00005678 sched.PD.XMM, IsPD128Commutable,
5679 IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005680 EVEX_CD8<64, CD8VF>;
5681 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005682 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005683 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005684 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005685}
5686
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005687multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005688 X86SchedWriteSizes sched> {
5689 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005690 v16f32_info>,
5691 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005692 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005693 v8f64_info>,
5694 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005695}
5696
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005697multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005698 X86SchedWriteSizes sched> {
5699 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005700 v16f32_info>,
5701 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005702 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005703 v8f64_info>,
5704 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005705}
5706
Craig Topper9433f972016-08-02 06:16:53 +00005707defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005708 SchedWriteFAddSizes, 1>,
5709 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005710defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005711 SchedWriteFMulSizes, 1>,
5712 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005713defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005714 SchedWriteFAddSizes>,
5715 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005716defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005717 SchedWriteFDivSizes>,
5718 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005719defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005720 SchedWriteFCmpSizes, 0>,
5721 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005722defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005723 SchedWriteFCmpSizes, 0>,
5724 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005725let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005726 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005727 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005728 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005729 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005730}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005731defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005732 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005733defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005734 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005735defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005736 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005737defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005738 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005739
Craig Topper2baef8f2016-12-18 04:17:00 +00005740let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005741 // Use packed logical operations for scalar ops.
5742 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005743 (COPY_TO_REGCLASS
5744 (v2f64 (VANDPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5745 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5746 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005747 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005748 (COPY_TO_REGCLASS
5749 (v2f64 (VORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5750 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5751 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005752 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005753 (COPY_TO_REGCLASS
5754 (v2f64 (VXORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5755 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5756 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005757 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005758 (COPY_TO_REGCLASS
5759 (v2f64 (VANDNPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5760 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5761 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005762
5763 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005764 (COPY_TO_REGCLASS
5765 (v4f32 (VANDPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5766 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5767 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005768 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005769 (COPY_TO_REGCLASS
5770 (v4f32 (VORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5771 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5772 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005773 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005774 (COPY_TO_REGCLASS
5775 (v4f32 (VXORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5776 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5777 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005778 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005779 (COPY_TO_REGCLASS
5780 (v4f32 (VANDNPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5781 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5782 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005783}
5784
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005785multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005786 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005787 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005788 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5789 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5790 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005791 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005792 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005793 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5794 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5795 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005796 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005797 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005798 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5799 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5800 "${src2}"##_.BroadcastStr##", $src1",
5801 "$src1, ${src2}"##_.BroadcastStr,
5802 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005803 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005804 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005805 EVEX_4V, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005806 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005807}
5808
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005809multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005810 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005811 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005812 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5813 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5814 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005815 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005816 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005817 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005818 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005819 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005820 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005821 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005822 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005823 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005824}
5825
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005826multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5827 SDNode OpNode, SDNode OpNodeScal,
5828 X86SchedWriteWidths sched> {
5829 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5830 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005831 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005832 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5833 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005834 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005835 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5836 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5837 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5838 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5839 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5840 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005841
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005842 // Define only if AVX512VL feature is present.
5843 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005844 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005845 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005846 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005847 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005848 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005849 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005850 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005851 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5852 }
5853}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005854defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005855 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005857//===----------------------------------------------------------------------===//
5858// AVX-512 VPTESTM instructions
5859//===----------------------------------------------------------------------===//
5860
Craig Topper15d69732018-01-28 00:56:30 +00005861multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005862 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005863 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005864 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005865 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005866 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5867 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5868 "$src2, $src1", "$src1, $src2",
Craig Topper8315d992018-10-26 17:21:26 +00005869 (OpNode (and _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005870 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005871 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5872 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5873 "$src2, $src1", "$src1, $src2",
Craig Topper8315d992018-10-26 17:21:26 +00005874 (OpNode (and _.RC:$src1, (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005875 _.ImmAllZerosV)>,
5876 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005877 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper1a093932017-11-11 06:19:12 +00005878 }
Craig Topper15d69732018-01-28 00:56:30 +00005879
5880 // Patterns for compare with 0 that just use the same source twice.
5881 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005882 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005883 _.RC:$src, _.RC:$src))>;
5884
5885 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005886 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005887 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005888}
5889
Craig Topper15d69732018-01-28 00:56:30 +00005890multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005891 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005892 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005893 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5894 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5895 "${src2}"##_.BroadcastStr##", $src1",
5896 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005897 (OpNode (and _.RC:$src1,
5898 (X86VBroadcast
5899 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005900 _.ImmAllZerosV)>,
5901 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00005902 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005903}
Igor Bregerfca0a342016-01-28 13:19:25 +00005904
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005905// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005906multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005907 X86VectorVTInfo _, string Name> {
Craig Topper8315d992018-10-26 17:21:26 +00005908 def : Pat<(_.KVT (OpNode (and _.RC:$src1, _.RC:$src2),
Craig Topper15d69732018-01-28 00:56:30 +00005909 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005910 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005911 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005912 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5913 _.RC:$src1, _.SubRegIdx),
5914 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5915 _.RC:$src2, _.SubRegIdx)),
5916 _.KRC))>;
5917
5918 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper8315d992018-10-26 17:21:26 +00005919 (OpNode (and _.RC:$src1, _.RC:$src2),
Craig Topper15d69732018-01-28 00:56:30 +00005920 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005921 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005922 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005923 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5924 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5925 _.RC:$src1, _.SubRegIdx),
5926 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5927 _.RC:$src2, _.SubRegIdx)),
5928 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005929
5930 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5931 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005932 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005933 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5934 _.RC:$src, _.SubRegIdx),
5935 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5936 _.RC:$src, _.SubRegIdx)),
5937 _.KRC))>;
5938
5939 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5940 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005941 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005942 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5943 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5944 _.RC:$src, _.SubRegIdx),
5945 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5946 _.RC:$src, _.SubRegIdx)),
5947 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005948}
5949
Craig Topper15d69732018-01-28 00:56:30 +00005950multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005951 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005952 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005953 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005954 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005955
5956 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005957 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005958 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005959 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005960 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005961 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005962 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005963 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5964 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005965 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005966}
5967
Craig Topper15d69732018-01-28 00:56:30 +00005968multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005969 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005970 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005971 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005972 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005973 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005974}
5975
5976multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005977 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005978 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005979 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005980 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005981 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005982 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005983 }
5984 let Predicates = [HasVLX, HasBWI] in {
5985
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005986 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005987 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005988 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005989 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005990 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005991 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005992 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005993 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005994 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005995
Craig Topperda54bbf2018-10-24 06:13:36 +00005996 let Predicates = [HasBWI, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005997 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5998 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5999 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
6000 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006001 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00006002}
6003
Craig Topper9471a7c2018-02-19 19:23:31 +00006004// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
6005// as commutable here because we already canonicalized all zeros vectors to the
6006// RHS during lowering.
6007def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00006008 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00006009def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00006010 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00006011
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00006012multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00006013 PatFrag OpNode, X86SchedWriteWidths sched> :
6014 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006015 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00006016
Craig Topper15d69732018-01-28 00:56:30 +00006017defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00006018 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00006019defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00006020 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006021
Craig Topper8315d992018-10-26 17:21:26 +00006022
6023multiclass avx512_vptest_lowering_pats<string InstrStr, PatFrag OpNode,
6024 X86VectorVTInfo _,
6025 X86VectorVTInfo AndInfo> {
6026 def : Pat<(_.KVT (OpNode (bitconvert
6027 (AndInfo.VT (and _.RC:$src1, _.RC:$src2))),
6028 _.ImmAllZerosV)),
6029 (!cast<Instruction>(InstrStr # "rr") _.RC:$src1, _.RC:$src2)>;
6030
6031 def : Pat<(_.KVT (and _.KRC:$mask,
6032 (OpNode (bitconvert
6033 (AndInfo.VT (and _.RC:$src1, _.RC:$src2))),
6034 _.ImmAllZerosV))),
6035 (!cast<Instruction>(InstrStr # "rrk") _.KRC:$mask, _.RC:$src1,
6036 _.RC:$src2)>;
6037
6038 def : Pat<(_.KVT (OpNode (bitconvert
6039 (AndInfo.VT (and _.RC:$src1,
6040 (AndInfo.LdFrag addr:$src2)))),
6041 _.ImmAllZerosV)),
6042 (!cast<Instruction>(InstrStr # "rm") _.RC:$src1, addr:$src2)>;
6043
6044 def : Pat<(_.KVT (and _.KRC:$mask,
6045 (OpNode (bitconvert
6046 (AndInfo.VT (and _.RC:$src1,
6047 (AndInfo.LdFrag addr:$src2)))),
6048 _.ImmAllZerosV))),
6049 (!cast<Instruction>(InstrStr # "rmk") _.KRC:$mask, _.RC:$src1,
6050 addr:$src2)>;
6051}
6052
6053// Patterns to use 512-bit instructions when 128/256 are not available.
6054multiclass avx512_vptest_lowering_wide_pats<string InstrStr, PatFrag OpNode,
6055 X86VectorVTInfo _,
6056 X86VectorVTInfo AndInfo,
6057 X86VectorVTInfo ExtendInfo> {
6058 def : Pat<(_.KVT (OpNode (bitconvert
6059 (AndInfo.VT (and _.RC:$src1, _.RC:$src2))),
6060 _.ImmAllZerosV)),
6061 (_.KVT (COPY_TO_REGCLASS
6062 (!cast<Instruction>(InstrStr#"rr")
6063 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
6064 _.RC:$src1, _.SubRegIdx),
6065 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
6066 _.RC:$src2, _.SubRegIdx)),
6067 _.KRC))>;
6068
6069 def : Pat<(_.KVT (and _.KRC:$mask,
6070 (OpNode (bitconvert
6071 (AndInfo.VT (and _.RC:$src1, _.RC:$src2))),
6072 _.ImmAllZerosV))),
6073 (COPY_TO_REGCLASS
6074 (!cast<Instruction>(InstrStr#"rrk")
6075 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
6076 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
6077 _.RC:$src1, _.SubRegIdx),
6078 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
6079 _.RC:$src2, _.SubRegIdx)),
6080 _.KRC)>;
6081}
6082
6083multiclass avx512_vptest_lowering_sizes<string InstrStr, PatFrag OpNode,
6084 Predicate prd,
6085 AVX512VLVectorVTInfo CmpInfo,
6086 AVX512VLVectorVTInfo AndInfo> {
6087let Predicates = [prd, HasVLX] in {
6088 defm : avx512_vptest_lowering_pats<InstrStr#"Z128", OpNode,
6089 CmpInfo.info128, AndInfo.info128>;
6090 defm : avx512_vptest_lowering_pats<InstrStr#"Z256", OpNode,
6091 CmpInfo.info256, AndInfo.info256>;
6092}
6093let Predicates = [prd] in {
6094 defm : avx512_vptest_lowering_pats<InstrStr#"Z", OpNode,
6095 CmpInfo.info512, AndInfo.info512>;
6096}
6097
6098let Predicates = [prd, NoVLX] in {
6099 defm : avx512_vptest_lowering_wide_pats<InstrStr#"Z", OpNode,
6100 CmpInfo.info128, AndInfo.info128,
6101 CmpInfo.info512>;
6102 defm : avx512_vptest_lowering_wide_pats<InstrStr#"Z", OpNode,
6103 CmpInfo.info256, AndInfo.info256,
6104 CmpInfo.info512>;
6105}
6106}
6107
6108multiclass avx512_vptest_lowering_types<string InstrStr, PatFrag OpNode> {
6109 defm : avx512_vptest_lowering_sizes<InstrStr # "B", OpNode, HasBWI,
6110 avx512vl_i8_info, avx512vl_i16_info>;
6111 defm : avx512_vptest_lowering_sizes<InstrStr # "B", OpNode, HasBWI,
6112 avx512vl_i8_info, avx512vl_i32_info>;
6113 defm : avx512_vptest_lowering_sizes<InstrStr # "B", OpNode, HasBWI,
6114 avx512vl_i8_info, avx512vl_i64_info>;
6115
6116 defm : avx512_vptest_lowering_sizes<InstrStr # "W", OpNode, HasBWI,
6117 avx512vl_i16_info, avx512vl_i8_info>;
6118 defm : avx512_vptest_lowering_sizes<InstrStr # "W", OpNode, HasBWI,
6119 avx512vl_i16_info, avx512vl_i32_info>;
6120 defm : avx512_vptest_lowering_sizes<InstrStr # "W", OpNode, HasBWI,
6121 avx512vl_i16_info, avx512vl_i64_info>;
6122
6123 defm : avx512_vptest_lowering_sizes<InstrStr # "D", OpNode, HasAVX512,
6124 avx512vl_i32_info, avx512vl_i8_info>;
6125 defm : avx512_vptest_lowering_sizes<InstrStr # "D", OpNode, HasAVX512,
6126 avx512vl_i32_info, avx512vl_i16_info>;
6127 defm : avx512_vptest_lowering_sizes<InstrStr # "D", OpNode, HasAVX512,
6128 avx512vl_i32_info, avx512vl_i64_info>;
6129
6130 defm : avx512_vptest_lowering_sizes<InstrStr # "Q", OpNode, HasAVX512,
6131 avx512vl_i64_info, avx512vl_i8_info>;
6132 defm : avx512_vptest_lowering_sizes<InstrStr # "Q", OpNode, HasAVX512,
6133 avx512vl_i64_info, avx512vl_i16_info>;
6134 defm : avx512_vptest_lowering_sizes<InstrStr # "Q", OpNode, HasAVX512,
6135 avx512vl_i64_info, avx512vl_i32_info>;
6136}
6137
6138defm : avx512_vptest_lowering_types<"VPTESTM", X86pcmpnem>;
6139defm : avx512_vptest_lowering_types<"VPTESTNM", X86pcmpeqm>;
6140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141//===----------------------------------------------------------------------===//
6142// AVX-512 Shift instructions
6143//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00006144
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006145multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006146 string OpcodeStr, SDNode OpNode,
6147 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006148 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00006149 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00006150 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00006151 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006152 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006153 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00006154 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00006155 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00006156 "$src2, $src1", "$src1, $src2",
Craig Topperc8e183f2018-10-22 22:14:05 +00006157 (_.VT (OpNode (_.VT (_.LdFrag addr:$src1)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006158 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006159 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00006160 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006161}
6162
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006163multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006164 string OpcodeStr, SDNode OpNode,
6165 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006166 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006167 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
6168 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
6169 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006170 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00006171 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006172}
6173
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006175 X86FoldableSchedWrite sched, ValueType SrcVT,
Craig Topper2909a3d2018-10-15 21:51:32 +00006176 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006177 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00006178 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006179 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6180 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
6181 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006182 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006183 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006184 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6185 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
6186 "$src2, $src1", "$src1, $src2",
Craig Topperc8e183f2018-10-22 22:14:05 +00006187 (_.VT (OpNode _.RC:$src1, (SrcVT (load addr:$src2))))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006188 AVX512BIBase,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006189 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +00006190 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006191}
6192
Cameron McInally5fb084e2014-12-11 17:13:05 +00006193multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006194 X86SchedWriteWidths sched, ValueType SrcVT,
Craig Topper2909a3d2018-10-15 21:51:32 +00006195 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006196 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006197 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006198 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
Craig Topper2909a3d2018-10-15 21:51:32 +00006199 VTInfo.info512>, EVEX_V512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006200 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006201 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006202 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
Craig Topper2909a3d2018-10-15 21:51:32 +00006203 VTInfo.info256>, EVEX_V256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006204 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
6205 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
Craig Topper2909a3d2018-10-15 21:51:32 +00006206 VTInfo.info128>, EVEX_V128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006207 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006208 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006209}
6210
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006211multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006212 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00006213 X86SchedWriteWidths sched,
6214 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006215 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Craig Topper2909a3d2018-10-15 21:51:32 +00006216 avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00006217 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006218 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Craig Topper2909a3d2018-10-15 21:51:32 +00006219 avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006220 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Craig Topper2909a3d2018-10-15 21:51:32 +00006221 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006222}
6223
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006224multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006225 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006226 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006227 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006228 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00006229 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6230 sched.ZMM, VTInfo.info512>,
6231 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006232 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006233 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006234 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6235 sched.YMM, VTInfo.info256>,
6236 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006237 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006238 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6239 sched.XMM, VTInfo.info128>,
6240 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006241 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006242 }
6243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006244
Simon Pilgrim21e89792018-04-13 14:36:59 +00006245multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
6246 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006247 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006248 let Predicates = [HasBWI] in
6249 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006250 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006251 let Predicates = [HasVLX, HasBWI] in {
6252 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006253 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006254 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006255 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006256 }
6257}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006258
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006259multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006260 Format ImmFormR, Format ImmFormM,
6261 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00006262 X86SchedWriteWidths sched,
6263 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006264 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006265 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00006266 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006267 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006268 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006269}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006270
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006271defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006272 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006273 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006274 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006275
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006276defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006277 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006278 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006279 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006280
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006281defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00006282 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006283 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006284 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006285
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006286defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006287 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006288defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00006289 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006290
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006291defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
6292 SchedWriteVecShift>;
6293defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00006294 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006295defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
6296 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006297
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00006298// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
6299let Predicates = [HasAVX512, NoVLX] in {
6300 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
6301 (EXTRACT_SUBREG (v8i64
6302 (VPSRAQZrr
6303 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6304 VR128X:$src2)), sub_ymm)>;
6305
6306 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6307 (EXTRACT_SUBREG (v8i64
6308 (VPSRAQZrr
6309 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6310 VR128X:$src2)), sub_xmm)>;
6311
6312 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
6313 (EXTRACT_SUBREG (v8i64
6314 (VPSRAQZri
6315 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6316 imm:$src2)), sub_ymm)>;
6317
6318 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
6319 (EXTRACT_SUBREG (v8i64
6320 (VPSRAQZri
6321 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6322 imm:$src2)), sub_xmm)>;
6323}
6324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006325//===-------------------------------------------------------------------===//
6326// Variable Bit Shifts
6327//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006329multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006330 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006331 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006332 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6333 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6334 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006335 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006336 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006337 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6338 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
6339 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006340 (_.VT (OpNode _.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +00006341 (_.VT (_.LdFrag addr:$src2))))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006342 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006343 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +00006344 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006345}
6346
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006347multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006348 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006349 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006350 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6351 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6352 "${src2}"##_.BroadcastStr##", $src1",
6353 "$src1, ${src2}"##_.BroadcastStr,
6354 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006355 (_.ScalarLdFrag addr:$src2)))))>,
6356 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006357 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006358}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006359
Cameron McInally5fb084e2014-12-11 17:13:05 +00006360multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006361 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006362 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006363 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
6364 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006365
6366 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006367 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
6368 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
6369 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
6370 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006371 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006372}
6373
6374multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006375 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006376 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006377 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006378 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006379 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006380}
6381
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006382// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006383multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6384 SDNode OpNode, list<Predicate> p> {
6385 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006386 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006387 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006388 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006389 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006390 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6391 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6392 sub_ymm)>;
6393
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006394 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006395 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006396 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006397 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006398 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6399 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6400 sub_xmm)>;
6401 }
6402}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006403multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006404 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006405 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006406 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006407 EVEX_V512, VEX_W;
6408 let Predicates = [HasVLX, HasBWI] in {
6409
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006410 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006411 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006412 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006413 EVEX_V128, VEX_W;
6414 }
6415}
6416
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006417defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6418 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006419
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006420defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6421 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006422
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006423defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6424 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006425
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006426defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6427defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006428
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006429defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6430defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6431defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6432defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6433
Craig Topper05629d02016-07-24 07:32:45 +00006434// Special handing for handling VPSRAV intrinsics.
6435multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6436 list<Predicate> p> {
6437 let Predicates = p in {
6438 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6439 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6440 _.RC:$src2)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00006441 def : Pat<(_.VT (X86vsrav _.RC:$src1, (_.LdFrag addr:$src2))),
Craig Topper05629d02016-07-24 07:32:45 +00006442 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6443 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006444 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6445 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6446 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6447 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6448 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00006449 (X86vsrav _.RC:$src1, (_.LdFrag addr:$src2)),
Craig Topper05629d02016-07-24 07:32:45 +00006450 _.RC:$src0)),
6451 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6452 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006453 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6454 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6455 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6456 _.RC:$src1, _.RC:$src2)>;
6457 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperc8e183f2018-10-22 22:14:05 +00006458 (X86vsrav _.RC:$src1, (_.LdFrag addr:$src2)),
Craig Topper05629d02016-07-24 07:32:45 +00006459 _.ImmAllZerosV)),
6460 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6461 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006462 }
6463}
6464
6465multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6466 list<Predicate> p> :
6467 avx512_var_shift_int_lowering<InstrStr, _, p> {
6468 let Predicates = p in {
6469 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6470 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6471 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6472 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006473 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6474 (X86vsrav _.RC:$src1,
6475 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6476 _.RC:$src0)),
6477 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6478 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006479 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6480 (X86vsrav _.RC:$src1,
6481 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6482 _.ImmAllZerosV)),
6483 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6484 _.RC:$src1, addr:$src2)>;
6485 }
6486}
6487
6488defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6489defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6490defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6491defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6492defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6493defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6494defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6495defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6496defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6497
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006498// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6499let Predicates = [HasAVX512, NoVLX] in {
6500 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6501 (EXTRACT_SUBREG (v8i64
6502 (VPROLVQZrr
6503 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006504 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006505 sub_xmm)>;
6506 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6507 (EXTRACT_SUBREG (v8i64
6508 (VPROLVQZrr
6509 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006510 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006511 sub_ymm)>;
6512
6513 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6514 (EXTRACT_SUBREG (v16i32
6515 (VPROLVDZrr
6516 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006517 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006518 sub_xmm)>;
6519 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6520 (EXTRACT_SUBREG (v16i32
6521 (VPROLVDZrr
6522 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006523 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006524 sub_ymm)>;
6525
6526 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6527 (EXTRACT_SUBREG (v8i64
6528 (VPROLQZri
6529 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6530 imm:$src2)), sub_xmm)>;
6531 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6532 (EXTRACT_SUBREG (v8i64
6533 (VPROLQZri
6534 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6535 imm:$src2)), sub_ymm)>;
6536
6537 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6538 (EXTRACT_SUBREG (v16i32
6539 (VPROLDZri
6540 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6541 imm:$src2)), sub_xmm)>;
6542 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6543 (EXTRACT_SUBREG (v16i32
6544 (VPROLDZri
6545 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6546 imm:$src2)), sub_ymm)>;
6547}
6548
6549// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6550let Predicates = [HasAVX512, NoVLX] in {
6551 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6552 (EXTRACT_SUBREG (v8i64
6553 (VPRORVQZrr
6554 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006555 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006556 sub_xmm)>;
6557 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6558 (EXTRACT_SUBREG (v8i64
6559 (VPRORVQZrr
6560 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006561 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006562 sub_ymm)>;
6563
6564 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6565 (EXTRACT_SUBREG (v16i32
6566 (VPRORVDZrr
6567 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006568 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006569 sub_xmm)>;
6570 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6571 (EXTRACT_SUBREG (v16i32
6572 (VPRORVDZrr
6573 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006574 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006575 sub_ymm)>;
6576
6577 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6578 (EXTRACT_SUBREG (v8i64
6579 (VPRORQZri
6580 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6581 imm:$src2)), sub_xmm)>;
6582 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6583 (EXTRACT_SUBREG (v8i64
6584 (VPRORQZri
6585 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6586 imm:$src2)), sub_ymm)>;
6587
6588 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6589 (EXTRACT_SUBREG (v16i32
6590 (VPRORDZri
6591 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6592 imm:$src2)), sub_xmm)>;
6593 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6594 (EXTRACT_SUBREG (v16i32
6595 (VPRORDZri
6596 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6597 imm:$src2)), sub_ymm)>;
6598}
6599
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006600//===-------------------------------------------------------------------===//
6601// 1-src variable permutation VPERMW/D/Q
6602//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006603
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006604multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006605 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006606 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006607 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6608 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006609
6610 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006611 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6612 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006613}
6614
6615multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6616 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006617 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006618 let Predicates = [HasAVX512] in
6619 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006620 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006621 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006622 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006623 let Predicates = [HasAVX512, HasVLX] in
6624 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006625 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006626 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006627 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006628}
6629
Michael Zuckermand9cac592016-01-19 17:07:43 +00006630multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6631 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006632 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006633 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006634 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006635 EVEX_V512 ;
6636 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006637 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006638 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006639 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006640 EVEX_V128 ;
6641 }
6642}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006643
Michael Zuckermand9cac592016-01-19 17:07:43 +00006644defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006645 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006646defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006647 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006648
6649defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006650 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006651defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006652 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006653defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006654 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006655defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006656 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006657
6658defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006659 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006660 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6661defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006662 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006663 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006664
Igor Breger78741a12015-10-04 07:20:41 +00006665//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006666// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006667//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006668
Simon Pilgrim1401a752017-11-29 14:58:34 +00006669multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006670 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006671 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006672 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6673 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6674 "$src2, $src1", "$src1, $src2",
6675 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006676 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006677 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006678 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6679 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6680 "$src2, $src1", "$src1, $src2",
6681 (_.VT (OpNode
6682 _.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +00006683 (Ctrl.VT (Ctrl.LdFrag addr:$src2))))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006684 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006685 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006686 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6687 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6688 "${src2}"##_.BroadcastStr##", $src1",
6689 "$src1, ${src2}"##_.BroadcastStr,
6690 (_.VT (OpNode
6691 _.RC:$src1,
6692 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006693 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6694 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006695 Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Breger78741a12015-10-04 07:20:41 +00006696}
6697
6698multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006699 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006700 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006701 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006702 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006703 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006704 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006705 }
6706 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006707 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006708 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006709 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006710 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006711 }
6712}
6713
6714multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6715 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006716 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6717 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006718 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006719 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006720 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006721}
6722
Craig Topper05948fb2016-08-02 05:11:15 +00006723let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006724defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6725 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006726let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006727defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006728 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006729
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006730//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006731// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6732//===----------------------------------------------------------------------===//
6733
6734defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006735 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006736 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6737defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006738 X86PShufhw, SchedWriteShuffle>,
6739 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006740defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006741 X86PShuflw, SchedWriteShuffle>,
6742 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006743
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006744//===----------------------------------------------------------------------===//
6745// AVX-512 - VPSHUFB
6746//===----------------------------------------------------------------------===//
6747
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006748multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006749 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006750 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006751 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6752 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006753
6754 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006755 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6756 EVEX_V256;
6757 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6758 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006759 }
6760}
6761
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006762defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6763 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006764
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006765//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006766// Move Low to High and High to Low packed FP Instructions
6767//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006768
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006769def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6770 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006771 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006772 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006773 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Craig Topper92ea7a72018-07-18 07:31:32 +00006774let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006775def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6776 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006777 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006778 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006779 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006780
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006781//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006782// VMOVHPS/PD VMOVLPS Instructions
6783// All patterns was taken from SSS implementation.
6784//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006785
Craig Topperdea0b882018-07-10 21:00:22 +00006786multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr,
6787 SDPatternOperator OpNode,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006788 X86VectorVTInfo _> {
Andrea Di Biagio483db142018-07-11 15:27:50 +00006789 let hasSideEffects = 0, mayLoad = 1, ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006790 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6791 (ins _.RC:$src1, f64mem:$src2),
6792 !strconcat(OpcodeStr,
6793 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6794 [(set _.RC:$dst,
6795 (OpNode _.RC:$src1,
6796 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006797 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006798 Sched<[SchedWriteFShuffle.XMM.Folded, SchedWriteFShuffle.XMM.ReadAfterFold]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006799}
6800
Craig Topper9ef92862018-07-17 20:16:18 +00006801// No patterns for MOVLPS/MOVHPS as the Movlhps node should only be created in
6802// SSE1. And MOVLPS pattern is even more complex.
6803defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006804 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006805defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006806 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
Craig Topperdea0b882018-07-10 21:00:22 +00006807defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006808 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper9187bca2018-07-17 16:24:33 +00006809defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movsd,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006810 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6811
6812let Predicates = [HasAVX512] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006813 // VMOVHPD patterns
6814 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006815 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6816 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006817}
6818
Simon Pilgrimd749b322018-05-18 13:13:59 +00006819let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006820def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6821 (ins f64mem:$dst, VR128X:$src),
6822 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006823 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006824 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6825 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006826 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006827 EVEX, EVEX_CD8<32, CD8VT2>;
6828def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6829 (ins f64mem:$dst, VR128X:$src),
6830 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006831 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006832 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006833 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006834 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6835def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6836 (ins f64mem:$dst, VR128X:$src),
6837 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006838 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006839 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006840 EVEX, EVEX_CD8<32, CD8VT2>;
6841def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6842 (ins f64mem:$dst, VR128X:$src),
6843 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006844 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006845 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006846 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006847} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006848
Igor Bregerb6b27af2015-11-10 07:09:07 +00006849let Predicates = [HasAVX512] in {
6850 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006851 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006852 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6853 (iPTR 0))), addr:$dst),
6854 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006855}
6856//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006857// FMA - Fused Multiply Operations
6858//
Adam Nemet26371ce2014-10-24 00:02:55 +00006859
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006860multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006861 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006862 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006863 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006864 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006865 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006866 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006867 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006868 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006869
Craig Toppere1cac152016-06-07 07:27:54 +00006870 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6871 (ins _.RC:$src2, _.MemOp:$src3),
6872 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006873 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006874 AVX512FMA3Base, Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006875
Craig Toppere1cac152016-06-07 07:27:54 +00006876 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6877 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6878 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6879 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006880 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006881 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006882 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006883 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006884}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006885
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006886multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006887 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006888 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006889 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006890 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006891 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6892 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006893 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006894 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006895}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006896
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006897multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006898 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6899 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006900 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006901 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006902 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006903 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006904 _.info512, Suff>,
6905 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006906 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006907 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006908 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006909 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006910 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006911 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006912 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006913 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006914 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006915}
6916
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006917multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006918 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006919 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006920 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006921 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006922 SchedWriteFMA, avx512vl_f64_info, "PD">,
6923 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006924}
6925
Craig Topperaf0b9922017-09-04 06:59:50 +00006926defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006927defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6928defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6929defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6930defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6931defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6932
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006933
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006934multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006935 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006936 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006937 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006938 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6939 (ins _.RC:$src2, _.RC:$src3),
6940 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006941 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006942 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006943
Craig Toppere1cac152016-06-07 07:27:54 +00006944 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6945 (ins _.RC:$src2, _.MemOp:$src3),
6946 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006947 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006948 AVX512FMA3Base, Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006949
Craig Toppere1cac152016-06-07 07:27:54 +00006950 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6951 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6952 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6953 "$src2, ${src3}"##_.BroadcastStr,
6954 (_.VT (OpNode _.RC:$src2,
6955 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006956 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00006957 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006958 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006959}
6960
6961multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006962 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006963 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006964 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006965 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6966 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6967 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006968 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006969 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006970 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006971}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006972
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006973multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006974 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6975 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006976 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006977 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006978 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006979 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006980 _.info512, Suff>,
6981 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006982 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006983 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006984 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006985 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006986 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006987 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006988 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006989 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006990 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006991}
6992
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006993multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006994 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006995 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006996 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006997 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006998 SchedWriteFMA, avx512vl_f64_info, "PD">,
6999 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007000}
7001
Craig Topperaf0b9922017-09-04 06:59:50 +00007002defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007003defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
7004defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
7005defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
7006defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
7007defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
7008
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007009multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007010 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00007011 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00007012 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007013 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00007014 (ins _.RC:$src2, _.RC:$src3),
7015 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007016 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007017 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007018
Craig Topper69e22782017-09-04 07:35:05 +00007019 // Pattern is 312 order so that the load is in a different place from the
7020 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00007021 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00007022 (ins _.RC:$src2, _.MemOp:$src3),
7023 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007024 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007025 AVX512FMA3Base, Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007026
Craig Topper69e22782017-09-04 07:35:05 +00007027 // Pattern is 312 order so that the load is in a different place from the
7028 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00007029 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00007030 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7031 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
7032 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00007033 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007034 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007035 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00007036 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007037}
7038
7039multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007040 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00007041 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00007042 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007043 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00007044 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
7045 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00007046 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007047 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007048 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007049}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007050
7051multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007052 SDNode OpNodeRnd, X86SchedWriteWidths sched,
7053 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007054 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007055 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007056 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007057 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007058 _.info512, Suff>,
7059 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007060 }
7061 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007062 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007063 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007064 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007065 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00007066 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007067 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7068 }
7069}
7070
7071multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00007072 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007073 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007074 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007075 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007076 SchedWriteFMA, avx512vl_f64_info, "PD">,
7077 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007078}
7079
Craig Topperaf0b9922017-09-04 06:59:50 +00007080defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00007081defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
7082defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
7083defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
7084defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
7085defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00007086
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007087// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00007088multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007089 dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00007090let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00007091 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7092 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00007093 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00007094 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007095
Craig Topper73347ec2018-07-12 03:42:41 +00007096 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00007097 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00007098 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00007099 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007100 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, SchedWriteFMA.Scl.ReadAfterFold]>;
Igor Breger15820b02015-07-01 13:24:28 +00007101
7102 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7103 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper73347ec2018-07-12 03:42:41 +00007104 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00007105 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00007106
Craig Toppereafdbec2016-08-13 06:48:41 +00007107 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00007108 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00007109 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
7110 !strconcat(OpcodeStr,
7111 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00007112 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00007113 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00007114 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
7115 !strconcat(OpcodeStr,
7116 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007117 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, SchedWriteFMA.Scl.ReadAfterFold]>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007118
7119 def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
7120 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc),
7121 !strconcat(OpcodeStr,
7122 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
7123 !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC,
7124 Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00007125 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00007126}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00007127}
Igor Breger15820b02015-07-01 13:24:28 +00007128
7129multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007130 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
Craig Topper73347ec2018-07-12 03:42:41 +00007131 X86VectorVTInfo _, string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00007132 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00007133 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00007134 // Operands for intrinsic are in 123 order to preserve passthu
7135 // semantics.
Igor Breger15820b02015-07-01 13:24:28 +00007136 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
7137 _.FRC:$src3))),
7138 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007139 (_.ScalarLdFrag addr:$src3)))),
7140 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1,
7141 _.FRC:$src3, (i32 imm:$rc)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00007142
Craig Topperb16598d2017-09-01 07:58:16 +00007143 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00007144 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
7145 _.FRC:$src1))),
7146 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007147 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))),
7148 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3,
7149 _.FRC:$src1, (i32 imm:$rc)))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00007150
Craig Toppereec768b2017-09-06 03:35:58 +00007151 // One pattern is 312 order so that the load is in a different place from the
7152 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00007153 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00007154 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
7155 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00007156 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007157 _.FRC:$src1, _.FRC:$src2))),
7158 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3,
7159 _.FRC:$src2, (i32 imm:$rc)))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00007160 }
Igor Breger15820b02015-07-01 13:24:28 +00007161}
7162
7163multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper73347ec2018-07-12 03:42:41 +00007164 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd> {
Igor Breger15820b02015-07-01 13:24:28 +00007165 let Predicates = [HasAVX512] in {
7166 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00007167 OpNodeRnd, f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00007168 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00007169 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00007170 OpNodeRnd, f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00007171 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00007172 }
7173}
7174
Craig Topper73347ec2018-07-12 03:42:41 +00007175defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
7176defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
7177defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
7178defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007179
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007180multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix,
7181 string Suffix, SDNode Move,
7182 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00007183 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00007184 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7185 (Op _.FRC:$src2,
7186 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7187 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007188 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007189 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7190 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007191
Craig Topper5989db02018-05-29 22:52:09 +00007192 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00007193 (Op _.FRC:$src2, _.FRC:$src3,
7194 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7195 (!cast<I>(Prefix#"231"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007196 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7197 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topper034adf22018-07-12 00:29:56 +00007198
7199 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper77edbff2018-07-06 18:47:55 +00007200 (Op _.FRC:$src2,
7201 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7202 (_.ScalarLdFrag addr:$src3)))))),
7203 (!cast<I>(Prefix#"213"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007204 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00007205 addr:$src3)>;
7206
7207 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7208 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7209 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))),
7210 (!cast<I>(Prefix#"132"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007211 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00007212 addr:$src3)>;
7213
Craig Topper77edbff2018-07-06 18:47:55 +00007214 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00007215 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
7216 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7217 (!cast<I>(Prefix#"231"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007218 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper034adf22018-07-12 00:29:56 +00007219 addr:$src3)>;
7220
7221 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007222 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00007223 (Op _.FRC:$src2,
7224 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7225 _.FRC:$src3),
7226 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007227 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00007228 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007229 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7230 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007231
Craig Topper5989db02018-05-29 22:52:09 +00007232 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007233 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007234 (Op _.FRC:$src2,
7235 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7236 (_.ScalarLdFrag addr:$src3)),
7237 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7238 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk")
7239 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007240 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007241
7242 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7243 (X86selects VK1WM:$mask,
7244 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7245 (_.ScalarLdFrag addr:$src3), _.FRC:$src2),
7246 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7247 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk")
7248 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007249 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007250
7251 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7252 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00007253 (Op _.FRC:$src2, _.FRC:$src3,
7254 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
7255 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007256 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00007257 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007258 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7259 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007260
Craig Topper5989db02018-05-29 22:52:09 +00007261 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007262 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007263 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
7264 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
7265 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7266 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk")
7267 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007268 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007269
7270 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7271 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00007272 (Op _.FRC:$src2,
7273 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7274 _.FRC:$src3),
7275 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007276 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00007277 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007278 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7279 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007280
7281 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7282 (X86selects VK1WM:$mask,
7283 (Op _.FRC:$src2, _.FRC:$src3,
7284 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
7285 (_.EltVT ZeroFP)))))),
7286 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz")
7287 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007288 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7289 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007290
7291 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7292 (X86selects VK1WM:$mask,
7293 (Op _.FRC:$src2,
7294 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7295 (_.ScalarLdFrag addr:$src3)),
7296 (_.EltVT ZeroFP)))))),
7297 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz")
7298 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007299 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007300
7301 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7302 (X86selects VK1WM:$mask,
7303 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7304 _.FRC:$src2, (_.ScalarLdFrag addr:$src3)),
7305 (_.EltVT ZeroFP)))))),
7306 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz")
7307 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007308 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007309
7310 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7311 (X86selects VK1WM:$mask,
7312 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
7313 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
7314 (_.EltVT ZeroFP)))))),
7315 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz")
7316 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007317 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007318
7319 // Patterns with rounding mode.
7320 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7321 (RndOp _.FRC:$src2,
7322 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7323 _.FRC:$src3, (i32 imm:$rc)))))),
7324 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007325 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7326 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007327
7328 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00007329 (RndOp _.FRC:$src2, _.FRC:$src3,
7330 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7331 (i32 imm:$rc)))))),
7332 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00007333 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7334 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topper034adf22018-07-12 00:29:56 +00007335
7336 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007337 (X86selects VK1WM:$mask,
7338 (RndOp _.FRC:$src2,
7339 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7340 _.FRC:$src3, (i32 imm:$rc)),
7341 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7342 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk")
7343 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007344 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7345 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007346
7347 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7348 (X86selects VK1WM:$mask,
7349 (RndOp _.FRC:$src2, _.FRC:$src3,
7350 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7351 (i32 imm:$rc)),
7352 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7353 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk")
7354 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007355 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7356 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007357
7358 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7359 (X86selects VK1WM:$mask,
7360 (RndOp _.FRC:$src2,
7361 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7362 _.FRC:$src3, (i32 imm:$rc)),
7363 (_.EltVT ZeroFP)))))),
7364 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz")
7365 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007366 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7367 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007368
7369 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7370 (X86selects VK1WM:$mask,
7371 (RndOp _.FRC:$src2, _.FRC:$src3,
7372 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7373 (i32 imm:$rc)),
7374 (_.EltVT ZeroFP)))))),
7375 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz")
7376 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007377 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7378 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007379 }
7380}
7381
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007382defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS",
7383 X86Movss, v4f32x_info, fp32imm0>;
7384defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS",
7385 X86Movss, v4f32x_info, fp32imm0>;
7386defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS",
7387 X86Movss, v4f32x_info, fp32imm0>;
7388defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS",
7389 X86Movss, v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007390
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007391defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD",
7392 X86Movsd, v2f64x_info, fp64imm0>;
7393defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD",
7394 X86Movsd, v2f64x_info, fp64imm0>;
7395defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD",
7396 X86Movsd, v2f64x_info, fp64imm0>;
7397defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD",
7398 X86Movsd, v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007400//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00007401// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
7402//===----------------------------------------------------------------------===//
7403let Constraints = "$src1 = $dst" in {
7404multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007405 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00007406 // NOTE: The SDNode have the multiply operands first with the add last.
7407 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00007408 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007409 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7410 (ins _.RC:$src2, _.RC:$src3),
7411 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007412 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007413 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007414
Craig Toppere1cac152016-06-07 07:27:54 +00007415 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7416 (ins _.RC:$src2, _.MemOp:$src3),
7417 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007418 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007419 AVX512FMA3Base, Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007420
Craig Toppere1cac152016-06-07 07:27:54 +00007421 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7422 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7423 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7424 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00007425 (OpNode _.RC:$src2,
7426 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007427 _.RC:$src1)>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007428 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00007429 }
Asaf Badouh655822a2016-01-25 11:14:24 +00007430}
7431} // Constraints = "$src1 = $dst"
7432
7433multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007434 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00007435 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007436 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007437 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7438 }
7439 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007440 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007441 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007442 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007443 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7444 }
7445}
7446
7447defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007448 SchedWriteVecIMul, avx512vl_i64_info>,
7449 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007450defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007451 SchedWriteVecIMul, avx512vl_i64_info>,
7452 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007453
7454//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007455// AVX-512 Scalar convert from sign integer to float/double
7456//===----------------------------------------------------------------------===//
7457
Simon Pilgrim21e89792018-04-13 14:36:59 +00007458multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007459 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7460 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007461 let hasSideEffects = 0 in {
7462 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7463 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007464 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007465 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007466 let mayLoad = 1 in
7467 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7468 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007469 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007470 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007471 } // hasSideEffects = 0
7472 let isCodeGenOnly = 1 in {
7473 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7474 (ins DstVT.RC:$src1, SrcRC:$src2),
7475 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7476 [(set DstVT.RC:$dst,
7477 (OpNode (DstVT.VT DstVT.RC:$src1),
7478 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007479 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007480 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007481
7482 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7483 (ins DstVT.RC:$src1, x86memop:$src2),
7484 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7485 [(set DstVT.RC:$dst,
7486 (OpNode (DstVT.VT DstVT.RC:$src1),
7487 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007488 (i32 FROUND_CURRENT)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007489 EVEX_4V, Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007490 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007491}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007492
Simon Pilgrim21e89792018-04-13 14:36:59 +00007493multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7494 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7495 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007496 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7497 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007498 !strconcat(asm,
7499 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007500 [(set DstVT.RC:$dst,
7501 (OpNode (DstVT.VT DstVT.RC:$src1),
7502 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007503 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007504 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007505}
7506
Simon Pilgrim21e89792018-04-13 14:36:59 +00007507multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7508 X86FoldableSchedWrite sched,
7509 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7510 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7511 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7512 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007513 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007514}
7515
Andrew Trick15a47742013-10-09 05:11:10 +00007516let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007517defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007518 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7519 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007520defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007521 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7522 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007523defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007524 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7525 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007526defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007527 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7528 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007529
Craig Topper8f85ad12016-11-14 02:46:58 +00007530def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007531 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007532def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007533 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007535def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7536 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7537def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007538 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007539def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7540 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7541def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007542 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007543
7544def : Pat<(f32 (sint_to_fp GR32:$src)),
7545 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7546def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007547 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007548def : Pat<(f64 (sint_to_fp GR32:$src)),
7549 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7550def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007551 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7552
Simon Pilgrim5647e892018-05-16 10:53:45 +00007553defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007554 v4f32x_info, i32mem, loadi32,
7555 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007556defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007557 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7558 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007559defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007560 i32mem, loadi32, "cvtusi2sd{l}">,
7561 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007562defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007563 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7564 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007565
Craig Topper8f85ad12016-11-14 02:46:58 +00007566def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007567 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007568def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007569 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007570
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007571def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7572 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7573def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7574 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7575def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7576 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7577def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7578 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7579
7580def : Pat<(f32 (uint_to_fp GR32:$src)),
7581 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7582def : Pat<(f32 (uint_to_fp GR64:$src)),
7583 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7584def : Pat<(f64 (uint_to_fp GR32:$src)),
7585 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7586def : Pat<(f64 (uint_to_fp GR64:$src)),
7587 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007588}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007589
7590//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007591// AVX-512 Scalar convert from float/double to integer
7592//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007593
7594multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7595 X86VectorVTInfo DstVT, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007596 SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007597 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007598 string aliasStr,
7599 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007600 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007601 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007602 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007603 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007604 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007605 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007606 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Craig Topper633fe982018-08-15 01:23:00 +00007607 [(set DstVT.RC:$dst, (OpNodeRnd (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007608 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007609 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007610 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007611 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007612 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007613 [(set DstVT.RC:$dst, (OpNode
Craig Topper633fe982018-08-15 01:23:00 +00007614 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007615 EVEX, VEX_LIG, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007616
7617 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007618 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007619 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007620 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007621 } // Predicates = [HasAVX512]
7622}
7623
7624multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7625 X86VectorVTInfo DstVT, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007626 SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007627 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007628 string aliasStr> :
Craig Topper633fe982018-08-15 01:23:00 +00007629 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, OpNodeRnd, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007630 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007631 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7632 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007633 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007634 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007635}
Asaf Badouh2744d212015-09-20 14:31:19 +00007636
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007637// Convert float/double to signed/unsigned int 32/64
Craig Topper633fe982018-08-15 01:23:00 +00007638defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,X86cvts2si,
7639 X86cvts2siRnd, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007640 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007641defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, X86cvts2si,
7642 X86cvts2siRnd, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007643 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007644defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info, X86cvts2usi,
7645 X86cvts2usiRnd, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007646 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007647defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info, X86cvts2usi,
7648 X86cvts2usiRnd, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007649 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007650defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, X86cvts2si,
7651 X86cvts2siRnd, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007652 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007653defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, X86cvts2si,
7654 X86cvts2siRnd, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007655 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007656defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info, X86cvts2usi,
7657 X86cvts2usiRnd, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007658 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007659defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info, X86cvts2usi,
7660 X86cvts2usiRnd, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007661 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007662
Elad Cohen0c260102017-01-11 09:11:48 +00007663// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7664// which produce unnecessary vmovs{s,d} instructions
7665let Predicates = [HasAVX512] in {
7666def : Pat<(v4f32 (X86Movss
7667 (v4f32 VR128X:$dst),
7668 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7669 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7670
7671def : Pat<(v4f32 (X86Movss
7672 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007673 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7674 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7675
7676def : Pat<(v4f32 (X86Movss
7677 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007678 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7679 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7680
Craig Topper38b713d2018-05-13 01:54:33 +00007681def : Pat<(v4f32 (X86Movss
7682 (v4f32 VR128X:$dst),
7683 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7684 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7685
Elad Cohen0c260102017-01-11 09:11:48 +00007686def : Pat<(v2f64 (X86Movsd
7687 (v2f64 VR128X:$dst),
7688 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7689 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7690
7691def : Pat<(v2f64 (X86Movsd
7692 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007693 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7694 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7695
7696def : Pat<(v2f64 (X86Movsd
7697 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007698 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7699 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007700
7701def : Pat<(v2f64 (X86Movsd
7702 (v2f64 VR128X:$dst),
7703 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7704 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007705
7706def : Pat<(v4f32 (X86Movss
7707 (v4f32 VR128X:$dst),
7708 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7709 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7710
7711def : Pat<(v4f32 (X86Movss
7712 (v4f32 VR128X:$dst),
7713 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7714 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7715
7716def : Pat<(v4f32 (X86Movss
7717 (v4f32 VR128X:$dst),
7718 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7719 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7720
7721def : Pat<(v4f32 (X86Movss
7722 (v4f32 VR128X:$dst),
7723 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7724 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7725
7726def : Pat<(v2f64 (X86Movsd
7727 (v2f64 VR128X:$dst),
7728 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7729 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7730
7731def : Pat<(v2f64 (X86Movsd
7732 (v2f64 VR128X:$dst),
7733 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7734 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7735
7736def : Pat<(v2f64 (X86Movsd
7737 (v2f64 VR128X:$dst),
7738 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7739 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7740
7741def : Pat<(v2f64 (X86Movsd
7742 (v2f64 VR128X:$dst),
7743 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7744 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007745} // Predicates = [HasAVX512]
7746
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007747// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007748multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7749 X86VectorVTInfo _DstRC, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007750 SDNode OpNodeInt, SDNode OpNodeRnd,
7751 X86FoldableSchedWrite sched, string aliasStr,
7752 bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007753let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007754 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007755 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007756 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007757 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007758 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007759 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007760 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007761 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007762 EVEX, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper90353a92018-01-06 21:02:22 +00007763 }
7764
7765 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7766 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007767 [(set _DstRC.RC:$dst, (OpNodeInt (_SrcRC.VT _SrcRC.RC:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007768 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007769 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7770 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7771 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007772 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007773 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007774 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007775 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7776 (ins _SrcRC.IntScalarMemOp:$src),
7777 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007778 [(set _DstRC.RC:$dst,
7779 (OpNodeInt (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007780 EVEX, VEX_LIG, Sched<[sched.Folded, sched.ReadAfterFold]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007781
Igor Bregerc59b3a22016-08-03 10:58:05 +00007782 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007783 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007784 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007785 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007786} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007787}
7788
Craig Topper61d8a602018-01-06 21:27:25 +00007789multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7790 X86VectorVTInfo _SrcRC,
7791 X86VectorVTInfo _DstRC, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007792 SDNode OpNodeInt, SDNode OpNodeRnd,
7793 X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007794 string aliasStr> :
Craig Topper633fe982018-08-15 01:23:00 +00007795 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeInt, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007796 aliasStr, 0> {
7797let Predicates = [HasAVX512] in {
7798 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7799 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007800 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007801}
7802}
Asaf Badouh2744d212015-09-20 14:31:19 +00007803
Igor Bregerc59b3a22016-08-03 10:58:05 +00007804defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007805 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSS2I,
7806 "{l}">, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007807defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007808 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSS2I,
7809 "{q}">, VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007810defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007811 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSD2I,
7812 "{l}">, XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007813defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007814 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSD2I,
7815 "{q}">, VEX_W, XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007816
Craig Topper61d8a602018-01-06 21:27:25 +00007817defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007818 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSS2I,
7819 "{l}">, XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007820defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007821 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSS2I,
7822 "{q}">, XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007823defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007824 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSD2I,
7825 "{l}">, XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007826defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007827 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSD2I,
7828 "{q}">, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007829
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007830//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007831// AVX-512 Convert form float to double and back
7832//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007833
Asaf Badouh2744d212015-09-20 14:31:19 +00007834multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007835 X86VectorVTInfo _Src, SDNode OpNode,
7836 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007837 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007838 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007839 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007840 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007841 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007842 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007843 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007844 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007845 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007846 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007847 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007848 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007849 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007850 EVEX_4V, VEX_LIG,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007851 Sched<[sched.Folded, sched.ReadAfterFold]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007852
Craig Topperd2011e32017-02-25 18:43:42 +00007853 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7854 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7855 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007856 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007857 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007858 let mayLoad = 1 in
7859 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7860 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007861 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00007862 EVEX_4V, VEX_LIG, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007864}
7865
Asaf Badouh2744d212015-09-20 14:31:19 +00007866// Scalar Coversion with SAE - suppress all exceptions
7867multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007868 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7869 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007870 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007871 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007872 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007873 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007874 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007875 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007876 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007877}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007878
Asaf Badouh2744d212015-09-20 14:31:19 +00007879// Scalar Conversion with rounding control (RC)
7880multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007881 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7882 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007883 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007884 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007885 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007886 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007887 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007888 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007889 EVEX_B, EVEX_RC;
7890}
Craig Toppera02e3942016-09-23 06:24:43 +00007891multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007892 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007893 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007894 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007895 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007896 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007897 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007898 }
7899}
7900
Simon Pilgrim21e89792018-04-13 14:36:59 +00007901multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7902 X86FoldableSchedWrite sched,
7903 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007904 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007905 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7906 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007907 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007908 }
7909}
Craig Toppera02e3942016-09-23 06:24:43 +00007910defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007911 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007912 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007913defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007914 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007915 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007916
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007917def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007918 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007919 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007920def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007921 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007922 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007923
7924def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007925 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007926 Requires<[HasAVX512, OptForSize]>;
7927
Asaf Badouh2744d212015-09-20 14:31:19 +00007928def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007929 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007930 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007931
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007932def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007933 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007934 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007935
7936def : Pat<(v4f32 (X86Movss
7937 (v4f32 VR128X:$dst),
7938 (v4f32 (scalar_to_vector
7939 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007940 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007941 Requires<[HasAVX512]>;
7942
7943def : Pat<(v2f64 (X86Movsd
7944 (v2f64 VR128X:$dst),
7945 (v2f64 (scalar_to_vector
7946 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007947 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007948 Requires<[HasAVX512]>;
7949
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007950//===----------------------------------------------------------------------===//
7951// AVX-512 Vector convert from signed/unsigned integer to float/double
7952// and from float/double to signed/unsigned integer
7953//===----------------------------------------------------------------------===//
7954
7955multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007956 X86VectorVTInfo _Src, SDNode OpNode,
7957 X86FoldableSchedWrite sched,
7958 string Broadcast = _.BroadcastStr,
7959 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007960
7961 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7962 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007963 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007964 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007965
7966 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007967 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007968 (_.VT (OpNode (_Src.VT
Craig Topperc8e183f2018-10-22 22:14:05 +00007969 (_Src.LdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007970 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007971
7972 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007973 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007974 "${src}"##Broadcast, "${src}"##Broadcast,
7975 (_.VT (OpNode (_Src.VT
7976 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007977 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007978 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007979}
7980// Coversion with SAE - suppress all exceptions
7981multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007982 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007983 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007984 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7985 (ins _Src.RC:$src), OpcodeStr,
7986 "{sae}, $src", "$src, {sae}",
7987 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007988 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007989 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007990}
7991
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007992// Conversion with rounding control (RC)
7993multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007994 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007995 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007996 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7997 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7998 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007999 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008000 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008001}
8002
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008003// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008004multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008005 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008006 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008007 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008008 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008009 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008010 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008011 }
8012 let Predicates = [HasVLX] in {
8013 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008014 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008015 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008016 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008017 }
8018}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008019
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008020// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008021multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008022 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008023 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008024 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008025 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008026 }
8027 let Predicates = [HasVLX] in {
8028 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008029 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008030 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008031 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00008032
8033 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
8034 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8035 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008036 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008037 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8038 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8039 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008040 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008041 }
8042}
8043
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008044defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008045 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00008046defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008047 PS, EVEX_CD8<32, CD8VH>;
8048
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008049def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8050 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008051
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008052let Predicates = [HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008053 def : Pat<(X86vzmovl (v2f64 (bitconvert
8054 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
8055 (VCVTPD2PSZ128rr VR128X:$src)>;
8056 def : Pat<(X86vzmovl (v2f64 (bitconvert
8057 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
8058 (VCVTPD2PSZ128rm addr:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00008059 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
8060 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008061 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
8062 (VCVTPS2PDZ256rm addr:$src)>;
8063}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00008064
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008065// Convert Signed/Unsigned Doubleword to Double
8066multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008067 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008068 // No rounding in this op
8069 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008070 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008071 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008072
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008073 let Predicates = [HasVLX] in {
8074 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008075 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008076 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008077 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008078 }
8079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008080
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008081// Convert Signed/Unsigned Doubleword to Float
8082multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008083 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008084 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008085 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008086 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008087 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008088 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008089
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008090 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008091 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008092 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008093 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008094 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008095 }
8096}
8097
8098// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008099multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008100 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008101 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008102 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008103 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008104 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008105 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008106 }
8107 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008108 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008109 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008110 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008111 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008112 }
8113}
8114
8115// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008116multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008117 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008118 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008119 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008120 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008121 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008122 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008123 }
8124 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008125 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008126 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008127 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008128 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008129 }
8130}
8131
8132// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00008133multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00008134 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008135 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008136 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008137 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008138 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008139 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008140 }
8141 let Predicates = [HasVLX] in {
8142 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00008143 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008144 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
8145 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00008146 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00008147 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008148 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008149 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00008150
8151 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
8152 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8153 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008154 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008155 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8156 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8157 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008158 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008159 }
8160}
8161
8162// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008163multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008164 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008165 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008166 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008167 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008168 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008169 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008170 }
8171 let Predicates = [HasVLX] in {
8172 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
8173 // memory forms of these instructions in Asm Parcer. They have the same
8174 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
8175 // due to the same reason.
8176 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008177 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008178 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008179 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00008180
8181 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
8182 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8183 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008184 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008185 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8186 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8187 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008188 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008189 }
8190}
8191
8192// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008193multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008194 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008195 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008196 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008197 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008198 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008199 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008200 }
8201 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008202 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008203 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008204 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008205 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008206 }
8207}
8208
8209// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008210multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008211 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008212 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008213 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008214 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008215 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008216 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008217 }
8218 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008219 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008220 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008221 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008222 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008223 }
8224}
8225
8226// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008227multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008228 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008229 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008230 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008231 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008232 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008233 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008234 }
8235 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008236 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00008237 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008238 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00008239 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008240 }
8241}
8242
8243// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008244multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008245 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008246 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008247 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008248 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008249 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008250 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008251 }
8252 let Predicates = [HasDQI, HasVLX] in {
8253 // Explicitly specified broadcast string, since we take only 2 elements
8254 // from v4f32x_info source
8255 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008256 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008257 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008258 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008259 }
8260}
8261
8262// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00008263multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00008264 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008265 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00008266 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008267 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008268 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008269 }
8270 let Predicates = [HasDQI, HasVLX] in {
8271 // Explicitly specified broadcast string, since we take only 2 elements
8272 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00008273 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008274 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008275 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008276 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008277 }
8278}
8279
8280// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00008281multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008282 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008283 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008284 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008285 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008286 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008287 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008288 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008289 }
8290 let Predicates = [HasDQI, HasVLX] in {
8291 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
8292 // memory forms of these instructions in Asm Parcer. They have the same
8293 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
8294 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00008295 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00008296 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
8297 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008298 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00008299 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
8300 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00008301
8302 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
8303 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8304 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008305 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008306 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8307 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8308 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008309 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008310 }
8311}
8312
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008313defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008314 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008315
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008316defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008317 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008318 PS, EVEX_CD8<32, CD8VF>;
8319
Craig Topperb2552e12018-06-14 03:16:58 +00008320defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008321 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008322 XS, EVEX_CD8<32, CD8VF>;
8323
Craig Topperb2552e12018-06-14 03:16:58 +00008324defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008325 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008326 PD, VEX_W, EVEX_CD8<64, CD8VF>;
8327
Craig Topperb2552e12018-06-14 03:16:58 +00008328defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008329 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008330 EVEX_CD8<32, CD8VF>;
8331
Craig Topperb2552e12018-06-14 03:16:58 +00008332defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
8333 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008334 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008335
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008336defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008337 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008338 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008339
8340defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008341 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008342 EVEX_CD8<32, CD8VF>;
8343
Craig Topper19e04b62016-05-19 06:13:58 +00008344defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008345 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008346 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008347
Craig Topper19e04b62016-05-19 06:13:58 +00008348defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008349 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008350 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008351
Craig Topper19e04b62016-05-19 06:13:58 +00008352defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008353 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008354 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008355
Craig Topper19e04b62016-05-19 06:13:58 +00008356defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008357 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008358 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008359
Craig Topper19e04b62016-05-19 06:13:58 +00008360defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008361 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008362 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008363
Craig Topper19e04b62016-05-19 06:13:58 +00008364defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008365 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008366 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008367
Craig Topper19e04b62016-05-19 06:13:58 +00008368defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008369 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008370 PD, EVEX_CD8<64, CD8VF>;
8371
Craig Topper19e04b62016-05-19 06:13:58 +00008372defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008373 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008374 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008375
Craig Topperb2552e12018-06-14 03:16:58 +00008376defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008377 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008378 PD, EVEX_CD8<64, CD8VF>;
8379
Craig Topperb2552e12018-06-14 03:16:58 +00008380defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008381 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008382 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008383
Craig Topperb2552e12018-06-14 03:16:58 +00008384defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008385 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008386 PD, EVEX_CD8<64, CD8VF>;
8387
Craig Topperb2552e12018-06-14 03:16:58 +00008388defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008389 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008390 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008391
8392defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008393 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008394 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008395
8396defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008397 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008398 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008399
Simon Pilgrima3af7962016-11-24 12:13:46 +00008400defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008401 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008402 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008403
Simon Pilgrima3af7962016-11-24 12:13:46 +00008404defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008405 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008406 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008407
Craig Topperb2552e12018-06-14 03:16:58 +00008408let Predicates = [HasAVX512] in {
8409 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
8410 (VCVTTPS2DQZrr VR512:$src)>;
8411 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
8412 (VCVTTPS2DQZrm addr:$src)>;
8413
8414 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
8415 (VCVTTPS2UDQZrr VR512:$src)>;
8416 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
8417 (VCVTTPS2UDQZrm addr:$src)>;
8418
8419 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
8420 (VCVTTPD2DQZrr VR512:$src)>;
8421 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8422 (VCVTTPD2DQZrm addr:$src)>;
8423
8424 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8425 (VCVTTPD2UDQZrr VR512:$src)>;
8426 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8427 (VCVTTPD2UDQZrm addr:$src)>;
8428}
8429
8430let Predicates = [HasVLX] in {
8431 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8432 (VCVTTPS2DQZ128rr VR128X:$src)>;
8433 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8434 (VCVTTPS2DQZ128rm addr:$src)>;
8435
8436 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8437 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8438 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8439 (VCVTTPS2UDQZ128rm addr:$src)>;
8440
8441 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8442 (VCVTTPS2DQZ256rr VR256X:$src)>;
8443 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8444 (VCVTTPS2DQZ256rm addr:$src)>;
8445
8446 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8447 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8448 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8449 (VCVTTPS2UDQZ256rm addr:$src)>;
8450
8451 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8452 (VCVTTPD2DQZ256rr VR256X:$src)>;
8453 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8454 (VCVTTPD2DQZ256rm addr:$src)>;
8455
8456 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8457 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8458 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8459 (VCVTTPD2UDQZ256rm addr:$src)>;
8460}
8461
8462let Predicates = [HasDQI] in {
8463 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8464 (VCVTTPS2QQZrr VR256X:$src)>;
8465 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8466 (VCVTTPS2QQZrm addr:$src)>;
8467
8468 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8469 (VCVTTPS2UQQZrr VR256X:$src)>;
8470 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8471 (VCVTTPS2UQQZrm addr:$src)>;
8472
8473 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8474 (VCVTTPD2QQZrr VR512:$src)>;
8475 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8476 (VCVTTPD2QQZrm addr:$src)>;
8477
8478 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8479 (VCVTTPD2UQQZrr VR512:$src)>;
8480 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8481 (VCVTTPD2UQQZrm addr:$src)>;
8482}
8483
8484let Predicates = [HasDQI, HasVLX] in {
8485 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8486 (VCVTTPS2QQZ256rr VR128X:$src)>;
8487 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8488 (VCVTTPS2QQZ256rm addr:$src)>;
8489
8490 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8491 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8492 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8493 (VCVTTPS2UQQZ256rm addr:$src)>;
8494
8495 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8496 (VCVTTPD2QQZ128rr VR128X:$src)>;
8497 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8498 (VCVTTPD2QQZ128rm addr:$src)>;
8499
8500 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8501 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8502 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8503 (VCVTTPD2UQQZ128rm addr:$src)>;
8504
8505 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8506 (VCVTTPD2QQZ256rr VR256X:$src)>;
8507 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8508 (VCVTTPD2QQZ256rm addr:$src)>;
8509
8510 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8511 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8512 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8513 (VCVTTPD2UQQZ256rm addr:$src)>;
8514}
8515
Craig Toppere38c57a2015-11-27 05:44:02 +00008516let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008517def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008518 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008519 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8520 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008521
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008522def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8523 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008524 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8525 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008526
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008527def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8528 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008529 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8530 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008531
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008532def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8533 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008534 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8535 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008536
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008537def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8538 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008539 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8540 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008541
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008542def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8543 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008544 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8545 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008546
Simon Pilgrima3af7962016-11-24 12:13:46 +00008547def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008548 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8549 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8550 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008551}
8552
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008553let Predicates = [HasAVX512, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008554 def : Pat<(X86vzmovl (v2i64 (bitconvert
8555 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
8556 (VCVTPD2DQZ128rr VR128X:$src)>;
8557 def : Pat<(X86vzmovl (v2i64 (bitconvert
8558 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8559 (VCVTPD2DQZ128rm addr:$src)>;
8560 def : Pat<(X86vzmovl (v2i64 (bitconvert
8561 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
8562 (VCVTPD2UDQZ128rr VR128X:$src)>;
8563 def : Pat<(X86vzmovl (v2i64 (bitconvert
8564 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
8565 (VCVTTPD2DQZ128rr VR128X:$src)>;
8566 def : Pat<(X86vzmovl (v2i64 (bitconvert
8567 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8568 (VCVTTPD2DQZ128rm addr:$src)>;
8569 def : Pat<(X86vzmovl (v2i64 (bitconvert
8570 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
8571 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Craig Topperd7467472017-10-14 04:18:09 +00008572
8573 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8574 (VCVTDQ2PDZ128rm addr:$src)>;
8575 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8576 (VCVTDQ2PDZ128rm addr:$src)>;
8577
8578 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8579 (VCVTUDQ2PDZ128rm addr:$src)>;
8580 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8581 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008582}
8583
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008584let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008585 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008586 (VCVTPD2PSZrm addr:$src)>;
8587 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8588 (VCVTPS2PDZrm addr:$src)>;
8589}
8590
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008591let Predicates = [HasDQI, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008592 def : Pat<(X86vzmovl (v2f64 (bitconvert
8593 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
8594 (VCVTQQ2PSZ128rr VR128X:$src)>;
8595 def : Pat<(X86vzmovl (v2f64 (bitconvert
8596 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
8597 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008598}
8599
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008600let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008601def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8602 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8603 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8604 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8605
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008606def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8607 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8608 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8609 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8610
8611def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8612 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8613 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8614 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8615
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008616def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8617 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8618 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8619 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8620
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008621def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8622 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8623 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8624 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8625
8626def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8627 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8628 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8629 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8630
8631def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8632 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8633 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8634 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8635
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008636def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8637 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8638 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8639 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8640
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008641def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8642 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8643 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8644 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8645
8646def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8647 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8648 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8649 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8650
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008651def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8652 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8653 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8654 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8655
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008656def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8657 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8658 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8659 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8660}
8661
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008662//===----------------------------------------------------------------------===//
8663// Half precision conversion instructions
8664//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008665
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008666multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008667 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008668 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008669 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8670 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008671 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008672 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008673 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8674 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8675 (X86cvtph2ps (_src.VT
Craig Topperc8e183f2018-10-22 22:14:05 +00008676 (ld_frag addr:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008677 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008678}
8679
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008680multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008681 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008682 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8683 (ins _src.RC:$src), "vcvtph2ps",
8684 "{sae}, $src", "$src, {sae}",
8685 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008686 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008687 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008688}
8689
Craig Toppere7fb3002017-11-07 07:13:07 +00008690let Predicates = [HasAVX512] in
Craig Topperc8e183f2018-10-22 22:14:05 +00008691 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, load,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008692 WriteCvtPH2PSZ>,
8693 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008694 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008695
8696let Predicates = [HasVLX] in {
8697 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Craig Topperc8e183f2018-10-22 22:14:05 +00008698 load, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008699 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008700 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Craig Topperc8e183f2018-10-22 22:14:05 +00008701 load, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008702 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008703
8704 // Pattern match vcvtph2ps of a scalar i64 load.
8705 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8706 (VCVTPH2PSZ128rm addr:$src)>;
8707 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8708 (VCVTPH2PSZ128rm addr:$src)>;
8709 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8710 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8711 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008712}
8713
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008714multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008715 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008716 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008717 (ins _src.RC:$src1, i32u8imm:$src2),
8718 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008719 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008720 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008721 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008722 let hasSideEffects = 0, mayStore = 1 in {
8723 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8724 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008725 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008726 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008727 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8728 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008729 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008730 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008731 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008732}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008733
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008734multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8735 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008736 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008737 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008738 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008739 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008740 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008741 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008742}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008743
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008744let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008745 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008746 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8747 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008748 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008749 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008750 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8751 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008752 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008753 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8754 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008755 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008756 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008757
8758 def : Pat<(store (f64 (extractelt
8759 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8760 (iPTR 0))), addr:$dst),
8761 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8762 def : Pat<(store (i64 (extractelt
8763 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8764 (iPTR 0))), addr:$dst),
8765 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8766 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8767 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8768 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8769 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008770}
Asaf Badouh2489f352015-12-02 08:17:51 +00008771
Craig Topper9820e342016-09-20 05:44:47 +00008772// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008773let Predicates = [HasVLX] in {
8774 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8775 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8776 // configurations we support (the default). However, falling back to MXCSR is
8777 // more consistent with other instructions, which are always controlled by it.
8778 // It's encoded as 0b100.
8779 def : Pat<(fp_to_f16 FR32X:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008780 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (v8i16 (VCVTPS2PHZ128rr
8781 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4))), sub_16bit))>;
Craig Topperb3b50332016-09-19 02:53:37 +00008782
8783 def : Pat<(f16_to_fp GR16:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008784 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8785 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008786
8787 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00008788 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8789 (v8i16 (VCVTPS2PHZ128rr
8790 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008791}
8792
Cameron McInally872ed412018-12-10 15:21:35 +00008793// Unordered/Ordered scalar fp compare with Sae and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008794multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008795 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008796 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008797 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008798 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008799 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008800}
8801
8802let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008803 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008804 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008805 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008806 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008807 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008808 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008809 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008810 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8811}
8812
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008813let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8814 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008815 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008816 EVEX_CD8<32, CD8VT1>;
8817 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008818 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008819 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8820 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008821 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008822 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008823 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008824 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008825 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008826 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8827 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008828 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008829 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008830 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008831 EVEX_CD8<32, CD8VT1>;
8832 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008833 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008834 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008835
Craig Topper00265772018-01-23 21:37:51 +00008836 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008837 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008838 EVEX_CD8<32, CD8VT1>;
8839 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008840 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008841 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008842 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008843}
Michael Liao5bf95782014-12-04 05:20:33 +00008844
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008845/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008846multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008847 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008848 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008849 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8850 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8851 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008852 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008853 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008854 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008855 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008856 "$src2, $src1", "$src1, $src2",
8857 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008858 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008859 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008860}
8861}
8862
Craig Topperf43807d2018-06-15 04:42:54 +00008863defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8864 f32x_info>, EVEX_CD8<32, CD8VT1>,
8865 T8PD;
8866defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8867 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8868 T8PD;
8869defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8870 SchedWriteFRsqrt.Scl, f32x_info>,
8871 EVEX_CD8<32, CD8VT1>, T8PD;
8872defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8873 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8874 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008875
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008876/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8877multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008878 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008879 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008880 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8881 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008882 (_.VT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008883 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008884 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8885 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008886 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008887 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008888 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008889 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8890 (ins _.ScalarMemOp:$src), OpcodeStr,
8891 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008892 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008893 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008894 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper176f3312017-02-25 19:18:11 +00008895 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008896}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008897
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008898multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008899 X86SchedWriteWidths sched> {
8900 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008901 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008902 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008903 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008904
8905 // Define only if AVX512VL feature is present.
8906 let Predicates = [HasVLX] in {
8907 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008908 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008909 EVEX_V128, EVEX_CD8<32, CD8VF>;
8910 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008911 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008912 EVEX_V256, EVEX_CD8<32, CD8VF>;
8913 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008914 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008915 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8916 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008917 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008918 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8919 }
8920}
8921
Simon Pilgrimc7088682018-05-01 18:06:07 +00008922defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8923defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008924
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008925/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008926multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008927 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008928 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008929 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8930 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8931 "$src2, $src1", "$src1, $src2",
8932 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008933 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008934 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008935
8936 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8937 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008938 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008939 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008940 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008941 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008942
8943 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008944 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008945 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008946 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008947 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008948 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper176f3312017-02-25 19:18:11 +00008949 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008950}
8951
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008952multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008953 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008954 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8955 EVEX_CD8<32, CD8VT1>;
8956 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8957 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008958}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008959
Craig Toppere1cac152016-06-07 07:27:54 +00008960let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008961 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008962 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008963 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8964 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008965}
Igor Breger8352a0d2015-07-28 06:53:28 +00008966
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008967defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008968 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008969/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008970
8971multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008972 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008973 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008974 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8975 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008976 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008977 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008978
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008979 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8980 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008981 (OpNode (_.VT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008982 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008983 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008984 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008985
8986 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008987 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008988 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008989 (OpNode (_.VT
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008990 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008991 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00008992 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper176f3312017-02-25 19:18:11 +00008993 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008994}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008995multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008996 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008997 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008998 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8999 (ins _.RC:$src), OpcodeStr,
9000 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009001 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009002 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00009003}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00009004
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00009005multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009006 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00009007 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
9008 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
9009 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
9010 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
9011 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
9012 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00009013}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00009014
Asaf Badouh402ebb32015-06-03 13:41:48 +00009015multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009016 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00009017 // Define only if AVX512VL feature is present.
9018 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009019 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00009020 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009021 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00009022 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009023 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00009024 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009025 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00009026 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
9027 }
9028}
Michael Liao5bf95782014-12-04 05:20:33 +00009029
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009030let Predicates = [HasERI] in {
9031 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
9032 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
9033 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00009034}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009035defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00009036 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009037 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00009038
Simon Pilgrim21e89792018-04-13 14:36:59 +00009039multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
9040 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00009041 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00009042 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9043 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009044 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009045 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00009046}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00009047
Simon Pilgrim21e89792018-04-13 14:36:59 +00009048multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
9049 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00009050 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00009051 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00009052 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00009053 (_.VT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009054 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009055 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9056 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00009057 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00009058 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009059 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009060 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9061 (ins _.ScalarMemOp:$src), OpcodeStr,
9062 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00009063 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00009064 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009065 EVEX, EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper176f3312017-02-25 19:18:11 +00009066 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009067}
9068
Simon Pilgrimc7088682018-05-01 18:06:07 +00009069multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009070 X86SchedWriteSizes sched> {
9071 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
9072 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009073 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009074 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
9075 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009076 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
9077 // Define only if AVX512VL feature is present.
9078 let Predicates = [HasVLX] in {
9079 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009080 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009081 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
9082 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009083 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009084 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
9085 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009086 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009087 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
9088 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009089 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00009090 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
9091 }
9092}
9093
Simon Pilgrimc7088682018-05-01 18:06:07 +00009094multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009095 X86SchedWriteSizes sched> {
9096 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
9097 sched.PS.ZMM, v16f32_info>,
9098 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
9099 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
9100 sched.PD.ZMM, v8f64_info>,
9101 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00009102}
9103
Simon Pilgrim21e89792018-04-13 14:36:59 +00009104multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00009105 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00009106 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00009107 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00009108 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
9109 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00009110 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00009111 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009112 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009113 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00009114 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9115 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
9116 "$src2, $src1", "$src1, $src2",
9117 (X86fsqrtRnds (_.VT _.RC:$src1),
9118 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009119 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009120 Sched<[sched.Folded, sched.ReadAfterFold]>;
Clement Courbet41a13742018-01-15 12:05:33 +00009121 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00009122 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
9123 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00009124 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00009125 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009126 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009127 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00009128
Clement Courbet41a13742018-01-15 12:05:33 +00009129 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
9130 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009131 (ins _.FRC:$src1, _.FRC:$src2),
9132 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009133 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00009134 let mayLoad = 1 in
9135 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009136 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
9137 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009138 Sched<[sched.Folded, sched.ReadAfterFold]>;
Clement Courbet41a13742018-01-15 12:05:33 +00009139 }
Craig Topper176f3312017-02-25 19:18:11 +00009140 }
Igor Breger4c4cd782015-09-20 09:13:41 +00009141
Clement Courbet41a13742018-01-15 12:05:33 +00009142 let Predicates = [HasAVX512] in {
9143 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009144 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00009145 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00009146 }
Craig Toppereff606c2017-11-06 04:04:01 +00009147
Clement Courbet41a13742018-01-15 12:05:33 +00009148 let Predicates = [HasAVX512, OptForSize] in {
9149 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009150 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00009151 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00009152 }
Craig Topperd6471cb2017-11-05 21:14:06 +00009153}
Igor Breger4c4cd782015-09-20 09:13:41 +00009154
Simon Pilgrimc7088682018-05-01 18:06:07 +00009155multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009156 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00009157 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00009158 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00009159 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00009160 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00009161}
9162
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009163defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
9164 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009165
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00009166defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009167
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009168multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009169 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009170 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00009171 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009172 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
9173 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009174 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009175 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009176 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009177
Craig Topper0ccec702017-11-11 08:24:15 +00009178 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009179 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009180 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00009181 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009182 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009183 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009184
Craig Topper0ccec702017-11-11 08:24:15 +00009185 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00009186 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00009187 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009188 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00009189 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009190 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009191 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009192
Clement Courbetda1fad32018-01-15 14:24:07 +00009193 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00009194 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
9195 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
9196 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00009197 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00009198
9199 let mayLoad = 1 in
9200 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
9201 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9202 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00009203 []>, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper0ccec702017-11-11 08:24:15 +00009204 }
9205 }
9206
9207 let Predicates = [HasAVX512] in {
9208 def : Pat<(ffloor _.FRC:$src),
9209 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
9210 _.FRC:$src, (i32 0x9)))>;
9211 def : Pat<(fceil _.FRC:$src),
9212 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
9213 _.FRC:$src, (i32 0xa)))>;
9214 def : Pat<(ftrunc _.FRC:$src),
9215 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
9216 _.FRC:$src, (i32 0xb)))>;
9217 def : Pat<(frint _.FRC:$src),
9218 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
9219 _.FRC:$src, (i32 0x4)))>;
9220 def : Pat<(fnearbyint _.FRC:$src),
9221 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
9222 _.FRC:$src, (i32 0xc)))>;
9223 }
9224
9225 let Predicates = [HasAVX512, OptForSize] in {
9226 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
9227 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
9228 addr:$src, (i32 0x9)))>;
9229 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
9230 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
9231 addr:$src, (i32 0xa)))>;
9232 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
9233 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
9234 addr:$src, (i32 0xb)))>;
9235 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
9236 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
9237 addr:$src, (i32 0x4)))>;
9238 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
9239 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
9240 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00009241 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00009242}
9243
Craig Topperf43807d2018-06-15 04:42:54 +00009244defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
9245 SchedWriteFRnd.Scl, f32x_info>,
9246 AVX512AIi8Base, EVEX_4V,
9247 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009248
Craig Topperf43807d2018-06-15 04:42:54 +00009249defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
9250 SchedWriteFRnd.Scl, f64x_info>,
9251 VEX_W, AVX512AIi8Base, EVEX_4V,
9252 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00009253
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009254multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
9255 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
9256 dag OutMask, Predicate BasePredicate> {
9257 let Predicates = [BasePredicate] in {
9258 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
9259 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
9260 (extractelt _.VT:$dst, (iPTR 0))))),
9261 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
9262 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
9263
9264 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
9265 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
9266 ZeroFP))),
9267 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
9268 OutMask, _.VT:$src2, _.VT:$src1)>;
9269 }
9270}
9271
Tomasz Krupabcaab532018-06-15 18:05:24 +00009272defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
9273 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
9274 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
9275defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
9276 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
9277 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
9278
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009279multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009280 X86VectorVTInfo _, PatLeaf ZeroFP,
9281 bits<8> ImmV, Predicate BasePredicate> {
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009282 let Predicates = [BasePredicate] in {
Craig Topperecf7c5b2018-06-25 00:05:09 +00009283 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009284 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
9285 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009286 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Craig Topperecf7c5b2018-06-25 00:05:09 +00009287 _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009288
Craig Topperecf7c5b2018-06-25 00:05:09 +00009289 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009290 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009291 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Craig Topperecf7c5b2018-06-25 00:05:09 +00009292 VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00009293 }
9294}
9295
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009296defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009297 v4f32x_info, fp32imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009298defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009299 v4f32x_info, fp32imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009300defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009301 v2f64x_info, fp64imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009302defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009303 v2f64x_info, fp64imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009304
9305
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009306//-------------------------------------------------
9307// Integer truncate and extend operations
9308//-------------------------------------------------
9309
Igor Breger074a64e2015-07-24 17:24:15 +00009310multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009311 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009312 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00009313 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00009314 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
9315 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009316 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009317 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00009318
Craig Topper3a34c352018-06-12 19:59:08 +00009319 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00009320 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
9321 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009322 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009323 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009324
Igor Breger074a64e2015-07-24 17:24:15 +00009325 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
9326 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009327 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00009328 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
9329 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009330}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009331
Igor Breger074a64e2015-07-24 17:24:15 +00009332multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
9333 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009334 PatFrag truncFrag, PatFrag mtruncFrag,
9335 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009336
Igor Breger074a64e2015-07-24 17:24:15 +00009337 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009338 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00009339 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009340
Craig Toppera11a3b32018-08-25 17:48:17 +00009341 def : Pat<(mtruncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst,
9342 SrcInfo.KRCWM:$mask),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009343 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00009344 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
9345}
9346
Craig Topperb2868232018-01-14 08:11:36 +00009347multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009348 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00009349 AVX512VLVectorVTInfo VTSrcInfo,
9350 X86VectorVTInfo DestInfoZ128,
9351 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
9352 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
9353 X86MemOperand x86memopZ, PatFrag truncFrag,
9354 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00009355
9356 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009357 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009358 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00009359 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009360 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00009361
Simon Pilgrim21e89792018-04-13 14:36:59 +00009362 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009363 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00009364 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009365 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00009366 }
9367 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009368 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009369 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00009370 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009371 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00009372}
9373
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009374multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009375 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009376 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009377 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009378 avx512vl_i64_info, v16i8x_info, v16i8x_info,
9379 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
9380 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00009381}
9382
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009383multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009384 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009385 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009386 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009387 avx512vl_i64_info, v8i16x_info, v8i16x_info,
9388 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
9389 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009390}
9391
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009392multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009393 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009394 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009395 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009396 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9397 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9398 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009399}
9400
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009401multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009402 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009403 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009404 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009405 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9406 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9407 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009408}
9409
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009410multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009411 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009412 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009413 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009414 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9415 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9416 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009417}
9418
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009419multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009420 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009421 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9422 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009423 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009424 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9425 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009426}
9427
Simon Pilgrim21e89792018-04-13 14:36:59 +00009428defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009429 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009430defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009431 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009432defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009433 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009434
Simon Pilgrim21e89792018-04-13 14:36:59 +00009435defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009436 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009437defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009438 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009439defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009440 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009441
Simon Pilgrim21e89792018-04-13 14:36:59 +00009442defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009443 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009444defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009445 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009446defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009447 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009448
Simon Pilgrim21e89792018-04-13 14:36:59 +00009449defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009450 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009451defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009452 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009453defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009454 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009455
Simon Pilgrim21e89792018-04-13 14:36:59 +00009456defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009457 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009458defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009459 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009460defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009461 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009462
Simon Pilgrim21e89792018-04-13 14:36:59 +00009463defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009464 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009465defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009466 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009467defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009468 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009469
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009470let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009471def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009472 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009473 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009474 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009475def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009476 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009477 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009478 VR256X:$src, sub_ymm)))), sub_xmm))>;
9479}
9480
9481let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009482def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009483 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009484 VR256X:$src, sub_ymm))), sub_xmm))>;
9485}
9486
Simon Pilgrim21e89792018-04-13 14:36:59 +00009487multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009488 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009489 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009490 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009491 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9492 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009493 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009494 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009495
Craig Toppere1cac152016-06-07 07:27:54 +00009496 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9497 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009498 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009499 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009500 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009501}
9502
Simon Pilgrim21e89792018-04-13 14:36:59 +00009503multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009504 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009505 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009506 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009507 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009508 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009509 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009510
Simon Pilgrim21e89792018-04-13 14:36:59 +00009511 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009512 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009513 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009514 }
9515 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009516 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009517 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009518 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009519 }
9520}
9521
Simon Pilgrim21e89792018-04-13 14:36:59 +00009522multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009523 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009524 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009525 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009526 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009527 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009528 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009529
Simon Pilgrim21e89792018-04-13 14:36:59 +00009530 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topperaca83902018-11-13 19:45:21 +00009531 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009532 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009533 }
9534 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009535 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009536 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009537 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009538 }
9539}
9540
Simon Pilgrim21e89792018-04-13 14:36:59 +00009541multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009542 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009543 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009544 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009545 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009546 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009547 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009548
Simon Pilgrim21e89792018-04-13 14:36:59 +00009549 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topperaca83902018-11-13 19:45:21 +00009550 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009551 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009552 }
9553 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009554 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topperaca83902018-11-13 19:45:21 +00009555 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009556 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009557 }
9558}
9559
Simon Pilgrim21e89792018-04-13 14:36:59 +00009560multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009561 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009562 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009563 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009564 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009565 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009566 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009567
Simon Pilgrim21e89792018-04-13 14:36:59 +00009568 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009569 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009570 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009571 }
9572 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009573 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009574 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009575 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009576 }
9577}
9578
Simon Pilgrim21e89792018-04-13 14:36:59 +00009579multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009580 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009581 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009582 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009583 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009584 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009585 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009586
Simon Pilgrim21e89792018-04-13 14:36:59 +00009587 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topperaca83902018-11-13 19:45:21 +00009588 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009589 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009590 }
9591 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009592 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009593 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009594 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009595 }
9596}
9597
Simon Pilgrim21e89792018-04-13 14:36:59 +00009598multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009599 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009600 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009601
9602 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009603 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009604 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009605 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9606
Simon Pilgrim21e89792018-04-13 14:36:59 +00009607 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009608 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009609 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9610 }
9611 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009612 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009613 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009614 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9615 }
9616}
9617
Craig Topperaca83902018-11-13 19:45:21 +00009618defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", zext, zext_invec, "z", WriteShuffle256>;
9619defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", zext, zext_invec, "z", WriteShuffle256>;
9620defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", zext, zext_invec, "z", WriteShuffle256>;
9621defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", zext, zext_invec, "z", WriteShuffle256>;
9622defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", zext, zext_invec, "z", WriteShuffle256>;
9623defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", zext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009624
Craig Topperaca83902018-11-13 19:45:21 +00009625defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", sext, sext_invec, "s", WriteShuffle256>;
9626defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", sext, sext_invec, "s", WriteShuffle256>;
9627defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", sext, sext_invec, "s", WriteShuffle256>;
9628defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", sext, sext_invec, "s", WriteShuffle256>;
9629defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", sext, sext_invec, "s", WriteShuffle256>;
9630defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", sext, sext_invec, "s", WriteShuffle256>;
9631
9632
9633// Patterns that we also need any extend versions of. aext_vector_inreg
9634// is currently legalized to zext_vector_inreg.
9635multiclass AVX512_pmovx_patterns_base<string OpcPrefix, SDNode ExtOp> {
9636 // 256-bit patterns
9637 let Predicates = [HasVLX, HasBWI] in {
9638 def : Pat<(v16i16 (ExtOp (loadv16i8 addr:$src))),
9639 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9640 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9641 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9642 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9643 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9644 }
9645
9646 let Predicates = [HasVLX] in {
9647 def : Pat<(v8i32 (ExtOp (loadv8i16 addr:$src))),
9648 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9649 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9650 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9651 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9652 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9653
9654 def : Pat<(v4i64 (ExtOp (loadv4i32 addr:$src))),
9655 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9656 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9657 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9658 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9659 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9660 }
9661
9662 // 512-bit patterns
9663 let Predicates = [HasBWI] in {
9664 def : Pat<(v32i16 (ExtOp (loadv32i8 addr:$src))),
9665 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9666 }
9667 let Predicates = [HasAVX512] in {
9668 def : Pat<(v16i32 (ExtOp (loadv16i8 addr:$src))),
9669 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9670 def : Pat<(v16i32 (ExtOp (loadv16i16 addr:$src))),
9671 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9672
9673 def : Pat<(v8i64 (ExtOp (loadv8i16 addr:$src))),
9674 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9675
9676 def : Pat<(v8i64 (ExtOp (loadv8i32 addr:$src))),
9677 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9678 }
9679}
9680
9681multiclass AVX512_pmovx_patterns_aext<string OpcPrefix, SDNode ExtOp> :
9682 AVX512_pmovx_patterns_base<OpcPrefix, ExtOp> {
9683 let Predicates = [HasVLX, HasBWI] in {
9684 def : Pat<(v16i16 (ExtOp (v16i8 VR128X:$src))),
9685 (!cast<I>(OpcPrefix#BWZ256rr) VR128X:$src)>;
9686 }
9687
9688 let Predicates = [HasVLX] in {
9689 def : Pat<(v8i32 (ExtOp (v8i16 VR128X:$src))),
9690 (!cast<I>(OpcPrefix#WDZ256rr) VR128X:$src)>;
9691
9692 def : Pat<(v4i64 (ExtOp (v4i32 VR128X:$src))),
9693 (!cast<I>(OpcPrefix#DQZ256rr) VR128X:$src)>;
9694 }
9695
9696 // 512-bit patterns
9697 let Predicates = [HasBWI] in {
9698 def : Pat<(v32i16 (ExtOp (v32i8 VR256X:$src))),
9699 (!cast<I>(OpcPrefix#BWZrr) VR256X:$src)>;
9700 }
9701 let Predicates = [HasAVX512] in {
9702 def : Pat<(v16i32 (ExtOp (v16i8 VR128X:$src))),
9703 (!cast<I>(OpcPrefix#BDZrr) VR128X:$src)>;
9704 def : Pat<(v16i32 (ExtOp (v16i16 VR256X:$src))),
9705 (!cast<I>(OpcPrefix#WDZrr) VR256X:$src)>;
9706
9707 def : Pat<(v8i64 (ExtOp (v8i16 VR128X:$src))),
9708 (!cast<I>(OpcPrefix#WQZrr) VR128X:$src)>;
9709
9710 def : Pat<(v8i64 (ExtOp (v8i32 VR256X:$src))),
9711 (!cast<I>(OpcPrefix#DQZrr) VR256X:$src)>;
9712 }
9713}
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009714
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009715
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009716multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Topperaca83902018-11-13 19:45:21 +00009717 SDNode InVecOp> :
9718 AVX512_pmovx_patterns_base<OpcPrefix, ExtOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009719 // 128-bit patterns
9720 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009721 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009722 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009723 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009724 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009725 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009726 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009727 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009728 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009729 def : Pat<(v8i16 (InVecOp (loadv16i8 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009730 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9731 }
9732 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009733 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009734 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009735 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009736 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009737 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009738 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009739 def : Pat<(v4i32 (InVecOp (loadv16i8 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009740 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9741
Craig Toppera30db992018-04-04 07:00:24 +00009742 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009743 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009744 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009745 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009746 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009747 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009748 def : Pat<(v2i64 (InVecOp (loadv16i8 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009749 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9750
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009751 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009752 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009753 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009754 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009755 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009756 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009757 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009758 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009759 def : Pat<(v4i32 (InVecOp (loadv8i16 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009760 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9761
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009762 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009763 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009764 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009765 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009766 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009767 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009768 def : Pat<(v2i64 (InVecOp (loadv8i16 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009769 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9770
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009771 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009772 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009773 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009774 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009775 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009776 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009777 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009778 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Craig Topperc8e183f2018-10-22 22:14:05 +00009779 def : Pat<(v2i64 (InVecOp (loadv4i32 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009780 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9781 }
Craig Topper64378f42016-10-09 23:08:39 +00009782 let Predicates = [HasVLX] in {
Craig Topperaca83902018-11-13 19:45:21 +00009783 def : Pat<(v8i32 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009784 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009785 def : Pat<(v8i32 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009786 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009787 def : Pat<(v8i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009788 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009789 def : Pat<(v8i32 (InVecOp (loadv16i8 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009790 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9791
Craig Topperaca83902018-11-13 19:45:21 +00009792 def : Pat<(v4i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009793 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009794 def : Pat<(v4i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009795 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009796 def : Pat<(v4i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009797 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009798 def : Pat<(v4i64 (InVecOp (loadv16i8 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009799 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9800
Craig Topperaca83902018-11-13 19:45:21 +00009801 def : Pat<(v4i64 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009802 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009803 def : Pat<(v4i64 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009804 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009805 def : Pat<(v4i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009806 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009807 def : Pat<(v4i64 (InVecOp (loadv8i16 addr:$src))),
Craig Topper64378f42016-10-09 23:08:39 +00009808 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009809 }
9810 // 512-bit patterns
Craig Topper64378f42016-10-09 23:08:39 +00009811 let Predicates = [HasAVX512] in {
Craig Topperaca83902018-11-13 19:45:21 +00009812 def : Pat<(v8i64 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009813 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topperaca83902018-11-13 19:45:21 +00009814 def : Pat<(v8i64 (InVecOp (loadv16i8 addr:$src))),
Craig Topper9ece2f72016-10-10 06:25:48 +00009815 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009816 }
9817}
9818
Craig Topperaca83902018-11-13 19:45:21 +00009819defm : AVX512_pmovx_patterns<"VPMOVSX", sext, sext_invec>;
9820defm : AVX512_pmovx_patterns<"VPMOVZX", zext, zext_invec>;
9821defm : AVX512_pmovx_patterns_aext<"VPMOVZX", anyext>;
9822
9823// Without BWI we can't do a trunc from v16i16 to v16i8. DAG combine can merge
9824// ext+trunc aggresively making it impossible to legalize the DAG to this
9825// pattern directly.
9826let Predicates = [HasAVX512, NoBWI] in {
9827def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
9828 (VPMOVDBZrr (v16i32 (VPMOVZXWDZrr VR256X:$src)))>;
9829def: Pat<(v16i8 (trunc (bc_v16i16 (loadv4i64 addr:$src)))),
9830 (VPMOVDBZrr (v16i32 (VPMOVZXWDZrm addr:$src)))>;
9831def: Pat<(store (v16i8 (trunc (v16i16 VR256X:$src))), addr:$dst),
9832 (VPMOVDBZmr addr:$dst, (v16i32 (VPMOVZXWDZrr VR256X:$src)))>;
9833}
Craig Topper64378f42016-10-09 23:08:39 +00009834
Craig Topper17d64c72018-11-09 20:09:53 +00009835// Without BWI we can't do a trunc from v16i16 to v16i8. DAG combine can merge
9836// ext+trunc aggresively making it impossible to legalize the DAG to this
9837// pattern directly.
9838let Predicates = [HasAVX512, NoBWI] in {
9839def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
9840 (VPMOVDBZrr (v16i32 (VPMOVZXWDZrr VR256X:$src)))>;
9841def: Pat<(v16i8 (trunc (bc_v16i16 (loadv4i64 addr:$src)))),
9842 (VPMOVDBZrr (v16i32 (VPMOVZXWDZrm addr:$src)))>;
9843def: Pat<(store (v16i8 (trunc (v16i16 VR256X:$src))), addr:$dst),
9844 (VPMOVDBZmr addr:$dst, (v16i32 (VPMOVZXWDZrr VR256X:$src)))>;
9845}
9846
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009847//===----------------------------------------------------------------------===//
9848// GATHER - SCATTER Operations
9849
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009850// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009851multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009852 X86MemOperand memop, PatFrag GatherNode,
9853 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009854 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9855 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009856 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9857 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009858 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009859 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009860 [(set _.RC:$dst, MaskRC:$mask_wb,
9861 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009862 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009863 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009864}
Cameron McInally45325962014-03-26 13:50:50 +00009865
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009866multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9867 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9868 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009869 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009870 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009871 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009872let Predicates = [HasVLX] in {
9873 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009874 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009875 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009876 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009877 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009878 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009879 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009880 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009881}
Cameron McInally45325962014-03-26 13:50:50 +00009882}
9883
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009884multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9885 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009886 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009887 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009888 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009889 mgatherv8i64>, EVEX_V512;
9890let Predicates = [HasVLX] in {
9891 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009892 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009893 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009894 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009895 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009896 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009897 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009898 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009899 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009900}
Cameron McInally45325962014-03-26 13:50:50 +00009901}
Michael Liao5bf95782014-12-04 05:20:33 +00009902
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009903
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009904defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9905 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9906
9907defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9908 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009909
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009910multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009911 X86MemOperand memop, PatFrag ScatterNode,
9912 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009913
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009914let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009915
Craig Topper0b590342018-01-11 06:31:28 +00009916 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9917 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009918 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009919 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009920 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9921 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009922 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9923 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009924}
9925
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009926multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9927 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9928 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009929 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009930 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009931 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009932let Predicates = [HasVLX] in {
9933 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009934 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009935 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009936 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009937 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009938 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009939 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009940 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009941}
Cameron McInally45325962014-03-26 13:50:50 +00009942}
9943
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009944multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9945 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009946 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009947 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009948 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009949 mscatterv8i64>, EVEX_V512;
9950let Predicates = [HasVLX] in {
9951 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009952 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009953 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009954 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009955 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009956 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009957 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009958 vx64xmem, mscatterv2i64, VK2WM>,
9959 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009960}
Cameron McInally45325962014-03-26 13:50:50 +00009961}
9962
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009963defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9964 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009965
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009966defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9967 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009968
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009969// prefetch
9970multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9971 RegisterClass KRC, X86MemOperand memop> {
Chandler Carruthcdf0add2018-07-16 04:17:51 +00009972 let Predicates = [HasPFI], mayLoad = 1, mayStore = 1 in
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009973 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009974 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9975 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009976}
9977
9978defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009979 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009980
9981defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009982 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009983
9984defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009985 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009986
9987defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009988 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009989
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009990defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009991 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009992
9993defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009994 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009995
9996defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009997 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009998
9999defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +000010000 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010001
10002defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +000010003 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010004
10005defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +000010006 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010007
10008defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +000010009 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010010
10011defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +000010012 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010013
10014defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +000010015 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010016
10017defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +000010018 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010019
10020defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +000010021 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +000010022
10023defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +000010024 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000010025
Elena Demikhovsky44bf0632014-10-05 14:11:08 +000010026multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010027def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +000010028 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010029 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +000010030 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Craig Topperdef82a82018-11-05 22:08:17 +000010031
10032// Also need a pattern for anyextend.
10033def : Pat<(Vec.VT (anyext Vec.KRC:$src)),
10034 (!cast<Instruction>(NAME#"rr") Vec.KRC:$src)>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +000010035}
Michael Liao5bf95782014-12-04 05:20:33 +000010036
Elena Demikhovsky44bf0632014-10-05 14:11:08 +000010037multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
10038 string OpcodeStr, Predicate prd> {
10039let Predicates = [prd] in
10040 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
10041
10042 let Predicates = [prd, HasVLX] in {
10043 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
10044 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
10045 }
10046}
10047
Michael Zuckerman85436ec2017-03-23 09:57:01 +000010048defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
10049defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
10050defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
10051defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010052
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010053multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +000010054 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
10055 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010056 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
10057 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +000010058}
10059
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010060// Use 512bit version to implement 128/256 bit in case NoVLX.
10061multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010062 X86VectorVTInfo _,
10063 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +000010064
Craig Topperf090e8a2018-01-08 06:53:54 +000010065 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +000010066 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010067 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010068 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +000010069 _.RC:$src, _.SubRegIdx)),
10070 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010071}
10072
10073multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +000010074 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
10075 let Predicates = [prd] in
10076 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
10077 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010078
10079 let Predicates = [prd, HasVLX] in {
10080 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +000010081 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010082 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +000010083 EVEX_V128;
10084 }
10085 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010086 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
10087 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +000010088 }
10089}
10090
10091defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
10092 avx512vl_i8_info, HasBWI>;
10093defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
10094 avx512vl_i16_info, HasBWI>, VEX_W;
10095defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
10096 avx512vl_i32_info, HasDQI>;
10097defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
10098 avx512vl_i64_info, HasDQI>, VEX_W;
10099
Craig Topper0321ebc2018-01-24 04:51:17 +000010100// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
10101// is available, but BWI is not. We can't handle this in lowering because
10102// a target independent DAG combine likes to combine sext and trunc.
10103let Predicates = [HasDQI, NoBWI] in {
10104 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
10105 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
10106 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
10107 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
Craig Topperdef82a82018-11-05 22:08:17 +000010108
10109 def : Pat<(v16i8 (anyext (v16i1 VK16:$src))),
10110 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
10111 def : Pat<(v16i16 (anyext (v16i1 VK16:$src))),
10112 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
Craig Topper0321ebc2018-01-24 04:51:17 +000010113}
10114
Craig Topperc2964362018-09-23 06:49:48 +000010115let Predicates = [HasDQI, NoBWI, HasVLX] in {
10116 def : Pat<(v8i16 (sext (v8i1 VK8:$src))),
10117 (VPMOVDWZ256rr (v8i32 (VPMOVM2DZ256rr VK8:$src)))>;
Craig Topperdef82a82018-11-05 22:08:17 +000010118
10119 def : Pat<(v8i16 (anyext (v8i1 VK8:$src))),
10120 (VPMOVDWZ256rr (v8i32 (VPMOVM2DZ256rr VK8:$src)))>;
Craig Topperc2964362018-09-23 06:49:48 +000010121}
10122
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010123//===----------------------------------------------------------------------===//
10124// AVX-512 - COMPRESS and EXPAND
10125//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010126
Ayman Musad7a5ed42016-09-26 06:22:08 +000010127multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010128 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010129 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +000010130 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010131 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010132 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010133
Craig Toppere1cac152016-06-07 07:27:54 +000010134 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010135 def mr : AVX5128I<opc, MRMDestMem, (outs),
10136 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +000010137 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010138 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010139 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010140
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010141 def mrk : AVX5128I<opc, MRMDestMem, (outs),
10142 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +000010143 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +000010144 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010145 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010146 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010147}
10148
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010149multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Craig Toppera11a3b32018-08-25 17:48:17 +000010150 def : Pat<(X86mCompressingStore (_.VT _.RC:$src), addr:$dst, _.KRCWM:$mask),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010151 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +000010152 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
10153}
10154
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010155multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010156 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010157 AVX512VLVectorVTInfo VTInfo,
10158 Predicate Pred = HasAVX512> {
10159 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010160 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010161 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010162
Coby Tayree71e37cc2017-11-21 09:48:44 +000010163 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010164 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010165 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010166 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010167 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010168 }
10169}
10170
Simon Pilgrim21e89792018-04-13 14:36:59 +000010171// FIXME: Is there a better scheduler class for VPCOMPRESS?
10172defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +000010173 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010174defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +000010175 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010176defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +000010177 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010178defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +000010179 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +000010180
Elena Demikhovsky72860c32014-12-15 10:03:52 +000010181// expand
10182multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010183 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010184 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +000010185 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010186 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010187 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +000010188
Elena Demikhovskyba5ab322015-06-22 11:16:30 +000010189 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10190 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
10191 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010192 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010193 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010194 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +000010195}
10196
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010197multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +000010198
10199 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010200 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +000010201 _.KRCWM:$mask, addr:$src)>;
10202
Craig Topperaa747412018-06-01 22:28:28 +000010203 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010204 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +000010205 _.KRCWM:$mask, addr:$src)>;
10206
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +000010207 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
10208 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010209 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +000010210 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
10211}
10212
Elena Demikhovsky72860c32014-12-15 10:03:52 +000010213multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010214 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010215 AVX512VLVectorVTInfo VTInfo,
10216 Predicate Pred = HasAVX512> {
10217 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010218 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010219 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +000010220
Coby Tayree71e37cc2017-11-21 09:48:44 +000010221 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010222 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010223 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010224 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010225 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +000010226 }
10227}
10228
Simon Pilgrim21e89792018-04-13 14:36:59 +000010229// FIXME: Is there a better scheduler class for VPEXPAND?
10230defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010231 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010232defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010233 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010234defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010235 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010236defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010237 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010238
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010239//handle instruction reg_vec1 = op(reg_vec,imm)
10240// op(mem_vec,imm)
10241// op(broadcast(eltVt),imm)
10242//all instruction created with FROUND_CURRENT
10243multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010244 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010245 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010246 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10247 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +000010248 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010249 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010250 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010251 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10252 (ins _.MemOp:$src1, i32u8imm:$src2),
10253 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
10254 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010255 (i32 imm:$src2))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010256 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010257 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10258 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
10259 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
10260 "${src1}"##_.BroadcastStr##", $src2",
10261 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010262 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010263 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010264 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010265}
10266
10267//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
10268multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010269 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010270 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010271 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010272 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10273 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010274 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010275 "$src1, {sae}, $src2",
10276 (OpNode (_.VT _.RC:$src1),
10277 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010278 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010279 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010280}
10281
10282multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010283 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010284 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010285 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010286 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010287 _.info512>,
10288 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010289 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010290 }
10291 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010292 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010293 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010294 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010295 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010296 }
10297}
10298
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010299//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
10300// op(reg_vec2,mem_vec,imm)
10301// op(reg_vec2,broadcast(eltVt),imm)
10302//all instruction created with FROUND_CURRENT
10303multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010304 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010305 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010306 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010307 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010308 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10309 (OpNode (_.VT _.RC:$src1),
10310 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010311 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010312 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010313 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10314 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
10315 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10316 (OpNode (_.VT _.RC:$src1),
10317 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010318 (i32 imm:$src3))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010319 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010320 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10321 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
10322 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10323 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10324 (OpNode (_.VT _.RC:$src1),
10325 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010326 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010327 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010328 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010329}
10330
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010331//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
10332// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +000010333multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010334 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010335 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +000010336 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +000010337 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
10338 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
10339 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10340 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
10341 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010342 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010343 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010344 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
10345 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
10346 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10347 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
10348 (SrcInfo.VT (bitconvert
10349 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010350 (i8 imm:$src3)))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010351 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010352 }
Igor Breger2ae0fe32015-08-31 11:14:02 +000010353}
10354
10355//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
10356// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010357// op(reg_vec2,broadcast(eltVt),imm)
10358multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010359 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
10360 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +000010361
Craig Topper05948fb2016-08-02 05:11:15 +000010362 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +000010363 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10364 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10365 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10366 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10367 (OpNode (_.VT _.RC:$src1),
10368 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010369 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010370 Sched<[sched.Folded, sched.ReadAfterFold]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010371}
10372
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010373//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
10374// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010375multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010376 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010377 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010378 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010379 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010380 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10381 (OpNode (_.VT _.RC:$src1),
10382 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010383 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010384 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010385 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +000010386 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +000010387 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10388 (OpNode (_.VT _.RC:$src1),
10389 (_.VT (scalar_to_vector
10390 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010391 (i32 imm:$src3))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010392 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010393 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010394}
10395
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010396//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
10397multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010398 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010399 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010400 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010401 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010402 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010403 OpcodeStr, "$src3, {sae}, $src2, $src1",
10404 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010405 (OpNode (_.VT _.RC:$src1),
10406 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010407 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010408 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010409 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010410}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010411
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010412//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010413multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010414 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +000010415 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010416 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10417 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010418 OpcodeStr, "$src3, {sae}, $src2, $src1",
10419 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010420 (OpNode (_.VT _.RC:$src1),
10421 (_.VT _.RC:$src2),
10422 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010423 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010424 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010425}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010426
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010427multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010428 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010429 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010430 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010431 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10432 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010433 EVEX_V512;
10434
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010435 }
10436 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010437 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010438 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010439 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010440 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010441 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010442}
10443
Igor Breger2ae0fe32015-08-31 11:14:02 +000010444multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010445 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010446 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010447 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010448 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010449 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
10450 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010451 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010452 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010453 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010454 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010455 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
10456 }
10457}
10458
Igor Breger00d9f842015-06-08 14:03:17 +000010459multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010460 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010461 Predicate Pred = HasAVX512> {
10462 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010463 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10464 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +000010465 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010466 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010467 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
10468 EVEX_V128;
10469 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
10470 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +000010471 }
10472}
10473
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010474multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010475 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010476 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010477 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +000010478 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10479 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010480 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010481}
10482
Igor Breger1e58e8a2015-09-02 11:18:55 +000010483multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010484 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010485 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010486 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010487 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010488 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010489 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010490 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010491 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010492}
10493
Igor Breger1e58e8a2015-09-02 11:18:55 +000010494defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010495 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010496 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010497defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010498 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010499 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010500defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010501 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010502 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010503
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010504defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010505 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010506 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010507 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10508defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010509 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010510 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010511 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10512
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010513defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010514 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010515 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10516defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010517 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010518 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10519
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010520defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010521 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010522 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10523defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010524 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010525 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010526
Igor Breger1e58e8a2015-09-02 11:18:55 +000010527defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010528 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010529 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10530defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010531 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010532 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10533
Craig Topperc376a192018-07-17 05:48:48 +000010534
10535multiclass AVX512_rndscale_lowering<X86VectorVTInfo _, string Suffix> {
10536 // Register
10537 def : Pat<(_.VT (ffloor _.RC:$src)),
10538 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10539 _.RC:$src, (i32 0x9))>;
10540 def : Pat<(_.VT (fnearbyint _.RC:$src)),
10541 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10542 _.RC:$src, (i32 0xC))>;
10543 def : Pat<(_.VT (fceil _.RC:$src)),
10544 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10545 _.RC:$src, (i32 0xA))>;
10546 def : Pat<(_.VT (frint _.RC:$src)),
10547 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10548 _.RC:$src, (i32 0x4))>;
10549 def : Pat<(_.VT (ftrunc _.RC:$src)),
10550 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10551 _.RC:$src, (i32 0xB))>;
10552
10553 // Merge-masking
10554 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor _.RC:$src), _.RC:$dst)),
10555 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10556 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0x9))>;
10557 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint _.RC:$src), _.RC:$dst)),
10558 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10559 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xC))>;
10560 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil _.RC:$src), _.RC:$dst)),
10561 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10562 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xA))>;
10563 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint _.RC:$src), _.RC:$dst)),
10564 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10565 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0x4))>;
10566 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc _.RC:$src), _.RC:$dst)),
10567 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10568 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xB))>;
10569
10570 // Zero-masking
10571 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor _.RC:$src),
10572 _.ImmAllZerosV)),
10573 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10574 _.KRCWM:$mask, _.RC:$src, (i32 0x9))>;
10575 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint _.RC:$src),
10576 _.ImmAllZerosV)),
10577 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10578 _.KRCWM:$mask, _.RC:$src, (i32 0xC))>;
10579 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil _.RC:$src),
10580 _.ImmAllZerosV)),
10581 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10582 _.KRCWM:$mask, _.RC:$src, (i32 0xA))>;
10583 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint _.RC:$src),
10584 _.ImmAllZerosV)),
10585 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10586 _.KRCWM:$mask, _.RC:$src, (i32 0x4))>;
10587 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc _.RC:$src),
10588 _.ImmAllZerosV)),
10589 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10590 _.KRCWM:$mask, _.RC:$src, (i32 0xB))>;
10591
10592 // Load
10593 def : Pat<(_.VT (ffloor (_.LdFrag addr:$src))),
10594 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10595 addr:$src, (i32 0x9))>;
10596 def : Pat<(_.VT (fnearbyint (_.LdFrag addr:$src))),
10597 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10598 addr:$src, (i32 0xC))>;
10599 def : Pat<(_.VT (fceil (_.LdFrag addr:$src))),
10600 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10601 addr:$src, (i32 0xA))>;
10602 def : Pat<(_.VT (frint (_.LdFrag addr:$src))),
10603 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10604 addr:$src, (i32 0x4))>;
10605 def : Pat<(_.VT (ftrunc (_.LdFrag addr:$src))),
10606 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10607 addr:$src, (i32 0xB))>;
10608
10609 // Merge-masking + load
10610 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor (_.LdFrag addr:$src)),
10611 _.RC:$dst)),
10612 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10613 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10614 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint (_.LdFrag addr:$src)),
10615 _.RC:$dst)),
10616 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10617 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10618 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil (_.LdFrag addr:$src)),
10619 _.RC:$dst)),
10620 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10621 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10622 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint (_.LdFrag addr:$src)),
10623 _.RC:$dst)),
10624 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10625 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10626 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc (_.LdFrag addr:$src)),
10627 _.RC:$dst)),
10628 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10629 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10630
10631 // Zero-masking + load
10632 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor (_.LdFrag addr:$src)),
10633 _.ImmAllZerosV)),
10634 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10635 _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10636 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint (_.LdFrag addr:$src)),
10637 _.ImmAllZerosV)),
10638 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10639 _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10640 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil (_.LdFrag addr:$src)),
10641 _.ImmAllZerosV)),
10642 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10643 _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10644 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint (_.LdFrag addr:$src)),
10645 _.ImmAllZerosV)),
10646 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10647 _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10648 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc (_.LdFrag addr:$src)),
10649 _.ImmAllZerosV)),
10650 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10651 _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10652
10653 // Broadcast load
10654 def : Pat<(_.VT (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10655 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10656 addr:$src, (i32 0x9))>;
10657 def : Pat<(_.VT (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10658 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10659 addr:$src, (i32 0xC))>;
10660 def : Pat<(_.VT (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10661 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10662 addr:$src, (i32 0xA))>;
10663 def : Pat<(_.VT (frint (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10664 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10665 addr:$src, (i32 0x4))>;
10666 def : Pat<(_.VT (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10667 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10668 addr:$src, (i32 0xB))>;
10669
10670 // Merge-masking + broadcast load
10671 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10672 (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10673 _.RC:$dst)),
10674 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10675 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10676 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10677 (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10678 _.RC:$dst)),
10679 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10680 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10681 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10682 (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10683 _.RC:$dst)),
10684 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10685 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10686 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10687 (frint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10688 _.RC:$dst)),
10689 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10690 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10691 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10692 (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10693 _.RC:$dst)),
10694 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10695 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10696
10697 // Zero-masking + broadcast load
10698 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10699 (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10700 _.ImmAllZerosV)),
10701 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10702 _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10703 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10704 (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10705 _.ImmAllZerosV)),
10706 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10707 _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10708 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10709 (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10710 _.ImmAllZerosV)),
10711 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10712 _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10713 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10714 (frint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10715 _.ImmAllZerosV)),
10716 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10717 _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10718 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10719 (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10720 _.ImmAllZerosV)),
10721 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10722 _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10723}
10724
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010725let Predicates = [HasAVX512] in {
Craig Topperc376a192018-07-17 05:48:48 +000010726 defm : AVX512_rndscale_lowering<v16f32_info, "PS">;
10727 defm : AVX512_rndscale_lowering<v8f64_info, "PD">;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010728}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010729
Craig Topperac2508252017-11-11 21:44:51 +000010730let Predicates = [HasVLX] in {
Craig Topperc376a192018-07-17 05:48:48 +000010731 defm : AVX512_rndscale_lowering<v8f32x_info, "PS">;
10732 defm : AVX512_rndscale_lowering<v4f64x_info, "PD">;
10733 defm : AVX512_rndscale_lowering<v4f32x_info, "PS">;
10734 defm : AVX512_rndscale_lowering<v2f64x_info, "PD">;
Craig Topperac2508252017-11-11 21:44:51 +000010735}
10736
Craig Topper25ceba72018-02-05 06:00:23 +000010737multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010738 X86FoldableSchedWrite sched,
10739 X86VectorVTInfo _,
10740 X86VectorVTInfo CastInfo,
10741 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010742 let ExeDomain = _.ExeDomain in {
10743 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10744 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10745 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10746 (_.VT (bitconvert
10747 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010748 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010749 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010750 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10751 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10752 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10753 (_.VT
10754 (bitconvert
10755 (CastInfo.VT (X86Shuf128 _.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +000010756 (CastInfo.LdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010757 (i8 imm:$src3)))))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010758 Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topperc2965212018-06-19 04:24:44 +000010759 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010760 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10761 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10762 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10763 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10764 (_.VT
10765 (bitconvert
10766 (CastInfo.VT
10767 (X86Shuf128 _.RC:$src1,
10768 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010769 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010770 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topper42a53532017-08-16 23:38:25 +000010771 }
10772}
10773
Simon Pilgrim21e89792018-04-13 14:36:59 +000010774multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010775 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010776 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10777 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010778 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010779 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010780 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010781
10782 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010783 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010784 _.info256, CastInfo.info256,
10785 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010786}
10787
Simon Pilgrim21e89792018-04-13 14:36:59 +000010788defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010789 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010790defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010791 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010792defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010793 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010794defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010795 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010796
Craig Topperb561e662017-01-19 02:34:29 +000010797let Predicates = [HasAVX512] in {
10798// Provide fallback in case the load node that is used in the broadcast
10799// patterns above is used by additional users, which prevents the pattern
10800// selection.
10801def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10802 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10803 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10804 0)>;
10805def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10806 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10807 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10808 0)>;
10809
10810def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10811 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10812 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10813 0)>;
10814def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10815 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10816 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10817 0)>;
10818
10819def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10820 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10821 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10822 0)>;
10823
10824def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10825 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10826 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10827 0)>;
10828}
10829
Craig Topperc2965212018-06-19 04:24:44 +000010830multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10831 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10832 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10833 // instantiation of this class.
10834 let ExeDomain = _.ExeDomain in {
10835 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10836 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10837 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10838 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10839 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10840 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10841 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10842 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10843 (_.VT (X86VAlign _.RC:$src1,
10844 (bitconvert (_.LdFrag addr:$src2)),
10845 (i8 imm:$src3)))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010846 Sched<[sched.Folded, sched.ReadAfterFold]>,
Craig Topperc2965212018-06-19 04:24:44 +000010847 EVEX2VEXOverride<"VPALIGNRrmi">;
10848
10849 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10850 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10851 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10852 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10853 (X86VAlign _.RC:$src1,
10854 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10855 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000010856 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Topperc2965212018-06-19 04:24:44 +000010857 }
Igor Breger00d9f842015-06-08 14:03:17 +000010858}
10859
Craig Topperc2965212018-06-19 04:24:44 +000010860multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10861 AVX512VLVectorVTInfo _> {
10862 let Predicates = [HasAVX512] in {
10863 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10864 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10865 }
10866 let Predicates = [HasAVX512, HasVLX] in {
10867 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10868 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10869 // We can't really override the 256-bit version so change it back to unset.
10870 let EVEX2VEXOverride = ? in
10871 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10872 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10873 }
10874}
10875
10876defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10877 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10878defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10879 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10880 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010881
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010882defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10883 SchedWriteShuffle, avx512vl_i8_info,
10884 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010885
Craig Topper333897e2017-11-03 06:48:02 +000010886// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10887// into vpalignr.
10888def ValignqImm32XForm : SDNodeXForm<imm, [{
10889 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10890}]>;
10891def ValignqImm8XForm : SDNodeXForm<imm, [{
10892 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10893}]>;
10894def ValigndImm8XForm : SDNodeXForm<imm, [{
10895 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10896}]>;
10897
10898multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10899 X86VectorVTInfo From, X86VectorVTInfo To,
10900 SDNodeXForm ImmXForm> {
10901 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10902 (bitconvert
10903 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10904 imm:$src3))),
10905 To.RC:$src0)),
10906 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10907 To.RC:$src1, To.RC:$src2,
10908 (ImmXForm imm:$src3))>;
10909
10910 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10911 (bitconvert
10912 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10913 imm:$src3))),
10914 To.ImmAllZerosV)),
10915 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10916 To.RC:$src1, To.RC:$src2,
10917 (ImmXForm imm:$src3))>;
10918
10919 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10920 (bitconvert
10921 (From.VT (OpNode From.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +000010922 (From.LdFrag addr:$src2),
Craig Topper333897e2017-11-03 06:48:02 +000010923 imm:$src3))),
10924 To.RC:$src0)),
10925 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10926 To.RC:$src1, addr:$src2,
10927 (ImmXForm imm:$src3))>;
10928
10929 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10930 (bitconvert
10931 (From.VT (OpNode From.RC:$src1,
Craig Topperc8e183f2018-10-22 22:14:05 +000010932 (From.LdFrag addr:$src2),
Craig Topper333897e2017-11-03 06:48:02 +000010933 imm:$src3))),
10934 To.ImmAllZerosV)),
10935 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10936 To.RC:$src1, addr:$src2,
10937 (ImmXForm imm:$src3))>;
10938}
10939
10940multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10941 X86VectorVTInfo From,
10942 X86VectorVTInfo To,
10943 SDNodeXForm ImmXForm> :
10944 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10945 def : Pat<(From.VT (OpNode From.RC:$src1,
10946 (bitconvert (To.VT (X86VBroadcast
10947 (To.ScalarLdFrag addr:$src2)))),
10948 imm:$src3)),
10949 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10950 (ImmXForm imm:$src3))>;
10951
10952 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10953 (bitconvert
10954 (From.VT (OpNode From.RC:$src1,
10955 (bitconvert
10956 (To.VT (X86VBroadcast
10957 (To.ScalarLdFrag addr:$src2)))),
10958 imm:$src3))),
10959 To.RC:$src0)),
10960 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10961 To.RC:$src1, addr:$src2,
10962 (ImmXForm imm:$src3))>;
10963
10964 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10965 (bitconvert
10966 (From.VT (OpNode From.RC:$src1,
10967 (bitconvert
10968 (To.VT (X86VBroadcast
10969 (To.ScalarLdFrag addr:$src2)))),
10970 imm:$src3))),
10971 To.ImmAllZerosV)),
10972 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10973 To.RC:$src1, addr:$src2,
10974 (ImmXForm imm:$src3))>;
10975}
10976
10977let Predicates = [HasAVX512] in {
10978 // For 512-bit we lower to the widest element type we can. So we only need
10979 // to handle converting valignq to valignd.
10980 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10981 v16i32_info, ValignqImm32XForm>;
10982}
10983
10984let Predicates = [HasVLX] in {
10985 // For 128-bit we lower to the widest element type we can. So we only need
10986 // to handle converting valignq to valignd.
10987 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10988 v4i32x_info, ValignqImm32XForm>;
10989 // For 256-bit we lower to the widest element type we can. So we only need
10990 // to handle converting valignq to valignd.
10991 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10992 v8i32x_info, ValignqImm32XForm>;
10993}
10994
10995let Predicates = [HasVLX, HasBWI] in {
10996 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10997 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10998 v16i8x_info, ValignqImm8XForm>;
10999 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
11000 v16i8x_info, ValigndImm8XForm>;
11001}
11002
Simon Pilgrim36be8522017-11-29 18:52:20 +000011003defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000011004 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000011005 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000011006
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011007multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011008 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000011009 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011010 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000011011 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011012 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011013 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011014 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011015
Craig Toppere1cac152016-06-07 07:27:54 +000011016 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
11017 (ins _.MemOp:$src1), OpcodeStr,
11018 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011019 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011020 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011021 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000011022 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011023}
11024
11025multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011026 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
11027 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000011028 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
11029 (ins _.ScalarMemOp:$src1), OpcodeStr,
11030 "${src1}"##_.BroadcastStr,
11031 "${src1}"##_.BroadcastStr,
11032 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011033 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011034 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011035 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011036}
11037
11038multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011039 X86SchedWriteWidths sched,
11040 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011041 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011042 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011043 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011044
11045 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011046 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011047 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011048 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011049 EVEX_V128;
11050 }
11051}
11052
11053multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011054 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011055 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011056 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011057 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011058 EVEX_V512;
11059
11060 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011061 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011062 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011063 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011064 EVEX_V128;
11065 }
11066}
11067
11068multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011069 SDNode OpNode, X86SchedWriteWidths sched,
11070 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011071 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011072 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011073 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011074 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011075}
11076
11077multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011078 SDNode OpNode, X86SchedWriteWidths sched,
11079 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011080 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011081 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011082 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011083 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011084}
11085
11086multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
11087 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011088 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011089 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011090 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011091 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011092 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000011093 HasBWI>;
11094}
11095
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011096defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
11097 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000011098
Simon Pilgrimfea153f2017-05-06 19:11:59 +000011099// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
11100let Predicates = [HasAVX512, NoVLX] in {
11101 def : Pat<(v4i64 (abs VR256X:$src)),
11102 (EXTRACT_SUBREG
11103 (VPABSQZrr
11104 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
11105 sub_ymm)>;
11106 def : Pat<(v2i64 (abs VR128X:$src)),
11107 (EXTRACT_SUBREG
11108 (VPABSQZrr
11109 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
11110 sub_xmm)>;
11111}
11112
Craig Topperc0896052017-12-16 02:40:28 +000011113// Use 512bit version to implement 128/256 bit.
11114multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
11115 AVX512VLVectorVTInfo _, Predicate prd> {
11116 let Predicates = [prd, NoVLX] in {
11117 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
11118 (EXTRACT_SUBREG
11119 (!cast<Instruction>(InstrStr # "Zrr")
11120 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
11121 _.info256.RC:$src1,
11122 _.info256.SubRegIdx)),
11123 _.info256.SubRegIdx)>;
11124
11125 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
11126 (EXTRACT_SUBREG
11127 (!cast<Instruction>(InstrStr # "Zrr")
11128 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
11129 _.info128.RC:$src1,
11130 _.info128.SubRegIdx)),
11131 _.info128.SubRegIdx)>;
11132 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000011133}
11134
Craig Topperc0896052017-12-16 02:40:28 +000011135defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000011136 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000011137
Simon Pilgrim21e89792018-04-13 14:36:59 +000011138// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000011139defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011140 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000011141
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000011142// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000011143defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
11144defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000011145
Igor Breger24cab0f2015-11-16 07:22:00 +000011146//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000011147// Counts number of ones - VPOPCNTD and VPOPCNTQ
11148//===---------------------------------------------------------------------===//
11149
Simon Pilgrim21e89792018-04-13 14:36:59 +000011150// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000011151defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011152 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000011153
Craig Topperc0896052017-12-16 02:40:28 +000011154defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
11155defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000011156
11157//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000011158// Replicate Single FP - MOVSHDUP and MOVSLDUP
11159//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011160
Simon Pilgrim756348c2017-11-29 13:49:51 +000011161multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011162 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011163 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000011164 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000011165}
11166
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011167defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
11168 SchedWriteFShuffle>;
11169defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
11170 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000011171
11172//===----------------------------------------------------------------------===//
11173// AVX-512 - MOVDDUP
11174//===----------------------------------------------------------------------===//
11175
11176multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011177 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000011178 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000011179 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
11180 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011181 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011182 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011183 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
11184 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
11185 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000011186 (_.ScalarLdFrag addr:$src)))))>,
11187 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011188 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000011189 }
Igor Breger1f782962015-11-19 08:26:56 +000011190}
11191
11192multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011193 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
11194 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
11195 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000011196
11197 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011198 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
11199 VTInfo.info256>, EVEX_V256;
11200 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
11201 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000011202 }
11203}
11204
Simon Pilgrim756348c2017-11-29 13:49:51 +000011205multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011206 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011207 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000011208 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000011209}
11210
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011211defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000011212
Craig Topper7eb0e7c2016-09-29 05:54:43 +000011213let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000011214def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000011215 (VMOVDDUPZ128rm addr:$src)>;
11216def : Pat<(v2f64 (X86VBroadcast f64:$src)),
Craig Topper07a17872018-07-16 06:56:09 +000011217 (VMOVDDUPZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperf6c69562017-10-13 21:56:48 +000011218def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
11219 (VMOVDDUPZ128rm addr:$src)>;
Sanjay Patel52c02d72018-12-22 16:59:02 +000011220def : Pat<(v2f64 (X86VBroadcast (v2f64 (X86vzload addr:$src)))),
11221 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000011222
11223def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
11224 (v2f64 VR128X:$src0)),
11225 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +000011226 (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000011227def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
11228 (bitconvert (v4i32 immAllZerosV))),
Craig Topper07a17872018-07-16 06:56:09 +000011229 (VMOVDDUPZ128rrkz VK2WM:$mask, (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000011230
11231def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
11232 (v2f64 VR128X:$src0)),
11233 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
11234def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
11235 (bitconvert (v4i32 immAllZerosV))),
11236 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000011237
11238def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
11239 (v2f64 VR128X:$src0)),
11240 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
11241def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
11242 (bitconvert (v4i32 immAllZerosV))),
11243 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000011244}
Igor Breger1f782962015-11-19 08:26:56 +000011245
Igor Bregerf2460112015-07-26 14:41:44 +000011246//===----------------------------------------------------------------------===//
11247// AVX-512 - Unpack Instructions
11248//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000011249
Craig Topper9433f972016-08-02 06:16:53 +000011250defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Craig Topper92ea7a72018-07-18 07:31:32 +000011251 SchedWriteFShuffleSizes, 0, 1>;
Craig Topper9433f972016-08-02 06:16:53 +000011252defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000011253 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000011254
11255defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011256 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000011257defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011258 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000011259defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011260 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000011261defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011262 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000011263
11264defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011265 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000011266defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011267 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000011268defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011269 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000011270defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011271 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011272
11273//===----------------------------------------------------------------------===//
11274// AVX-512 - Extract & Insert Integer Instructions
11275//===----------------------------------------------------------------------===//
11276
11277multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
11278 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000011279 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
11280 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
11281 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000011282 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
11283 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011284 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011285}
11286
11287multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
11288 let Predicates = [HasBWI] in {
11289 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
11290 (ins _.RC:$src1, u8imm:$src2),
11291 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
11292 [(set GR32orGR64:$dst,
11293 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011294 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011295
11296 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
11297 }
11298}
11299
11300multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
11301 let Predicates = [HasBWI] in {
11302 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
11303 (ins _.RC:$src1, u8imm:$src2),
11304 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
11305 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000011306 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011307 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011308
Craig Topper916d0cf2018-06-18 01:28:05 +000011309 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000011310 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
11311 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000011312 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000011313 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011314 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000011315
Igor Bregerdefab3c2015-10-08 12:55:01 +000011316 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
11317 }
11318}
11319
11320multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
11321 RegisterClass GRC> {
11322 let Predicates = [HasDQI] in {
11323 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
11324 (ins _.RC:$src1, u8imm:$src2),
11325 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
11326 [(set GRC:$dst,
11327 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011328 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011329
Craig Toppere1cac152016-06-07 07:27:54 +000011330 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
11331 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
11332 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
11333 [(store (extractelt (_.VT _.RC:$src1),
11334 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000011335 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011336 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011337 }
11338}
11339
Craig Toppera33846a2017-10-22 06:18:23 +000011340defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
11341defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011342defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
11343defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
11344
11345multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
11346 X86VectorVTInfo _, PatFrag LdFrag> {
11347 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
11348 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
11349 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
11350 [(set _.RC:$dst,
11351 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011352 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsert.Folded, WriteVecInsert.ReadAfterFold]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011353}
11354
11355multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
11356 X86VectorVTInfo _, PatFrag LdFrag> {
11357 let Predicates = [HasBWI] in {
11358 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
11359 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
11360 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
11361 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000011362 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011363 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011364
11365 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
11366 }
11367}
11368
11369multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
11370 X86VectorVTInfo _, RegisterClass GRC> {
11371 let Predicates = [HasDQI] in {
11372 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
11373 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
11374 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
11375 [(set _.RC:$dst,
11376 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000011377 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011378
11379 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
11380 _.ScalarLdFrag>, TAPD;
11381 }
11382}
11383
11384defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000011385 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011386defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000011387 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000011388defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
11389defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011390
Igor Bregera6297c72015-09-02 10:50:58 +000011391//===----------------------------------------------------------------------===//
11392// VSHUFPS - VSHUFPD Operations
11393//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000011394
Igor Bregera6297c72015-09-02 10:50:58 +000011395multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011396 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000011397 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011398 SchedWriteFShuffle>,
11399 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
11400 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000011401}
11402
11403defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
11404defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011405
Asaf Badouhd2c35992015-09-02 14:21:54 +000011406//===----------------------------------------------------------------------===//
11407// AVX-512 - Byte shift Left/Right
11408//===----------------------------------------------------------------------===//
11409
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011410// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000011411multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011412 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011413 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011414 def rr : AVX512<opc, MRMr,
11415 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
11416 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011417 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011418 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011419 def rm : AVX512<opc, MRMm,
11420 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
11421 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11422 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000011423 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011424 (i8 imm:$src2))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011425 Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011426}
11427
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011428multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011429 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011430 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011431 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011432 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11433 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011434 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011435 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11436 sched.YMM, v32i8x_info>, EVEX_V256;
11437 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11438 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011439 }
11440}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011441defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011442 SchedWriteShuffle, HasBWI>,
11443 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011444defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011445 SchedWriteShuffle, HasBWI>,
11446 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011447
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011448multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011449 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011450 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011451 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000011452 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000011453 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000011454 [(set _dst.RC:$dst,(_dst.VT
11455 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011456 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011457 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011458 def rm : AVX512BI<opc, MRMSrcMem,
11459 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
11460 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11461 [(set _dst.RC:$dst,(_dst.VT
11462 (OpNode (_src.VT _src.RC:$src1),
11463 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011464 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011465 Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011466}
11467
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011468multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011469 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011470 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011471 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011472 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
11473 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011474 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011475 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
11476 v4i64x_info, v32i8x_info>, EVEX_V256;
11477 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
11478 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011479 }
11480}
11481
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011482defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011483 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011484
Craig Topper4e794c72017-02-19 19:36:58 +000011485// Transforms to swizzle an immediate to enable better matching when
11486// memory operand isn't in the right place.
11487def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
11488 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
11489 uint8_t Imm = N->getZExtValue();
11490 // Swap bits 1/4 and 3/6.
11491 uint8_t NewImm = Imm & 0xa5;
11492 if (Imm & 0x02) NewImm |= 0x10;
11493 if (Imm & 0x10) NewImm |= 0x02;
11494 if (Imm & 0x08) NewImm |= 0x40;
11495 if (Imm & 0x40) NewImm |= 0x08;
11496 return getI8Imm(NewImm, SDLoc(N));
11497}]>;
11498def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
11499 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11500 uint8_t Imm = N->getZExtValue();
11501 // Swap bits 2/4 and 3/5.
11502 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011503 if (Imm & 0x04) NewImm |= 0x10;
11504 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011505 if (Imm & 0x08) NewImm |= 0x20;
11506 if (Imm & 0x20) NewImm |= 0x08;
11507 return getI8Imm(NewImm, SDLoc(N));
11508}]>;
Craig Topper48905772017-02-19 21:32:15 +000011509def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11510 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11511 uint8_t Imm = N->getZExtValue();
11512 // Swap bits 1/2 and 5/6.
11513 uint8_t NewImm = Imm & 0x99;
11514 if (Imm & 0x02) NewImm |= 0x04;
11515 if (Imm & 0x04) NewImm |= 0x02;
11516 if (Imm & 0x20) NewImm |= 0x40;
11517 if (Imm & 0x40) NewImm |= 0x20;
11518 return getI8Imm(NewImm, SDLoc(N));
11519}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011520def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11521 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11522 uint8_t Imm = N->getZExtValue();
11523 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11524 uint8_t NewImm = Imm & 0x81;
11525 if (Imm & 0x02) NewImm |= 0x04;
11526 if (Imm & 0x04) NewImm |= 0x10;
11527 if (Imm & 0x08) NewImm |= 0x40;
11528 if (Imm & 0x10) NewImm |= 0x02;
11529 if (Imm & 0x20) NewImm |= 0x08;
11530 if (Imm & 0x40) NewImm |= 0x20;
11531 return getI8Imm(NewImm, SDLoc(N));
11532}]>;
11533def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11534 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11535 uint8_t Imm = N->getZExtValue();
11536 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11537 uint8_t NewImm = Imm & 0x81;
11538 if (Imm & 0x02) NewImm |= 0x10;
11539 if (Imm & 0x04) NewImm |= 0x02;
11540 if (Imm & 0x08) NewImm |= 0x20;
11541 if (Imm & 0x10) NewImm |= 0x04;
11542 if (Imm & 0x20) NewImm |= 0x40;
11543 if (Imm & 0x40) NewImm |= 0x08;
11544 return getI8Imm(NewImm, SDLoc(N));
11545}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011546
Igor Bregerb4bb1902015-10-15 12:33:24 +000011547multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011548 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11549 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011550 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011551 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11552 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011553 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011554 (OpNode (_.VT _.RC:$src1),
11555 (_.VT _.RC:$src2),
11556 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011557 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011558 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011559 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11560 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11561 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11562 (OpNode (_.VT _.RC:$src1),
11563 (_.VT _.RC:$src2),
11564 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011565 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011566 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011567 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011568 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11569 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11570 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11571 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11572 (OpNode (_.VT _.RC:$src1),
11573 (_.VT _.RC:$src2),
11574 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011575 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011576 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011577 Sched<[sched.Folded, sched.ReadAfterFold]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011578 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011579
11580 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011581 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11582 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11583 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011584 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011585 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11586 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11587 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11588 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011589 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011590 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011591
11592 // Additional patterns for matching loads in other positions.
11593 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11594 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011595 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011596 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11597 def : Pat<(_.VT (OpNode _.RC:$src1,
11598 (bitconvert (_.LdFrag addr:$src3)),
11599 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011600 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011601 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11602
11603 // Additional patterns for matching zero masking with loads in other
11604 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011605 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11606 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11607 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11608 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011609 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011610 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11611 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11612 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11613 _.RC:$src2, (i8 imm:$src4)),
11614 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011615 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011616 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011617
11618 // Additional patterns for matching masked loads with different
11619 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011620 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11621 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11622 _.RC:$src2, (i8 imm:$src4)),
11623 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011624 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011625 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011626 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11627 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11628 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11629 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011630 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011631 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11632 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11633 (OpNode _.RC:$src2, _.RC:$src1,
11634 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11635 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011636 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011637 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11638 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11639 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11640 _.RC:$src1, (i8 imm:$src4)),
11641 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011642 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011643 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11644 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11645 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11646 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11647 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011648 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011649 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011650
11651 // Additional patterns for matching broadcasts in other positions.
11652 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11653 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011654 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011655 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11656 def : Pat<(_.VT (OpNode _.RC:$src1,
11657 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11658 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011659 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011660 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11661
11662 // Additional patterns for matching zero masking with broadcasts in other
11663 // positions.
11664 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11665 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11666 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11667 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011668 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011669 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11670 (VPTERNLOG321_imm8 imm:$src4))>;
11671 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11672 (OpNode _.RC:$src1,
11673 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11674 _.RC:$src2, (i8 imm:$src4)),
11675 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011676 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011677 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11678 (VPTERNLOG132_imm8 imm:$src4))>;
11679
11680 // Additional patterns for matching masked broadcasts with different
11681 // operand orders.
11682 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11683 (OpNode _.RC:$src1,
11684 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11685 _.RC:$src2, (i8 imm:$src4)),
11686 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011687 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011688 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011689 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11690 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11691 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11692 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011693 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011694 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11695 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11696 (OpNode _.RC:$src2, _.RC:$src1,
11697 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11698 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011699 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011700 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11701 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11702 (OpNode _.RC:$src2,
11703 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11704 _.RC:$src1, (i8 imm:$src4)),
11705 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011706 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011707 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11708 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11709 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11710 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11711 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011712 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011713 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011714}
11715
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011716multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011717 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011718 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011719 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011720 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011721 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011722 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011723 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011724 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011725 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011726 }
11727}
11728
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011729defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011730 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011731defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011732 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011733
Craig Topper8a444ee2018-01-26 22:17:40 +000011734// Patterns to implement vnot using vpternlog instead of creating all ones
11735// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11736// so that the result is only dependent on src0. But we use the same source
11737// for all operands to prevent a false dependency.
11738// TODO: We should maybe have a more generalized algorithm for folding to
11739// vpternlog.
11740let Predicates = [HasAVX512] in {
Craig Topper8315d992018-10-26 17:21:26 +000011741 def : Pat<(xor VR512:$src, (bc_v64i8 (v16i32 immAllOnesV))),
11742 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11743 def : Pat<(xor VR512:$src, (bc_v32i16 (v16i32 immAllOnesV))),
11744 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11745 def : Pat<(xor VR512:$src, (bc_v16i32 (v16i32 immAllOnesV))),
11746 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11747 def : Pat<(xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV))),
Craig Topper8a444ee2018-01-26 22:17:40 +000011748 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11749}
11750
11751let Predicates = [HasAVX512, NoVLX] in {
Craig Topper8315d992018-10-26 17:21:26 +000011752 def : Pat<(xor VR128X:$src, (bc_v16i8 (v4i32 immAllOnesV))),
Craig Topper8a444ee2018-01-26 22:17:40 +000011753 (EXTRACT_SUBREG
11754 (VPTERNLOGQZrri
11755 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11756 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11757 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11758 (i8 15)), sub_xmm)>;
Craig Topper8315d992018-10-26 17:21:26 +000011759 def : Pat<(xor VR128X:$src, (bc_v8i16 (v4i32 immAllOnesV))),
11760 (EXTRACT_SUBREG
11761 (VPTERNLOGQZrri
11762 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11763 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11764 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11765 (i8 15)), sub_xmm)>;
11766 def : Pat<(xor VR128X:$src, (bc_v4i32 (v4i32 immAllOnesV))),
11767 (EXTRACT_SUBREG
11768 (VPTERNLOGQZrri
11769 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11770 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11771 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11772 (i8 15)), sub_xmm)>;
11773 def : Pat<(xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV))),
11774 (EXTRACT_SUBREG
11775 (VPTERNLOGQZrri
11776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11777 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11778 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11779 (i8 15)), sub_xmm)>;
11780
11781 def : Pat<(xor VR256X:$src, (bc_v32i8 (v8i32 immAllOnesV))),
11782 (EXTRACT_SUBREG
11783 (VPTERNLOGQZrri
11784 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11785 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11787 (i8 15)), sub_ymm)>;
11788 def : Pat<(xor VR256X:$src, (bc_v16i16 (v8i32 immAllOnesV))),
11789 (EXTRACT_SUBREG
11790 (VPTERNLOGQZrri
11791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11792 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11793 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11794 (i8 15)), sub_ymm)>;
11795 def : Pat<(xor VR256X:$src, (bc_v8i32 (v8i32 immAllOnesV))),
11796 (EXTRACT_SUBREG
11797 (VPTERNLOGQZrri
11798 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11799 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11800 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11801 (i8 15)), sub_ymm)>;
11802 def : Pat<(xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV))),
Craig Topper8a444ee2018-01-26 22:17:40 +000011803 (EXTRACT_SUBREG
11804 (VPTERNLOGQZrri
11805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11806 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11807 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11808 (i8 15)), sub_ymm)>;
11809}
11810
11811let Predicates = [HasVLX] in {
Craig Topper8315d992018-10-26 17:21:26 +000011812 def : Pat<(xor VR128X:$src, (bc_v16i8 (v4i32 immAllOnesV))),
Craig Topper8a444ee2018-01-26 22:17:40 +000011813 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
Craig Topper8315d992018-10-26 17:21:26 +000011814 def : Pat<(xor VR128X:$src, (bc_v8i16 (v4i32 immAllOnesV))),
11815 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11816 def : Pat<(xor VR128X:$src, (bc_v4i32 (v4i32 immAllOnesV))),
11817 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11818 def : Pat<(xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV))),
11819 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11820
11821 def : Pat<(xor VR256X:$src, (bc_v32i8 (v8i32 immAllOnesV))),
11822 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11823 def : Pat<(xor VR256X:$src, (bc_v16i16 (v8i32 immAllOnesV))),
11824 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11825 def : Pat<(xor VR256X:$src, (bc_v8i32 (v8i32 immAllOnesV))),
11826 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11827 def : Pat<(xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV))),
Craig Topper8a444ee2018-01-26 22:17:40 +000011828 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11829}
11830
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011831//===----------------------------------------------------------------------===//
11832// AVX-512 - FixupImm
11833//===----------------------------------------------------------------------===//
11834
11835multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper866a3772018-07-10 00:49:49 +000011836 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11837 X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011838 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011839 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11840 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11841 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11842 (OpNode (_.VT _.RC:$src1),
11843 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011844 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011845 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011846 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011847 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11848 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11849 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11850 (OpNode (_.VT _.RC:$src1),
11851 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011852 (TblVT.VT (bitconvert (TblVT.LdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011853 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011854 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011855 Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011856 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11857 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11858 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11859 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11860 (OpNode (_.VT _.RC:$src1),
11861 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011862 (TblVT.VT (X86VBroadcast(TblVT.ScalarLdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011863 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011864 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011865 EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011866 } // Constraints = "$src1 = $dst"
11867}
11868
11869multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011870 SDNode OpNode, X86FoldableSchedWrite sched,
Craig Topper866a3772018-07-10 00:49:49 +000011871 X86VectorVTInfo _, X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011872let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011873 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11874 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011875 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011876 "$src2, $src3, {sae}, $src4",
11877 (OpNode (_.VT _.RC:$src1),
11878 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011879 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011880 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011881 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011882 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011883 }
11884}
11885
11886multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011887 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011888 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011889 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11890 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011891 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11892 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11893 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11894 (OpNode (_.VT _.RC:$src1),
11895 (_.VT _.RC:$src2),
11896 (_src3VT.VT _src3VT.RC:$src3),
11897 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011898 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011899 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11900 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11901 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11902 "$src2, $src3, {sae}, $src4",
11903 (OpNode (_.VT _.RC:$src1),
11904 (_.VT _.RC:$src2),
11905 (_src3VT.VT _src3VT.RC:$src3),
11906 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011907 (i32 FROUND_NO_EXC))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011908 EVEX_B, Sched<[sched.Folded, sched.ReadAfterFold]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011909 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11910 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11911 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11912 (OpNode (_.VT _.RC:$src1),
11913 (_.VT _.RC:$src2),
11914 (_src3VT.VT (scalar_to_vector
11915 (_src3VT.ScalarLdFrag addr:$src3))),
11916 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011917 (i32 FROUND_CURRENT))>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000011918 Sched<[sched.Folded, sched.ReadAfterFold]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011919 }
11920}
11921
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011922multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
Craig Topper866a3772018-07-10 00:49:49 +000011923 AVX512VLVectorVTInfo _Vec,
11924 AVX512VLVectorVTInfo _Tbl> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011925 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011926 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011927 _Vec.info512, _Tbl.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011928 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011929 _Vec.info512, _Tbl.info512>, AVX512AIi8Base,
11930 EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011931 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011932 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Craig Topper866a3772018-07-10 00:49:49 +000011933 _Vec.info128, _Tbl.info128>, AVX512AIi8Base,
11934 EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011935 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Craig Topper866a3772018-07-10 00:49:49 +000011936 _Vec.info256, _Tbl.info256>, AVX512AIi8Base,
11937 EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011938 }
11939}
11940
Craig Topperf43807d2018-06-15 04:42:54 +000011941defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11942 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11943 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11944defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11945 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11946 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Topper866a3772018-07-10 00:49:49 +000011947defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info,
11948 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
11949defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info,
11950 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011951
Craig Topper5625d242016-07-29 06:06:00 +000011952// Patterns used to select SSE scalar fp arithmetic instructions from
11953// either:
11954//
11955// (1) a scalar fp operation followed by a blend
11956//
11957// The effect is that the backend no longer emits unnecessary vector
11958// insert instructions immediately after SSE scalar fp instructions
11959// like addss or mulss.
11960//
11961// For example, given the following code:
11962// __m128 foo(__m128 A, __m128 B) {
11963// A[0] += B[0];
11964// return A;
11965// }
11966//
11967// Previously we generated:
11968// addss %xmm0, %xmm1
11969// movss %xmm1, %xmm0
11970//
11971// We now generate:
11972// addss %xmm1, %xmm0
11973//
11974// (2) a vector packed single/double fp operation followed by a vector insert
11975//
11976// The effect is that the backend converts the packed fp instruction
11977// followed by a vector insert into a single SSE scalar fp instruction.
11978//
11979// For example, given the following code:
11980// __m128 foo(__m128 A, __m128 B) {
11981// __m128 C = A + B;
11982// return (__m128) {c[0], a[1], a[2], a[3]};
11983// }
11984//
11985// Previously we generated:
11986// addps %xmm0, %xmm1
11987// movss %xmm1, %xmm0
11988//
11989// We now generate:
11990// addss %xmm1, %xmm0
11991
11992// TODO: Some canonicalization in lowering would simplify the number of
11993// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011994multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11995 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011996 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011997 // extracted scalar math op with insert via movss
Craig Topper2ab325b2018-07-13 04:50:39 +000011998 def : Pat<(MoveNode
11999 (_.VT VR128X:$dst),
12000 (_.VT (scalar_to_vector
12001 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
12002 _.FRC:$src)))),
12003 (!cast<Instruction>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
Craig Topper07a17872018-07-16 06:56:09 +000012004 (_.VT (COPY_TO_REGCLASS _.FRC:$src, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000012005
Craig Topper83f21452016-12-27 01:56:24 +000012006 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012007 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000012008 (scalar_to_vector
12009 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000012010 (Op (_.EltVT
12011 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012012 _.FRC:$src2),
12013 _.FRC:$src0))),
Craig Topper2ab325b2018-07-13 04:50:39 +000012014 (!cast<Instruction>("V"#OpcPrefix#Zrr_Intk)
Craig Topper07a17872018-07-16 06:56:09 +000012015 (_.VT (COPY_TO_REGCLASS _.FRC:$src0, VR128X)),
Craig Topper2ab325b2018-07-13 04:50:39 +000012016 VK1WM:$mask, _.VT:$src1,
Craig Topper07a17872018-07-16 06:56:09 +000012017 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper3a134772018-07-12 22:14:10 +000012018
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012019 // extracted masked scalar math op with insert via movss
12020 def : Pat<(MoveNode (_.VT VR128X:$src1),
12021 (scalar_to_vector
12022 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000012023 (Op (_.EltVT
12024 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012025 _.FRC:$src2), (_.EltVT ZeroFP)))),
Craig Topper07a17872018-07-16 06:56:09 +000012026 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
12027 VK1WM:$mask, _.VT:$src1,
12028 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000012029 }
12030}
12031
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012032defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
12033defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
12034defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
12035defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000012036
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000012037defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
12038defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
12039defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
12040defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000012041
Craig Topper3a134772018-07-12 22:14:10 +000012042multiclass AVX512_scalar_unary_math_patterns<SDNode OpNode, string OpcPrefix,
12043 SDNode Move, X86VectorVTInfo _> {
12044 let Predicates = [HasAVX512] in {
12045 def : Pat<(_.VT (Move _.VT:$dst,
12046 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
12047 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src)>;
12048 }
12049}
12050
12051defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSS", X86Movss, v4f32x_info>;
12052defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSD", X86Movsd, v2f64x_info>;
12053
12054multiclass AVX512_scalar_unary_math_imm_patterns<SDNode OpNode, string OpcPrefix,
12055 SDNode Move, X86VectorVTInfo _,
12056 bits<8> ImmV> {
12057 let Predicates = [HasAVX512] in {
12058 def : Pat<(_.VT (Move _.VT:$dst,
12059 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
12060 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src,
12061 (i32 ImmV))>;
12062 }
12063}
12064
12065defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESS", X86Movss,
12066 v4f32x_info, 0x01>;
12067defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESS", X86Movss,
12068 v4f32x_info, 0x02>;
12069defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESD", X86Movsd,
12070 v2f64x_info, 0x01>;
12071defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESD", X86Movsd,
12072 v2f64x_info, 0x02>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000012073
12074//===----------------------------------------------------------------------===//
12075// AES instructions
12076//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000012077
Coby Tayree2a1c02f2017-11-21 09:11:41 +000012078multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
12079 let Predicates = [HasVLX, HasVAES] in {
12080 defm Z128 : AESI_binop_rm_int<Op, OpStr,
12081 !cast<Intrinsic>(IntPrefix),
12082 loadv2i64, 0, VR128X, i128mem>,
12083 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
12084 defm Z256 : AESI_binop_rm_int<Op, OpStr,
12085 !cast<Intrinsic>(IntPrefix##"_256"),
12086 loadv4i64, 0, VR256X, i256mem>,
12087 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
12088 }
12089 let Predicates = [HasAVX512, HasVAES] in
12090 defm Z : AESI_binop_rm_int<Op, OpStr,
12091 !cast<Intrinsic>(IntPrefix##"_512"),
12092 loadv8i64, 0, VR512, i512mem>,
12093 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
12094}
12095
12096defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
12097defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
12098defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
12099defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
12100
Coby Tayree7ca5e5872017-11-21 09:30:33 +000012101//===----------------------------------------------------------------------===//
12102// PCLMUL instructions - Carry less multiplication
12103//===----------------------------------------------------------------------===//
12104
12105let Predicates = [HasAVX512, HasVPCLMULQDQ] in
12106defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
12107 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
12108
12109let Predicates = [HasVLX, HasVPCLMULQDQ] in {
12110defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
12111 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
12112
12113defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
12114 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
12115 EVEX_CD8<64, CD8VF>, VEX_WIG;
12116}
12117
12118// Aliases
12119defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
12120defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
12121defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
12122
Coby Tayree71e37cc2017-11-21 09:48:44 +000012123//===----------------------------------------------------------------------===//
12124// VBMI2
12125//===----------------------------------------------------------------------===//
12126
12127multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012128 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000012129 let Constraints = "$src1 = $dst",
12130 ExeDomain = VTI.ExeDomain in {
12131 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
12132 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
12133 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000012134 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012135 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012136 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
12137 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
12138 "$src3, $src2", "$src2, $src3",
12139 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Craig Topperc8e183f2018-10-22 22:14:05 +000012140 (VTI.VT (VTI.LdFrag addr:$src3))))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +000012141 AVX512FMA3Base,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012142 Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012143 }
12144}
12145
12146multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012147 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
12148 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000012149 let Constraints = "$src1 = $dst",
12150 ExeDomain = VTI.ExeDomain in
12151 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
12152 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
12153 "${src3}"##VTI.BroadcastStr##", $src2",
12154 "$src2, ${src3}"##VTI.BroadcastStr,
12155 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000012156 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
12157 AVX512FMA3Base, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012158 Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012159}
12160
12161multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012162 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000012163 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012164 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
12165 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012166 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012167 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
12168 EVEX_V256;
12169 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
12170 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012171 }
12172}
12173
12174multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012175 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000012176 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012177 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
12178 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012179 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012180 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
12181 EVEX_V256;
12182 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
12183 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012184 }
12185}
12186multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012187 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000012188 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000012189 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000012190 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000012191 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000012192 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000012193 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
12194}
12195
12196multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000012197 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000012198 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000012199 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
12200 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012201 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012202 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012203 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012204 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012205}
12206
12207// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012208defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
12209defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
12210defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
12211defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000012212
Coby Tayree71e37cc2017-11-21 09:48:44 +000012213// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000012214defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000012215 avx512vl_i8_info, HasVBMI2>, EVEX,
12216 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000012217defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000012218 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
12219 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012220// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000012221defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000012222 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000012223defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000012224 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000012225
Coby Tayree3880f2a2017-11-21 10:04:28 +000012226//===----------------------------------------------------------------------===//
12227// VNNI
12228//===----------------------------------------------------------------------===//
12229
12230let Constraints = "$src1 = $dst" in
12231multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012232 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000012233 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
12234 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
12235 "$src3, $src2", "$src2, $src3",
12236 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000012237 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012238 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012239 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
12240 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
12241 "$src3, $src2", "$src2, $src3",
12242 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Craig Topperc8e183f2018-10-22 22:14:05 +000012243 (VTI.VT (VTI.LdFrag addr:$src3))))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +000012244 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012245 Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012246 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
12247 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
12248 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
12249 "$src2, ${src3}"##VTI.BroadcastStr,
12250 (OpNode VTI.RC:$src1, VTI.RC:$src2,
12251 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000012252 (VTI.ScalarLdFrag addr:$src3))))>,
12253 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012254 T8PD, Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012255}
12256
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012257multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
12258 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000012259 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012260 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012261 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012262 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
12263 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012264 }
12265}
12266
Simon Pilgrim21e89792018-04-13 14:36:59 +000012267// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012268defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
12269defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
12270defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
12271defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000012272
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000012273//===----------------------------------------------------------------------===//
12274// Bit Algorithms
12275//===----------------------------------------------------------------------===//
12276
Simon Pilgrim21e89792018-04-13 14:36:59 +000012277// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000012278defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000012279 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000012280defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000012281 avx512vl_i16_info, HasBITALG>, VEX_W;
12282
12283defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
12284defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000012285
Simon Pilgrim21e89792018-04-13 14:36:59 +000012286multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000012287 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
12288 (ins VTI.RC:$src1, VTI.RC:$src2),
12289 "vpshufbitqmb",
12290 "$src2, $src1", "$src1, $src2",
12291 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000012292 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012293 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000012294 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
12295 (ins VTI.RC:$src1, VTI.MemOp:$src2),
12296 "vpshufbitqmb",
12297 "$src2, $src1", "$src1, $src2",
12298 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Craig Topperc8e183f2018-10-22 22:14:05 +000012299 (VTI.VT (VTI.LdFrag addr:$src2)))>,
Simon Pilgrime9376b92018-04-12 19:59:35 +000012300 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012301 Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000012302}
12303
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012304multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000012305 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012306 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000012307 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012308 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
12309 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000012310 }
12311}
12312
Simon Pilgrim21e89792018-04-13 14:36:59 +000012313// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012314defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000012315
Coby Tayreed8b17be2017-11-26 09:36:41 +000012316//===----------------------------------------------------------------------===//
12317// GFNI
12318//===----------------------------------------------------------------------===//
12319
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012320multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
12321 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000012322 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012323 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
12324 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012325 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012326 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
12327 EVEX_V256;
12328 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
12329 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012330 }
12331}
12332
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012333defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
12334 SchedWriteVecALU>,
12335 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012336
12337multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000012338 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000012339 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000012340 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000012341 let ExeDomain = VTI.ExeDomain in
12342 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
12343 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
12344 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
12345 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
12346 (OpNode (VTI.VT VTI.RC:$src1),
12347 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000012348 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000012349 Sched<[sched.Folded, sched.ReadAfterFold]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012350}
12351
Simon Pilgrim36be8522017-11-29 18:52:20 +000012352multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012353 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000012354 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012355 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
12356 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012357 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012358 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
12359 v32i8x_info, v4i64x_info>, EVEX_V256;
12360 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
12361 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000012362 }
12363}
12364
Craig Topperb18d6222018-01-06 07:18:08 +000012365defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012366 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000012367 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
12368defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000012369 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000012370 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000012371
12372
12373//===----------------------------------------------------------------------===//
12374// AVX5124FMAPS
12375//===----------------------------------------------------------------------===//
12376
Craig Topper93d8fbd2018-06-02 16:30:39 +000012377let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
12378 Constraints = "$src1 = $dst" in {
12379defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
12380 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
12381 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012382 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
12383 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012384
Craig Topper93d8fbd2018-06-02 16:30:39 +000012385defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
12386 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
12387 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012388 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
12389 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012390
Craig Topper93d8fbd2018-06-02 16:30:39 +000012391defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
12392 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
12393 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012394 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
12395 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012396
Craig Topper93d8fbd2018-06-02 16:30:39 +000012397defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
12398 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
12399 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012400 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
12401 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012402}
12403
12404//===----------------------------------------------------------------------===//
12405// AVX5124VNNIW
12406//===----------------------------------------------------------------------===//
12407
Craig Topper93d8fbd2018-06-02 16:30:39 +000012408let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
12409 Constraints = "$src1 = $dst" in {
12410defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
12411 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
12412 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012413 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
12414 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012415
Craig Topper93d8fbd2018-06-02 16:30:39 +000012416defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
12417 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
12418 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000012419 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
12420 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000012421}
12422