blob: 615de67aadb148d972c2a51ebdd6c77956472777 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The string to specify embedded broadcast in assembly.
94 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000095
Adam Nemet449b3f02014-10-15 23:42:09 +000096 // 8-bit compressed displacement tuple/subvector format. This is only
97 // defined for NumElts <= 8.
98 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
99 !cast<CD8VForm>("CD8VT" # NumElts), ?);
100
Adam Nemet55536c62014-09-25 23:48:45 +0000101 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
102 !if (!eq (Size, 256), sub_ymm, ?));
103
104 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
105 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
106 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000107
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000108 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
109
Craig Topperabe80cc2016-08-28 06:06:28 +0000110 // A vector tye of the same width with element type i64. This is used to
111 // create patterns for logic ops.
112 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
113
Adam Nemet09377232014-10-08 23:25:31 +0000114 // A vector type of the same width with element type i32. This is used to
115 // create the canonical constant zero node ImmAllZerosV.
116 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
117 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000118
119 string ZSuffix = !if (!eq (Size, 128), "Z128",
120 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000121}
122
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000123def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
124def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000125def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
126def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000127def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
128def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130// "x" in v32i8x_info means RC = VR256X
131def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
132def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
133def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
134def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000135def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
136def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137
138def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
139def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
140def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
141def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
143def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000145// We map scalar types to the smallest (128-bit) vector type
146// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000147def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
148def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000149def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
150def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
151
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
153 X86VectorVTInfo i128> {
154 X86VectorVTInfo info512 = i512;
155 X86VectorVTInfo info256 = i256;
156 X86VectorVTInfo info128 = i128;
157}
158
159def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
160 v16i8x_info>;
161def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
162 v8i16x_info>;
163def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
164 v4i32x_info>;
165def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
166 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000167def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
168 v4f32x_info>;
169def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
170 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000171
Ayman Musa721d97f2017-06-27 12:08:37 +0000172class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
173 ValueType _vt> {
174 RegisterClass KRC = _krc;
175 RegisterClass KRCWM = _krcwm;
176 ValueType KVT = _vt;
177}
178
Michael Zuckerman9e588312017-10-31 10:00:19 +0000179def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000180def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
181def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
182def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
183def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
184def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
185def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000200 bit IsCommutable = 0,
201 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 let isCommutable = IsCommutable in
203 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000205 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000206 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207
208 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000209 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000211 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
212 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000213 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 EVEX_K {
215 // In case of the 3src subclass this is overridden with a let.
216 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 }
218
219 // Zero mask does not add any restrictions to commute operands transformation.
220 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000221 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000223 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
224 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000225 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 EVEX_KZ;
227}
228
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000229
Adam Nemet34801422014-10-08 23:25:39 +0000230// Common base class of AVX512_maskable and AVX512_maskable_3src.
231multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
232 dag Outs,
233 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
234 string OpcodeStr,
235 string AttSrcAsm, string IntelSrcAsm,
236 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000238 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000239 bit IsCommutable = 0,
240 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000241 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
242 AttSrcAsm, IntelSrcAsm,
243 [(set _.RC:$dst, RHS)],
244 [(set _.RC:$dst, MaskingRHS)],
245 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000247 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000248 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000249
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000251// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000252// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000253// This version uses a separate dag for non-masking and masking.
254multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
255 dag Outs, dag Ins, string OpcodeStr,
256 string AttSrcAsm, string IntelSrcAsm,
257 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000258 bit IsCommutable = 0, bit IsKCommutable = 0,
259 SDNode Select = vselect> :
260 AVX512_maskable_custom<O, F, Outs, Ins,
261 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
262 !con((ins _.KRCWM:$mask), Ins),
263 OpcodeStr, AttSrcAsm, IntelSrcAsm,
264 [(set _.RC:$dst, RHS)],
265 [(set _.RC:$dst,
266 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
267 [(set _.RC:$dst,
268 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000269 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000270
271// This multiclass generates the unconditional/non-masking, the masking and
272// the zero-masking variant of the vector instruction. In the masking case, the
273// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag Ins, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000277 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000280 AVX512_maskable_common<O, F, _, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000284 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000285 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the scalar instruction.
289multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag Ins, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000292 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000293 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000294 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000295 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000296
Adam Nemet34801422014-10-08 23:25:39 +0000297// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000298// ($src1) is already tied to $dst so we just use that for the preserved
299// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
300// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000301multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
302 dag Outs, dag NonTiedIns, string OpcodeStr,
303 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000304 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000305 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000306 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000307 SDNode Select = vselect,
308 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000313 OpcodeStr, AttSrcAsm, IntelSrcAsm,
314 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000315 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000316 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Craig Topper26bc8482018-05-28 05:37:25 +0000318// Similar to AVX512_maskable_3src but in this case the input VT for the tied
319// operand differs from the output VT. This requires a bitconvert on
320// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000321// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000322multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
323 X86VectorVTInfo InVT,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
326 dag RHS, bit IsCommutable = 0> :
327 AVX512_maskable_common<O, F, OutVT, Outs,
328 !con((ins InVT.RC:$src1), NonTiedIns),
329 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
330 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000331 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000332 (vselect InVT.KRCWM:$mask, RHS,
333 (bitconvert InVT.RC:$src1)),
334 vselect, "", IsCommutable>;
335
Igor Breger15820b02015-07-01 13:24:28 +0000336multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
337 dag Outs, dag NonTiedIns, string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000339 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000340 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000341 bit IsKCommutable = 0,
342 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000343 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000344 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000346
Adam Nemet34801422014-10-08 23:25:39 +0000347multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
348 dag Outs, dag Ins,
349 string OpcodeStr,
350 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000351 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000352 AVX512_maskable_custom<O, F, Outs, Ins,
353 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
354 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000355 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000356 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000357
Craig Topper93d8fbd2018-06-02 16:30:39 +0000358multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
359 dag Outs, dag NonTiedIns,
360 string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
362 list<dag> Pattern> :
363 AVX512_maskable_custom<O, F, Outs,
364 !con((ins _.RC:$src1), NonTiedIns),
365 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
366 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
367 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
368 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369
370// Instruction with mask that puts result in mask register,
371// like "compare" and "vptest"
372multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
373 dag Outs,
374 dag Ins, dag MaskingIns,
375 string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm,
377 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000378 list<dag> MaskingPattern,
379 bit IsCommutable = 0> {
380 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
383 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000384 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385
386 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000387 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
388 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390}
391
392multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
393 dag Outs,
394 dag Ins, dag MaskingIns,
395 string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, dag MaskingRHS,
398 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
400 AttSrcAsm, IntelSrcAsm,
401 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000403
404multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
405 dag Outs, dag Ins, string OpcodeStr,
406 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000407 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000408 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
409 !con((ins _.KRCWM:$mask), Ins),
410 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000411 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000412
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000413multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000415 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000416 AVX512_maskable_custom_cmp<O, F, Outs,
417 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000418 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000419
Craig Topperabe80cc2016-08-28 06:06:28 +0000420// This multiclass generates the unconditional/non-masking, the masking and
421// the zero-masking variant of the vector instruction. In the masking case, the
422// perserved vector elements come from a new dummy input operand tied to $dst.
423multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
424 dag Outs, dag Ins, string OpcodeStr,
425 string AttSrcAsm, string IntelSrcAsm,
426 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000427 bit IsCommutable = 0, SDNode Select = vselect> :
428 AVX512_maskable_custom<O, F, Outs, Ins,
429 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
430 !con((ins _.KRCWM:$mask), Ins),
431 OpcodeStr, AttSrcAsm, IntelSrcAsm,
432 [(set _.RC:$dst, RHS)],
433 [(set _.RC:$dst,
434 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
435 [(set _.RC:$dst,
436 (Select _.KRCWM:$mask, MaskedRHS,
437 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000438 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper9d9251b2016-05-08 20:10:20 +0000441// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
442// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000443// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000444// We set canFoldAsLoad because this can be converted to a constant-pool
445// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000449 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000450def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
451 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453
Craig Topper6393afc2017-01-09 02:44:34 +0000454// Alias instructions that allow VPTERNLOG to be used with a mask to create
455// a mix of all ones and all zeros elements. This is done this way to force
456// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000457let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000458def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK16WM:$mask), "",
460 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
461 (v16i32 immAllOnesV),
462 (v16i32 immAllZerosV)))]>;
463def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
464 (ins VK8WM:$mask), "",
465 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
466 (bc_v8i64 (v16i32 immAllOnesV)),
467 (bc_v8i64 (v16i32 immAllZerosV))))]>;
468}
469
Craig Toppere5ce84a2016-05-08 21:33:53 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000472def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
473 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
474def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
475 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
476}
477
Craig Topperadd9cc62016-12-18 06:23:14 +0000478// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
479// This is expanded by ExpandPostRAPseudos.
480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000481 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000482 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
483 [(set FR32X:$dst, fp32imm0)]>;
484 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
485 [(set FR64X:$dst, fpimm0)]>;
486}
487
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000488//===----------------------------------------------------------------------===//
489// AVX-512 - VECTOR INSERT
490//
Craig Topper3a622a12017-08-17 15:40:25 +0000491
492// Supports two different pattern operators for mask and unmasked ops. Allows
493// null_frag to be passed for one.
494multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
495 X86VectorVTInfo To,
496 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000497 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000498 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000499 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000500 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000501 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502 "vinsert" # From.EltTypeName # "x" # From.NumElts,
503 "$src3, $src2, $src1", "$src1, $src2, $src3",
504 (vinsert_insert:$src3 (To.VT To.RC:$src1),
505 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000506 (iPTR imm)),
507 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
508 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000509 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000511 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000512 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000513 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514 "vinsert" # From.EltTypeName # "x" # From.NumElts,
515 "$src3, $src2, $src1", "$src1, $src2, $src3",
516 (vinsert_insert:$src3 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000518 (iPTR imm)),
519 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000521 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000522 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000523 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000526
Craig Topper3a622a12017-08-17 15:40:25 +0000527// Passes the same pattern operator for masked and unmasked ops.
528multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
529 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000530 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000531 X86FoldableSchedWrite sched> :
532 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000533
Igor Breger0ede3cb2015-09-20 06:52:42 +0000534multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
535 X86VectorVTInfo To, PatFrag vinsert_insert,
536 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
537 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000538 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
540 (To.VT (!cast<Instruction>(InstrStr#"rr")
541 To.RC:$src1, From.RC:$src2,
542 (INSERT_get_vinsert_imm To.RC:$ins)))>;
543
544 def : Pat<(vinsert_insert:$ins
545 (To.VT To.RC:$src1),
546 (From.VT (bitconvert (From.LdFrag addr:$src2))),
547 (iPTR imm)),
548 (To.VT (!cast<Instruction>(InstrStr#"rm")
549 To.RC:$src1, addr:$src2,
550 (INSERT_get_vinsert_imm To.RC:$ins)))>;
551 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552}
553
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000554multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000555 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000556 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000557
558 let Predicates = [HasVLX] in
559 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
560 X86VectorVTInfo< 4, EltVT32, VR128X>,
561 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000562 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563
564 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000565 X86VectorVTInfo< 4, EltVT32, VR128X>,
566 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000567 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
569 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000570 X86VectorVTInfo< 4, EltVT64, VR256X>,
571 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000572 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573
Craig Topper3a622a12017-08-17 15:40:25 +0000574 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000575 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000576 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577 X86VectorVTInfo< 2, EltVT64, VR128X>,
578 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000579 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000580 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581
Craig Topper3a622a12017-08-17 15:40:25 +0000582 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000583 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000584 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585 X86VectorVTInfo< 2, EltVT64, VR128X>,
586 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000587 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000588 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589
Craig Topper3a622a12017-08-17 15:40:25 +0000590 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 X86VectorVTInfo< 8, EltVT32, VR256X>,
592 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000593 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000594 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596}
597
Simon Pilgrim21e89792018-04-13 14:36:59 +0000598// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
599defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
600defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger0ede3cb2015-09-20 06:52:42 +0000602// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000603// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000604defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000607 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608
609defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000612 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000613
614defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000617 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618
619// Codegen pattern with the alternative types insert VEC128 into VEC256
620defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
621 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
624// Codegen pattern with the alternative types insert VEC128 into VEC512
625defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
629// Codegen pattern with the alternative types insert VEC256 into VEC512
630defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
631 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
634
Craig Topperf7a19db2017-10-08 01:33:40 +0000635
636multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
637 X86VectorVTInfo To, X86VectorVTInfo Cast,
638 PatFrag vinsert_insert,
639 SDNodeXForm INSERT_get_vinsert_imm,
640 list<Predicate> p> {
641let Predicates = p in {
642 def : Pat<(Cast.VT
643 (vselect Cast.KRCWM:$mask,
644 (bitconvert
645 (vinsert_insert:$ins (To.VT To.RC:$src1),
646 (From.VT From.RC:$src2),
647 (iPTR imm))),
648 Cast.RC:$src0)),
649 (!cast<Instruction>(InstrStr#"rrk")
650 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
651 (INSERT_get_vinsert_imm To.RC:$ins))>;
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT
657 (bitconvert
658 (From.LdFrag addr:$src2))),
659 (iPTR imm))),
660 Cast.RC:$src0)),
661 (!cast<Instruction>(InstrStr#"rmk")
662 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
663 (INSERT_get_vinsert_imm To.RC:$ins))>;
664
665 def : Pat<(Cast.VT
666 (vselect Cast.KRCWM:$mask,
667 (bitconvert
668 (vinsert_insert:$ins (To.VT To.RC:$src1),
669 (From.VT From.RC:$src2),
670 (iPTR imm))),
671 Cast.ImmAllZerosV)),
672 (!cast<Instruction>(InstrStr#"rrkz")
673 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
674 (INSERT_get_vinsert_imm To.RC:$ins))>;
675 def : Pat<(Cast.VT
676 (vselect Cast.KRCWM:$mask,
677 (bitconvert
678 (vinsert_insert:$ins (To.VT To.RC:$src1),
679 (From.VT
680 (bitconvert
681 (From.LdFrag addr:$src2))),
682 (iPTR imm))),
683 Cast.ImmAllZerosV)),
684 (!cast<Instruction>(InstrStr#"rmkz")
685 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
686 (INSERT_get_vinsert_imm To.RC:$ins))>;
687}
688}
689
690defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
691 v8f32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
694 v4f64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696
697defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
698 v8i32x_info, vinsert128_insert,
699 INSERT_get_vinsert128_imm, [HasVLX]>;
700defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
701 v8i32x_info, vinsert128_insert,
702 INSERT_get_vinsert128_imm, [HasVLX]>;
703defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
704 v8i32x_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasVLX]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
707 v4i64x_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
709defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
710 v4i64x_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
712defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
713 v4i64x_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
715
716defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
717 v16f32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
720 v8f64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722
723defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
724 v16i32_info, vinsert128_insert,
725 INSERT_get_vinsert128_imm, [HasAVX512]>;
726defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
727 v16i32_info, vinsert128_insert,
728 INSERT_get_vinsert128_imm, [HasAVX512]>;
729defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
730 v16i32_info, vinsert128_insert,
731 INSERT_get_vinsert128_imm, [HasAVX512]>;
732defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
733 v8i64_info, vinsert128_insert,
734 INSERT_get_vinsert128_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
736 v8i64_info, vinsert128_insert,
737 INSERT_get_vinsert128_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
739 v8i64_info, vinsert128_insert,
740 INSERT_get_vinsert128_imm, [HasDQI]>;
741
742defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
743 v16f32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
746 v8f64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748
749defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
750 v16i32_info, vinsert256_insert,
751 INSERT_get_vinsert256_imm, [HasDQI]>;
752defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
753 v16i32_info, vinsert256_insert,
754 INSERT_get_vinsert256_imm, [HasDQI]>;
755defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
756 v16i32_info, vinsert256_insert,
757 INSERT_get_vinsert256_imm, [HasDQI]>;
758defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
759 v8i64_info, vinsert256_insert,
760 INSERT_get_vinsert256_imm, [HasAVX512]>;
761defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
762 v8i64_info, vinsert256_insert,
763 INSERT_get_vinsert256_imm, [HasAVX512]>;
764defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
765 v8i64_info, vinsert256_insert,
766 INSERT_get_vinsert256_imm, [HasAVX512]>;
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000769let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000770def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000771 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000772 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000773 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000774 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000775def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000776 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000777 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000778 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000780 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000781 EVEX_4V, EVEX_CD8<32, CD8VT1>,
782 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000783}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784
785//===----------------------------------------------------------------------===//
786// AVX-512 VECTOR EXTRACT
787//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788
Craig Topper3a622a12017-08-17 15:40:25 +0000789// Supports two different pattern operators for mask and unmasked ops. Allows
790// null_frag to be passed for one.
791multiclass vextract_for_size_split<int Opcode,
792 X86VectorVTInfo From, X86VectorVTInfo To,
793 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000794 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000795 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000796
797 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000798 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000799 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000800 "vextract" # To.EltTypeName # "x" # To.NumElts,
801 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000802 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000803 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
804 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000805
Craig Toppere1cac152016-06-07 07:27:54 +0000806 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000807 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000808 "vextract" # To.EltTypeName # "x" # To.NumElts #
809 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
810 [(store (To.VT (vextract_extract:$idx
811 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000812 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000813 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000814
Craig Toppere1cac152016-06-07 07:27:54 +0000815 let mayStore = 1, hasSideEffects = 0 in
816 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
817 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000818 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000819 "vextract" # To.EltTypeName # "x" # To.NumElts #
820 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000821 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000822 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000823 }
Igor Bregerac29a822015-09-09 14:35:09 +0000824}
825
Craig Topper3a622a12017-08-17 15:40:25 +0000826// Passes the same pattern operator for masked and unmasked ops.
827multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
828 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000829 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000830 SchedWrite SchedRR, SchedWrite SchedMR> :
831 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000832
Igor Bregerdefab3c2015-10-08 12:55:01 +0000833// Codegen pattern for the alternative types
834multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
835 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000836 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000837 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000838 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
839 (To.VT (!cast<Instruction>(InstrStr#"rr")
840 From.RC:$src1,
841 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000842 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
843 (iPTR imm))), addr:$dst),
844 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
845 (EXTRACT_get_vextract_imm To.RC:$ext))>;
846 }
Igor Breger7f69a992015-09-10 12:54:54 +0000847}
848
849multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000850 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000851 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000852 let Predicates = [HasAVX512] in {
853 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
854 X86VectorVTInfo<16, EltVT32, VR512>,
855 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000856 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000857 EVEX_V512, EVEX_CD8<32, CD8VT4>;
858 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
859 X86VectorVTInfo< 8, EltVT64, VR512>,
860 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000861 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000862 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
863 }
Igor Breger7f69a992015-09-10 12:54:54 +0000864 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000865 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 X86VectorVTInfo< 8, EltVT32, VR256X>,
867 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000868 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000869 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000870
871 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000872 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000873 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo< 4, EltVT64, VR256X>,
875 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000876 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000877 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000878
879 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000880 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000881 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 X86VectorVTInfo< 8, EltVT64, VR512>,
883 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000884 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000885 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000886 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000887 X86VectorVTInfo<16, EltVT32, VR512>,
888 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000889 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 EVEX_V512, EVEX_CD8<32, CD8VT8>;
891 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892}
893
Simon Pilgrimead11e42018-05-11 12:46:54 +0000894// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000895defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
896defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897
Igor Bregerdefab3c2015-10-08 12:55:01 +0000898// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000899// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000900defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000901 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000902defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000903 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000904
905defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000906 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000907defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000908 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000909
910defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000911 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000912defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000913 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914
Craig Topper08a68572016-05-21 22:50:04 +0000915// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000916defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
920
921// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000922defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
923 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
924defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
925 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
926// Codegen pattern with the alternative types extract VEC256 from VEC512
927defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
928 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
929defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
930 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
931
Craig Topper5f3fef82016-05-22 07:40:58 +0000932
Craig Topper48a79172017-08-30 07:26:12 +0000933// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
934// smaller extract to enable EVEX->VEX.
935let Predicates = [NoVLX] in {
936def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
937 (v2i64 (VEXTRACTI128rr
938 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
939 (iPTR 1)))>;
940def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
941 (v2f64 (VEXTRACTF128rr
942 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
945 (v4i32 (VEXTRACTI128rr
946 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
949 (v4f32 (VEXTRACTF128rr
950 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
953 (v8i16 (VEXTRACTI128rr
954 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
957 (v16i8 (VEXTRACTI128rr
958 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960}
961
962// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
963// smaller extract to enable EVEX->VEX.
964let Predicates = [HasVLX] in {
965def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
966 (v2i64 (VEXTRACTI32x4Z256rr
967 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
968 (iPTR 1)))>;
969def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
970 (v2f64 (VEXTRACTF32x4Z256rr
971 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
972 (iPTR 1)))>;
973def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
974 (v4i32 (VEXTRACTI32x4Z256rr
975 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
976 (iPTR 1)))>;
977def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
978 (v4f32 (VEXTRACTF32x4Z256rr
979 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
980 (iPTR 1)))>;
981def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
982 (v8i16 (VEXTRACTI32x4Z256rr
983 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
986 (v16i8 (VEXTRACTI32x4Z256rr
987 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989}
990
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991
Craig Toppera0883622017-08-26 22:24:57 +0000992// Additional patterns for handling a bitcast between the vselect and the
993// extract_subvector.
994multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
995 X86VectorVTInfo To, X86VectorVTInfo Cast,
996 PatFrag vextract_extract,
997 SDNodeXForm EXTRACT_get_vextract_imm,
998 list<Predicate> p> {
999let Predicates = p in {
1000 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1001 (bitconvert
1002 (To.VT (vextract_extract:$ext
1003 (From.VT From.RC:$src), (iPTR imm)))),
1004 To.RC:$src0)),
1005 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1006 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1007 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1008
1009 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1010 (bitconvert
1011 (To.VT (vextract_extract:$ext
1012 (From.VT From.RC:$src), (iPTR imm)))),
1013 Cast.ImmAllZerosV)),
1014 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1015 Cast.KRCWM:$mask, From.RC:$src,
1016 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1017}
1018}
1019
1020defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1021 v4f32x_info, vextract128_extract,
1022 EXTRACT_get_vextract128_imm, [HasVLX]>;
1023defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1024 v2f64x_info, vextract128_extract,
1025 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1026
1027defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1028 v4i32x_info, vextract128_extract,
1029 EXTRACT_get_vextract128_imm, [HasVLX]>;
1030defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1031 v4i32x_info, vextract128_extract,
1032 EXTRACT_get_vextract128_imm, [HasVLX]>;
1033defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1034 v4i32x_info, vextract128_extract,
1035 EXTRACT_get_vextract128_imm, [HasVLX]>;
1036defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1037 v2i64x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1040 v2i64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1043 v2i64x_info, vextract128_extract,
1044 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1045
1046defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1047 v4f32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1049defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1050 v2f64x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasDQI]>;
1052
1053defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1054 v4i32x_info, vextract128_extract,
1055 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1056defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1057 v4i32x_info, vextract128_extract,
1058 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1059defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1060 v4i32x_info, vextract128_extract,
1061 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1062defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1063 v2i64x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasDQI]>;
1065defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1066 v2i64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1069 v2i64x_info, vextract128_extract,
1070 EXTRACT_get_vextract128_imm, [HasDQI]>;
1071
1072defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1073 v8f32x_info, vextract256_extract,
1074 EXTRACT_get_vextract256_imm, [HasDQI]>;
1075defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1076 v4f64x_info, vextract256_extract,
1077 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1078
1079defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1080 v8i32x_info, vextract256_extract,
1081 EXTRACT_get_vextract256_imm, [HasDQI]>;
1082defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1083 v8i32x_info, vextract256_extract,
1084 EXTRACT_get_vextract256_imm, [HasDQI]>;
1085defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1086 v8i32x_info, vextract256_extract,
1087 EXTRACT_get_vextract256_imm, [HasDQI]>;
1088defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1089 v4i64x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1091defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1092 v4i64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1095 v4i64x_info, vextract256_extract,
1096 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001099def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001100 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001101 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001102 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001103 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104
Craig Topper03b849e2016-05-21 22:50:11 +00001105def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001106 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001107 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001109 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001110 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111
1112//===---------------------------------------------------------------------===//
1113// AVX-512 BROADCAST
1114//---
Igor Breger131008f2016-05-01 08:40:00 +00001115// broadcast with a scalar argument.
1116multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001117 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001118 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001119 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001120 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topperf6df4a62017-01-30 06:59:06 +00001121 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1122 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1123 (X86VBroadcast SrcInfo.FRC:$src),
1124 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001125 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001126 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1127 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1128 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1129 (X86VBroadcast SrcInfo.FRC:$src),
1130 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001131 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topperf6df4a62017-01-30 06:59:06 +00001132 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001133}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001134
Craig Topper17854ec2017-08-30 07:48:39 +00001135// Split version to allow mask and broadcast node to be different types. This
1136// helps support the 32x2 broadcasts.
1137multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001138 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001139 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001140 X86VectorVTInfo MaskInfo,
1141 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001142 X86VectorVTInfo SrcInfo,
1143 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1144 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1145 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1146 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001147 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001148 (MaskInfo.VT
1149 (bitconvert
1150 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001151 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1152 (MaskInfo.VT
1153 (bitconvert
1154 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001155 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1156 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001157 let mayLoad = 1 in
1158 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1159 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001160 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001161 (MaskInfo.VT
1162 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 (DestInfo.VT (UnmaskedOp
1164 (SrcInfo.ScalarLdFrag addr:$src))))),
1165 (MaskInfo.VT
1166 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001168 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1169 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001170 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001171 }
Craig Toppere1cac152016-06-07 07:27:54 +00001172
Craig Topper17854ec2017-08-30 07:48:39 +00001173 def : Pat<(MaskInfo.VT
1174 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001175 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001176 (SrcInfo.VT (scalar_to_vector
1177 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001178 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001179 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1180 (bitconvert
1181 (DestInfo.VT
1182 (X86VBroadcast
1183 (SrcInfo.VT (scalar_to_vector
1184 (SrcInfo.ScalarLdFrag addr:$src)))))),
1185 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001186 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001187 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1188 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1189 (bitconvert
1190 (DestInfo.VT
1191 (X86VBroadcast
1192 (SrcInfo.VT (scalar_to_vector
1193 (SrcInfo.ScalarLdFrag addr:$src)))))),
1194 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001195 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001196 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001198
Craig Topper17854ec2017-08-30 07:48:39 +00001199// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001200multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001201 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001202 X86VectorVTInfo DestInfo,
1203 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001204 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001206
Craig Topper80934372016-07-16 03:42:59 +00001207multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001208 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001209 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001210 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001211 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001212 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1213 _.info128>,
1214 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001215 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001216
1217 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001218 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001219 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001220 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1221 _.info128>,
1222 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001223 }
1224}
1225
Craig Topper80934372016-07-16 03:42:59 +00001226multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1227 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001228 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001229 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001230 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001231 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1232 _.info128>,
1233 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001234 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Craig Topper80934372016-07-16 03:42:59 +00001236 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001237 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001238 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001239 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1240 _.info128>,
1241 EVEX_V256;
1242 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001243 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001244 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1245 _.info128>,
1246 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001247 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248}
Craig Topper80934372016-07-16 03:42:59 +00001249defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1250 avx512vl_f32_info>;
1251defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001252 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001254multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1255 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001257 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001258 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001259 (ins SrcRC:$src),
1260 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001261 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001262 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263}
1264
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001265multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001266 X86VectorVTInfo _, SDPatternOperator OpNode,
1267 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001268 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001269 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1270 (outs _.RC:$dst), (ins GR32:$src),
1271 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1272 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1273 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001274 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001275
1276 def : Pat <(_.VT (OpNode SrcRC:$src)),
1277 (!cast<Instruction>(Name#r)
1278 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1279
1280 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1281 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1282 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1283
1284 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1285 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1286 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1287}
1288
1289multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1290 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1291 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1292 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001293 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1294 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001295 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001296 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1297 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1298 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1299 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001300 }
1301}
1302
Robert Khasanovcbc57032014-12-09 16:38:41 +00001303multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001304 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001305 RegisterClass SrcRC, Predicate prd> {
1306 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001307 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1308 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001310 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1311 SrcRC>, EVEX_V256;
1312 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1313 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001314 }
1315}
1316
Guy Blank7f60c992017-08-09 17:21:01 +00001317defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1318 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1319defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1320 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1321 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001322defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1323 X86VBroadcast, GR32, HasAVX512>;
1324defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1325 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001326
Igor Breger21296d22015-10-20 11:56:42 +00001327// Provide aliases for broadcast from the same register class that
1328// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001329multiclass avx512_int_broadcast_rm_lowering<string Name,
1330 X86VectorVTInfo DestInfo,
Igor Breger21296d22015-10-20 11:56:42 +00001331 X86VectorVTInfo SrcInfo> {
1332 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001333 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Igor Breger21296d22015-10-20 11:56:42 +00001334 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1335}
1336
1337multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1338 AVX512VLVectorVTInfo _, Predicate prd> {
1339 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001340 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001341 WriteShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001342 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001343 EVEX_V512;
1344 // Defined separately to avoid redefinition.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001345 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512>;
Igor Breger21296d22015-10-20 11:56:42 +00001346 }
1347 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001348 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001349 WriteShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001350 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001351 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001352 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001353 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001354 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001355 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001356}
1357
Igor Breger21296d22015-10-20 11:56:42 +00001358defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1359 avx512vl_i8_info, HasBWI>;
1360defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1361 avx512vl_i16_info, HasBWI>;
1362defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1363 avx512vl_i32_info, HasAVX512>;
1364defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001365 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001367multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1368 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001369 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001370 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1371 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001372 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001373 Sched<[SchedWriteShuffle.YMM.Folded]>,
1374 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001375}
1376
Craig Topperd6f4be92017-08-21 05:29:02 +00001377// This should be used for the AVX512DQ broadcast instructions. It disables
1378// the unmasked patterns so that we only use the DQ instructions when masking
1379// is requested.
1380multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1381 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001382 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001383 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1384 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1385 (null_frag),
1386 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001387 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001388 Sched<[SchedWriteShuffle.YMM.Folded]>,
1389 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001390}
1391
Simon Pilgrim79195582017-02-21 16:41:44 +00001392let Predicates = [HasAVX512] in {
1393 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1394 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1395 (VPBROADCASTQZm addr:$src)>;
1396}
1397
Craig Topperad3d0312017-10-10 21:07:14 +00001398let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001399 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1400 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1401 (VPBROADCASTQZ128m addr:$src)>;
1402 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1403 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001404}
1405let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001406 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1407 // This means we'll encounter truncated i32 loads; match that here.
1408 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1409 (VPBROADCASTWZ128m addr:$src)>;
1410 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1411 (VPBROADCASTWZ256m addr:$src)>;
1412 def : Pat<(v8i16 (X86VBroadcast
1413 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1414 (VPBROADCASTWZ128m addr:$src)>;
1415 def : Pat<(v16i16 (X86VBroadcast
1416 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1417 (VPBROADCASTWZ256m addr:$src)>;
1418}
1419
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001420//===----------------------------------------------------------------------===//
1421// AVX-512 BROADCAST SUBVECTORS
1422//
1423
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1425 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001426 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001427defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1428 v16f32_info, v4f32x_info>,
1429 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1430defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1431 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001432 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001433defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1434 v8f64_info, v4f64x_info>, VEX_W,
1435 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1436
Craig Topper715ad7f2016-10-16 23:29:51 +00001437let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001438def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1439 (VBROADCASTF64X4rm addr:$src)>;
1440def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1441 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001442def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1443 (VBROADCASTI64X4rm addr:$src)>;
1444def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1445 (VBROADCASTI64X4rm addr:$src)>;
1446
1447// Provide fallback in case the load node that is used in the patterns above
1448// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001449def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1450 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001451 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001452def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1453 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1454 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001455def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1456 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001457 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001458def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1459 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001461def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1463 (v16i16 VR256X:$src), 1)>;
1464def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1465 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1466 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001467
Craig Topperd6f4be92017-08-21 05:29:02 +00001468def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1469 (VBROADCASTF32X4rm addr:$src)>;
1470def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1471 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001472def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1473 (VBROADCASTI32X4rm addr:$src)>;
1474def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1475 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001476
1477// Patterns for selects of bitcasted operations.
1478def : Pat<(vselect VK16WM:$mask,
1479 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1480 (bc_v16f32 (v16i32 immAllZerosV))),
1481 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1482def : Pat<(vselect VK16WM:$mask,
1483 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1484 VR512:$src0),
1485 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1486def : Pat<(vselect VK16WM:$mask,
1487 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1488 (v16i32 immAllZerosV)),
1489 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1490def : Pat<(vselect VK16WM:$mask,
1491 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1492 VR512:$src0),
1493 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1494
1495def : Pat<(vselect VK8WM:$mask,
1496 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1497 (bc_v8f64 (v16i32 immAllZerosV))),
1498 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1499def : Pat<(vselect VK8WM:$mask,
1500 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1501 VR512:$src0),
1502 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1503def : Pat<(vselect VK8WM:$mask,
1504 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1505 (bc_v8i64 (v16i32 immAllZerosV))),
1506 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1507def : Pat<(vselect VK8WM:$mask,
1508 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1509 VR512:$src0),
1510 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001511}
1512
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001513let Predicates = [HasVLX] in {
1514defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1515 v8i32x_info, v4i32x_info>,
1516 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1517defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1518 v8f32x_info, v4f32x_info>,
1519 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001520
Craig Topperd6f4be92017-08-21 05:29:02 +00001521def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1522 (VBROADCASTF32X4Z256rm addr:$src)>;
1523def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1524 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001525def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1526 (VBROADCASTI32X4Z256rm addr:$src)>;
1527def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1528 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001529
Craig Topper5a2bd992018-02-05 08:37:37 +00001530// Patterns for selects of bitcasted operations.
1531def : Pat<(vselect VK8WM:$mask,
1532 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1533 (bc_v8f32 (v8i32 immAllZerosV))),
1534 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1535def : Pat<(vselect VK8WM:$mask,
1536 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1537 VR256X:$src0),
1538 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1539def : Pat<(vselect VK8WM:$mask,
1540 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1541 (v8i32 immAllZerosV)),
1542 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1543def : Pat<(vselect VK8WM:$mask,
1544 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1545 VR256X:$src0),
1546 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1547
1548
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001549// Provide fallback in case the load node that is used in the patterns above
1550// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001551def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1552 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1553 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001554def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001555 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001556 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001557def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1558 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1559 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001560def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001561 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001562 (v4i32 VR128X:$src), 1)>;
1563def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001564 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001565 (v8i16 VR128X:$src), 1)>;
1566def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001567 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001568 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001569}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001570
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001571let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001572defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001573 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001574 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001575defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001576 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001577 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001578
1579// Patterns for selects of bitcasted operations.
1580def : Pat<(vselect VK4WM:$mask,
1581 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1582 (bc_v4f64 (v8i32 immAllZerosV))),
1583 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1584def : Pat<(vselect VK4WM:$mask,
1585 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1586 VR256X:$src0),
1587 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1588def : Pat<(vselect VK4WM:$mask,
1589 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1590 (bc_v4i64 (v8i32 immAllZerosV))),
1591 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1592def : Pat<(vselect VK4WM:$mask,
1593 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1594 VR256X:$src0),
1595 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001596}
1597
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001598let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001599defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001600 v8i64_info, v2i64x_info>, VEX_W,
1601 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001602defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001603 v16i32_info, v8i32x_info>,
1604 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001605defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001606 v8f64_info, v2f64x_info>, VEX_W,
1607 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001608defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001609 v16f32_info, v8f32x_info>,
1610 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001611
1612// Patterns for selects of bitcasted operations.
1613def : Pat<(vselect VK16WM:$mask,
1614 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1615 (bc_v16f32 (v16i32 immAllZerosV))),
1616 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1617def : Pat<(vselect VK16WM:$mask,
1618 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1619 VR512:$src0),
1620 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1621def : Pat<(vselect VK16WM:$mask,
1622 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1623 (v16i32 immAllZerosV)),
1624 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1625def : Pat<(vselect VK16WM:$mask,
1626 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1627 VR512:$src0),
1628 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1629
1630def : Pat<(vselect VK8WM:$mask,
1631 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1632 (bc_v8f64 (v16i32 immAllZerosV))),
1633 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1634def : Pat<(vselect VK8WM:$mask,
1635 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1636 VR512:$src0),
1637 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1638def : Pat<(vselect VK8WM:$mask,
1639 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1640 (bc_v8i64 (v16i32 immAllZerosV))),
1641 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1642def : Pat<(vselect VK8WM:$mask,
1643 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1644 VR512:$src0),
1645 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001646}
Adam Nemet73f72e12014-06-27 00:43:38 +00001647
Igor Bregerfa798a92015-11-02 07:39:36 +00001648multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001649 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001650 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001651 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001652 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001653 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001654 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001655 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001656 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001657 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001658 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001659 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001660}
1661
1662multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001663 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1664 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001665
1666 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001667 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001668 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001669 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001670 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001671}
1672
Craig Topper51e052f2016-10-15 16:26:02 +00001673defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1674 avx512vl_i32_info, avx512vl_i64_info>;
1675defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1676 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001677
Craig Topper52317e82017-01-15 05:47:45 +00001678let Predicates = [HasVLX] in {
1679def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1680 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1681def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1682 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1683}
1684
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001685def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001686 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001687def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1688 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1689
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001690def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001691 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001692def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1693 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001694
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695//===----------------------------------------------------------------------===//
1696// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1697//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001698multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1699 X86VectorVTInfo _, RegisterClass KRC> {
1700 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001701 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001702 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1703 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704}
1705
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001706multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001707 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1708 let Predicates = [HasCDI] in
1709 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1710 let Predicates = [HasCDI, HasVLX] in {
1711 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1712 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1713 }
1714}
1715
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001716defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001717 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001718defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001719 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720
1721//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001722// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001723multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001724 X86FoldableSchedWrite sched,
1725 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001726let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1727 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001728 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001729 (ins _.RC:$src2, _.RC:$src3),
1730 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001731 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001732 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001734 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001735 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001736 (ins _.RC:$src2, _.MemOp:$src3),
1737 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001738 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001739 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001740 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741 }
1742}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001743
Simon Pilgrim21e89792018-04-13 14:36:59 +00001744multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001745 X86FoldableSchedWrite sched,
1746 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001747 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1748 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001749 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001750 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1751 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1752 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001753 (_.VT (X86VPermt2 _.RC:$src2,
1754 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001755 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001756 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001757}
1758
Simon Pilgrim21e89792018-04-13 14:36:59 +00001759multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1760 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001761 AVX512VLVectorVTInfo VTInfo,
1762 AVX512VLVectorVTInfo ShuffleMask> {
1763 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1764 ShuffleMask.info512>,
1765 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1766 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001767 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001768 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1769 ShuffleMask.info128>,
1770 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1771 ShuffleMask.info128>, EVEX_V128;
1772 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1773 ShuffleMask.info256>,
1774 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1775 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001776 }
1777}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001778
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001779multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001780 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001781 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001782 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001783 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001784 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001785 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1786 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001787 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001788 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1789 Idx.info128>, EVEX_V128;
1790 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1791 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001792 }
1793}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001794
Simon Pilgrim21e89792018-04-13 14:36:59 +00001795defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001796 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001797defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001798 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001799defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001800 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1801 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001802defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001803 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1804 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001805defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001806 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001807defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001808 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1809
1810// Extra patterns to deal with extra bitcasts due to passthru and index being
1811// different types on the fp versions.
1812multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1813 X86VectorVTInfo IdxVT,
1814 X86VectorVTInfo CastVT> {
1815 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001816 (X86VPermt2 (_.VT _.RC:$src2),
1817 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001818 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1819 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1820 _.RC:$src2, _.RC:$src3)>;
1821 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001822 (X86VPermt2 _.RC:$src2,
1823 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1824 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001825 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1826 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1827 _.RC:$src2, addr:$src3)>;
1828 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001829 (X86VPermt2 _.RC:$src2,
1830 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1831 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001832 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1833 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1834 _.RC:$src2, addr:$src3)>;
1835}
1836
1837// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1838defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1839defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1840defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001841
Craig Topperaad5f112015-11-30 00:13:24 +00001842// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001843multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1844 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001845 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001846let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001847 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1848 (ins IdxVT.RC:$src2, _.RC:$src3),
1849 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001850 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001851 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001852
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001853 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1854 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1855 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001856 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001857 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001858 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001859 }
1860}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001861multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1862 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001863 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001864 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001865 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1866 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1867 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1868 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001869 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001870 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1871 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001872 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001873}
1874
Simon Pilgrim21e89792018-04-13 14:36:59 +00001875multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1876 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001877 AVX512VLVectorVTInfo VTInfo,
1878 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001879 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001880 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001881 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001882 ShuffleMask.info512>, EVEX_V512;
1883 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001884 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001885 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001886 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001887 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001888 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001889 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001890 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001891 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001892 }
1893}
1894
Simon Pilgrim21e89792018-04-13 14:36:59 +00001895multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1896 X86FoldableSchedWrite sched,
1897 AVX512VLVectorVTInfo VTInfo,
1898 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001899 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001901 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001902 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001903 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001904 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001905 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001906 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001907 }
1908}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001909
Simon Pilgrim21e89792018-04-13 14:36:59 +00001910defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001911 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001912defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001913 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001914defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001915 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1916 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001917defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001918 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1919 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001920defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001921 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001922defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001923 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001924
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001925//===----------------------------------------------------------------------===//
1926// AVX-512 - BLEND using mask
1927//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001928
Simon Pilgrim21e89792018-04-13 14:36:59 +00001929multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1930 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001931 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001932 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1933 (ins _.RC:$src1, _.RC:$src2),
1934 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001935 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001936 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001937 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1938 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001939 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001940 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001941 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001942 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1943 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1944 !strconcat(OpcodeStr,
1945 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001946 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001947 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001948 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1949 (ins _.RC:$src1, _.MemOp:$src2),
1950 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001951 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001952 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001953 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001954 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1955 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001956 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001957 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001958 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001959 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001960 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1961 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1962 !strconcat(OpcodeStr,
1963 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001964 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001965 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001966 }
Craig Toppera74e3082017-01-07 22:20:34 +00001967 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001968}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001969multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1970 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001971 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001972 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1973 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1974 !strconcat(OpcodeStr,
1975 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001976 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1977 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001978 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001979
Craig Topper16b20242018-02-23 20:48:44 +00001980 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1981 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1982 !strconcat(OpcodeStr,
1983 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001984 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1985 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001986 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00001987
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001988 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1989 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1990 !strconcat(OpcodeStr,
1991 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001992 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1993 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001994 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001995 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996}
1997
Simon Pilgrim3c354082018-04-30 18:18:38 +00001998multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001999 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002000 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2001 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2002 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002004 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002005 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2006 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2007 EVEX_V256;
2008 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2009 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2010 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002011 }
2012}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002013
Simon Pilgrim3c354082018-04-30 18:18:38 +00002014multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002015 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002016 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002017 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2018 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002019
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002020 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002021 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2022 EVEX_V256;
2023 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2024 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002025 }
2026}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027
Simon Pilgrim3c354082018-04-30 18:18:38 +00002028defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002029 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002030defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002031 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002032defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002033 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002034defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002035 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002036defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002037 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002038defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002039 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002040
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002041//===----------------------------------------------------------------------===//
2042// Compare Instructions
2043//===----------------------------------------------------------------------===//
2044
2045// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002046
Simon Pilgrim71660c62017-12-05 14:34:42 +00002047multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002048 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002049 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2052 "vcmp${cc}"#_.Suffix,
2053 "$src2, $src1", "$src1, $src2",
2054 (OpNode (_.VT _.RC:$src1),
2055 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002056 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002057 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002058 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2059 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002060 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002061 "vcmp${cc}"#_.Suffix,
2062 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002063 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002064 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002065 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002066
2067 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2068 (outs _.KRC:$dst),
2069 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2070 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002071 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002072 (OpNodeRnd (_.VT _.RC:$src1),
2073 (_.VT _.RC:$src2),
2074 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002075 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002076 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002077 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002078 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002079 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2080 (outs VK1:$dst),
2081 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2082 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002083 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002084 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002085 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002086 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2087 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002088 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002089 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002090 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002091 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Craig Topper29f22d72018-06-16 23:25:50 +00002092 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002093
2094 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2095 (outs _.KRC:$dst),
2096 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2097 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002098 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002099 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002100 }// let isAsmParserOnly = 1, hasSideEffects = 0
2101
2102 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002103 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002104 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2105 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2106 !strconcat("vcmp${cc}", _.Suffix,
2107 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2108 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2109 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002110 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002111 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002112 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2113 (outs _.KRC:$dst),
2114 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2115 !strconcat("vcmp${cc}", _.Suffix,
2116 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2117 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2118 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002119 imm:$cc))]>,
2120 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002121 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002122 }
2123}
2124
2125let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002126 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002127 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002128 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002129 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002130 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002131 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002132}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133
Craig Topper513d3fa2018-01-27 20:19:02 +00002134multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002135 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2136 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002137 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002139 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2140 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002141 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002142 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002144 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2145 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2146 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc2696d52018-06-20 21:05:02 +00002147 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002148 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002149 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002150 def rrk : AVX512BI<opc, MRMSrcReg,
2151 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2152 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2153 "$dst {${mask}}, $src1, $src2}"),
2154 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002155 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002156 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002157 def rmk : AVX512BI<opc, MRMSrcMem,
2158 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2159 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2160 "$dst {${mask}}, $src1, $src2}"),
2161 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2162 (OpNode (_.VT _.RC:$src1),
2163 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002164 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002165 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002166}
2167
Craig Topper513d3fa2018-01-27 20:19:02 +00002168multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002169 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2170 bit IsCommutable> :
2171 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002172 def rmb : AVX512BI<opc, MRMSrcMem,
2173 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2174 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2175 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2176 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002177 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002178 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002179 def rmbk : AVX512BI<opc, MRMSrcMem,
2180 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2181 _.ScalarMemOp:$src2),
2182 !strconcat(OpcodeStr,
2183 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2184 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2185 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2186 (OpNode (_.VT _.RC:$src1),
2187 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002188 (_.ScalarLdFrag addr:$src2)))))]>,
2189 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002190 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002191}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192
Craig Topper513d3fa2018-01-27 20:19:02 +00002193multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002194 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002195 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2196 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002197 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002198 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2199 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002200
2201 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002202 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2203 VTInfo.info256, IsCommutable>, EVEX_V256;
2204 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2205 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002206 }
2207}
2208
2209multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002210 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002211 AVX512VLVectorVTInfo VTInfo,
2212 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002213 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002214 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2215 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002216
2217 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002218 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2219 VTInfo.info256, IsCommutable>, EVEX_V256;
2220 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2221 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002222 }
2223}
2224
Craig Topper9471a7c2018-02-19 19:23:31 +00002225// This fragment treats X86cmpm as commutable to help match loads in both
2226// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002227def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002228def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002229 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002230def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002231 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002232
Craig Topperc2696d52018-06-20 21:05:02 +00002233// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2234// increase the pattern complexity the way an immediate would.
2235let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002236// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002237defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002238 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002239 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002240
Craig Topper9471a7c2018-02-19 19:23:31 +00002241defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002242 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002243 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002244
Craig Topper9471a7c2018-02-19 19:23:31 +00002245defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002246 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002247 EVEX_CD8<32, CD8VF>;
2248
Craig Topper9471a7c2018-02-19 19:23:31 +00002249defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002250 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002251 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2252
2253defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002254 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002255 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002256
2257defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002258 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002259 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002260
Robert Khasanovf70f7982014-09-18 14:06:55 +00002261defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002262 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002263 EVEX_CD8<32, CD8VF>;
2264
Robert Khasanovf70f7982014-09-18 14:06:55 +00002265defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002266 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002267 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002268}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269
Craig Topperc2696d52018-06-20 21:05:02 +00002270multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2271 PatFrag CommFrag, X86FoldableSchedWrite sched,
2272 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002273 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002275 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002276 !strconcat("vpcmp${cc}", Suffix,
2277 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002278 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2279 (_.VT _.RC:$src2),
2280 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002281 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002283 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002284 !strconcat("vpcmp${cc}", Suffix,
2285 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002286 [(set _.KRC:$dst, (_.KVT
2287 (Frag:$cc
2288 (_.VT _.RC:$src1),
2289 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2290 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002291 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002292 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002293 def rrik : AVX512AIi8<opc, MRMSrcReg,
2294 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002295 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002296 !strconcat("vpcmp${cc}", Suffix,
2297 "\t{$src2, $src1, $dst {${mask}}|",
2298 "$dst {${mask}}, $src1, $src2}"),
2299 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002300 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2301 (_.VT _.RC:$src2),
2302 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002303 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002304 def rmik : AVX512AIi8<opc, MRMSrcMem,
2305 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002306 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002307 !strconcat("vpcmp${cc}", Suffix,
2308 "\t{$src2, $src1, $dst {${mask}}|",
2309 "$dst {${mask}}, $src1, $src2}"),
2310 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002311 (_.KVT
2312 (Frag:$cc
2313 (_.VT _.RC:$src1),
2314 (_.VT (bitconvert
2315 (_.LdFrag addr:$src2))),
2316 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002317 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002318
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002320 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002322 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002324 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002325 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002326 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002328 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002329 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002330 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002331 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002332 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2333 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002334 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002335 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002336 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002337 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002338 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002339 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002340 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2341 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002342 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002343 !strconcat("vpcmp", Suffix,
2344 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002345 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002346 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>,
2347 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348 }
Craig Toppera88306e2017-10-10 06:36:46 +00002349
Craig Topperc2696d52018-06-20 21:05:02 +00002350 def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2351 (_.VT _.RC:$src1), cond)),
2352 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2353 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002354
Craig Topperc2696d52018-06-20 21:05:02 +00002355 def : Pat<(and _.KRCWM:$mask,
2356 (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2357 (_.VT _.RC:$src1), cond))),
2358 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2359 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2360 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361}
2362
Craig Topperc2696d52018-06-20 21:05:02 +00002363multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2364 PatFrag CommFrag, X86FoldableSchedWrite sched,
2365 X86VectorVTInfo _, string Name> :
2366 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002367 def rmib : AVX512AIi8<opc, MRMSrcMem,
2368 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002369 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002370 !strconcat("vpcmp${cc}", Suffix,
2371 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2372 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002373 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2374 (_.VT _.RC:$src1),
2375 (X86VBroadcast
2376 (_.ScalarLdFrag addr:$src2)),
2377 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002378 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002379 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2380 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002381 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002382 !strconcat("vpcmp${cc}", Suffix,
2383 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2384 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2385 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002386 (_.KVT (Frag:$cc
2387 (_.VT _.RC:$src1),
2388 (X86VBroadcast
2389 (_.ScalarLdFrag addr:$src2)),
2390 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002391 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392
Robert Khasanov29e3b962014-08-27 09:34:37 +00002393 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002394 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002395 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2396 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002397 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002398 !strconcat("vpcmp", Suffix,
2399 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002400 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002401 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2402 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002403 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2404 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002405 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002406 !strconcat("vpcmp", Suffix,
2407 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002408 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002409 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2410 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002411 }
Craig Toppera88306e2017-10-10 06:36:46 +00002412
Craig Topperc2696d52018-06-20 21:05:02 +00002413 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2414 (_.VT _.RC:$src1), cond)),
2415 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2416 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002417
Craig Topperc2696d52018-06-20 21:05:02 +00002418 def : Pat<(and _.KRCWM:$mask,
2419 (_.KVT (CommFrag:$cc (X86VBroadcast
2420 (_.ScalarLdFrag addr:$src2)),
2421 (_.VT _.RC:$src1), cond))),
2422 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2423 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2424 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002425}
2426
Craig Topperc2696d52018-06-20 21:05:02 +00002427multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2428 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002429 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002430 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002431 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2432 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002433
2434 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002435 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2436 VTInfo.info256, NAME>, EVEX_V256;
2437 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2438 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002439 }
2440}
2441
Craig Topperc2696d52018-06-20 21:05:02 +00002442multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2443 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002444 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002445 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002446 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002447 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002448
2449 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002450 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002451 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002452 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002453 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002454 }
2455}
2456
Craig Topperc2696d52018-06-20 21:05:02 +00002457def X86pcmpm_imm : SDNodeXForm<setcc, [{
2458 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2459 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2460 return getI8Imm(SSECC, SDLoc(N));
2461}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002462
Craig Topperc2696d52018-06-20 21:05:02 +00002463// Swapped operand version of the above.
2464def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2465 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2466 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2467 SSECC = X86::getSwappedVPCMPImm(SSECC);
2468 return getI8Imm(SSECC, SDLoc(N));
2469}]>;
2470
2471def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2472 (setcc node:$src1, node:$src2, node:$cc), [{
2473 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2474 return !ISD::isUnsignedIntSetCC(CC);
2475}], X86pcmpm_imm>;
2476
2477// Same as above, but commutes immediate. Use for load folding.
2478def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2479 (setcc node:$src1, node:$src2, node:$cc), [{
2480 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2481 return !ISD::isUnsignedIntSetCC(CC);
2482}], X86pcmpm_imm_commute>;
2483
2484def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2485 (setcc node:$src1, node:$src2, node:$cc), [{
2486 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2487 return ISD::isUnsignedIntSetCC(CC);
2488}], X86pcmpm_imm>;
2489
2490// Same as above, but commutes immediate. Use for load folding.
2491def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2492 (setcc node:$src1, node:$src2, node:$cc), [{
2493 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2494 return ISD::isUnsignedIntSetCC(CC);
2495}], X86pcmpm_imm_commute>;
2496
2497// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2498defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2499 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2500 EVEX_CD8<8, CD8VF>;
2501defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2502 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2503 EVEX_CD8<8, CD8VF>;
2504
2505defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2506 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002507 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002508defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2509 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002510 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002511
Craig Topperc2696d52018-06-20 21:05:02 +00002512defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2513 SchedWriteVecALU, avx512vl_i32_info,
2514 HasAVX512>, EVEX_CD8<32, CD8VF>;
2515defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2516 SchedWriteVecALU, avx512vl_i32_info,
2517 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002518
Craig Topperc2696d52018-06-20 21:05:02 +00002519defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2520 SchedWriteVecALU, avx512vl_i64_info,
2521 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2522defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2523 SchedWriteVecALU, avx512vl_i64_info,
2524 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002526multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2527 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002528 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2529 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2530 "vcmp${cc}"#_.Suffix,
2531 "$src2, $src1", "$src1, $src2",
2532 (X86cmpm (_.VT _.RC:$src1),
2533 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002534 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002535 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002536
Craig Toppere1cac152016-06-07 07:27:54 +00002537 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2538 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2539 "vcmp${cc}"#_.Suffix,
2540 "$src2, $src1", "$src1, $src2",
2541 (X86cmpm (_.VT _.RC:$src1),
2542 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002543 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002544 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002545
Craig Toppere1cac152016-06-07 07:27:54 +00002546 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2547 (outs _.KRC:$dst),
2548 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2549 "vcmp${cc}"#_.Suffix,
2550 "${src2}"##_.BroadcastStr##", $src1",
2551 "$src1, ${src2}"##_.BroadcastStr,
2552 (X86cmpm (_.VT _.RC:$src1),
2553 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002554 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002555 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002557 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002558 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2559 (outs _.KRC:$dst),
2560 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2561 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002562 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002563 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002564
2565 let mayLoad = 1 in {
2566 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2567 (outs _.KRC:$dst),
2568 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2569 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002570 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002571 Sched<[sched.Folded, ReadAfterLd]>,
2572 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002573
2574 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2575 (outs _.KRC:$dst),
2576 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2577 "vcmp"#_.Suffix,
2578 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002579 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002580 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2581 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002582 }
Craig Topper61956982017-09-30 17:02:39 +00002583 }
2584
2585 // Patterns for selecting with loads in other operand.
2586 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2587 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002588 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002589 imm:$cc)>;
2590
2591 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2592 (_.VT _.RC:$src1),
2593 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002594 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002595 _.RC:$src1, addr:$src2,
2596 imm:$cc)>;
2597
2598 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2599 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002600 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002601 imm:$cc)>;
2602
2603 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2604 (_.ScalarLdFrag addr:$src2)),
2605 (_.VT _.RC:$src1),
2606 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002607 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002608 _.RC:$src1, addr:$src2,
2609 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002610}
2611
Simon Pilgrim21e89792018-04-13 14:36:59 +00002612multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002613 // comparison code form (VCMP[EQ/LT/LE/...]
2614 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2615 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2616 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002617 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002618 (X86cmpmRnd (_.VT _.RC:$src1),
2619 (_.VT _.RC:$src2),
2620 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002621 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002622 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002623
2624 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2625 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2626 (outs _.KRC:$dst),
2627 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2628 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002629 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002630 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002631 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002632 }
2633}
2634
Simon Pilgrimc546f942018-05-01 16:50:16 +00002635multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002636 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002637 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002638 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002639
2640 }
2641 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002642 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2643 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 }
2645}
2646
Simon Pilgrimc546f942018-05-01 16:50:16 +00002647defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002648 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002649defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002650 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651
Craig Topper61956982017-09-30 17:02:39 +00002652// Patterns to select fp compares with load as first operand.
2653let Predicates = [HasAVX512] in {
2654 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2655 CommutableCMPCC:$cc)),
2656 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2657
2658 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2659 CommutableCMPCC:$cc)),
2660 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2661}
2662
Asaf Badouh572bbce2015-09-20 08:46:07 +00002663// ----------------------------------------------------------------
2664// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002665//handle fpclass instruction mask = op(reg_scalar,imm)
2666// op(mem_scalar,imm)
2667multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002668 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002669 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002670 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002671 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002672 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002673 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002674 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002675 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002676 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002677 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2678 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2679 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002680 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002681 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002682 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002683 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002684 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002685 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002686 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002687 OpcodeStr##_.Suffix##
2688 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2689 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002690 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002691 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002692 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002693 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002694 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002695 OpcodeStr##_.Suffix##
2696 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002697 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002698 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002699 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002700 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002701 }
2702}
2703
Asaf Badouh572bbce2015-09-20 08:46:07 +00002704//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2705// fpclass(reg_vec, mem_vec, imm)
2706// fpclass(reg_vec, broadcast(eltVt), imm)
2707multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002708 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002709 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002710 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002711 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2712 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002713 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002714 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002715 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002716 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002717 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2718 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2719 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002720 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002721 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002722 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002723 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002724 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002725 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2726 (ins _.MemOp:$src1, i32u8imm:$src2),
2727 OpcodeStr##_.Suffix##mem#
2728 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002729 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002730 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002731 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002732 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002733 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2734 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2735 OpcodeStr##_.Suffix##mem#
2736 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002737 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002738 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002739 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002740 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002741 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2742 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2743 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2744 _.BroadcastStr##", $dst|$dst, ${src1}"
2745 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002746 [(set _.KRC:$dst,(OpNode
2747 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002748 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002749 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002750 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002751 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2752 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2753 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2754 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2755 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002756 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002757 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002758 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002759 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002760 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002761 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002762}
2763
Simon Pilgrim54c60832017-12-01 16:51:48 +00002764multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2765 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002766 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002767 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002768 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002769 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002770 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002771 }
2772 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002773 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002774 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002775 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002776 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002777 }
2778}
2779
2780multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002781 bits<8> opcScalar, SDNode VecOpNode,
2782 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2783 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002784 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002785 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002786 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002787 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002788 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002789 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002790 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2791 sched.Scl, f32x_info, prd>,
2792 EVEX_CD8<32, CD8VT1>;
2793 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2794 sched.Scl, f64x_info, prd>,
2795 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002796}
2797
Asaf Badouh696e8e02015-10-18 11:04:38 +00002798defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002799 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002800 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002801
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002802//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803// Mask register copy, including
2804// - copy between mask registers
2805// - load/store mask registers
2806// - copy from GPR to mask register and vice versa
2807//
2808multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2809 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002810 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002811 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002812 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002813 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2814 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002815 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2816 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002817 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002818 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002819 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2820 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002821 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002822 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823}
2824
2825multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2826 string OpcodeStr,
2827 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002828 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002830 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2831 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002833 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2834 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 }
2836}
2837
Robert Khasanov74acbb72014-07-23 14:49:42 +00002838let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002839 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002840 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2841 VEX, PD;
2842
2843let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002844 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002845 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002846 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002847
2848let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002849 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2850 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002851 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2852 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002853 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2854 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002855 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2856 VEX, XD, VEX_W;
2857}
2858
2859// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002860def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002861 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002862def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002863 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002864
2865def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002866 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002867def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002868 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002869
2870def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002871 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002872def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002873 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002874
2875def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002876 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002877def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002878 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002879
2880def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2881 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2882def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2883 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2884def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2885 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2886def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2887 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888
Robert Khasanov74acbb72014-07-23 14:49:42 +00002889// Load/store kreg
2890let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002891 def : Pat<(store VK1:$src, addr:$dst),
2892 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002893
Craig Topperbe315852018-03-04 01:48:00 +00002894 def : Pat<(v1i1 (load addr:$src)),
2895 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002896 def : Pat<(v2i1 (load addr:$src)),
2897 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2898 def : Pat<(v4i1 (load addr:$src)),
2899 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002900}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002901
Robert Khasanov74acbb72014-07-23 14:49:42 +00002902let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002903 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2904 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002905}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002906
Robert Khasanov74acbb72014-07-23 14:49:42 +00002907let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002908 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2909 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2910 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002911
Guy Blank548e22a2017-05-19 12:35:15 +00002912 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2913 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002914 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002915
Guy Blank548e22a2017-05-19 12:35:15 +00002916 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2917 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2918 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2919 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2920 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2921 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2922 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002923
Craig Topper26a701f2018-01-23 05:36:53 +00002924 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2925 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002926 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002927 (KMOVWkr (AND32ri8
2928 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2929 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931
2932// Mask unary operation
2933// - KNOT
2934multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002935 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002936 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002937 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002939 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002940 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002941 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942}
2943
Robert Khasanov74acbb72014-07-23 14:49:42 +00002944multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002945 SDPatternOperator OpNode,
2946 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002947 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002948 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002949 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002950 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002951 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002952 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002953 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002954 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955}
2956
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002957// TODO - do we need a X86SchedWriteWidths::KMASK type?
2958defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959
Robert Khasanov74acbb72014-07-23 14:49:42 +00002960// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002961let Predicates = [HasAVX512, NoDQI] in
2962def : Pat<(vnot VK8:$src),
2963 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2964
2965def : Pat<(vnot VK4:$src),
2966 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2967def : Pat<(vnot VK2:$src),
2968 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002969
2970// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002971// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002973 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002974 X86FoldableSchedWrite sched, Predicate prd,
2975 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002976 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002979 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002980 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002981 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982}
2983
Robert Khasanov595683d2014-07-28 13:46:45 +00002984multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002985 SDPatternOperator OpNode,
2986 X86FoldableSchedWrite sched, bit IsCommutable,
2987 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002988 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002989 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002990 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002991 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002992 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002993 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002994 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002995 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996}
2997
2998def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2999def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003000// These nodes use 'vnot' instead of 'not' to support vectors.
3001def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3002def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003004// TODO - do we need a X86SchedWriteWidths::KMASK type?
3005defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
3006defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
3007defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
3008defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
3009defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
3010defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003011
Craig Topper7b9cc142016-11-03 06:04:28 +00003012multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3013 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003014 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3015 // for the DQI set, this type is legal and KxxxB instruction is used
3016 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003017 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003018 (COPY_TO_REGCLASS
3019 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3020 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3021
3022 // All types smaller than 8 bits require conversion anyway
3023 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3024 (COPY_TO_REGCLASS (Inst
3025 (COPY_TO_REGCLASS VK1:$src1, VK16),
3026 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003027 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003028 (COPY_TO_REGCLASS (Inst
3029 (COPY_TO_REGCLASS VK2:$src1, VK16),
3030 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003031 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003032 (COPY_TO_REGCLASS (Inst
3033 (COPY_TO_REGCLASS VK4:$src1, VK16),
3034 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035}
3036
Craig Topper7b9cc142016-11-03 06:04:28 +00003037defm : avx512_binop_pat<and, and, KANDWrr>;
3038defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3039defm : avx512_binop_pat<or, or, KORWrr>;
3040defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3041defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003042
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003044multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003045 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3046 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003047 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003048 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003049 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3050 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003051 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003052 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003053
3054 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3055 (!cast<Instruction>(NAME##rr)
3056 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3057 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3058 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059}
3060
Simon Pilgrim21e89792018-04-13 14:36:59 +00003061defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3062defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3063defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065// Mask bit testing
3066multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003067 SDNode OpNode, X86FoldableSchedWrite sched,
3068 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003069 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003071 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003072 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003073 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074}
3075
Igor Breger5ea0a6812015-08-31 13:30:19 +00003076multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003077 X86FoldableSchedWrite sched,
3078 Predicate prdW = HasAVX512> {
3079 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003080 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003081 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003082 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003083 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003084 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003085 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003086 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003087}
3088
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003089// TODO - do we need a X86SchedWriteWidths::KMASK type?
3090defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3091defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093// Mask shift
3094multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003095 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003097 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003099 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003100 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003101 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102}
3103
3104multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003105 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003106 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003107 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003108 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003109 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003110 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003111 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003112 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003113 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003114 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003115 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003116 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117}
3118
Simon Pilgrim21e89792018-04-13 14:36:59 +00003119defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3120defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121
Craig Topperc2696d52018-06-20 21:05:02 +00003122// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003123multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003124 X86VectorVTInfo Narrow,
3125 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003126 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003127 (Narrow.VT Narrow.RC:$src2))),
3128 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003129 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003130 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3131 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3132 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003133
Craig Topper5e4b4532018-01-27 23:49:14 +00003134 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3135 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003136 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003137 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003138 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003139 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3140 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3141 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3142 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003143}
3144
Craig Topperc2696d52018-06-20 21:05:02 +00003145// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3146multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3147 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003148 X86VectorVTInfo Narrow,
3149 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003150def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3151 (Narrow.VT Narrow.RC:$src2), cond)),
3152 (COPY_TO_REGCLASS
3153 (!cast<Instruction>(InstStr##Zrri)
3154 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3155 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3156 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3157
3158def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3159 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3160 (Narrow.VT Narrow.RC:$src2),
3161 cond)))),
3162 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3163 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3164 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3165 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3166 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3167}
3168
3169// Same as above, but for fp types which don't use PatFrags.
3170multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3171 X86VectorVTInfo Narrow,
3172 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003173def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3174 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3175 (COPY_TO_REGCLASS
3176 (!cast<Instruction>(InstStr##Zrri)
3177 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3178 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3179 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003180
Craig Topperd58c1652018-01-07 18:20:37 +00003181def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3182 (OpNode (Narrow.VT Narrow.RC:$src1),
3183 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3184 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3185 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3186 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3187 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3188 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003189}
3190
3191let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003192 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3193 // increase the pattern complexity the way an immediate would.
3194 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003195 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003196 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003197
Craig Topperd58c1652018-01-07 18:20:37 +00003198 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003199 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003200
3201 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003202 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003203
3204 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003205 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003206 }
Craig Topperd58c1652018-01-07 18:20:37 +00003207
Craig Topperc2696d52018-06-20 21:05:02 +00003208 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3209 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003210
Craig Topperc2696d52018-06-20 21:05:02 +00003211 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3212 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003213
Craig Topperc2696d52018-06-20 21:05:02 +00003214 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3215 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003216
Craig Topperc2696d52018-06-20 21:05:02 +00003217 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3218 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3219
3220 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3221 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3222 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3223 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003224}
3225
Craig Toppera2018e792018-01-08 06:53:52 +00003226let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003227 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3228 // increase the pattern complexity the way an immediate would.
3229 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003230 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003231 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003232
3233 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003234 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003235
3236 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003237 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003238
3239 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003240 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003241 }
Craig Toppera2018e792018-01-08 06:53:52 +00003242
Craig Topperc2696d52018-06-20 21:05:02 +00003243 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3244 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003245
Craig Topperc2696d52018-06-20 21:05:02 +00003246 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3247 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003248
Craig Topperc2696d52018-06-20 21:05:02 +00003249 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3250 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003251
Craig Topperc2696d52018-06-20 21:05:02 +00003252 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3253 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003254}
3255
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003256// Mask setting all 0s or 1s
3257multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3258 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003259 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3260 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003261 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3262 [(set KRC:$dst, (VT Val))]>;
3263}
3264
3265multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003267 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3268 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269}
3270
3271defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3272defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3273
3274// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3275let Predicates = [HasAVX512] in {
3276 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003277 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3278 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003279 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003281 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3282 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003283 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003285
3286// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3287multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3288 RegisterClass RC, ValueType VT> {
3289 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3290 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003291
Igor Bregerf1bd7612016-03-06 07:46:03 +00003292 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003293 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003294}
Guy Blank548e22a2017-05-19 12:35:15 +00003295defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3296defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3297defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3298defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3299defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3300defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003301
3302defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3303defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3304defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3305defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3306defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3307
3308defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3309defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3310defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3311defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3312
3313defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3314defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3315defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3316
3317defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3318defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3319
3320defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322//===----------------------------------------------------------------------===//
3323// AVX-512 - Aligned and unaligned load and store
3324//
3325
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003326multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003327 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003328 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3329 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003330 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003331 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003332 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003333 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003334 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003335 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3336 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003337 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3338 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003339 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003340 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003341 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003342 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003343 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003344 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003345
Simon Pilgrimdf052512017-12-06 17:59:26 +00003346 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003347 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003348 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003349 !if(NoRMPattern, [],
3350 [(set _.RC:$dst,
3351 (_.VT (bitconvert (ld_frag addr:$src))))]),
Craig Topperc2965212018-06-19 04:24:44 +00003352 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3353 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003354
Craig Topper63e2cd62017-01-14 07:50:52 +00003355 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003356 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3357 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3358 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3359 "${dst} {${mask}}, $src1}"),
3360 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3361 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003362 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003363 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003364 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3365 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003366 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3367 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003368 [(set _.RC:$dst, (_.VT
3369 (vselect _.KRCWM:$mask,
3370 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003371 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003372 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003373 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003374 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3375 (ins _.KRCWM:$mask, _.MemOp:$src),
3376 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3377 "${dst} {${mask}} {z}, $src}",
3378 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3379 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003380 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003381 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003382 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003383 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003384
3385 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003386 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003387
3388 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003389 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003390 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391}
3392
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003393multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003394 AVX512VLVectorVTInfo _, Predicate prd,
3395 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003396 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003397 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003398 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003399 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003400 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003401
3402 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003403 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003404 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003405 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003406 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003407 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003408 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003409 }
3410}
3411
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003412multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003413 AVX512VLVectorVTInfo _, Predicate prd,
3414 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003415 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003416 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003417 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003418 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003419 masked_load_unaligned, Sched.ZMM, "",
3420 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003421
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003422 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003423 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003424 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3425 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003426 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003427 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3428 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003429 }
3430}
3431
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003432multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003433 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003434 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003435 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003436 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003437 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003438 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003439 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3440 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003441 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3442 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003443 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3444 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003445 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003446 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003447 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003448 FoldGenData<BaseName#_.ZSuffix#rrk>,
3449 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003450 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003451 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003452 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003453 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003454 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003455 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3456 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003457 }
Igor Breger81b79de2015-11-19 07:43:43 +00003458
Craig Topper2462a712017-08-01 15:31:24 +00003459 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003460 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003461 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003462 !if(NoMRPattern, [],
3463 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003464 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3465 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003466 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003467 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3468 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003469 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3470 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003471
3472 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Craig Topper916d0cf2018-06-18 01:28:05 +00003473 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003474 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003475
3476 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3477 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3478 _.RC:$dst, _.RC:$src), 0>;
3479 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3480 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3481 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3482 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3483 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3484 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003485}
3486
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003487multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003488 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003489 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003490 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003491 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003492 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003493 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003494 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003495 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003496 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003497 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003498 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003499 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003500 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003501 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003502 }
3503}
3504
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003505multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003506 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003507 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003508 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003509 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003510 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003511 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003512 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003513
3514 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003515 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003516 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003517 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003518 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003519 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003520 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003521 }
3522}
3523
3524defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003525 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003527 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003528 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003529
3530defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003531 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003533 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003534 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003535
Craig Topperc9293492016-02-26 06:50:29 +00003536defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003537 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003538 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003539 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003540 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003541
Craig Topper4e7b8882016-10-03 02:00:29 +00003542defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003543 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003544 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003545 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003546 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003547
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003548defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003549 HasAVX512, SchedWriteVecMoveLS,
3550 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003552 HasAVX512, SchedWriteVecMoveLS,
3553 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003554 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003555
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003556defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003557 HasAVX512, SchedWriteVecMoveLS,
3558 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003559 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003560 HasAVX512, SchedWriteVecMoveLS,
3561 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003562 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003563
Craig Topper9eec2022018-04-05 18:38:45 +00003564defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003565 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003566 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003567 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003568 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003569
Craig Topper9eec2022018-04-05 18:38:45 +00003570defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003571 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003572 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003573 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003574 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003575
Craig Topperc9293492016-02-26 06:50:29 +00003576defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003577 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003578 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003579 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003580 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003581
Craig Topperc9293492016-02-26 06:50:29 +00003582defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003583 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003584 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003585 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003586 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003587
Craig Topperd875d6b2016-09-29 06:07:09 +00003588// Special instructions to help with spilling when we don't have VLX. We need
3589// to load or store from a ZMM register instead. These are converted in
3590// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003591let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003592 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003593def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003594 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003595def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003596 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003597def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003598 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003599def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003600 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003601}
3602
Simon Pilgrimd749b322018-05-18 13:13:59 +00003603let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003604def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003605 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003606def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003607 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003608def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003609 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003610def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003611 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003612}
3613
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003614def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003615 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003616 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003617 VK8), VR512:$src)>;
3618
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003619def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003620 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003621 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003622
Craig Topper33c550c2016-05-22 00:39:30 +00003623// These patterns exist to prevent the above patterns from introducing a second
3624// mask inversion when one already exists.
3625def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3626 (bc_v8i64 (v16i32 immAllZerosV)),
3627 (v8i64 VR512:$src))),
3628 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3629def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3630 (v16i32 immAllZerosV),
3631 (v16i32 VR512:$src))),
3632 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3633
Craig Topperfc3ce492018-01-01 01:11:29 +00003634multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3635 X86VectorVTInfo Wide> {
3636 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3637 Narrow.RC:$src1, Narrow.RC:$src0)),
3638 (EXTRACT_SUBREG
3639 (Wide.VT
3640 (!cast<Instruction>(InstrStr#"rrk")
3641 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3642 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3643 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3644 Narrow.SubRegIdx)>;
3645
3646 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3647 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3648 (EXTRACT_SUBREG
3649 (Wide.VT
3650 (!cast<Instruction>(InstrStr#"rrkz")
3651 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3652 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3653 Narrow.SubRegIdx)>;
3654}
3655
Craig Topper96ab6fd2017-01-09 04:19:34 +00003656// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3657// available. Use a 512-bit operation and extract.
3658let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003659 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3660 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003661 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3662 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003663
3664 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3665 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3666 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3667 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003668}
3669
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003670let Predicates = [HasBWI, NoVLX] in {
3671 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3672 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3673
3674 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3675 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3676}
3677
Craig Topper2462a712017-08-01 15:31:24 +00003678let Predicates = [HasAVX512] in {
3679 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003680 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3681 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003682 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003683 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003684 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003685 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3686 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3687 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003688 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003689 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003690 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003691 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003692}
3693
3694let Predicates = [HasVLX] in {
3695 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003696 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3697 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003698 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003699 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003700 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003701 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3702 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3703 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003704 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003705 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003706 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003707 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003708
Craig Topper2462a712017-08-01 15:31:24 +00003709 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003710 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3711 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003712 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003713 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003714 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003715 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3716 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3717 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003718 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003719 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003720 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003721 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003722}
3723
Craig Topper80075a52017-08-27 19:03:36 +00003724multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3725 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3726 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3727 (bitconvert
3728 (To.VT (extract_subvector
3729 (From.VT From.RC:$src), (iPTR 0)))),
3730 To.RC:$src0)),
3731 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3732 Cast.RC:$src0, Cast.KRCWM:$mask,
3733 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3734
3735 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3736 (bitconvert
3737 (To.VT (extract_subvector
3738 (From.VT From.RC:$src), (iPTR 0)))),
3739 Cast.ImmAllZerosV)),
3740 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3741 Cast.KRCWM:$mask,
3742 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3743}
3744
3745
Craig Topperd27386a2017-08-25 23:34:59 +00003746let Predicates = [HasVLX] in {
3747// A masked extract from the first 128-bits of a 256-bit vector can be
3748// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003749defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3750defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3751defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3752defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3753defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3754defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3755defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3756defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3757defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3758defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3759defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3760defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003761
3762// A masked extract from the first 128-bits of a 512-bit vector can be
3763// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003764defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3765defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3766defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3767defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3768defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3769defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3770defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3771defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3772defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3773defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3774defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3775defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003776
3777// A masked extract from the first 256-bits of a 512-bit vector can be
3778// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003779defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3780defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3781defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3782defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3783defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3784defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3785defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3786defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3787defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3788defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3789defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3790defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003791}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003792
3793// Move Int Doubleword to Packed Double Int
3794//
3795let ExeDomain = SSEPackedInt in {
3796def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3797 "vmovd\t{$src, $dst|$dst, $src}",
3798 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003799 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003800 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003801def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003802 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003804 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003805 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003806def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003807 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003809 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003810 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003811let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3812def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3813 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003814 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003815 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003816let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003817def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003818 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003819 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003820 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003821def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3822 "vmovq\t{$src, $dst|$dst, $src}",
3823 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003824 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003825def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003826 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003827 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003828 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003829def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003830 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003831 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003832 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003833 EVEX_CD8<64, CD8VT1>;
3834}
3835} // ExeDomain = SSEPackedInt
3836
3837// Move Int Doubleword to Single Scalar
3838//
3839let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3840def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3841 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003842 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003843 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003844
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003845def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003846 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003847 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003848 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003849} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3850
3851// Move doubleword from xmm register to r/m32
3852//
3853let ExeDomain = SSEPackedInt in {
3854def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3855 "vmovd\t{$src, $dst|$dst, $src}",
3856 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003857 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003858 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003859def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003861 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003862 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003863 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003864 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003865} // ExeDomain = SSEPackedInt
3866
3867// Move quadword from xmm1 register to r/m64
3868//
3869let ExeDomain = SSEPackedInt in {
3870def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3871 "vmovq\t{$src, $dst|$dst, $src}",
3872 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003873 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003874 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003875 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876
Craig Topperc648c9b2015-12-28 06:11:42 +00003877let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3878def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003879 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003880 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003881 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003882
Craig Topperc648c9b2015-12-28 06:11:42 +00003883def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3884 (ins i64mem:$dst, VR128X:$src),
3885 "vmovq\t{$src, $dst|$dst, $src}",
3886 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003887 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003888 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003889 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003890
Craig Topper916d0cf2018-06-18 01:28:05 +00003891let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003892def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003893 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003894 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003895 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003896} // ExeDomain = SSEPackedInt
3897
Craig Topper916d0cf2018-06-18 01:28:05 +00003898def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3899 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3900
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003901// Move Scalar Single to Double Int
3902//
3903let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3904def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3905 (ins FR32X:$src),
3906 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003907 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003908 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003909def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003911 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003912 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003913 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003914} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3915
3916// Move Quadword Int to Packed Quadword Int
3917//
3918let ExeDomain = SSEPackedInt in {
3919def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3920 (ins i64mem:$src),
3921 "vmovq\t{$src, $dst|$dst, $src}",
3922 [(set VR128X:$dst,
3923 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003924 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003925} // ExeDomain = SSEPackedInt
3926
Craig Topper29476ab2018-01-05 21:57:23 +00003927// Allow "vmovd" but print "vmovq".
3928def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3929 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3930def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3931 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3932
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003933//===----------------------------------------------------------------------===//
3934// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935//===----------------------------------------------------------------------===//
3936
Craig Topperc7de3a12016-07-29 02:49:08 +00003937multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003938 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003939 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003940 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003941 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003942 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003943 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003944 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003945 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003946 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3947 "$dst {${mask}} {z}, $src1, $src2}"),
3948 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003949 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003950 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003951 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003952 let Constraints = "$src0 = $dst" in
3953 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003954 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003955 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3956 "$dst {${mask}}, $src1, $src2}"),
3957 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003958 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003959 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003960 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003961 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003962 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3963 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3964 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003965 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003966 let mayLoad = 1, hasSideEffects = 0 in {
3967 let Constraints = "$src0 = $dst" in
3968 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3969 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3970 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3971 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003972 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003973 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3974 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3975 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3976 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003977 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003978 }
Craig Toppere1cac152016-06-07 07:27:54 +00003979 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3980 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003981 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003982 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003983 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003984 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3985 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3986 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00003987 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
3988 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989}
3990
Asaf Badouh41ecf462015-12-06 13:26:56 +00003991defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3992 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993
Asaf Badouh41ecf462015-12-06 13:26:56 +00003994defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3995 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996
Ayman Musa46af8f92016-11-13 14:29:32 +00003997
3998multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3999 PatLeaf ZeroFP, X86VectorVTInfo _> {
4000
4001def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004002 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004003 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004004 (_.EltVT _.FRC:$src1),
4005 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004006 (!cast<Instruction>(InstrStr#rrk)
4007 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00004008 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004009 (_.VT _.RC:$src0),
4010 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004011
4012def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004013 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004014 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004015 (_.EltVT _.FRC:$src1),
4016 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004017 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004018 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004019 (_.VT _.RC:$src0),
4020 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004021}
4022
4023multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4024 dag Mask, RegisterClass MaskRC> {
4025
4026def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004027 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004028 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004029 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004030 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004031 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004032 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004033
4034}
4035
Craig Topper058f2f62017-03-28 16:35:29 +00004036multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4037 AVX512VLVectorVTInfo _,
4038 dag Mask, RegisterClass MaskRC,
4039 SubRegIndex subreg> {
4040
4041def : Pat<(masked_store addr:$dst, Mask,
4042 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004043 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00004044 (iPTR 0)))),
4045 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004046 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004047 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4048
4049}
4050
Craig Topper1ee19ae2018-05-10 21:49:16 +00004051// This matches the more recent codegen from clang that avoids emitting a 512
4052// bit masked store directly. Codegen will widen 128-bit masked store to 512
4053// bits on AVX512F only targets.
4054multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4055 AVX512VLVectorVTInfo _,
4056 dag Mask512, dag Mask128,
4057 RegisterClass MaskRC,
4058 SubRegIndex subreg> {
4059
4060// AVX512F pattern.
4061def : Pat<(masked_store addr:$dst, Mask512,
4062 (_.info512.VT (insert_subvector undef,
4063 (_.info128.VT _.info128.RC:$src),
4064 (iPTR 0)))),
4065 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4066 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4067 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4068
4069// AVX512VL pattern.
4070def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
4071 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4072 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4073 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4074}
4075
Ayman Musa46af8f92016-11-13 14:29:32 +00004076multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4077 dag Mask, RegisterClass MaskRC> {
4078
4079def : Pat<(_.info128.VT (extract_subvector
4080 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004081 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004082 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004083 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004084 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004085 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004086 addr:$srcAddr)>;
4087
4088def : Pat<(_.info128.VT (extract_subvector
4089 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4090 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004091 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004092 (iPTR 0))))),
4093 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004094 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004095 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004096 addr:$srcAddr)>;
4097
4098}
4099
Craig Topper058f2f62017-03-28 16:35:29 +00004100multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4101 AVX512VLVectorVTInfo _,
4102 dag Mask, RegisterClass MaskRC,
4103 SubRegIndex subreg> {
4104
4105def : Pat<(_.info128.VT (extract_subvector
4106 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4107 (_.info512.VT (bitconvert
4108 (v16i32 immAllZerosV))))),
4109 (iPTR 0))),
4110 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004111 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004112 addr:$srcAddr)>;
4113
4114def : Pat<(_.info128.VT (extract_subvector
4115 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4116 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004117 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004118 (iPTR 0))))),
4119 (iPTR 0))),
4120 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004121 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004122 addr:$srcAddr)>;
4123
4124}
4125
Craig Topper1ee19ae2018-05-10 21:49:16 +00004126// This matches the more recent codegen from clang that avoids emitting a 512
4127// bit masked load directly. Codegen will widen 128-bit masked load to 512
4128// bits on AVX512F only targets.
4129multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4130 AVX512VLVectorVTInfo _,
4131 dag Mask512, dag Mask128,
4132 RegisterClass MaskRC,
4133 SubRegIndex subreg> {
4134// AVX512F patterns.
4135def : Pat<(_.info128.VT (extract_subvector
4136 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4137 (_.info512.VT (bitconvert
4138 (v16i32 immAllZerosV))))),
4139 (iPTR 0))),
4140 (!cast<Instruction>(InstrStr#rmkz)
4141 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4142 addr:$srcAddr)>;
4143
4144def : Pat<(_.info128.VT (extract_subvector
4145 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4146 (_.info512.VT (insert_subvector undef,
4147 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4148 (iPTR 0))))),
4149 (iPTR 0))),
4150 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4151 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4152 addr:$srcAddr)>;
4153
4154// AVX512Vl patterns.
4155def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4156 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4157 (!cast<Instruction>(InstrStr#rmkz)
4158 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4159 addr:$srcAddr)>;
4160
4161def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4162 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4163 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4164 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4165 addr:$srcAddr)>;
4166}
4167
Ayman Musa46af8f92016-11-13 14:29:32 +00004168defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4169defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4170
4171defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4172 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004173defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4174 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4175defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4176 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004177
Craig Topper1ee19ae2018-05-10 21:49:16 +00004178defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4179 (v16i1 (insert_subvector
4180 (v16i1 immAllZerosV),
4181 (v4i1 (extract_subvector
4182 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4183 (iPTR 0))),
4184 (iPTR 0))),
4185 (v4i1 (extract_subvector
4186 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4187 (iPTR 0))), GR8, sub_8bit>;
4188defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4189 (v8i1
4190 (extract_subvector
4191 (v16i1
4192 (insert_subvector
4193 (v16i1 immAllZerosV),
4194 (v2i1 (extract_subvector
4195 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4196 (iPTR 0))),
4197 (iPTR 0))),
4198 (iPTR 0))),
4199 (v2i1 (extract_subvector
4200 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4201 (iPTR 0))), GR8, sub_8bit>;
4202
Ayman Musa46af8f92016-11-13 14:29:32 +00004203defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4204 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004205defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4206 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4207defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4208 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004209
Craig Topper1ee19ae2018-05-10 21:49:16 +00004210defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4211 (v16i1 (insert_subvector
4212 (v16i1 immAllZerosV),
4213 (v4i1 (extract_subvector
4214 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4215 (iPTR 0))),
4216 (iPTR 0))),
4217 (v4i1 (extract_subvector
4218 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4219 (iPTR 0))), GR8, sub_8bit>;
4220defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4221 (v8i1
4222 (extract_subvector
4223 (v16i1
4224 (insert_subvector
4225 (v16i1 immAllZerosV),
4226 (v2i1 (extract_subvector
4227 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4228 (iPTR 0))),
4229 (iPTR 0))),
4230 (iPTR 0))),
4231 (v2i1 (extract_subvector
4232 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4233 (iPTR 0))), GR8, sub_8bit>;
4234
Craig Topper74ed0872016-05-18 06:55:59 +00004235def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004236 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004237 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4238 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004239
Craig Topperbe996bd2018-07-12 00:54:40 +00004240def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), fp32imm0)),
4241 (COPY_TO_REGCLASS (VMOVSSZrrkz VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4242 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
4243
Craig Topper74ed0872016-05-18 06:55:59 +00004244def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004245 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004246 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4247 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004248
Craig Topperbe996bd2018-07-12 00:54:40 +00004249def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), fpimm0)),
4250 (COPY_TO_REGCLASS (VMOVSDZrrkz VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4251 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
4252
Craig Topper916d0cf2018-06-18 01:28:05 +00004253let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004254 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004255 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004256 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004257 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004258 FoldGenData<"VMOVSSZrr">,
4259 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004260
Craig Topper916d0cf2018-06-18 01:28:05 +00004261 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004262 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4263 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004264 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004265 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004266 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004267 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004268 FoldGenData<"VMOVSSZrrk">,
4269 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004270
4271 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004272 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004273 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004274 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004275 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004276 FoldGenData<"VMOVSSZrrkz">,
4277 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004278
Simon Pilgrim64fff142017-07-16 18:37:23 +00004279 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004280 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004281 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004282 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004283 FoldGenData<"VMOVSDZrr">,
4284 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004285
Craig Topper916d0cf2018-06-18 01:28:05 +00004286 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004287 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4288 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004289 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004290 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004291 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004292 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004293 VEX_W, FoldGenData<"VMOVSDZrrk">,
4294 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004295
Simon Pilgrim64fff142017-07-16 18:37:23 +00004296 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4297 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004298 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004299 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004300 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004301 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004302 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4303 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004304}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305
Craig Topper916d0cf2018-06-18 01:28:05 +00004306def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4307 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4308def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4309 "$dst {${mask}}, $src1, $src2}",
4310 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4311 VR128X:$src1, VR128X:$src2), 0>;
4312def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4313 "$dst {${mask}} {z}, $src1, $src2}",
4314 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4315 VR128X:$src1, VR128X:$src2), 0>;
4316def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4317 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4318def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4319 "$dst {${mask}}, $src1, $src2}",
4320 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4321 VR128X:$src1, VR128X:$src2), 0>;
4322def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4323 "$dst {${mask}} {z}, $src1, $src2}",
4324 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4325 VR128X:$src1, VR128X:$src2), 0>;
4326
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004329 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004331 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332
4333 // Move low f32 and clear high bits.
4334 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4335 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004336 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4338 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4339 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004340 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004341 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004342 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4343 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004344 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004345 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4346 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4347 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004348 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004349 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351 // MOVSSrm zeros the high parts of the register; represent this
4352 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4353 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4354 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4356 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004357 def : Pat<(v4f32 (X86vzload addr:$src)),
4358 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359
4360 // MOVSDrm zeros the high parts of the register; represent this
4361 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4362 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4363 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4365 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4366 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4367 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4368 def : Pat<(v2f64 (X86vzload addr:$src)),
4369 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4370
4371 // Represent the same patterns above but in the form they appear for
4372 // 256-bit types
4373 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4374 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004375 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4377 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4378 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004379 def : Pat<(v8f32 (X86vzload addr:$src)),
4380 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004381 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4382 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4383 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004384 def : Pat<(v4f64 (X86vzload addr:$src)),
4385 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004386
4387 // Represent the same patterns above but in the form they appear for
4388 // 512-bit types
4389 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4390 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4391 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4392 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4393 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4394 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004395 def : Pat<(v16f32 (X86vzload addr:$src)),
4396 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004397 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4398 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4399 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004400 def : Pat<(v8f64 (X86vzload addr:$src)),
4401 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4404 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004405 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004406
4407 // Move low f64 and clear high bits.
4408 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4409 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004410 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004412 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4413 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004414 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004415 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004416
4417 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004418 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004419 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004420 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004421 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004422 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004423
4424 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004425 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004426 addr:$dst),
4427 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428
4429 // Shuffle with VMOVSS
4430 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004431 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433 // Shuffle with VMOVSD
4434 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004435 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004436}
4437
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004438let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4440 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004441 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004442 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004443 (v2i64 VR128X:$src))))]>,
4444 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004445}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447let Predicates = [HasAVX512] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00004448 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4449 (VMOVDI2PDIZrr GR32:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004450
Craig Topper27c77fe2018-07-10 22:23:54 +00004451 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4452 (VMOV64toPQIZrr GR64:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004453
Craig Topper27c77fe2018-07-10 22:23:54 +00004454 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4455 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4456 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004457
Craig Topper27c77fe2018-07-10 22:23:54 +00004458 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4459 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4460 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
4461
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
Craig Topper27c77fe2018-07-10 22:23:54 +00004463 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4464 (VMOVDI2PDIZrm addr:$src)>;
4465 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4466 (VMOVDI2PDIZrm addr:$src)>;
4467 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4468 (VMOVDI2PDIZrm addr:$src)>;
4469 def : Pat<(v4i32 (X86vzload addr:$src)),
4470 (VMOVDI2PDIZrm addr:$src)>;
4471 def : Pat<(v8i32 (X86vzload addr:$src)),
4472 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4473 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
4474 (VMOVQI2PQIZrm addr:$src)>;
4475 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
4476 (VMOVZPQILo2PQIZrr VR128X:$src)>;
4477 def : Pat<(v2i64 (X86vzload addr:$src)),
4478 (VMOVQI2PQIZrm addr:$src)>;
4479 def : Pat<(v4i64 (X86vzload addr:$src)),
4480 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004481
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004482 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4483 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4484 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4485 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004486 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4487 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4488 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4489
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004490 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004491 def : Pat<(v16i32 (X86vzload addr:$src)),
4492 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004493 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004494 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004496
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004497//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004498// AVX-512 - Non-temporals
4499//===----------------------------------------------------------------------===//
4500
Simon Pilgrimead11e42018-05-11 12:46:54 +00004501def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4502 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4503 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4504 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004505
Simon Pilgrimead11e42018-05-11 12:46:54 +00004506let Predicates = [HasVLX] in {
4507 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4508 (ins i256mem:$src),
4509 "vmovntdqa\t{$src, $dst|$dst, $src}",
4510 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4511 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4512
4513 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4514 (ins i128mem:$src),
4515 "vmovntdqa\t{$src, $dst|$dst, $src}",
4516 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4517 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004518}
4519
Igor Bregerd3341f52016-01-20 13:11:47 +00004520multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004521 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004522 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004523 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004524 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004525 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004526 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004527 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004528}
4529
Igor Bregerd3341f52016-01-20 13:11:47 +00004530multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004531 AVX512VLVectorVTInfo VTInfo,
4532 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004533 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004534 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004535
Igor Bregerd3341f52016-01-20 13:11:47 +00004536 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004537 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4538 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004539 }
4540}
4541
Simon Pilgrimead11e42018-05-11 12:46:54 +00004542defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004543 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004544defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004545 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004546defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004547 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004548
Craig Topper707c89c2016-05-08 23:43:17 +00004549let Predicates = [HasAVX512], AddedComplexity = 400 in {
4550 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4551 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4552 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4553 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4554 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4555 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004556
4557 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4558 (VMOVNTDQAZrm addr:$src)>;
4559 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4560 (VMOVNTDQAZrm addr:$src)>;
4561 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4562 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004563}
4564
Craig Topperc41320d2016-05-08 23:08:45 +00004565let Predicates = [HasVLX], AddedComplexity = 400 in {
4566 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4567 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4568 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4569 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4570 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4571 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4572
Simon Pilgrim9a896232016-06-07 13:34:24 +00004573 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4574 (VMOVNTDQAZ256rm addr:$src)>;
4575 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4576 (VMOVNTDQAZ256rm addr:$src)>;
4577 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4578 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004579
Craig Topperc41320d2016-05-08 23:08:45 +00004580 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4581 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4582 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4583 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4584 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4585 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004586
4587 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4588 (VMOVNTDQAZ128rm addr:$src)>;
4589 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4590 (VMOVNTDQAZ128rm addr:$src)>;
4591 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4592 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004593}
4594
Adam Nemet7f62b232014-06-10 16:39:53 +00004595//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004596// AVX-512 - Integer arithmetic
4597//
4598multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004599 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004600 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004601 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004602 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004603 "$src2, $src1", "$src1, $src2",
4604 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004605 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004606 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004607
Craig Toppere1cac152016-06-07 07:27:54 +00004608 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4609 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4610 "$src2, $src1", "$src1, $src2",
4611 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004612 (bitconvert (_.LdFrag addr:$src2))))>,
4613 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004614 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004615}
4616
4617multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004618 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004619 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004620 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004621 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4622 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4623 "${src2}"##_.BroadcastStr##", $src1",
4624 "$src1, ${src2}"##_.BroadcastStr,
4625 (_.VT (OpNode _.RC:$src1,
4626 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004627 (_.ScalarLdFrag addr:$src2))))>,
4628 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004629 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004630}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004631
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004632multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004633 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004634 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004635 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004636 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004637 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004638 IsCommutable>, EVEX_V512;
4639
4640 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004641 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4642 sched.YMM, IsCommutable>, EVEX_V256;
4643 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4644 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004645 }
4646}
4647
Robert Khasanov545d1b72014-10-14 14:36:19 +00004648multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004649 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004650 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004651 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004652 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004653 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004654 IsCommutable>, EVEX_V512;
4655
4656 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004657 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4658 sched.YMM, IsCommutable>, EVEX_V256;
4659 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4660 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004661 }
4662}
4663
4664multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004665 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004666 bit IsCommutable = 0> {
4667 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004668 sched, prd, IsCommutable>,
4669 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004670}
4671
4672multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004673 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004674 bit IsCommutable = 0> {
4675 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004676 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004677}
4678
4679multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004680 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004681 bit IsCommutable = 0> {
4682 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004683 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4684 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004685}
4686
4687multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004688 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004689 bit IsCommutable = 0> {
4690 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004691 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4692 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004693}
4694
4695multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004696 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004697 Predicate prd, bit IsCommutable = 0> {
4698 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004699 IsCommutable>;
4700
Simon Pilgrim21e89792018-04-13 14:36:59 +00004701 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004702 IsCommutable>;
4703}
4704
4705multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004706 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004707 Predicate prd, bit IsCommutable = 0> {
4708 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004709 IsCommutable>;
4710
Simon Pilgrim21e89792018-04-13 14:36:59 +00004711 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004712 IsCommutable>;
4713}
4714
4715multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4716 bits<8> opc_d, bits<8> opc_q,
4717 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004718 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004719 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004720 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004721 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004722 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004723 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004724}
4725
Simon Pilgrim21e89792018-04-13 14:36:59 +00004726multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4727 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004728 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004729 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4730 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004731 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004732 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004733 "$src2, $src1","$src1, $src2",
4734 (_Dst.VT (OpNode
4735 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004736 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004737 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004738 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004739 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4740 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4741 "$src2, $src1", "$src1, $src2",
4742 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004743 (bitconvert (_Src.LdFrag addr:$src2))))>,
4744 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004745 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004746
4747 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004748 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004749 OpcodeStr,
4750 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004751 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004752 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4753 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004754 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4755 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004756 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004757}
4758
Robert Khasanov545d1b72014-10-14 14:36:19 +00004759defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004760 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004761defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004762 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004763defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004764 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004765defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004766 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004767defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004768 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004769defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004770 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004771defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004772 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004773defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004774 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004775defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004776 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4777 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004778defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004779 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004780defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004781 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004782defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4783 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004784defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004785 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004786defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004787 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004788defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004789 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004790
Simon Pilgrim21e89792018-04-13 14:36:59 +00004791multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004792 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004793 AVX512VLVectorVTInfo _SrcVTInfo,
4794 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004795 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4796 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004797 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004798 _SrcVTInfo.info512, _DstVTInfo.info512,
4799 v8i64_info, IsCommutable>,
4800 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4801 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004802 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004803 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004804 v4i64x_info, IsCommutable>,
4805 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004806 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004807 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004808 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004809 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4810 }
Michael Liao66233b72015-08-06 09:06:20 +00004811}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004812
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004813defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004814 avx512vl_i8_info, avx512vl_i8_info,
4815 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004816
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004817multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004818 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004819 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004820 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4821 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4822 OpcodeStr,
4823 "${src2}"##_Src.BroadcastStr##", $src1",
4824 "$src1, ${src2}"##_Src.BroadcastStr,
4825 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4826 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004827 (_Src.ScalarLdFrag addr:$src2))))))>,
4828 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004829 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004830}
4831
Michael Liao66233b72015-08-06 09:06:20 +00004832multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4833 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004834 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004835 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004836 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004837 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004838 "$src2, $src1","$src1, $src2",
4839 (_Dst.VT (OpNode
4840 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004841 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004842 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004843 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004844 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4845 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4846 "$src2, $src1", "$src1, $src2",
4847 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004848 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004849 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004850 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004851}
4852
4853multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4854 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004855 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004856 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004857 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004858 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004859 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004860 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004861 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004862 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004863 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004864 v16i16x_info, SchedWriteShuffle.YMM>,
4865 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004866 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004867 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004868 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004869 v8i16x_info, SchedWriteShuffle.XMM>,
4870 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004871 }
4872}
4873multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4874 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004875 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004876 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4877 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004878 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004879 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004880 v32i8x_info, SchedWriteShuffle.YMM>,
4881 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004882 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004883 v16i8x_info, SchedWriteShuffle.XMM>,
4884 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004885 }
4886}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004887
4888multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4889 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004890 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004891 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004892 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004893 _Dst.info512, SchedWriteVecIMul.ZMM,
4894 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004895 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004896 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004897 _Dst.info256, SchedWriteVecIMul.YMM,
4898 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004899 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004900 _Dst.info128, SchedWriteVecIMul.XMM,
4901 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004902 }
4903}
4904
Craig Topperb6da6542016-05-01 17:38:32 +00004905defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4906defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4907defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4908defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004909
Craig Topper5acb5a12016-05-01 06:24:57 +00004910defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004911 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004912defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004913 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004914
Igor Bregerf2460112015-07-26 14:41:44 +00004915defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004916 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004917defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004918 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004919defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004920 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004921defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4922 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4923 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004924
Igor Bregerf2460112015-07-26 14:41:44 +00004925defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004926 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004927defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004928 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004929defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004930 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004931defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
4932 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4933 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004934
Igor Bregerf2460112015-07-26 14:41:44 +00004935defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004936 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004937defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004938 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004939defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004940 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004941defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
4942 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4943 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004944
Igor Bregerf2460112015-07-26 14:41:44 +00004945defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004946 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004947defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004948 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004949defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004950 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004951defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
4952 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4953 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00004954
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004955// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4956let Predicates = [HasDQI, NoVLX] in {
4957 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4958 (EXTRACT_SUBREG
4959 (VPMULLQZrr
4960 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4961 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4962 sub_ymm)>;
4963
4964 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4965 (EXTRACT_SUBREG
4966 (VPMULLQZrr
4967 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4968 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4969 sub_xmm)>;
4970}
4971
Craig Topper4520d4f2017-12-04 07:21:01 +00004972// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4973let Predicates = [HasDQI, NoVLX] in {
4974 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4975 (EXTRACT_SUBREG
4976 (VPMULLQZrr
4977 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4978 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4979 sub_ymm)>;
4980
4981 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4982 (EXTRACT_SUBREG
4983 (VPMULLQZrr
4984 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4985 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4986 sub_xmm)>;
4987}
4988
4989multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4990 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4991 (EXTRACT_SUBREG
4992 (Instr
4993 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4994 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4995 sub_ymm)>;
4996
4997 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4998 (EXTRACT_SUBREG
4999 (Instr
5000 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5001 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5002 sub_xmm)>;
5003}
5004
Craig Topper694c73a2018-01-01 01:11:32 +00005005let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005006 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5007 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5008 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5009 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5010}
5011
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005012//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005013// AVX-512 Logical Instructions
5014//===----------------------------------------------------------------------===//
5015
Craig Topperafce0ba2017-08-30 16:38:33 +00005016// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5017// be set to null_frag for 32-bit elements.
5018multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5019 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005020 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
5021 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005022 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005023 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5024 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5025 "$src2, $src1", "$src1, $src2",
5026 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5027 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005028 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5029 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005030 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005031 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005032
Craig Topperafce0ba2017-08-30 16:38:33 +00005033 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005034 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5035 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5036 "$src2, $src1", "$src1, $src2",
5037 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5038 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005039 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005040 (bitconvert (_.LdFrag addr:$src2))))))>,
5041 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005042 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005043}
5044
Craig Topperafce0ba2017-08-30 16:38:33 +00005045// OpNodeMsk is the OpNode to use where element size is important. So use
5046// for all of the broadcast patterns.
5047multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5048 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005049 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00005050 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00005051 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005052 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005053 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5054 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5055 "${src2}"##_.BroadcastStr##", $src1",
5056 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005057 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005058 (bitconvert
5059 (_.VT (X86VBroadcast
5060 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005061 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005062 (bitconvert
5063 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005064 (_.ScalarLdFrag addr:$src2))))))))>,
5065 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005066 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005067}
5068
Craig Topperafce0ba2017-08-30 16:38:33 +00005069multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5070 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005071 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005072 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005073 bit IsCommutable = 0> {
5074 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005075 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005076 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00005077
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005078 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005079 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005080 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005081 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005082 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005083 }
5084}
5085
Craig Topperabe80cc2016-08-28 06:06:28 +00005086multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005087 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005088 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005089 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005090 avx512vl_i64_info, IsCommutable>,
5091 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005092 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005093 avx512vl_i32_info, IsCommutable>,
5094 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005095}
5096
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005097defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5098 SchedWriteVecLogic, 1>;
5099defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5100 SchedWriteVecLogic, 1>;
5101defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5102 SchedWriteVecLogic, 1>;
5103defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5104 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005105
5106//===----------------------------------------------------------------------===//
5107// AVX-512 FP arithmetic
5108//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005109
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005110multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005111 SDNode OpNode, SDNode VecNode,
5112 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005113 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005114 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5115 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5116 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005117 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005118 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005119 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005120
5121 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005122 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005123 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005124 (_.VT (VecNode _.RC:$src1,
5125 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005126 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005127 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005128 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005129 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005130 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005131 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005132 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005133 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005134 let isCommutable = IsCommutable;
5135 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005136 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005137 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005138 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5139 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005140 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005141 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005142 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005143 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144}
5145
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005146multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005147 SDNode VecNode, X86FoldableSchedWrite sched,
5148 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005149 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005150 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005151 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5152 "$rc, $src2, $src1", "$src1, $src2, $rc",
5153 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005154 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005155 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005156}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005157multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005158 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005159 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005160 let ExeDomain = _.ExeDomain in {
5161 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5162 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5163 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005164 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005165 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005166
5167 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5168 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5169 "$src2, $src1", "$src1, $src2",
5170 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005171 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005172 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005173
5174 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5175 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5176 (ins _.FRC:$src1, _.FRC:$src2),
5177 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005178 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005179 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005180 let isCommutable = IsCommutable;
5181 }
5182 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5183 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5184 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5185 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005186 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005187 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005188 }
5189
Craig Topperda7e78e2017-12-10 04:07:28 +00005190 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005191 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005192 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005193 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005194 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005195 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005196 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005197}
5198
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005199multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005200 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005201 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005202 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005203 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005204 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005205 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005206 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5207 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005208 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005209 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005210 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005211 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5212}
5213
5214multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005215 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005216 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005217 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005218 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005219 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005220 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005221 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005222 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5223}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005224defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005225 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005226defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005227 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005228defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005229 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005230defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005231 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005232defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005233 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005234defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005235 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005236
5237// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5238// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5239multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005240 X86VectorVTInfo _, SDNode OpNode,
5241 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005242 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005243 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5244 (ins _.FRC:$src1, _.FRC:$src2),
5245 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005246 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005247 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005248 let isCommutable = 1;
5249 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005250 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5251 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5252 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5253 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005254 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005255 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005256 }
5257}
5258defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005259 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5260 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005261
5262defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005263 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5264 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005265
5266defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005267 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5268 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005269
5270defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005271 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5272 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005273
Craig Topper375aa902016-12-19 00:42:28 +00005274multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005275 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005276 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005277 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005278 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5279 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5280 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005281 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005282 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005283 let mayLoad = 1 in {
5284 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5285 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5286 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005287 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005288 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005289 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5290 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5291 "${src2}"##_.BroadcastStr##", $src1",
5292 "$src1, ${src2}"##_.BroadcastStr,
5293 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005294 (_.ScalarLdFrag addr:$src2))))>,
5295 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005296 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005297 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005298 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005299}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005300
Simon Pilgrim21e89792018-04-13 14:36:59 +00005301multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5302 SDPatternOperator OpNodeRnd,
5303 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005304 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005305 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005306 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5307 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005308 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005309 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005310}
5311
Simon Pilgrim21e89792018-04-13 14:36:59 +00005312multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5313 SDPatternOperator OpNodeRnd,
5314 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005315 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005316 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005317 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5318 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005319 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005320 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005321}
5322
Craig Topper375aa902016-12-19 00:42:28 +00005323multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005324 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005325 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005326 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005327 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005328 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005329 EVEX_CD8<32, CD8VF>;
5330 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005331 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005332 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005333 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005334
Robert Khasanov595e5982014-10-29 15:43:02 +00005335 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005336 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005337 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005338 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005339 EVEX_CD8<32, CD8VF>;
5340 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005341 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005342 EVEX_CD8<32, CD8VF>;
5343 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005344 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005345 EVEX_CD8<64, CD8VF>;
5346 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005347 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005348 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005349 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005350}
5351
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005352multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005353 X86SchedWriteSizes sched> {
5354 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005355 v16f32_info>,
5356 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005357 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005358 v8f64_info>,
5359 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005360}
5361
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005362multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005363 X86SchedWriteSizes sched> {
5364 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005365 v16f32_info>,
5366 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005367 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005368 v8f64_info>,
5369 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005370}
5371
Craig Topper9433f972016-08-02 06:16:53 +00005372defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005373 SchedWriteFAddSizes, 1>,
5374 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005375defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005376 SchedWriteFMulSizes, 1>,
5377 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005378defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005379 SchedWriteFAddSizes>,
5380 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005381defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005382 SchedWriteFDivSizes>,
5383 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005384defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005385 SchedWriteFCmpSizes, 0>,
5386 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005387defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005388 SchedWriteFCmpSizes, 0>,
5389 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005390let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005391 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005392 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005393 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005394 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005395}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005396defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005397 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005398defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005399 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005400defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005401 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005402defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005403 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005404
Craig Topper8f6827c2016-08-31 05:37:52 +00005405// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005406multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5407 X86VectorVTInfo _, Predicate prd> {
5408let Predicates = [prd] in {
5409 // Masked register-register logical operations.
5410 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5411 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5412 _.RC:$src0)),
5413 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5414 _.RC:$src1, _.RC:$src2)>;
5415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5416 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5417 _.ImmAllZerosV)),
5418 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5419 _.RC:$src2)>;
5420 // Masked register-memory logical operations.
5421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5422 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5423 (load addr:$src2)))),
5424 _.RC:$src0)),
5425 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5426 _.RC:$src1, addr:$src2)>;
5427 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5428 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5429 _.ImmAllZerosV)),
5430 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5431 addr:$src2)>;
5432 // Register-broadcast logical operations.
5433 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5434 (bitconvert (_.VT (X86VBroadcast
5435 (_.ScalarLdFrag addr:$src2)))))),
5436 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5437 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5438 (bitconvert
5439 (_.i64VT (OpNode _.RC:$src1,
5440 (bitconvert (_.VT
5441 (X86VBroadcast
5442 (_.ScalarLdFrag addr:$src2))))))),
5443 _.RC:$src0)),
5444 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5445 _.RC:$src1, addr:$src2)>;
5446 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5447 (bitconvert
5448 (_.i64VT (OpNode _.RC:$src1,
5449 (bitconvert (_.VT
5450 (X86VBroadcast
5451 (_.ScalarLdFrag addr:$src2))))))),
5452 _.ImmAllZerosV)),
5453 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5454 _.RC:$src1, addr:$src2)>;
5455}
Craig Topper8f6827c2016-08-31 05:37:52 +00005456}
5457
Craig Topper45d65032016-09-02 05:29:13 +00005458multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5459 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5460 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5461 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5462 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5463 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5464 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005465}
5466
Craig Topper45d65032016-09-02 05:29:13 +00005467defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5468defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5469defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5470defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5471
Craig Topper2baef8f2016-12-18 04:17:00 +00005472let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005473 // Use packed logical operations for scalar ops.
5474 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5475 (COPY_TO_REGCLASS (VANDPDZ128rr
5476 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5477 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5478 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5479 (COPY_TO_REGCLASS (VORPDZ128rr
5480 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5481 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5482 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5483 (COPY_TO_REGCLASS (VXORPDZ128rr
5484 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5485 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5486 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5487 (COPY_TO_REGCLASS (VANDNPDZ128rr
5488 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5489 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5490
5491 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5492 (COPY_TO_REGCLASS (VANDPSZ128rr
5493 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5494 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5495 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5496 (COPY_TO_REGCLASS (VORPSZ128rr
5497 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5498 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5499 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5500 (COPY_TO_REGCLASS (VXORPSZ128rr
5501 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5502 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5503 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5504 (COPY_TO_REGCLASS (VANDNPSZ128rr
5505 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5506 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5507}
5508
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005509multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005510 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005511 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005512 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5513 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5514 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005515 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005516 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005517 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5518 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5519 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005520 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005521 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005522 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5523 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5524 "${src2}"##_.BroadcastStr##", $src1",
5525 "$src1, ${src2}"##_.BroadcastStr,
5526 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005527 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005528 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005529 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005530 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005531}
5532
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005533multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005534 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005535 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005536 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5537 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5538 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005539 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005540 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005541 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005542 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005543 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005544 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005545 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005546 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005547 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005548}
5549
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005550multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5551 SDNode OpNode, SDNode OpNodeScal,
5552 X86SchedWriteWidths sched> {
5553 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5554 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005555 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005556 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5557 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005558 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005559 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5560 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5561 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5562 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5563 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5564 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005565
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005566 // Define only if AVX512VL feature is present.
5567 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005568 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005569 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005570 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005571 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005572 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005573 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005574 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005575 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5576 }
5577}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005578defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005579 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005580
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005581//===----------------------------------------------------------------------===//
5582// AVX-512 VPTESTM instructions
5583//===----------------------------------------------------------------------===//
5584
Craig Topper15d69732018-01-28 00:56:30 +00005585multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005586 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005587 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005588 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005589 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005590 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5591 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5592 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005593 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005594 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005595 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005596 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5597 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5598 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005599 (OpNode (bitconvert
5600 (_.i64VT (and _.RC:$src1,
5601 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005602 _.ImmAllZerosV)>,
5603 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005604 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005605 }
Craig Topper15d69732018-01-28 00:56:30 +00005606
5607 // Patterns for compare with 0 that just use the same source twice.
5608 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005609 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005610 _.RC:$src, _.RC:$src))>;
5611
5612 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005613 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005614 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005615}
5616
Craig Topper15d69732018-01-28 00:56:30 +00005617multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005618 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005619 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005620 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5621 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5622 "${src2}"##_.BroadcastStr##", $src1",
5623 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005624 (OpNode (and _.RC:$src1,
5625 (X86VBroadcast
5626 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005627 _.ImmAllZerosV)>,
5628 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005629 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005630}
Igor Bregerfca0a342016-01-28 13:19:25 +00005631
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005633multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005634 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005635 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5636 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005637 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005638 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005639 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5640 _.RC:$src1, _.SubRegIdx),
5641 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5642 _.RC:$src2, _.SubRegIdx)),
5643 _.KRC))>;
5644
5645 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005646 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5647 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005648 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005649 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005650 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5651 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5652 _.RC:$src1, _.SubRegIdx),
5653 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5654 _.RC:$src2, _.SubRegIdx)),
5655 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005656
5657 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5658 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005659 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005660 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5661 _.RC:$src, _.SubRegIdx),
5662 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5663 _.RC:$src, _.SubRegIdx)),
5664 _.KRC))>;
5665
5666 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5667 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005668 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005669 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5670 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5671 _.RC:$src, _.SubRegIdx),
5672 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5673 _.RC:$src, _.SubRegIdx)),
5674 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005675}
5676
Craig Topper15d69732018-01-28 00:56:30 +00005677multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005678 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005679 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005680 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005681 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005682
5683 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005684 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005685 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005686 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005687 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005688 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005689 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005690 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5691 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005692 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005693}
5694
Craig Topper15d69732018-01-28 00:56:30 +00005695multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005696 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005697 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005698 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005699 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005700 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005701}
5702
5703multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005704 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005705 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005706 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005707 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005708 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005709 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005710 }
5711 let Predicates = [HasVLX, HasBWI] in {
5712
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005713 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005714 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005715 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005716 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005717 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005718 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005719 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005720 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005721 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005722
Igor Bregerfca0a342016-01-28 13:19:25 +00005723 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005724 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5725 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5726 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5727 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005728 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005729}
5730
Craig Topper9471a7c2018-02-19 19:23:31 +00005731// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5732// as commutable here because we already canonicalized all zeros vectors to the
5733// RHS during lowering.
5734def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005735 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005736def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005737 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005738
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005739multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005740 PatFrag OpNode, X86SchedWriteWidths sched> :
5741 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005742 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005743
Craig Topper15d69732018-01-28 00:56:30 +00005744defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005745 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005746defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005747 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005748
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005749//===----------------------------------------------------------------------===//
5750// AVX-512 Shift instructions
5751//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005752
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005753multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005754 string OpcodeStr, SDNode OpNode,
5755 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005756 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005757 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005758 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005759 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005760 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005761 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005762 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005763 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005764 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005765 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005766 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005767 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005768 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005769}
5770
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005771multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005772 string OpcodeStr, SDNode OpNode,
5773 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005774 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005775 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5776 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5777 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005778 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00005779 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005780}
5781
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005782multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005783 X86FoldableSchedWrite sched, ValueType SrcVT,
5784 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005785 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005786 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005787 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5788 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5789 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005790 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005791 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005792 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5793 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5794 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005795 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5796 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005797 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005798 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005799}
5800
Cameron McInally5fb084e2014-12-11 17:13:05 +00005801multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005802 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005803 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5804 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005805 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005806 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5807 bc_frag, VTInfo.info512>, EVEX_V512,
5808 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005809 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005810 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5811 bc_frag, VTInfo.info256>, EVEX_V256,
5812 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5813 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5814 bc_frag, VTInfo.info128>, EVEX_V128,
5815 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005816 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005817}
5818
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005819multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005820 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005821 X86SchedWriteWidths sched,
5822 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005823 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005824 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005825 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005826 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005827 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005828 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005829 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005830}
5831
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005832multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005833 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005834 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005835 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005836 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005837 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5838 sched.ZMM, VTInfo.info512>,
5839 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005840 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005841 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005842 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5843 sched.YMM, VTInfo.info256>,
5844 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005845 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005846 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5847 sched.XMM, VTInfo.info128>,
5848 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005849 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005850 }
5851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005852
Simon Pilgrim21e89792018-04-13 14:36:59 +00005853multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5854 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005855 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005856 let Predicates = [HasBWI] in
5857 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005858 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005859 let Predicates = [HasVLX, HasBWI] in {
5860 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005861 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005862 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005863 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005864 }
5865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005866
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005867multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005868 Format ImmFormR, Format ImmFormM,
5869 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005870 X86SchedWriteWidths sched,
5871 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005872 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005873 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005874 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005875 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005876 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005877}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005878
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005879defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005880 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005881 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005882 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005883
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005884defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005885 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005886 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005887 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005888
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005889defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00005890 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005891 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005892 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005893
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005894defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005895 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005896defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005897 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005898
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005899defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5900 SchedWriteVecShift>;
5901defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00005902 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005903defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5904 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005905
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005906// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5907let Predicates = [HasAVX512, NoVLX] in {
5908 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5909 (EXTRACT_SUBREG (v8i64
5910 (VPSRAQZrr
5911 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5912 VR128X:$src2)), sub_ymm)>;
5913
5914 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5915 (EXTRACT_SUBREG (v8i64
5916 (VPSRAQZrr
5917 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5918 VR128X:$src2)), sub_xmm)>;
5919
5920 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5921 (EXTRACT_SUBREG (v8i64
5922 (VPSRAQZri
5923 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5924 imm:$src2)), sub_ymm)>;
5925
5926 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5927 (EXTRACT_SUBREG (v8i64
5928 (VPSRAQZri
5929 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5930 imm:$src2)), sub_xmm)>;
5931}
5932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005933//===-------------------------------------------------------------------===//
5934// Variable Bit Shifts
5935//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005936
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005937multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005938 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005939 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005940 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5941 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5942 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005943 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005944 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005945 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5946 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5947 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005948 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005949 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5950 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005951 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005952 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005953}
5954
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005955multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005956 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005957 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005958 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5959 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5960 "${src2}"##_.BroadcastStr##", $src1",
5961 "$src1, ${src2}"##_.BroadcastStr,
5962 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005963 (_.ScalarLdFrag addr:$src2)))))>,
5964 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005965 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005966}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005967
Cameron McInally5fb084e2014-12-11 17:13:05 +00005968multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005969 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005970 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005971 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5972 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005973
5974 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005975 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5976 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5977 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5978 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005979 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005980}
5981
5982multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005983 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005984 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005985 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005986 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005987 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005988}
5989
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005990// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005991multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5992 SDNode OpNode, list<Predicate> p> {
5993 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005994 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005995 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005996 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005997 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005998 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5999 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6000 sub_ymm)>;
6001
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006002 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006003 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006004 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006005 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006006 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6007 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6008 sub_xmm)>;
6009 }
6010}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006011multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006012 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006013 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006014 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006015 EVEX_V512, VEX_W;
6016 let Predicates = [HasVLX, HasBWI] in {
6017
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006018 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006019 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006020 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006021 EVEX_V128, VEX_W;
6022 }
6023}
6024
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006025defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6026 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006027
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006028defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6029 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006030
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006031defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6032 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006033
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006034defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6035defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006036
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006037defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6038defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6039defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6040defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6041
Craig Topper05629d02016-07-24 07:32:45 +00006042// Special handing for handling VPSRAV intrinsics.
6043multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6044 list<Predicate> p> {
6045 let Predicates = p in {
6046 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6047 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6048 _.RC:$src2)>;
6049 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6050 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6051 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006052 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6053 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6054 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6055 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6056 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6057 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6058 _.RC:$src0)),
6059 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6060 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006061 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6062 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6063 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6064 _.RC:$src1, _.RC:$src2)>;
6065 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6066 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6067 _.ImmAllZerosV)),
6068 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6069 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006070 }
6071}
6072
6073multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6074 list<Predicate> p> :
6075 avx512_var_shift_int_lowering<InstrStr, _, p> {
6076 let Predicates = p in {
6077 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6078 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6079 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6080 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006081 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6082 (X86vsrav _.RC:$src1,
6083 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6084 _.RC:$src0)),
6085 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6086 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006087 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6088 (X86vsrav _.RC:$src1,
6089 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6090 _.ImmAllZerosV)),
6091 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6092 _.RC:$src1, addr:$src2)>;
6093 }
6094}
6095
6096defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6097defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6098defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6099defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6100defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6101defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6102defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6103defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6104defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6105
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006106// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6107let Predicates = [HasAVX512, NoVLX] in {
6108 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6109 (EXTRACT_SUBREG (v8i64
6110 (VPROLVQZrr
6111 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006112 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006113 sub_xmm)>;
6114 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6115 (EXTRACT_SUBREG (v8i64
6116 (VPROLVQZrr
6117 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006118 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006119 sub_ymm)>;
6120
6121 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6122 (EXTRACT_SUBREG (v16i32
6123 (VPROLVDZrr
6124 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006125 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006126 sub_xmm)>;
6127 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6128 (EXTRACT_SUBREG (v16i32
6129 (VPROLVDZrr
6130 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006131 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006132 sub_ymm)>;
6133
6134 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6135 (EXTRACT_SUBREG (v8i64
6136 (VPROLQZri
6137 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6138 imm:$src2)), sub_xmm)>;
6139 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6140 (EXTRACT_SUBREG (v8i64
6141 (VPROLQZri
6142 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6143 imm:$src2)), sub_ymm)>;
6144
6145 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6146 (EXTRACT_SUBREG (v16i32
6147 (VPROLDZri
6148 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6149 imm:$src2)), sub_xmm)>;
6150 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6151 (EXTRACT_SUBREG (v16i32
6152 (VPROLDZri
6153 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6154 imm:$src2)), sub_ymm)>;
6155}
6156
6157// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6158let Predicates = [HasAVX512, NoVLX] in {
6159 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6160 (EXTRACT_SUBREG (v8i64
6161 (VPRORVQZrr
6162 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006163 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006164 sub_xmm)>;
6165 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6166 (EXTRACT_SUBREG (v8i64
6167 (VPRORVQZrr
6168 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006169 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006170 sub_ymm)>;
6171
6172 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6173 (EXTRACT_SUBREG (v16i32
6174 (VPRORVDZrr
6175 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006176 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006177 sub_xmm)>;
6178 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6179 (EXTRACT_SUBREG (v16i32
6180 (VPRORVDZrr
6181 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006182 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006183 sub_ymm)>;
6184
6185 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6186 (EXTRACT_SUBREG (v8i64
6187 (VPRORQZri
6188 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6189 imm:$src2)), sub_xmm)>;
6190 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6191 (EXTRACT_SUBREG (v8i64
6192 (VPRORQZri
6193 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6194 imm:$src2)), sub_ymm)>;
6195
6196 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6197 (EXTRACT_SUBREG (v16i32
6198 (VPRORDZri
6199 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6200 imm:$src2)), sub_xmm)>;
6201 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6202 (EXTRACT_SUBREG (v16i32
6203 (VPRORDZri
6204 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6205 imm:$src2)), sub_ymm)>;
6206}
6207
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006208//===-------------------------------------------------------------------===//
6209// 1-src variable permutation VPERMW/D/Q
6210//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006211
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006212multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006213 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006214 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006215 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6216 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006217
6218 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006219 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6220 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006221}
6222
6223multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6224 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006225 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006226 let Predicates = [HasAVX512] in
6227 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006228 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006229 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006230 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006231 let Predicates = [HasAVX512, HasVLX] in
6232 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006233 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006234 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006235 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006236}
6237
Michael Zuckermand9cac592016-01-19 17:07:43 +00006238multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6239 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006240 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006241 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006242 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006243 EVEX_V512 ;
6244 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006245 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006246 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006247 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006248 EVEX_V128 ;
6249 }
6250}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006251
Michael Zuckermand9cac592016-01-19 17:07:43 +00006252defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006253 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006254defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006255 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006256
6257defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006258 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006259defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006260 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006261defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006262 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006263defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006264 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006265
6266defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006267 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006268 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6269defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006270 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006271 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006272
Igor Breger78741a12015-10-04 07:20:41 +00006273//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006274// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006275//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006276
Simon Pilgrim1401a752017-11-29 14:58:34 +00006277multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006278 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006279 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006280 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6281 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6282 "$src2, $src1", "$src1, $src2",
6283 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006284 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006285 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006286 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6287 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6288 "$src2, $src1", "$src1, $src2",
6289 (_.VT (OpNode
6290 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006291 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6292 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006293 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006294 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6295 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6296 "${src2}"##_.BroadcastStr##", $src1",
6297 "$src1, ${src2}"##_.BroadcastStr,
6298 (_.VT (OpNode
6299 _.RC:$src1,
6300 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006301 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6302 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006303 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006304}
6305
6306multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006307 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006308 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006309 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006310 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006311 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006312 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006313 }
6314 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006315 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006316 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006317 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006318 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006319 }
6320}
6321
6322multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6323 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006324 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6325 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006326 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006327 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006328 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006329}
6330
Craig Topper05948fb2016-08-02 05:11:15 +00006331let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006332defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6333 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006334let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006335defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006336 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006338//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006339// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6340//===----------------------------------------------------------------------===//
6341
6342defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006343 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006344 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6345defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006346 X86PShufhw, SchedWriteShuffle>,
6347 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006348defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006349 X86PShuflw, SchedWriteShuffle>,
6350 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006351
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006352//===----------------------------------------------------------------------===//
6353// AVX-512 - VPSHUFB
6354//===----------------------------------------------------------------------===//
6355
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006356multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006357 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006358 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006359 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6360 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006361
6362 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006363 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6364 EVEX_V256;
6365 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6366 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006367 }
6368}
6369
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006370defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6371 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006372
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006373//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006374// Move Low to High and High to Low packed FP Instructions
6375//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006376
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006377def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6378 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006379 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006380 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006381 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006382def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6383 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006384 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006385 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006386 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006387
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006388//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006389// VMOVHPS/PD VMOVLPS Instructions
6390// All patterns was taken from SSS implementation.
6391//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006392
Craig Topperdea0b882018-07-10 21:00:22 +00006393multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr,
6394 SDPatternOperator OpNode,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006395 X86VectorVTInfo _> {
Andrea Di Biagio483db142018-07-11 15:27:50 +00006396 let hasSideEffects = 0, mayLoad = 1, ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006397 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6398 (ins _.RC:$src1, f64mem:$src2),
6399 !strconcat(OpcodeStr,
6400 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6401 [(set _.RC:$dst,
6402 (OpNode _.RC:$src1,
6403 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006404 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006405 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006406}
6407
6408defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6409 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006410defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006411 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
Craig Topperdea0b882018-07-10 21:00:22 +00006412defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006413 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topperdea0b882018-07-10 21:00:22 +00006414defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006415 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6416
6417let Predicates = [HasAVX512] in {
6418 // VMOVHPS patterns
6419 def : Pat<(X86Movlhps VR128X:$src1,
6420 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6421 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6422 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006423 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006424 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6425 // VMOVHPD patterns
6426 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006427 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6428 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006429 // VMOVLPD patterns
Igor Bregerb6b27af2015-11-10 07:09:07 +00006430 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6431 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6432 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6433}
6434
Simon Pilgrimd749b322018-05-18 13:13:59 +00006435let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006436def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6437 (ins f64mem:$dst, VR128X:$src),
6438 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006439 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006440 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6441 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006442 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006443 EVEX, EVEX_CD8<32, CD8VT2>;
6444def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6445 (ins f64mem:$dst, VR128X:$src),
6446 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006447 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006448 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006449 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006450 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6451def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6452 (ins f64mem:$dst, VR128X:$src),
6453 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006454 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006455 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006456 EVEX, EVEX_CD8<32, CD8VT2>;
6457def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6458 (ins f64mem:$dst, VR128X:$src),
6459 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006460 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006461 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006462 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006463} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006464
Igor Bregerb6b27af2015-11-10 07:09:07 +00006465let Predicates = [HasAVX512] in {
6466 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006467 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006468 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6469 (iPTR 0))), addr:$dst),
6470 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006471}
6472//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006473// FMA - Fused Multiply Operations
6474//
Adam Nemet26371ce2014-10-24 00:02:55 +00006475
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006476multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006477 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006478 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006479 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006480 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006481 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006482 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006483 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006484 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006485
Craig Toppere1cac152016-06-07 07:27:54 +00006486 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6487 (ins _.RC:$src2, _.MemOp:$src3),
6488 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006489 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006490 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006491
Craig Toppere1cac152016-06-07 07:27:54 +00006492 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6493 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6494 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6495 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006496 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006497 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006498 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006499 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006500}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006501
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006502multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006503 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006504 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006505 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006506 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006507 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6508 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006509 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006510 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006511}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006512
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006513multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006514 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6515 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006516 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006517 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006518 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006519 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006520 _.info512, Suff>,
6521 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006522 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006523 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006524 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006525 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006526 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006527 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006528 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006529 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006531}
6532
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006533multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006534 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006535 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006536 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006537 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006538 SchedWriteFMA, avx512vl_f64_info, "PD">,
6539 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006540}
6541
Craig Topperaf0b9922017-09-04 06:59:50 +00006542defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006543defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6544defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6545defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6546defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6547defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6548
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006549
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006550multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006551 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006552 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006553 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006554 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6555 (ins _.RC:$src2, _.RC:$src3),
6556 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006557 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006558 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006559
Craig Toppere1cac152016-06-07 07:27:54 +00006560 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6561 (ins _.RC:$src2, _.MemOp:$src3),
6562 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006563 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006564 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006565
Craig Toppere1cac152016-06-07 07:27:54 +00006566 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6567 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6568 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6569 "$src2, ${src3}"##_.BroadcastStr,
6570 (_.VT (OpNode _.RC:$src2,
6571 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006572 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006573 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006574 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006575}
6576
6577multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006578 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006579 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006580 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006581 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6582 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6583 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006584 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006585 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006586 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006587}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006588
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006589multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006590 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6591 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006592 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006593 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006594 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006595 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006596 _.info512, Suff>,
6597 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006598 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006599 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006600 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006601 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006602 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006603 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006604 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006605 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006606 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006607}
6608
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006609multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006610 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006611 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006612 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006613 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006614 SchedWriteFMA, avx512vl_f64_info, "PD">,
6615 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006616}
6617
Craig Topperaf0b9922017-09-04 06:59:50 +00006618defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006619defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6620defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6621defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6622defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6623defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6624
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006625multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006626 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006627 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006628 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006629 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006630 (ins _.RC:$src2, _.RC:$src3),
6631 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006632 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006633 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006634
Craig Topper69e22782017-09-04 07:35:05 +00006635 // Pattern is 312 order so that the load is in a different place from the
6636 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006637 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006638 (ins _.RC:$src2, _.MemOp:$src3),
6639 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006640 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006641 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006642
Craig Topper69e22782017-09-04 07:35:05 +00006643 // Pattern is 312 order so that the load is in a different place from the
6644 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006645 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006646 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6647 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6648 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006649 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006650 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006651 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006652 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006653}
6654
6655multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006656 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006657 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006658 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006659 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006660 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6661 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006662 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006663 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006664 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006665}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006666
6667multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006668 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6669 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006670 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006671 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006672 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006673 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006674 _.info512, Suff>,
6675 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006676 }
6677 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006678 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006679 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006680 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006681 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006682 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006683 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6684 }
6685}
6686
6687multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006688 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006689 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006690 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006691 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006692 SchedWriteFMA, avx512vl_f64_info, "PD">,
6693 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006694}
6695
Craig Topperaf0b9922017-09-04 06:59:50 +00006696defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006697defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6698defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6699defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6700defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6701defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006703// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006704multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6705 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006706 dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006707let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006708 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6709 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006710 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006711 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006712
Craig Toppere1cac152016-06-07 07:27:54 +00006713 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006714 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006715 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006716 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006717
6718 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6719 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006720 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006721 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006722
Craig Toppereafdbec2016-08-13 06:48:41 +00006723 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006724 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006725 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6726 !strconcat(OpcodeStr,
6727 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006728 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006729 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006730 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6731 !strconcat(OpcodeStr,
6732 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006733 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006734
6735 def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
6736 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc),
6737 !strconcat(OpcodeStr,
6738 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6739 !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC,
6740 Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006741 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006742}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006743}
Igor Breger15820b02015-07-01 13:24:28 +00006744
6745multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006746 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
6747 SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Topper07dac552017-11-06 05:48:25 +00006748 SDNode OpNodeRnds3, X86VectorVTInfo _,
6749 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006750 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006751 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006752 // Operands for intrinsic are in 123 order to preserve passthu
6753 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006754 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6755 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6756 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006757 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006758 (i32 imm:$rc))),
6759 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6760 _.FRC:$src3))),
6761 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006762 (_.ScalarLdFrag addr:$src3)))),
6763 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1,
6764 _.FRC:$src3, (i32 imm:$rc)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006765
Craig Topperb16598d2017-09-01 07:58:16 +00006766 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006767 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6768 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6769 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006770 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006771 (i32 imm:$rc))),
6772 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6773 _.FRC:$src1))),
6774 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006775 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))),
6776 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3,
6777 _.FRC:$src1, (i32 imm:$rc)))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006778
Craig Toppereec768b2017-09-06 03:35:58 +00006779 // One pattern is 312 order so that the load is in a different place from the
6780 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006781 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006782 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006783 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6784 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006785 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006786 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6787 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006788 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006789 _.FRC:$src1, _.FRC:$src2))),
6790 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3,
6791 _.FRC:$src2, (i32 imm:$rc)))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006792 }
Igor Breger15820b02015-07-01 13:24:28 +00006793}
6794
6795multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006796 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
6797 SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006798 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006799 let Predicates = [HasAVX512] in {
6800 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006801 OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3,
6802 OpNodeRnds3, f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006803 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006804 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006805 OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3,
6806 OpNodeRnds3, f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006807 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006808 }
6809}
6810
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006811defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd,
6812 X86Fmadds1, X86FmaddRnds1, X86Fmadds3,
6813 X86FmaddRnds3>;
6814defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd,
6815 X86Fmsubs1, X86FmsubRnds1, X86Fmsubs3,
6816 X86FmsubRnds3>;
6817defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd,
6818 X86Fnmadds1, X86FnmaddRnds1, X86Fnmadds3,
6819 X86FnmaddRnds3>;
6820defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd,
6821 X86Fnmsubs1, X86FnmsubRnds1, X86Fnmsubs3,
6822 X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006823
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006824multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix,
6825 string Suffix, SDNode Move,
6826 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006827 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006828 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6829 (Op _.FRC:$src2,
6830 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6831 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006832 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper5989db02018-05-29 22:52:09 +00006833 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6834 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006835
Craig Topper5989db02018-05-29 22:52:09 +00006836 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006837 (Op _.FRC:$src2, _.FRC:$src3,
6838 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6839 (!cast<I>(Prefix#"231"#Suffix#"Zr_Int")
6840 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6841 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
6842
6843 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper77edbff2018-07-06 18:47:55 +00006844 (Op _.FRC:$src2,
6845 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6846 (_.ScalarLdFrag addr:$src3)))))),
6847 (!cast<I>(Prefix#"213"#Suffix#"Zm_Int")
6848 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6849 addr:$src3)>;
6850
6851 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6852 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6853 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))),
6854 (!cast<I>(Prefix#"132"#Suffix#"Zm_Int")
6855 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6856 addr:$src3)>;
6857
Craig Topper77edbff2018-07-06 18:47:55 +00006858 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006859 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6860 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6861 (!cast<I>(Prefix#"231"#Suffix#"Zm_Int")
6862 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6863 addr:$src3)>;
6864
6865 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006866 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006867 (Op _.FRC:$src2,
6868 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6869 _.FRC:$src3),
6870 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006871 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006872 VR128X:$src1, VK1WM:$mask,
6873 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6874 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006875
Craig Topper5989db02018-05-29 22:52:09 +00006876 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006877 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006878 (Op _.FRC:$src2,
6879 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6880 (_.ScalarLdFrag addr:$src3)),
6881 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6882 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk")
6883 VR128X:$src1, VK1WM:$mask,
6884 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6885
6886 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6887 (X86selects VK1WM:$mask,
6888 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6889 (_.ScalarLdFrag addr:$src3), _.FRC:$src2),
6890 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6891 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk")
6892 VR128X:$src1, VK1WM:$mask,
6893 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6894
6895 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6896 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006897 (Op _.FRC:$src2, _.FRC:$src3,
6898 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6899 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006900 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006901 VR128X:$src1, VK1WM:$mask,
6902 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6903 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006904
Craig Topper5989db02018-05-29 22:52:09 +00006905 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006906 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006907 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6908 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6909 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6910 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk")
6911 VR128X:$src1, VK1WM:$mask,
6912 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6913
6914 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6915 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006916 (Op _.FRC:$src2,
6917 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6918 _.FRC:$src3),
6919 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006920 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006921 VR128X:$src1, VK1WM:$mask,
6922 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6923 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006924
6925 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6926 (X86selects VK1WM:$mask,
6927 (Op _.FRC:$src2, _.FRC:$src3,
6928 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6929 (_.EltVT ZeroFP)))))),
6930 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz")
6931 VR128X:$src1, VK1WM:$mask,
6932 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6933 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
6934
6935 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6936 (X86selects VK1WM:$mask,
6937 (Op _.FRC:$src2,
6938 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6939 (_.ScalarLdFrag addr:$src3)),
6940 (_.EltVT ZeroFP)))))),
6941 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz")
6942 VR128X:$src1, VK1WM:$mask,
6943 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6944
6945 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6946 (X86selects VK1WM:$mask,
6947 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6948 _.FRC:$src2, (_.ScalarLdFrag addr:$src3)),
6949 (_.EltVT ZeroFP)))))),
6950 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz")
6951 VR128X:$src1, VK1WM:$mask,
6952 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6953
6954 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6955 (X86selects VK1WM:$mask,
6956 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6957 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6958 (_.EltVT ZeroFP)))))),
6959 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz")
6960 VR128X:$src1, VK1WM:$mask,
6961 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6962
6963 // Patterns with rounding mode.
6964 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6965 (RndOp _.FRC:$src2,
6966 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6967 _.FRC:$src3, (i32 imm:$rc)))))),
6968 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int")
6969 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6970 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
6971
6972 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006973 (RndOp _.FRC:$src2, _.FRC:$src3,
6974 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6975 (i32 imm:$rc)))))),
6976 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Int")
6977 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6978 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
6979
6980 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006981 (X86selects VK1WM:$mask,
6982 (RndOp _.FRC:$src2,
6983 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6984 _.FRC:$src3, (i32 imm:$rc)),
6985 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6986 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk")
6987 VR128X:$src1, VK1WM:$mask,
6988 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6989 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
6990
6991 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6992 (X86selects VK1WM:$mask,
6993 (RndOp _.FRC:$src2, _.FRC:$src3,
6994 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6995 (i32 imm:$rc)),
6996 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6997 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk")
6998 VR128X:$src1, VK1WM:$mask,
6999 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7000 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
7001
7002 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7003 (X86selects VK1WM:$mask,
7004 (RndOp _.FRC:$src2,
7005 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7006 _.FRC:$src3, (i32 imm:$rc)),
7007 (_.EltVT ZeroFP)))))),
7008 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz")
7009 VR128X:$src1, VK1WM:$mask,
7010 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7011 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
7012
7013 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7014 (X86selects VK1WM:$mask,
7015 (RndOp _.FRC:$src2, _.FRC:$src3,
7016 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7017 (i32 imm:$rc)),
7018 (_.EltVT ZeroFP)))))),
7019 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz")
7020 VR128X:$src1, VK1WM:$mask,
7021 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7022 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007023 }
7024}
7025
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007026defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS",
7027 X86Movss, v4f32x_info, fp32imm0>;
7028defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS",
7029 X86Movss, v4f32x_info, fp32imm0>;
7030defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS",
7031 X86Movss, v4f32x_info, fp32imm0>;
7032defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS",
7033 X86Movss, v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007034
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007035defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD",
7036 X86Movsd, v2f64x_info, fp64imm0>;
7037defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD",
7038 X86Movsd, v2f64x_info, fp64imm0>;
7039defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD",
7040 X86Movsd, v2f64x_info, fp64imm0>;
7041defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD",
7042 X86Movsd, v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007043
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007044//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00007045// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
7046//===----------------------------------------------------------------------===//
7047let Constraints = "$src1 = $dst" in {
7048multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007049 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00007050 // NOTE: The SDNode have the multiply operands first with the add last.
7051 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00007052 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007053 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7054 (ins _.RC:$src2, _.RC:$src3),
7055 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007056 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007057 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007058
Craig Toppere1cac152016-06-07 07:27:54 +00007059 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7060 (ins _.RC:$src2, _.MemOp:$src3),
7061 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007062 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007063 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007064
Craig Toppere1cac152016-06-07 07:27:54 +00007065 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7066 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7067 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7068 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00007069 (OpNode _.RC:$src2,
7070 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007071 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007072 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00007073 }
Asaf Badouh655822a2016-01-25 11:14:24 +00007074}
7075} // Constraints = "$src1 = $dst"
7076
7077multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007078 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00007079 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007080 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007081 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7082 }
7083 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007084 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007085 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007086 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007087 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7088 }
7089}
7090
7091defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007092 SchedWriteVecIMul, avx512vl_i64_info>,
7093 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007094defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007095 SchedWriteVecIMul, avx512vl_i64_info>,
7096 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007097
7098//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007099// AVX-512 Scalar convert from sign integer to float/double
7100//===----------------------------------------------------------------------===//
7101
Simon Pilgrim21e89792018-04-13 14:36:59 +00007102multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007103 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7104 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007105 let hasSideEffects = 0 in {
7106 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7107 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007108 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007109 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007110 let mayLoad = 1 in
7111 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7112 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007113 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007114 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007115 } // hasSideEffects = 0
7116 let isCodeGenOnly = 1 in {
7117 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7118 (ins DstVT.RC:$src1, SrcRC:$src2),
7119 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7120 [(set DstVT.RC:$dst,
7121 (OpNode (DstVT.VT DstVT.RC:$src1),
7122 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007123 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007124 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007125
7126 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7127 (ins DstVT.RC:$src1, x86memop:$src2),
7128 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7129 [(set DstVT.RC:$dst,
7130 (OpNode (DstVT.VT DstVT.RC:$src1),
7131 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007132 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007133 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007134 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007135}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007136
Simon Pilgrim21e89792018-04-13 14:36:59 +00007137multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7138 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7139 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007140 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7141 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007142 !strconcat(asm,
7143 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007144 [(set DstVT.RC:$dst,
7145 (OpNode (DstVT.VT DstVT.RC:$src1),
7146 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007147 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007148 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007149}
7150
Simon Pilgrim21e89792018-04-13 14:36:59 +00007151multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7152 X86FoldableSchedWrite sched,
7153 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7154 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7155 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7156 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007157 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007158}
7159
Andrew Trick15a47742013-10-09 05:11:10 +00007160let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007161defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007162 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7163 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007164defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007165 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7166 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007167defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007168 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7169 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007170defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007171 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7172 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007173
Craig Topper8f85ad12016-11-14 02:46:58 +00007174def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007175 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007176def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007177 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007178
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007179def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7180 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7181def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007182 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007183def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7184 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7185def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007186 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007187
7188def : Pat<(f32 (sint_to_fp GR32:$src)),
7189 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7190def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007191 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007192def : Pat<(f64 (sint_to_fp GR32:$src)),
7193 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7194def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007195 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7196
Simon Pilgrim5647e892018-05-16 10:53:45 +00007197defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007198 v4f32x_info, i32mem, loadi32,
7199 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007200defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007201 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7202 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007203defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007204 i32mem, loadi32, "cvtusi2sd{l}">,
7205 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007206defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007207 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7208 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007209
Craig Topper8f85ad12016-11-14 02:46:58 +00007210def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007211 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007212def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007213 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007214
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007215def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7216 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7217def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7218 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7219def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7220 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7221def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7222 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7223
7224def : Pat<(f32 (uint_to_fp GR32:$src)),
7225 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7226def : Pat<(f32 (uint_to_fp GR64:$src)),
7227 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7228def : Pat<(f64 (uint_to_fp GR32:$src)),
7229 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7230def : Pat<(f64 (uint_to_fp GR64:$src)),
7231 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007232}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007233
7234//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007235// AVX-512 Scalar convert from float/double to integer
7236//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007237
7238multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7239 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007240 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007241 string aliasStr,
7242 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007243 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007244 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007245 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007246 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007247 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007248 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007249 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007250 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
7251 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007252 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007253 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007254 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007255 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007256 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007257 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007258 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007259 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007260
7261 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007262 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007263 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007264 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007265 } // Predicates = [HasAVX512]
7266}
7267
7268multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7269 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007270 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007271 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007272 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007273 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007274 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7275 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007276 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007277 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007278}
Asaf Badouh2744d212015-09-20 14:31:19 +00007279
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007280// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007281defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007282 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007283 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007284defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007285 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007286 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007287defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007288 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007289 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007290defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007291 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007292 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007293defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007294 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007295 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007296defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007297 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007298 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007299defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007300 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007301 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007302defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007303 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007304 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007305
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007306// The SSE version of these instructions are disabled for AVX512.
7307// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7308let Predicates = [HasAVX512] in {
7309 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007310 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007311 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007312 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007313 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007314 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007315 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007316 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007317 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007318 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007319 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007320 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007321 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007322 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007323 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007324 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007325} // HasAVX512
7326
Elad Cohen0c260102017-01-11 09:11:48 +00007327// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7328// which produce unnecessary vmovs{s,d} instructions
7329let Predicates = [HasAVX512] in {
7330def : Pat<(v4f32 (X86Movss
7331 (v4f32 VR128X:$dst),
7332 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7333 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7334
7335def : Pat<(v4f32 (X86Movss
7336 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007337 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7338 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7339
7340def : Pat<(v4f32 (X86Movss
7341 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007342 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7343 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7344
Craig Topper38b713d2018-05-13 01:54:33 +00007345def : Pat<(v4f32 (X86Movss
7346 (v4f32 VR128X:$dst),
7347 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7348 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7349
Elad Cohen0c260102017-01-11 09:11:48 +00007350def : Pat<(v2f64 (X86Movsd
7351 (v2f64 VR128X:$dst),
7352 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7353 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7354
7355def : Pat<(v2f64 (X86Movsd
7356 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007357 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7358 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7359
7360def : Pat<(v2f64 (X86Movsd
7361 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007362 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7363 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007364
7365def : Pat<(v2f64 (X86Movsd
7366 (v2f64 VR128X:$dst),
7367 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7368 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007369
7370def : Pat<(v4f32 (X86Movss
7371 (v4f32 VR128X:$dst),
7372 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7373 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7374
7375def : Pat<(v4f32 (X86Movss
7376 (v4f32 VR128X:$dst),
7377 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7378 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7379
7380def : Pat<(v4f32 (X86Movss
7381 (v4f32 VR128X:$dst),
7382 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7383 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7384
7385def : Pat<(v4f32 (X86Movss
7386 (v4f32 VR128X:$dst),
7387 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7388 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7389
7390def : Pat<(v2f64 (X86Movsd
7391 (v2f64 VR128X:$dst),
7392 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7393 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7394
7395def : Pat<(v2f64 (X86Movsd
7396 (v2f64 VR128X:$dst),
7397 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7398 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7399
7400def : Pat<(v2f64 (X86Movsd
7401 (v2f64 VR128X:$dst),
7402 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7403 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7404
7405def : Pat<(v2f64 (X86Movsd
7406 (v2f64 VR128X:$dst),
7407 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7408 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007409} // Predicates = [HasAVX512]
7410
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007411// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007412multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7413 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007414 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7415 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007416let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007417 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007418 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007419 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007420 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007421 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007422 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007423 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007424 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007425 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007426 }
7427
7428 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7429 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7430 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007431 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007432 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007433 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7434 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7435 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007436 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007437 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007438 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007439 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7440 (ins _SrcRC.IntScalarMemOp:$src),
7441 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7442 [(set _DstRC.RC:$dst, (OpNodeRnd
7443 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007444 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007445 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007446
Igor Bregerc59b3a22016-08-03 10:58:05 +00007447 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007448 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007449 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007450 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007451} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007452}
7453
Craig Topper61d8a602018-01-06 21:27:25 +00007454multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7455 X86VectorVTInfo _SrcRC,
7456 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007457 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007458 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007459 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007460 aliasStr, 0> {
7461let Predicates = [HasAVX512] in {
7462 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7463 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007464 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007465}
7466}
Asaf Badouh2744d212015-09-20 14:31:19 +00007467
Igor Bregerc59b3a22016-08-03 10:58:05 +00007468defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007469 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007470 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007471defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007472 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007473 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007474defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007475 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007476 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007477defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007478 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007479 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7480
Craig Topper61d8a602018-01-06 21:27:25 +00007481defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007482 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007483 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007484defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007485 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007486 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007487defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007488 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007489 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007490defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007491 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007492 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007493
Asaf Badouh2744d212015-09-20 14:31:19 +00007494let Predicates = [HasAVX512] in {
7495 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007496 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007497 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7498 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007499 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007500 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007501 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7502 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007503 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007504 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007505 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7506 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007507 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007508 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007509 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7510 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007511} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007513//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007514// AVX-512 Convert form float to double and back
7515//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007516
Asaf Badouh2744d212015-09-20 14:31:19 +00007517multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007518 X86VectorVTInfo _Src, SDNode OpNode,
7519 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007520 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007521 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007522 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007523 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007524 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007525 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007526 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007527 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007528 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007529 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007530 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007531 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007532 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007533 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007534 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007535
Craig Topperd2011e32017-02-25 18:43:42 +00007536 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7537 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7538 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007539 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007540 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007541 let mayLoad = 1 in
7542 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7543 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007544 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007545 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007546 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007547}
7548
Asaf Badouh2744d212015-09-20 14:31:19 +00007549// Scalar Coversion with SAE - suppress all exceptions
7550multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007551 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7552 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007553 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007554 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007555 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007556 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007557 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007558 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007559 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007560}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007561
Asaf Badouh2744d212015-09-20 14:31:19 +00007562// Scalar Conversion with rounding control (RC)
7563multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007564 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7565 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007566 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007567 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007568 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007569 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007570 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007571 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007572 EVEX_B, EVEX_RC;
7573}
Craig Toppera02e3942016-09-23 06:24:43 +00007574multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007575 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007576 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007577 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007578 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007579 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007580 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007581 }
7582}
7583
Simon Pilgrim21e89792018-04-13 14:36:59 +00007584multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7585 X86FoldableSchedWrite sched,
7586 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007587 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007588 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7589 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007590 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007591 }
7592}
Craig Toppera02e3942016-09-23 06:24:43 +00007593defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007594 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007595 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007596defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007597 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007598 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007599
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007600def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007601 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007602 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007603def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007604 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007605 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007606
7607def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007608 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007609 Requires<[HasAVX512, OptForSize]>;
7610
Asaf Badouh2744d212015-09-20 14:31:19 +00007611def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007612 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007613 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007614
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007615def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007616 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007617 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007618
7619def : Pat<(v4f32 (X86Movss
7620 (v4f32 VR128X:$dst),
7621 (v4f32 (scalar_to_vector
7622 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007623 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007624 Requires<[HasAVX512]>;
7625
7626def : Pat<(v2f64 (X86Movsd
7627 (v2f64 VR128X:$dst),
7628 (v2f64 (scalar_to_vector
7629 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007630 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007631 Requires<[HasAVX512]>;
7632
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007633//===----------------------------------------------------------------------===//
7634// AVX-512 Vector convert from signed/unsigned integer to float/double
7635// and from float/double to signed/unsigned integer
7636//===----------------------------------------------------------------------===//
7637
7638multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007639 X86VectorVTInfo _Src, SDNode OpNode,
7640 X86FoldableSchedWrite sched,
7641 string Broadcast = _.BroadcastStr,
7642 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007643
7644 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7645 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007646 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007647 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007648
7649 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007650 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007651 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007652 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007653 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007654
7655 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007656 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007657 "${src}"##Broadcast, "${src}"##Broadcast,
7658 (_.VT (OpNode (_Src.VT
7659 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007660 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007661 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007662}
7663// Coversion with SAE - suppress all exceptions
7664multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007665 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007666 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007667 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7668 (ins _Src.RC:$src), OpcodeStr,
7669 "{sae}, $src", "$src, {sae}",
7670 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007671 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007672 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007673}
7674
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007675// Conversion with rounding control (RC)
7676multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007677 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007678 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007679 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7680 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7681 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007682 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007683 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007684}
7685
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007686// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007687multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007688 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007689 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007690 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007691 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007692 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007693 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007694 }
7695 let Predicates = [HasVLX] in {
7696 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007697 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007698 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007699 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007700 }
7701}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007702
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007703// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007704multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007705 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007706 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007707 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007708 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007709 }
7710 let Predicates = [HasVLX] in {
7711 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007712 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007713 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007714 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007715
7716 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7717 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7718 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007719 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007720 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7721 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7722 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007723 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007724 }
7725}
7726
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007727defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007728 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007729defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007730 PS, EVEX_CD8<32, CD8VH>;
7731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007732def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7733 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007734
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007735let Predicates = [HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00007736 def : Pat<(X86vzmovl (v2f64 (bitconvert
7737 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7738 (VCVTPD2PSZ128rr VR128X:$src)>;
7739 def : Pat<(X86vzmovl (v2f64 (bitconvert
7740 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7741 (VCVTPD2PSZ128rm addr:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007742 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7743 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007744 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7745 (VCVTPS2PDZ256rm addr:$src)>;
7746}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007747
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007748// Convert Signed/Unsigned Doubleword to Double
7749multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007750 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007751 // No rounding in this op
7752 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007753 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007754 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007755
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007756 let Predicates = [HasVLX] in {
7757 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007758 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007759 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007760 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007761 }
7762}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007763
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007764// Convert Signed/Unsigned Doubleword to Float
7765multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007766 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007767 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007768 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007769 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007770 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007771 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007772
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007773 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007774 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007775 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007776 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007777 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007778 }
7779}
7780
7781// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007782multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007783 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007784 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007785 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007786 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007787 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007788 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007789 }
7790 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007791 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007792 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007793 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007794 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007795 }
7796}
7797
7798// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007799multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007800 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007801 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007802 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007803 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007804 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007805 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007806 }
7807 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007808 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007809 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007810 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007811 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007812 }
7813}
7814
7815// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007816multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007817 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007818 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007819 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007820 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007821 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007822 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007823 }
7824 let Predicates = [HasVLX] in {
7825 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007826 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007827 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7828 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007829 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00007830 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007832 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007833
7834 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7835 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7836 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007837 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007838 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7839 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7840 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007841 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007842 }
7843}
7844
7845// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007846multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007847 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007848 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007849 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007850 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007851 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007852 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007853 }
7854 let Predicates = [HasVLX] in {
7855 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7856 // memory forms of these instructions in Asm Parcer. They have the same
7857 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7858 // due to the same reason.
7859 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007860 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007861 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007862 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007863
7864 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7865 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7866 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007867 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007868 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7869 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7870 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007871 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007872 }
7873}
7874
7875// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007876multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007877 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007878 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007879 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007880 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007881 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007882 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007883 }
7884 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007885 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007886 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007887 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007888 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007889 }
7890}
7891
7892// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007893multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007894 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007895 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007896 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007897 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007898 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007899 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007900 }
7901 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007902 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007903 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007904 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007905 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007906 }
7907}
7908
7909// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007910multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007911 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007912 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007913 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007914 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007915 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007916 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007917 }
7918 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007919 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007920 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007921 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007922 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007923 }
7924}
7925
7926// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007927multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007928 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007929 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007930 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007931 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007932 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007933 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007934 }
7935 let Predicates = [HasDQI, HasVLX] in {
7936 // Explicitly specified broadcast string, since we take only 2 elements
7937 // from v4f32x_info source
7938 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007939 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007940 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007941 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007942 }
7943}
7944
7945// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007946multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007947 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007948 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007949 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007950 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007951 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007952 }
7953 let Predicates = [HasDQI, HasVLX] in {
7954 // Explicitly specified broadcast string, since we take only 2 elements
7955 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00007956 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007957 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007958 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007959 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007960 }
7961}
7962
7963// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007964multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007965 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007966 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007967 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007968 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007969 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007970 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007971 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007972 }
7973 let Predicates = [HasDQI, HasVLX] in {
7974 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7975 // memory forms of these instructions in Asm Parcer. They have the same
7976 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7977 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007978 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00007979 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
7980 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007981 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007982 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
7983 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00007984
7985 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7986 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7987 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007988 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007989 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7990 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7991 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007992 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007993 }
7994}
7995
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007996defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007997 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007998
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007999defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008000 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008001 PS, EVEX_CD8<32, CD8VF>;
8002
Craig Topperb2552e12018-06-14 03:16:58 +00008003defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008004 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008005 XS, EVEX_CD8<32, CD8VF>;
8006
Craig Topperb2552e12018-06-14 03:16:58 +00008007defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008008 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008009 PD, VEX_W, EVEX_CD8<64, CD8VF>;
8010
Craig Topperb2552e12018-06-14 03:16:58 +00008011defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008012 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008013 EVEX_CD8<32, CD8VF>;
8014
Craig Topperb2552e12018-06-14 03:16:58 +00008015defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
8016 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008017 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008018
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008019defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008020 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008021 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008022
8023defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008024 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008025 EVEX_CD8<32, CD8VF>;
8026
Craig Topper19e04b62016-05-19 06:13:58 +00008027defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008028 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008029 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008030
Craig Topper19e04b62016-05-19 06:13:58 +00008031defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008032 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008033 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008034
Craig Topper19e04b62016-05-19 06:13:58 +00008035defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008036 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008037 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008038
Craig Topper19e04b62016-05-19 06:13:58 +00008039defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008040 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008041 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008042
Craig Topper19e04b62016-05-19 06:13:58 +00008043defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008044 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008045 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008046
Craig Topper19e04b62016-05-19 06:13:58 +00008047defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008048 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008049 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008050
Craig Topper19e04b62016-05-19 06:13:58 +00008051defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008052 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008053 PD, EVEX_CD8<64, CD8VF>;
8054
Craig Topper19e04b62016-05-19 06:13:58 +00008055defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008056 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008057 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008058
Craig Topperb2552e12018-06-14 03:16:58 +00008059defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008060 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008061 PD, EVEX_CD8<64, CD8VF>;
8062
Craig Topperb2552e12018-06-14 03:16:58 +00008063defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008064 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008065 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008066
Craig Topperb2552e12018-06-14 03:16:58 +00008067defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008068 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008069 PD, EVEX_CD8<64, CD8VF>;
8070
Craig Topperb2552e12018-06-14 03:16:58 +00008071defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008072 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008073 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008074
8075defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008076 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008077 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008078
8079defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008080 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008081 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008082
Simon Pilgrima3af7962016-11-24 12:13:46 +00008083defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008084 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008085 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008086
Simon Pilgrima3af7962016-11-24 12:13:46 +00008087defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008088 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008089 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008090
Craig Topperb2552e12018-06-14 03:16:58 +00008091let Predicates = [HasAVX512] in {
8092 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
8093 (VCVTTPS2DQZrr VR512:$src)>;
8094 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
8095 (VCVTTPS2DQZrm addr:$src)>;
8096
8097 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
8098 (VCVTTPS2UDQZrr VR512:$src)>;
8099 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
8100 (VCVTTPS2UDQZrm addr:$src)>;
8101
8102 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
8103 (VCVTTPD2DQZrr VR512:$src)>;
8104 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8105 (VCVTTPD2DQZrm addr:$src)>;
8106
8107 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8108 (VCVTTPD2UDQZrr VR512:$src)>;
8109 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8110 (VCVTTPD2UDQZrm addr:$src)>;
8111}
8112
8113let Predicates = [HasVLX] in {
8114 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8115 (VCVTTPS2DQZ128rr VR128X:$src)>;
8116 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8117 (VCVTTPS2DQZ128rm addr:$src)>;
8118
8119 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8120 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8121 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8122 (VCVTTPS2UDQZ128rm addr:$src)>;
8123
8124 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8125 (VCVTTPS2DQZ256rr VR256X:$src)>;
8126 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8127 (VCVTTPS2DQZ256rm addr:$src)>;
8128
8129 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8130 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8131 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8132 (VCVTTPS2UDQZ256rm addr:$src)>;
8133
8134 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8135 (VCVTTPD2DQZ256rr VR256X:$src)>;
8136 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8137 (VCVTTPD2DQZ256rm addr:$src)>;
8138
8139 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8140 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8141 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8142 (VCVTTPD2UDQZ256rm addr:$src)>;
8143}
8144
8145let Predicates = [HasDQI] in {
8146 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8147 (VCVTTPS2QQZrr VR256X:$src)>;
8148 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8149 (VCVTTPS2QQZrm addr:$src)>;
8150
8151 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8152 (VCVTTPS2UQQZrr VR256X:$src)>;
8153 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8154 (VCVTTPS2UQQZrm addr:$src)>;
8155
8156 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8157 (VCVTTPD2QQZrr VR512:$src)>;
8158 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8159 (VCVTTPD2QQZrm addr:$src)>;
8160
8161 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8162 (VCVTTPD2UQQZrr VR512:$src)>;
8163 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8164 (VCVTTPD2UQQZrm addr:$src)>;
8165}
8166
8167let Predicates = [HasDQI, HasVLX] in {
8168 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8169 (VCVTTPS2QQZ256rr VR128X:$src)>;
8170 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8171 (VCVTTPS2QQZ256rm addr:$src)>;
8172
8173 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8174 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8175 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8176 (VCVTTPS2UQQZ256rm addr:$src)>;
8177
8178 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8179 (VCVTTPD2QQZ128rr VR128X:$src)>;
8180 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8181 (VCVTTPD2QQZ128rm addr:$src)>;
8182
8183 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8184 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8185 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8186 (VCVTTPD2UQQZ128rm addr:$src)>;
8187
8188 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8189 (VCVTTPD2QQZ256rr VR256X:$src)>;
8190 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8191 (VCVTTPD2QQZ256rm addr:$src)>;
8192
8193 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8194 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8195 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8196 (VCVTTPD2UQQZ256rm addr:$src)>;
8197}
8198
Craig Toppere38c57a2015-11-27 05:44:02 +00008199let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008200def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008201 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008202 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8203 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008204
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008205def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8206 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008207 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8208 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008209
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008210def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8211 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008212 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8213 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008214
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008215def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8216 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008217 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8218 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008219
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008220def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8221 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008222 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8223 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008224
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008225def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8226 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008227 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8228 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008229
Simon Pilgrima3af7962016-11-24 12:13:46 +00008230def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008231 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8232 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8233 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008234}
8235
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008236let Predicates = [HasAVX512, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008237 def : Pat<(X86vzmovl (v2i64 (bitconvert
8238 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
8239 (VCVTPD2DQZ128rr VR128X:$src)>;
8240 def : Pat<(X86vzmovl (v2i64 (bitconvert
8241 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8242 (VCVTPD2DQZ128rm addr:$src)>;
8243 def : Pat<(X86vzmovl (v2i64 (bitconvert
8244 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
8245 (VCVTPD2UDQZ128rr VR128X:$src)>;
8246 def : Pat<(X86vzmovl (v2i64 (bitconvert
8247 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
8248 (VCVTTPD2DQZ128rr VR128X:$src)>;
8249 def : Pat<(X86vzmovl (v2i64 (bitconvert
8250 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8251 (VCVTTPD2DQZ128rm addr:$src)>;
8252 def : Pat<(X86vzmovl (v2i64 (bitconvert
8253 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
8254 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Craig Topperd7467472017-10-14 04:18:09 +00008255
8256 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8257 (VCVTDQ2PDZ128rm addr:$src)>;
8258 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8259 (VCVTDQ2PDZ128rm addr:$src)>;
8260
8261 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8262 (VCVTUDQ2PDZ128rm addr:$src)>;
8263 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8264 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008265}
8266
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008267let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008268 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008269 (VCVTPD2PSZrm addr:$src)>;
8270 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8271 (VCVTPS2PDZrm addr:$src)>;
8272}
8273
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008274let Predicates = [HasDQI, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008275 def : Pat<(X86vzmovl (v2f64 (bitconvert
8276 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
8277 (VCVTQQ2PSZ128rr VR128X:$src)>;
8278 def : Pat<(X86vzmovl (v2f64 (bitconvert
8279 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
8280 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008281}
8282
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008283let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008284def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8285 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8286 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8287 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8288
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008289def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8290 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8291 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8292 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8293
8294def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8295 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8296 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8297 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8298
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008299def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8300 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8301 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8302 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8303
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008304def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8305 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8306 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8307 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8308
8309def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8310 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8311 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8312 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8313
8314def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8315 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8316 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8317 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8318
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008319def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8320 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8321 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8322 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8323
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008324def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8325 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8326 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8327 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8328
8329def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8330 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8331 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8332 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8333
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008334def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8335 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8336 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8337 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8338
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008339def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8340 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8341 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8342 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8343}
8344
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008345//===----------------------------------------------------------------------===//
8346// Half precision conversion instructions
8347//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008348
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008349multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008350 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008351 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008352 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8353 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008354 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008355 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008356 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8357 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8358 (X86cvtph2ps (_src.VT
8359 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008360 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008361 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008362}
8363
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008364multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008365 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008366 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8367 (ins _src.RC:$src), "vcvtph2ps",
8368 "{sae}, $src", "$src, {sae}",
8369 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008370 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008371 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008372}
8373
Craig Toppere7fb3002017-11-07 07:13:07 +00008374let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008375 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008376 WriteCvtPH2PSZ>,
8377 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008378 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008379
8380let Predicates = [HasVLX] in {
8381 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008382 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008383 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008384 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008385 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008386 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008387
8388 // Pattern match vcvtph2ps of a scalar i64 load.
8389 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8390 (VCVTPH2PSZ128rm addr:$src)>;
8391 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8392 (VCVTPH2PSZ128rm addr:$src)>;
8393 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8394 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8395 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008396}
8397
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008398multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008399 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008400 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008401 (ins _src.RC:$src1, i32u8imm:$src2),
8402 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008403 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008404 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008405 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008406 let hasSideEffects = 0, mayStore = 1 in {
8407 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8408 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008409 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008410 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008411 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8412 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008413 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008414 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008415 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008416}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008417
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008418multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8419 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008420 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008421 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008422 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008423 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008424 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008425 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008426}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008427
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008428let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008429 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008430 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8431 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008432 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008433 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008434 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8435 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008436 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008437 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8438 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008439 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008440 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008441
8442 def : Pat<(store (f64 (extractelt
8443 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8444 (iPTR 0))), addr:$dst),
8445 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8446 def : Pat<(store (i64 (extractelt
8447 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8448 (iPTR 0))), addr:$dst),
8449 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8450 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8451 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8452 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8453 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008454}
Asaf Badouh2489f352015-12-02 08:17:51 +00008455
Craig Topper9820e342016-09-20 05:44:47 +00008456// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008457let Predicates = [HasVLX] in {
8458 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8459 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8460 // configurations we support (the default). However, falling back to MXCSR is
8461 // more consistent with other instructions, which are always controlled by it.
8462 // It's encoded as 0b100.
8463 def : Pat<(fp_to_f16 FR32X:$src),
8464 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8465 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8466
8467 def : Pat<(f16_to_fp GR16:$src),
8468 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8469 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8470
8471 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8472 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8473 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8474}
8475
Asaf Badouh2489f352015-12-02 08:17:51 +00008476// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008477multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008478 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008479 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008480 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008481 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008482 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008483}
8484
8485let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008486 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008487 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008488 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008489 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008490 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008491 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008492 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008493 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8494}
8495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008496let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8497 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008498 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008499 EVEX_CD8<32, CD8VT1>;
8500 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008501 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008502 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8503 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008504 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008505 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008506 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008507 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008508 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008509 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8510 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008511 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008512 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008513 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008514 EVEX_CD8<32, CD8VT1>;
8515 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008516 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008517 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008518
Craig Topper00265772018-01-23 21:37:51 +00008519 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008520 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008521 EVEX_CD8<32, CD8VT1>;
8522 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008523 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008524 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008526}
Michael Liao5bf95782014-12-04 05:20:33 +00008527
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008528/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008529multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008530 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008531 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008532 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8533 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8534 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008535 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008536 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008537 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008538 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008539 "$src2, $src1", "$src1, $src2",
8540 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008541 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008542 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008543}
8544}
8545
Craig Topperf43807d2018-06-15 04:42:54 +00008546defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8547 f32x_info>, EVEX_CD8<32, CD8VT1>,
8548 T8PD;
8549defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8550 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8551 T8PD;
8552defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8553 SchedWriteFRsqrt.Scl, f32x_info>,
8554 EVEX_CD8<32, CD8VT1>, T8PD;
8555defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8556 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8557 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008558
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008559/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8560multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008561 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008562 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008563 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8564 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008565 (_.VT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008566 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008567 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8568 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008569 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008570 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008571 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008572 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8573 (ins _.ScalarMemOp:$src), OpcodeStr,
8574 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008575 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008576 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008577 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008578 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008579}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008580
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008581multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008582 X86SchedWriteWidths sched> {
8583 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008584 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008585 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008586 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008587
8588 // Define only if AVX512VL feature is present.
8589 let Predicates = [HasVLX] in {
8590 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008591 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008592 EVEX_V128, EVEX_CD8<32, CD8VF>;
8593 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008594 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008595 EVEX_V256, EVEX_CD8<32, CD8VF>;
8596 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008597 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008598 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8599 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008600 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008601 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8602 }
8603}
8604
Simon Pilgrimc7088682018-05-01 18:06:07 +00008605defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8606defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008607
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008608/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008609multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008610 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008611 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008612 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8613 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8614 "$src2, $src1", "$src1, $src2",
8615 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008616 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008617 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008618
8619 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8620 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008621 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008622 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008623 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008624 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008625
8626 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008627 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008628 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008629 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008630 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008631 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008632 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008633}
8634
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008635multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008636 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008637 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8638 EVEX_CD8<32, CD8VT1>;
8639 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8640 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008641}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008642
Craig Toppere1cac152016-06-07 07:27:54 +00008643let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008644 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008645 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008646 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8647 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008648}
Igor Breger8352a0d2015-07-28 06:53:28 +00008649
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008650defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008651 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008652/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008653
8654multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008655 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008656 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008657 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8658 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008659 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008660 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008661
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008662 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8663 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008664 (OpNode (_.VT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008665 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008666 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008667 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008668
8669 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008670 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008671 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008672 (OpNode (_.VT
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008673 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008674 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008675 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008676 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008677}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008678multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008679 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008680 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008681 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8682 (ins _.RC:$src), OpcodeStr,
8683 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008684 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008685 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008686}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008687
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008688multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008689 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008690 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8691 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8692 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
8693 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8694 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8695 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008696}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008697
Asaf Badouh402ebb32015-06-03 13:41:48 +00008698multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008699 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008700 // Define only if AVX512VL feature is present.
8701 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008702 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008703 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008704 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008705 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008706 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008707 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008708 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008709 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8710 }
8711}
Michael Liao5bf95782014-12-04 05:20:33 +00008712
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008713let Predicates = [HasERI] in {
8714 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8715 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8716 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008717}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008718defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008719 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008720 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008721
Simon Pilgrim21e89792018-04-13 14:36:59 +00008722multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8723 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008724 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008725 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8726 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008727 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008728 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008729}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008730
Simon Pilgrim21e89792018-04-13 14:36:59 +00008731multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8732 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008733 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008734 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008735 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008736 (_.VT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008737 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008738 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8739 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008740 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008741 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008742 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008743 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8744 (ins _.ScalarMemOp:$src), OpcodeStr,
8745 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008746 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008747 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008748 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008749 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008750}
8751
Simon Pilgrimc7088682018-05-01 18:06:07 +00008752multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008753 X86SchedWriteSizes sched> {
8754 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8755 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008756 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008757 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8758 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008759 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8760 // Define only if AVX512VL feature is present.
8761 let Predicates = [HasVLX] in {
8762 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008763 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008764 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8765 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008766 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008767 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8768 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008769 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008770 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8771 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008772 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008773 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8774 }
8775}
8776
Simon Pilgrimc7088682018-05-01 18:06:07 +00008777multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008778 X86SchedWriteSizes sched> {
8779 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8780 sched.PS.ZMM, v16f32_info>,
8781 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8782 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8783 sched.PD.ZMM, v8f64_info>,
8784 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008785}
8786
Simon Pilgrim21e89792018-04-13 14:36:59 +00008787multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00008788 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00008789 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008790 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008791 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8792 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008793 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008794 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008795 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008796 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008797 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8798 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8799 "$src2, $src1", "$src1, $src2",
8800 (X86fsqrtRnds (_.VT _.RC:$src1),
8801 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008802 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008803 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008804 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008805 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8806 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008807 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008808 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008809 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008810 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008811
Clement Courbet41a13742018-01-15 12:05:33 +00008812 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8813 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008814 (ins _.FRC:$src1, _.FRC:$src2),
8815 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008816 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008817 let mayLoad = 1 in
8818 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008819 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8820 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008821 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008822 }
Craig Topper176f3312017-02-25 19:18:11 +00008823 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008824
Clement Courbet41a13742018-01-15 12:05:33 +00008825 let Predicates = [HasAVX512] in {
8826 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008827 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008828 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008829 }
Craig Toppereff606c2017-11-06 04:04:01 +00008830
Clement Courbet41a13742018-01-15 12:05:33 +00008831 let Predicates = [HasAVX512, OptForSize] in {
8832 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008833 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008834 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008835 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008836}
Igor Breger4c4cd782015-09-20 09:13:41 +00008837
Simon Pilgrimc7088682018-05-01 18:06:07 +00008838multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008839 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00008840 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00008841 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00008842 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00008843 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00008844}
8845
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008846defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8847 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008848
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008849defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008850
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008851multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008852 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008853 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008854 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008855 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8856 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008857 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008858 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008859 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008860
Craig Topper0ccec702017-11-11 08:24:15 +00008861 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008862 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008863 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008864 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008865 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008866 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008867
Craig Topper0ccec702017-11-11 08:24:15 +00008868 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008869 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008870 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008871 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008872 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008873 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008874 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008875
Clement Courbetda1fad32018-01-15 14:24:07 +00008876 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008877 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8878 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8879 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008880 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008881
8882 let mayLoad = 1 in
8883 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8884 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8885 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008886 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008887 }
8888 }
8889
8890 let Predicates = [HasAVX512] in {
8891 def : Pat<(ffloor _.FRC:$src),
8892 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8893 _.FRC:$src, (i32 0x9)))>;
8894 def : Pat<(fceil _.FRC:$src),
8895 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8896 _.FRC:$src, (i32 0xa)))>;
8897 def : Pat<(ftrunc _.FRC:$src),
8898 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8899 _.FRC:$src, (i32 0xb)))>;
8900 def : Pat<(frint _.FRC:$src),
8901 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8902 _.FRC:$src, (i32 0x4)))>;
8903 def : Pat<(fnearbyint _.FRC:$src),
8904 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8905 _.FRC:$src, (i32 0xc)))>;
8906 }
8907
8908 let Predicates = [HasAVX512, OptForSize] in {
8909 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8910 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8911 addr:$src, (i32 0x9)))>;
8912 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8913 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8914 addr:$src, (i32 0xa)))>;
8915 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8916 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8917 addr:$src, (i32 0xb)))>;
8918 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8919 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8920 addr:$src, (i32 0x4)))>;
8921 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8922 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8923 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008924 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008925}
8926
Craig Topperf43807d2018-06-15 04:42:54 +00008927defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
8928 SchedWriteFRnd.Scl, f32x_info>,
8929 AVX512AIi8Base, EVEX_4V,
8930 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008931
Craig Topperf43807d2018-06-15 04:42:54 +00008932defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8933 SchedWriteFRnd.Scl, f64x_info>,
8934 VEX_W, AVX512AIi8Base, EVEX_4V,
8935 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008936
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008937multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8938 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8939 dag OutMask, Predicate BasePredicate> {
8940 let Predicates = [BasePredicate] in {
8941 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8942 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8943 (extractelt _.VT:$dst, (iPTR 0))))),
8944 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8945 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8946
8947 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8948 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8949 ZeroFP))),
8950 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8951 OutMask, _.VT:$src2, _.VT:$src1)>;
8952 }
8953}
8954
Tomasz Krupabcaab532018-06-15 18:05:24 +00008955defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
8956 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
8957 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8958defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
8959 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
8960 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8961
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008962multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008963 X86VectorVTInfo _, PatLeaf ZeroFP,
8964 bits<8> ImmV, Predicate BasePredicate> {
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008965 let Predicates = [BasePredicate] in {
Craig Topperecf7c5b2018-06-25 00:05:09 +00008966 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008967 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8968 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008969 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008970 _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008971
Craig Topperecf7c5b2018-06-25 00:05:09 +00008972 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008973 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008974 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008975 VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008976 }
8977}
8978
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008979defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008980 v4f32x_info, fp32imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008981defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008982 v4f32x_info, fp32imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008983defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008984 v2f64x_info, fp64imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008985defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008986 v2f64x_info, fp64imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008987
8988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008989//-------------------------------------------------
8990// Integer truncate and extend operations
8991//-------------------------------------------------
8992
Igor Breger074a64e2015-07-24 17:24:15 +00008993multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008994 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008995 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008996 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008997 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8998 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008999 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009000 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00009001
Craig Topper3a34c352018-06-12 19:59:08 +00009002 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00009003 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
9004 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009005 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009006 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009007
Igor Breger074a64e2015-07-24 17:24:15 +00009008 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
9009 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009010 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00009011 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
9012 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009013}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009014
Igor Breger074a64e2015-07-24 17:24:15 +00009015multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
9016 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009017 PatFrag truncFrag, PatFrag mtruncFrag,
9018 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009019
Igor Breger074a64e2015-07-24 17:24:15 +00009020 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009021 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00009022 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009023
Igor Breger074a64e2015-07-24 17:24:15 +00009024 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
9025 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009026 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00009027 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
9028}
9029
Craig Topperb2868232018-01-14 08:11:36 +00009030multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009031 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00009032 AVX512VLVectorVTInfo VTSrcInfo,
9033 X86VectorVTInfo DestInfoZ128,
9034 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
9035 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
9036 X86MemOperand x86memopZ, PatFrag truncFrag,
9037 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00009038
9039 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009040 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009041 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00009042 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009043 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00009044
Simon Pilgrim21e89792018-04-13 14:36:59 +00009045 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009046 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00009047 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009048 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00009049 }
9050 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009051 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009052 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00009053 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009054 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00009055}
9056
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009057multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009058 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009059 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009060 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009061 avx512vl_i64_info, v16i8x_info, v16i8x_info,
9062 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
9063 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00009064}
9065
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009066multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009067 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009068 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009069 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009070 avx512vl_i64_info, v8i16x_info, v8i16x_info,
9071 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
9072 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009073}
9074
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009075multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009076 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009077 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009078 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009079 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9080 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9081 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009082}
9083
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009084multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009085 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009086 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009087 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009088 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9089 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9090 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009091}
9092
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009093multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009094 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009095 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009096 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009097 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9098 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9099 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009100}
9101
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009102multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009103 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009104 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9105 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009106 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009107 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9108 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009109}
9110
Simon Pilgrim21e89792018-04-13 14:36:59 +00009111defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009112 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009113defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009114 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009115defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009116 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009117
Simon Pilgrim21e89792018-04-13 14:36:59 +00009118defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009119 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009120defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009121 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009122defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009123 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009124
Simon Pilgrim21e89792018-04-13 14:36:59 +00009125defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009126 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009127defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009128 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009129defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009130 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009131
Simon Pilgrim21e89792018-04-13 14:36:59 +00009132defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009133 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009134defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009135 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009136defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009137 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009138
Simon Pilgrim21e89792018-04-13 14:36:59 +00009139defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009140 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009141defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009142 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009143defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009144 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009145
Simon Pilgrim21e89792018-04-13 14:36:59 +00009146defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009147 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009148defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009149 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009150defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009151 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009152
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009153let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009154def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009155 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009156 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009157 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009158def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009159 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009160 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009161 VR256X:$src, sub_ymm)))), sub_xmm))>;
9162}
9163
9164let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009165def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009166 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009167 VR256X:$src, sub_ymm))), sub_xmm))>;
9168}
9169
Simon Pilgrim21e89792018-04-13 14:36:59 +00009170multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009171 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009172 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009173 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009174 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9175 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009176 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009177 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009178
Craig Toppere1cac152016-06-07 07:27:54 +00009179 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9180 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009181 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009182 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009183 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009184}
9185
Simon Pilgrim21e89792018-04-13 14:36:59 +00009186multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009187 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009188 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009189 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009190 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009191 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009192 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009193
Simon Pilgrim21e89792018-04-13 14:36:59 +00009194 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009195 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009196 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009197 }
9198 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009199 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009200 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009201 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009202 }
9203}
9204
Simon Pilgrim21e89792018-04-13 14:36:59 +00009205multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009206 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009207 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009208 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009209 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009210 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009211 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009212
Simon Pilgrim21e89792018-04-13 14:36:59 +00009213 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009214 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009215 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009216 }
9217 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009218 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009219 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009220 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009221 }
9222}
9223
Simon Pilgrim21e89792018-04-13 14:36:59 +00009224multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009225 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009226 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009227 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009228 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009229 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009230 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009231
Simon Pilgrim21e89792018-04-13 14:36:59 +00009232 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009233 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009234 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009235 }
9236 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009237 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009238 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009239 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009240 }
9241}
9242
Simon Pilgrim21e89792018-04-13 14:36:59 +00009243multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009244 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009245 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009246 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009247 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009248 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009249 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009250
Simon Pilgrim21e89792018-04-13 14:36:59 +00009251 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009252 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009253 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009254 }
9255 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009256 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009257 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009258 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009259 }
9260}
9261
Simon Pilgrim21e89792018-04-13 14:36:59 +00009262multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009263 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009264 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009265 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009266 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009267 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009268 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009269
Simon Pilgrim21e89792018-04-13 14:36:59 +00009270 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009271 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009272 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009273 }
9274 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009275 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009276 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009277 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009278 }
9279}
9280
Simon Pilgrim21e89792018-04-13 14:36:59 +00009281multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009282 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009283 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009284
9285 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009286 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009287 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009288 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9289
Simon Pilgrim21e89792018-04-13 14:36:59 +00009290 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009291 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009292 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9293 }
9294 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009295 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009296 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009297 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9298 }
9299}
9300
Simon Pilgrim21e89792018-04-13 14:36:59 +00009301defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
9302defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
9303defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
9304defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
9305defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
9306defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009307
Simon Pilgrim21e89792018-04-13 14:36:59 +00009308defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
9309defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
9310defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
9311defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
9312defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
9313defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009314
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009315
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009316multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00009317 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009318 // 128-bit patterns
9319 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009320 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009321 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009322 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009323 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009324 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009325 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009326 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009327 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009328 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009329 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9330 }
9331 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009332 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009333 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009334 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009335 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009336 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009337 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009338 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009339 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9340
Craig Toppera30db992018-04-04 07:00:24 +00009341 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009342 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009343 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009344 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009345 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009346 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009347 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009348 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9349
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009350 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009351 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009352 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009353 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009354 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009355 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009356 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009357 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009358 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009359 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9360
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009361 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009362 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009363 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009364 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009365 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009366 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009367 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009368 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9369
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009370 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009371 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009372 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009373 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009374 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009375 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009376 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009377 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009378 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009379 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9380 }
9381 // 256-bit patterns
9382 let Predicates = [HasVLX, HasBWI] in {
9383 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9384 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9385 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9386 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9387 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9388 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9389 }
9390 let Predicates = [HasVLX] in {
9391 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9392 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9393 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9394 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9395 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9396 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9397 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9398 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9399
9400 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9401 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9402 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9403 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9404 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9405 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9406 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9407 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9408
9409 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9410 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9411 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9412 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9413 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9414 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9415
9416 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9417 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9418 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9419 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9420 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9421 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9422 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9423 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9424
9425 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9426 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9427 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9428 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9429 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9430 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9431 }
9432 // 512-bit patterns
9433 let Predicates = [HasBWI] in {
9434 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9435 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9436 }
9437 let Predicates = [HasAVX512] in {
9438 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9439 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9440
9441 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9442 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009443 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9444 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009445
9446 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9447 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9448
9449 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9450 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9451
9452 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9453 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9454 }
9455}
9456
Craig Toppera30db992018-04-04 07:00:24 +00009457defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9458defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009459
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009460//===----------------------------------------------------------------------===//
9461// GATHER - SCATTER Operations
9462
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009463// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009464multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009465 X86MemOperand memop, PatFrag GatherNode,
9466 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009467 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9468 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009469 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9470 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009471 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009472 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009473 [(set _.RC:$dst, MaskRC:$mask_wb,
9474 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009475 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009476 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009477}
Cameron McInally45325962014-03-26 13:50:50 +00009478
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009479multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9480 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9481 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009482 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009483 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009484 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009485let Predicates = [HasVLX] in {
9486 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009487 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009488 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009489 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009490 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009491 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009492 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009493 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009494}
Cameron McInally45325962014-03-26 13:50:50 +00009495}
9496
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009497multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9498 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009499 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009500 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009501 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009502 mgatherv8i64>, EVEX_V512;
9503let Predicates = [HasVLX] in {
9504 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009505 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009506 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009507 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009508 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009509 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009510 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009511 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009512 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009513}
Cameron McInally45325962014-03-26 13:50:50 +00009514}
Michael Liao5bf95782014-12-04 05:20:33 +00009515
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009516
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009517defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9518 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9519
9520defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9521 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009522
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009523multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009524 X86MemOperand memop, PatFrag ScatterNode,
9525 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009526
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009527let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009528
Craig Topper0b590342018-01-11 06:31:28 +00009529 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9530 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009531 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009532 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009533 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9534 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009535 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9536 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009537}
9538
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009539multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9540 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9541 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009542 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009543 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009544 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009545let Predicates = [HasVLX] in {
9546 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009547 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009548 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009549 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009550 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009551 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009552 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009553 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009554}
Cameron McInally45325962014-03-26 13:50:50 +00009555}
9556
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009557multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9558 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009559 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009560 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009561 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009562 mscatterv8i64>, EVEX_V512;
9563let Predicates = [HasVLX] in {
9564 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009565 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009566 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009567 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009568 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009569 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009570 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009571 vx64xmem, mscatterv2i64, VK2WM>,
9572 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009573}
Cameron McInally45325962014-03-26 13:50:50 +00009574}
9575
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009576defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9577 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009578
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009579defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9580 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009581
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009582// prefetch
9583multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9584 RegisterClass KRC, X86MemOperand memop> {
9585 let Predicates = [HasPFI], hasSideEffects = 1 in
9586 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009587 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9588 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009589}
9590
9591defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009592 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009593
9594defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009595 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009596
9597defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009598 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009599
9600defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009601 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009602
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009603defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009604 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009605
9606defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009607 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009608
9609defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009610 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009611
9612defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009613 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009614
9615defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009616 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009617
9618defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009619 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009620
9621defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009622 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009623
9624defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009625 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009626
9627defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009628 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009629
9630defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009631 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009632
9633defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009634 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009635
9636defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009637 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009638
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009639multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009640def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009641 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009642 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009643 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009644}
Michael Liao5bf95782014-12-04 05:20:33 +00009645
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009646multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9647 string OpcodeStr, Predicate prd> {
9648let Predicates = [prd] in
9649 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9650
9651 let Predicates = [prd, HasVLX] in {
9652 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9653 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9654 }
9655}
9656
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009657defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9658defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9659defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9660defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009661
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009662multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009663 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009665 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9666 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009667}
9668
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009669// Use 512bit version to implement 128/256 bit in case NoVLX.
9670multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009671 X86VectorVTInfo _,
9672 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009673
Craig Topperf090e8a2018-01-08 06:53:54 +00009674 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009675 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009676 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009677 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009678 _.RC:$src, _.SubRegIdx)),
9679 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009680}
9681
9682multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009683 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9684 let Predicates = [prd] in
9685 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9686 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009687
9688 let Predicates = [prd, HasVLX] in {
9689 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009690 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009691 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009692 EVEX_V128;
9693 }
9694 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009695 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9696 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009697 }
9698}
9699
9700defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9701 avx512vl_i8_info, HasBWI>;
9702defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9703 avx512vl_i16_info, HasBWI>, VEX_W;
9704defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9705 avx512vl_i32_info, HasDQI>;
9706defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9707 avx512vl_i64_info, HasDQI>, VEX_W;
9708
Craig Topper0321ebc2018-01-24 04:51:17 +00009709// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9710// is available, but BWI is not. We can't handle this in lowering because
9711// a target independent DAG combine likes to combine sext and trunc.
9712let Predicates = [HasDQI, NoBWI] in {
9713 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9714 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9715 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9716 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9717}
9718
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009719//===----------------------------------------------------------------------===//
9720// AVX-512 - COMPRESS and EXPAND
9721//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009722
Ayman Musad7a5ed42016-09-26 06:22:08 +00009723multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009724 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009725 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009726 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009727 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009728 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009729
Craig Toppere1cac152016-06-07 07:27:54 +00009730 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009731 def mr : AVX5128I<opc, MRMDestMem, (outs),
9732 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009733 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009734 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009735 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009736
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009737 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9738 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009739 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009740 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009741 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009742 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009743}
9744
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009745multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009746 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9747 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009748 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009749 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9750}
9751
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009752multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009753 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009754 AVX512VLVectorVTInfo VTInfo,
9755 Predicate Pred = HasAVX512> {
9756 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009757 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009758 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009759
Coby Tayree71e37cc2017-11-21 09:48:44 +00009760 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009761 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009762 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009763 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009764 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009765 }
9766}
9767
Simon Pilgrim21e89792018-04-13 14:36:59 +00009768// FIXME: Is there a better scheduler class for VPCOMPRESS?
9769defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009770 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009771defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009772 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009773defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009774 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009775defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009776 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009777
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009778// expand
9779multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009780 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009781 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009782 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009783 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009784 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009785
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009786 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9787 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9788 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009789 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009790 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009791 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009792}
9793
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009794multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009795
9796 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009797 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009798 _.KRCWM:$mask, addr:$src)>;
9799
Craig Topperaa747412018-06-01 22:28:28 +00009800 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009801 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009802 _.KRCWM:$mask, addr:$src)>;
9803
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009804 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9805 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009806 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009807 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9808}
9809
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009810multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009811 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009812 AVX512VLVectorVTInfo VTInfo,
9813 Predicate Pred = HasAVX512> {
9814 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009815 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009816 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009817
Coby Tayree71e37cc2017-11-21 09:48:44 +00009818 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009819 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009820 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009821 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009822 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009823 }
9824}
9825
Simon Pilgrim21e89792018-04-13 14:36:59 +00009826// FIXME: Is there a better scheduler class for VPEXPAND?
9827defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009828 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009829defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009830 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009831defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009832 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009833defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009834 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009835
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009836//handle instruction reg_vec1 = op(reg_vec,imm)
9837// op(mem_vec,imm)
9838// op(broadcast(eltVt),imm)
9839//all instruction created with FROUND_CURRENT
9840multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009841 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009842 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009843 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9844 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009845 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009846 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009847 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009848 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9849 (ins _.MemOp:$src1, i32u8imm:$src2),
9850 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9851 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009852 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009853 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009854 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9855 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9856 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9857 "${src1}"##_.BroadcastStr##", $src2",
9858 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009859 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009860 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009861 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009862}
9863
9864//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9865multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009866 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009867 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009868 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009869 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9870 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009871 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009872 "$src1, {sae}, $src2",
9873 (OpNode (_.VT _.RC:$src1),
9874 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009875 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009876 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009877}
9878
9879multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009880 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009881 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009882 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009883 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009884 _.info512>,
9885 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009886 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009887 }
9888 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009889 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009890 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009891 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009892 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009893 }
9894}
9895
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009896//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9897// op(reg_vec2,mem_vec,imm)
9898// op(reg_vec2,broadcast(eltVt),imm)
9899//all instruction created with FROUND_CURRENT
9900multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009901 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009902 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009903 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009904 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009905 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9906 (OpNode (_.VT _.RC:$src1),
9907 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009908 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009909 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009910 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9911 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9912 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9913 (OpNode (_.VT _.RC:$src1),
9914 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009915 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009916 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009917 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9918 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9919 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9920 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9921 (OpNode (_.VT _.RC:$src1),
9922 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009923 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009924 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009925 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009926}
9927
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009928//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9929// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009930multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009931 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009932 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009933 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009934 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9935 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9936 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9937 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9938 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009939 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009940 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009941 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9942 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9943 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9944 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9945 (SrcInfo.VT (bitconvert
9946 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009947 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009948 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009949 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009950}
9951
9952//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9953// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009954// op(reg_vec2,broadcast(eltVt),imm)
9955multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009956 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9957 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009958
Craig Topper05948fb2016-08-02 05:11:15 +00009959 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009960 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9961 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9962 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9963 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9964 (OpNode (_.VT _.RC:$src1),
9965 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009966 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009967 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009968}
9969
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009970//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9971// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009972multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009973 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009974 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009975 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009976 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009977 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9978 (OpNode (_.VT _.RC:$src1),
9979 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009980 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009981 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009982 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009983 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009984 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9985 (OpNode (_.VT _.RC:$src1),
9986 (_.VT (scalar_to_vector
9987 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009988 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009989 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009990 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009991}
9992
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009993//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9994multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009995 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009996 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009997 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009998 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009999 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010000 OpcodeStr, "$src3, {sae}, $src2, $src1",
10001 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010002 (OpNode (_.VT _.RC:$src1),
10003 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010004 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010005 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010006 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010007}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010008
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010009//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010010multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010011 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +000010012 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010013 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10014 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010015 OpcodeStr, "$src3, {sae}, $src2, $src1",
10016 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010017 (OpNode (_.VT _.RC:$src1),
10018 (_.VT _.RC:$src2),
10019 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010020 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010021 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010022}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010023
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010024multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010025 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010026 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010027 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010028 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10029 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010030 EVEX_V512;
10031
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010032 }
10033 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010034 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010035 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010036 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010037 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010038 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010039}
10040
Igor Breger2ae0fe32015-08-31 11:14:02 +000010041multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010042 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010043 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010044 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010045 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010046 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
10047 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010048 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010049 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010050 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010051 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010052 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
10053 }
10054}
10055
Igor Breger00d9f842015-06-08 14:03:17 +000010056multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010057 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010058 Predicate Pred = HasAVX512> {
10059 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010060 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10061 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +000010062 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010063 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010064 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
10065 EVEX_V128;
10066 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
10067 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +000010068 }
10069}
10070
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010071multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010072 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010073 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010074 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +000010075 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10076 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010077 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010078}
10079
Igor Breger1e58e8a2015-09-02 11:18:55 +000010080multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010081 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010082 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010083 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010084 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010085 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010086 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010087 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010088 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010089}
10090
Igor Breger1e58e8a2015-09-02 11:18:55 +000010091defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010092 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010093 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010094defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010095 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010096 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010097defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010098 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010099 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010100
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010101defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010102 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010103 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010104 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10105defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010106 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010107 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010108 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10109
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010110defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010111 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010112 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10113defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010114 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010115 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10116
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010117defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010118 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010119 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10120defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010121 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010122 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010123
Igor Breger1e58e8a2015-09-02 11:18:55 +000010124defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010125 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010126 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10127defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010128 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010129 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10130
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010131let Predicates = [HasAVX512] in {
10132def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010133 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010134def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10135 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0x9))>;
10136def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), v16f32_info.ImmAllZerosV)),
10137 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010138def : Pat<(v16f32 (fnearbyint VR512:$src)),
10139 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
10140def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010141 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010142def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), VR512:$dst)),
10143 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0xA))>;
10144def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), v16f32_info.ImmAllZerosV)),
10145 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010146def : Pat<(v16f32 (frint VR512:$src)),
10147 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
10148def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010149 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010150
Craig Topper957b7382018-06-12 00:48:57 +000010151def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))),
10152 (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>;
10153def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))),
10154 (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>;
10155def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))),
10156 (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>;
10157def : Pat<(v16f32 (frint (loadv16f32 addr:$src))),
10158 (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>;
10159def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))),
10160 (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>;
10161
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010162def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010163 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010164def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10165 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0x9))>;
10166def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), v8f64_info.ImmAllZerosV)),
10167 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010168def : Pat<(v8f64 (fnearbyint VR512:$src)),
10169 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
10170def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010171 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010172def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), VR512:$dst)),
10173 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0xA))>;
10174def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), v8f64_info.ImmAllZerosV)),
10175 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010176def : Pat<(v8f64 (frint VR512:$src)),
10177 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
10178def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010179 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010180
10181def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))),
10182 (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>;
10183def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))),
10184 (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>;
10185def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))),
10186 (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>;
10187def : Pat<(v8f64 (frint (loadv8f64 addr:$src))),
10188 (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>;
10189def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))),
10190 (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010191}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010192
Craig Topperac2508252017-11-11 21:44:51 +000010193let Predicates = [HasVLX] in {
10194def : Pat<(v4f32 (ffloor VR128X:$src)),
10195 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010196def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10197 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0x9))>;
10198def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), v4f32x_info.ImmAllZerosV)),
10199 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010200def : Pat<(v4f32 (fnearbyint VR128X:$src)),
10201 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
10202def : Pat<(v4f32 (fceil VR128X:$src)),
10203 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010204def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10205 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0xA))>;
10206def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), v4f32x_info.ImmAllZerosV)),
10207 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010208def : Pat<(v4f32 (frint VR128X:$src)),
10209 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
10210def : Pat<(v4f32 (ftrunc VR128X:$src)),
10211 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
10212
Craig Topper957b7382018-06-12 00:48:57 +000010213def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))),
10214 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>;
10215def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))),
10216 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>;
10217def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))),
10218 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>;
10219def : Pat<(v4f32 (frint (loadv4f32 addr:$src))),
10220 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>;
10221def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))),
10222 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>;
10223
Craig Topperac2508252017-11-11 21:44:51 +000010224def : Pat<(v2f64 (ffloor VR128X:$src)),
10225 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010226def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10227 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0x9))>;
10228def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), v2f64x_info.ImmAllZerosV)),
10229 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010230def : Pat<(v2f64 (fnearbyint VR128X:$src)),
10231 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
10232def : Pat<(v2f64 (fceil VR128X:$src)),
10233 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010234def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10235 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0xA))>;
10236def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), v2f64x_info.ImmAllZerosV)),
10237 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010238def : Pat<(v2f64 (frint VR128X:$src)),
10239 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
10240def : Pat<(v2f64 (ftrunc VR128X:$src)),
10241 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
10242
Craig Topper957b7382018-06-12 00:48:57 +000010243def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))),
10244 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>;
10245def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))),
10246 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>;
10247def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))),
10248 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>;
10249def : Pat<(v2f64 (frint (loadv2f64 addr:$src))),
10250 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>;
10251def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))),
10252 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>;
10253
Craig Topperac2508252017-11-11 21:44:51 +000010254def : Pat<(v8f32 (ffloor VR256X:$src)),
10255 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010256def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10257 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0x9))>;
10258def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), v8f32x_info.ImmAllZerosV)),
10259 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010260def : Pat<(v8f32 (fnearbyint VR256X:$src)),
10261 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
10262def : Pat<(v8f32 (fceil VR256X:$src)),
10263 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010264def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10265 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0xA))>;
10266def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), v8f32x_info.ImmAllZerosV)),
10267 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010268def : Pat<(v8f32 (frint VR256X:$src)),
10269 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
10270def : Pat<(v8f32 (ftrunc VR256X:$src)),
10271 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
10272
Craig Topper957b7382018-06-12 00:48:57 +000010273def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))),
10274 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>;
10275def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))),
10276 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>;
10277def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))),
10278 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>;
10279def : Pat<(v8f32 (frint (loadv8f32 addr:$src))),
10280 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>;
10281def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))),
10282 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>;
10283
Craig Topperac2508252017-11-11 21:44:51 +000010284def : Pat<(v4f64 (ffloor VR256X:$src)),
10285 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010286def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10287 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0x9))>;
10288def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), v4f64x_info.ImmAllZerosV)),
10289 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010290def : Pat<(v4f64 (fnearbyint VR256X:$src)),
10291 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
10292def : Pat<(v4f64 (fceil VR256X:$src)),
10293 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010294def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10295 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0xA))>;
10296def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), v4f64x_info.ImmAllZerosV)),
10297 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010298def : Pat<(v4f64 (frint VR256X:$src)),
10299 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
10300def : Pat<(v4f64 (ftrunc VR256X:$src)),
10301 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010302
10303def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))),
10304 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>;
10305def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))),
10306 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>;
10307def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))),
10308 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>;
10309def : Pat<(v4f64 (frint (loadv4f64 addr:$src))),
10310 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>;
10311def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))),
10312 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>;
Craig Topperac2508252017-11-11 21:44:51 +000010313}
10314
Craig Topper25ceba72018-02-05 06:00:23 +000010315multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010316 X86FoldableSchedWrite sched,
10317 X86VectorVTInfo _,
10318 X86VectorVTInfo CastInfo,
10319 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010320 let ExeDomain = _.ExeDomain in {
10321 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10322 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10323 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10324 (_.VT (bitconvert
10325 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010326 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010327 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010328 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10329 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10330 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10331 (_.VT
10332 (bitconvert
10333 (CastInfo.VT (X86Shuf128 _.RC:$src1,
10334 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010335 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010336 Sched<[sched.Folded, ReadAfterLd]>,
10337 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010338 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10339 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10340 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10341 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10342 (_.VT
10343 (bitconvert
10344 (CastInfo.VT
10345 (X86Shuf128 _.RC:$src1,
10346 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010347 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010348 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +000010349 }
10350}
10351
Simon Pilgrim21e89792018-04-13 14:36:59 +000010352multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010353 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010354 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10355 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010356 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010357 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010358 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010359
10360 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010361 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010362 _.info256, CastInfo.info256,
10363 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010364}
10365
Simon Pilgrim21e89792018-04-13 14:36:59 +000010366defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010367 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010368defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010369 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010370defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010371 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010372defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010373 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010374
Craig Topperb561e662017-01-19 02:34:29 +000010375let Predicates = [HasAVX512] in {
10376// Provide fallback in case the load node that is used in the broadcast
10377// patterns above is used by additional users, which prevents the pattern
10378// selection.
10379def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10380 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10381 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10382 0)>;
10383def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10384 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10385 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10386 0)>;
10387
10388def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10389 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10390 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10391 0)>;
10392def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10393 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10394 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10395 0)>;
10396
10397def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10398 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10399 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10400 0)>;
10401
10402def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10403 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10404 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10405 0)>;
10406}
10407
Craig Topperc2965212018-06-19 04:24:44 +000010408multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10409 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10410 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10411 // instantiation of this class.
10412 let ExeDomain = _.ExeDomain in {
10413 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10414 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10415 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10416 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10417 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10418 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10419 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10420 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10421 (_.VT (X86VAlign _.RC:$src1,
10422 (bitconvert (_.LdFrag addr:$src2)),
10423 (i8 imm:$src3)))>,
10424 Sched<[sched.Folded, ReadAfterLd]>,
10425 EVEX2VEXOverride<"VPALIGNRrmi">;
10426
10427 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10428 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10429 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10430 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10431 (X86VAlign _.RC:$src1,
10432 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10433 (i8 imm:$src3))>, EVEX_B,
10434 Sched<[sched.Folded, ReadAfterLd]>;
10435 }
Igor Breger00d9f842015-06-08 14:03:17 +000010436}
10437
Craig Topperc2965212018-06-19 04:24:44 +000010438multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10439 AVX512VLVectorVTInfo _> {
10440 let Predicates = [HasAVX512] in {
10441 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10442 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10443 }
10444 let Predicates = [HasAVX512, HasVLX] in {
10445 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10446 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10447 // We can't really override the 256-bit version so change it back to unset.
10448 let EVEX2VEXOverride = ? in
10449 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10450 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10451 }
10452}
10453
10454defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10455 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10456defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10457 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10458 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010459
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010460defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10461 SchedWriteShuffle, avx512vl_i8_info,
10462 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010463
Craig Topper333897e2017-11-03 06:48:02 +000010464// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10465// into vpalignr.
10466def ValignqImm32XForm : SDNodeXForm<imm, [{
10467 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10468}]>;
10469def ValignqImm8XForm : SDNodeXForm<imm, [{
10470 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10471}]>;
10472def ValigndImm8XForm : SDNodeXForm<imm, [{
10473 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10474}]>;
10475
10476multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10477 X86VectorVTInfo From, X86VectorVTInfo To,
10478 SDNodeXForm ImmXForm> {
10479 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10480 (bitconvert
10481 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10482 imm:$src3))),
10483 To.RC:$src0)),
10484 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10485 To.RC:$src1, To.RC:$src2,
10486 (ImmXForm imm:$src3))>;
10487
10488 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10489 (bitconvert
10490 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10491 imm:$src3))),
10492 To.ImmAllZerosV)),
10493 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10494 To.RC:$src1, To.RC:$src2,
10495 (ImmXForm imm:$src3))>;
10496
10497 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10498 (bitconvert
10499 (From.VT (OpNode From.RC:$src1,
10500 (bitconvert (To.LdFrag addr:$src2)),
10501 imm:$src3))),
10502 To.RC:$src0)),
10503 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10504 To.RC:$src1, addr:$src2,
10505 (ImmXForm imm:$src3))>;
10506
10507 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10508 (bitconvert
10509 (From.VT (OpNode From.RC:$src1,
10510 (bitconvert (To.LdFrag addr:$src2)),
10511 imm:$src3))),
10512 To.ImmAllZerosV)),
10513 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10514 To.RC:$src1, addr:$src2,
10515 (ImmXForm imm:$src3))>;
10516}
10517
10518multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10519 X86VectorVTInfo From,
10520 X86VectorVTInfo To,
10521 SDNodeXForm ImmXForm> :
10522 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10523 def : Pat<(From.VT (OpNode From.RC:$src1,
10524 (bitconvert (To.VT (X86VBroadcast
10525 (To.ScalarLdFrag addr:$src2)))),
10526 imm:$src3)),
10527 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10528 (ImmXForm imm:$src3))>;
10529
10530 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10531 (bitconvert
10532 (From.VT (OpNode From.RC:$src1,
10533 (bitconvert
10534 (To.VT (X86VBroadcast
10535 (To.ScalarLdFrag addr:$src2)))),
10536 imm:$src3))),
10537 To.RC:$src0)),
10538 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10539 To.RC:$src1, addr:$src2,
10540 (ImmXForm imm:$src3))>;
10541
10542 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10543 (bitconvert
10544 (From.VT (OpNode From.RC:$src1,
10545 (bitconvert
10546 (To.VT (X86VBroadcast
10547 (To.ScalarLdFrag addr:$src2)))),
10548 imm:$src3))),
10549 To.ImmAllZerosV)),
10550 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10551 To.RC:$src1, addr:$src2,
10552 (ImmXForm imm:$src3))>;
10553}
10554
10555let Predicates = [HasAVX512] in {
10556 // For 512-bit we lower to the widest element type we can. So we only need
10557 // to handle converting valignq to valignd.
10558 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10559 v16i32_info, ValignqImm32XForm>;
10560}
10561
10562let Predicates = [HasVLX] in {
10563 // For 128-bit we lower to the widest element type we can. So we only need
10564 // to handle converting valignq to valignd.
10565 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10566 v4i32x_info, ValignqImm32XForm>;
10567 // For 256-bit we lower to the widest element type we can. So we only need
10568 // to handle converting valignq to valignd.
10569 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10570 v8i32x_info, ValignqImm32XForm>;
10571}
10572
10573let Predicates = [HasVLX, HasBWI] in {
10574 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10575 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10576 v16i8x_info, ValignqImm8XForm>;
10577 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10578 v16i8x_info, ValigndImm8XForm>;
10579}
10580
Simon Pilgrim36be8522017-11-29 18:52:20 +000010581defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010582 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000010583 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000010584
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010585multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010586 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010587 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010588 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010589 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010590 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010591 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010592 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010593
Craig Toppere1cac152016-06-07 07:27:54 +000010594 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10595 (ins _.MemOp:$src1), OpcodeStr,
10596 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010597 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010598 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010599 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010600 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010601}
10602
10603multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010604 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10605 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010606 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10607 (ins _.ScalarMemOp:$src1), OpcodeStr,
10608 "${src1}"##_.BroadcastStr,
10609 "${src1}"##_.BroadcastStr,
10610 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010611 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010612 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010613 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010614}
10615
10616multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010617 X86SchedWriteWidths sched,
10618 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010619 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010620 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010621 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010622
10623 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010624 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010625 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010626 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010627 EVEX_V128;
10628 }
10629}
10630
10631multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010632 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010633 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010634 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010635 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010636 EVEX_V512;
10637
10638 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010639 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010640 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010641 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010642 EVEX_V128;
10643 }
10644}
10645
10646multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010647 SDNode OpNode, X86SchedWriteWidths sched,
10648 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010649 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010650 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010651 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010652 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010653}
10654
10655multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010656 SDNode OpNode, X86SchedWriteWidths sched,
10657 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010658 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010659 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010660 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010661 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010662}
10663
10664multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10665 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010666 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010667 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010668 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010669 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010670 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010671 HasBWI>;
10672}
10673
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010674defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10675 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010676
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010677// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10678let Predicates = [HasAVX512, NoVLX] in {
10679 def : Pat<(v4i64 (abs VR256X:$src)),
10680 (EXTRACT_SUBREG
10681 (VPABSQZrr
10682 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10683 sub_ymm)>;
10684 def : Pat<(v2i64 (abs VR128X:$src)),
10685 (EXTRACT_SUBREG
10686 (VPABSQZrr
10687 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10688 sub_xmm)>;
10689}
10690
Craig Topperc0896052017-12-16 02:40:28 +000010691// Use 512bit version to implement 128/256 bit.
10692multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10693 AVX512VLVectorVTInfo _, Predicate prd> {
10694 let Predicates = [prd, NoVLX] in {
10695 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10696 (EXTRACT_SUBREG
10697 (!cast<Instruction>(InstrStr # "Zrr")
10698 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10699 _.info256.RC:$src1,
10700 _.info256.SubRegIdx)),
10701 _.info256.SubRegIdx)>;
10702
10703 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10704 (EXTRACT_SUBREG
10705 (!cast<Instruction>(InstrStr # "Zrr")
10706 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10707 _.info128.RC:$src1,
10708 _.info128.SubRegIdx)),
10709 _.info128.SubRegIdx)>;
10710 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010711}
10712
Craig Topperc0896052017-12-16 02:40:28 +000010713defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010714 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010715
Simon Pilgrim21e89792018-04-13 14:36:59 +000010716// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010717defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010718 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010719
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010720// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010721defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10722defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010723
Igor Breger24cab0f2015-11-16 07:22:00 +000010724//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010725// Counts number of ones - VPOPCNTD and VPOPCNTQ
10726//===---------------------------------------------------------------------===//
10727
Simon Pilgrim21e89792018-04-13 14:36:59 +000010728// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010729defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010730 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010731
Craig Topperc0896052017-12-16 02:40:28 +000010732defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10733defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010734
10735//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010736// Replicate Single FP - MOVSHDUP and MOVSLDUP
10737//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010738
Simon Pilgrim756348c2017-11-29 13:49:51 +000010739multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010740 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010741 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010742 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010743}
10744
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010745defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10746 SchedWriteFShuffle>;
10747defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10748 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010749
10750//===----------------------------------------------------------------------===//
10751// AVX-512 - MOVDDUP
10752//===----------------------------------------------------------------------===//
10753
10754multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010755 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010756 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010757 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10758 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010759 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010760 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010761 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10762 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10763 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010764 (_.ScalarLdFrag addr:$src)))))>,
10765 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010766 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010767 }
Igor Breger1f782962015-11-19 08:26:56 +000010768}
10769
10770multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010771 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10772 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10773 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010774
10775 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010776 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10777 VTInfo.info256>, EVEX_V256;
10778 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10779 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010780 }
10781}
10782
Simon Pilgrim756348c2017-11-29 13:49:51 +000010783multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010784 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010785 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010786 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010787}
10788
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010789defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010790
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010791let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010792def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010793 (VMOVDDUPZ128rm addr:$src)>;
10794def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10795 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010796def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10797 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010798
10799def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10800 (v2f64 VR128X:$src0)),
10801 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10802 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10803def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10804 (bitconvert (v4i32 immAllZerosV))),
10805 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10806
10807def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10808 (v2f64 VR128X:$src0)),
10809 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10810def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10811 (bitconvert (v4i32 immAllZerosV))),
10812 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010813
10814def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10815 (v2f64 VR128X:$src0)),
10816 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10817def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10818 (bitconvert (v4i32 immAllZerosV))),
10819 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010820}
Igor Breger1f782962015-11-19 08:26:56 +000010821
Igor Bregerf2460112015-07-26 14:41:44 +000010822//===----------------------------------------------------------------------===//
10823// AVX-512 - Unpack Instructions
10824//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010825
Craig Topper9433f972016-08-02 06:16:53 +000010826defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010827 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010828defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010829 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010830
10831defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010832 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010833defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010834 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010835defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010836 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010837defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010838 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010839
10840defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010841 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010842defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010843 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010844defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010845 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010846defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010847 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010848
10849//===----------------------------------------------------------------------===//
10850// AVX-512 - Extract & Insert Integer Instructions
10851//===----------------------------------------------------------------------===//
10852
10853multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10854 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010855 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10856 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10857 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010858 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10859 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010860 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010861}
10862
10863multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10864 let Predicates = [HasBWI] in {
10865 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10866 (ins _.RC:$src1, u8imm:$src2),
10867 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10868 [(set GR32orGR64:$dst,
10869 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010870 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010871
10872 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10873 }
10874}
10875
10876multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10877 let Predicates = [HasBWI] in {
10878 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10879 (ins _.RC:$src1, u8imm:$src2),
10880 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10881 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010882 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010883 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010884
Craig Topper916d0cf2018-06-18 01:28:05 +000010885 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000010886 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10887 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000010888 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010889 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010890 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010891
Igor Bregerdefab3c2015-10-08 12:55:01 +000010892 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10893 }
10894}
10895
10896multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10897 RegisterClass GRC> {
10898 let Predicates = [HasDQI] in {
10899 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10900 (ins _.RC:$src1, u8imm:$src2),
10901 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10902 [(set GRC:$dst,
10903 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010904 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010905
Craig Toppere1cac152016-06-07 07:27:54 +000010906 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10907 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10908 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10909 [(store (extractelt (_.VT _.RC:$src1),
10910 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010911 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010912 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010913 }
10914}
10915
Craig Toppera33846a2017-10-22 06:18:23 +000010916defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10917defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010918defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10919defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10920
10921multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10922 X86VectorVTInfo _, PatFrag LdFrag> {
10923 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10924 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10925 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10926 [(set _.RC:$dst,
10927 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010928 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010929}
10930
10931multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10932 X86VectorVTInfo _, PatFrag LdFrag> {
10933 let Predicates = [HasBWI] in {
10934 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10935 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10936 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10937 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010938 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010939 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010940
10941 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10942 }
10943}
10944
10945multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10946 X86VectorVTInfo _, RegisterClass GRC> {
10947 let Predicates = [HasDQI] in {
10948 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10949 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10950 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10951 [(set _.RC:$dst,
10952 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010953 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010954
10955 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10956 _.ScalarLdFrag>, TAPD;
10957 }
10958}
10959
10960defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010961 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010962defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010963 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010964defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10965defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010966
Igor Bregera6297c72015-09-02 10:50:58 +000010967//===----------------------------------------------------------------------===//
10968// VSHUFPS - VSHUFPD Operations
10969//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010970
Igor Bregera6297c72015-09-02 10:50:58 +000010971multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010972 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010973 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010974 SchedWriteFShuffle>,
10975 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10976 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010977}
10978
10979defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10980defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010981
Asaf Badouhd2c35992015-09-02 14:21:54 +000010982//===----------------------------------------------------------------------===//
10983// AVX-512 - Byte shift Left/Right
10984//===----------------------------------------------------------------------===//
10985
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010986// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010987multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010988 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010989 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010990 def rr : AVX512<opc, MRMr,
10991 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10992 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010993 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010994 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010995 def rm : AVX512<opc, MRMm,
10996 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10997 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10998 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010999 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011000 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011001 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011002}
11003
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011004multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011005 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011006 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011007 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011008 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11009 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011010 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011011 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11012 sched.YMM, v32i8x_info>, EVEX_V256;
11013 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11014 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011015 }
11016}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011017defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011018 SchedWriteShuffle, HasBWI>,
11019 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011020defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011021 SchedWriteShuffle, HasBWI>,
11022 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011023
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011024multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011025 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011026 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011027 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000011028 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000011029 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000011030 [(set _dst.RC:$dst,(_dst.VT
11031 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011032 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011033 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011034 def rm : AVX512BI<opc, MRMSrcMem,
11035 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
11036 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11037 [(set _dst.RC:$dst,(_dst.VT
11038 (OpNode (_src.VT _src.RC:$src1),
11039 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011040 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011041 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011042}
11043
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011044multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011045 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011046 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011047 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011048 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
11049 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011050 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011051 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
11052 v4i64x_info, v32i8x_info>, EVEX_V256;
11053 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
11054 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011055 }
11056}
11057
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011058defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011059 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011060
Craig Topper4e794c72017-02-19 19:36:58 +000011061// Transforms to swizzle an immediate to enable better matching when
11062// memory operand isn't in the right place.
11063def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
11064 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
11065 uint8_t Imm = N->getZExtValue();
11066 // Swap bits 1/4 and 3/6.
11067 uint8_t NewImm = Imm & 0xa5;
11068 if (Imm & 0x02) NewImm |= 0x10;
11069 if (Imm & 0x10) NewImm |= 0x02;
11070 if (Imm & 0x08) NewImm |= 0x40;
11071 if (Imm & 0x40) NewImm |= 0x08;
11072 return getI8Imm(NewImm, SDLoc(N));
11073}]>;
11074def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
11075 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11076 uint8_t Imm = N->getZExtValue();
11077 // Swap bits 2/4 and 3/5.
11078 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011079 if (Imm & 0x04) NewImm |= 0x10;
11080 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011081 if (Imm & 0x08) NewImm |= 0x20;
11082 if (Imm & 0x20) NewImm |= 0x08;
11083 return getI8Imm(NewImm, SDLoc(N));
11084}]>;
Craig Topper48905772017-02-19 21:32:15 +000011085def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11086 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11087 uint8_t Imm = N->getZExtValue();
11088 // Swap bits 1/2 and 5/6.
11089 uint8_t NewImm = Imm & 0x99;
11090 if (Imm & 0x02) NewImm |= 0x04;
11091 if (Imm & 0x04) NewImm |= 0x02;
11092 if (Imm & 0x20) NewImm |= 0x40;
11093 if (Imm & 0x40) NewImm |= 0x20;
11094 return getI8Imm(NewImm, SDLoc(N));
11095}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011096def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11097 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11098 uint8_t Imm = N->getZExtValue();
11099 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11100 uint8_t NewImm = Imm & 0x81;
11101 if (Imm & 0x02) NewImm |= 0x04;
11102 if (Imm & 0x04) NewImm |= 0x10;
11103 if (Imm & 0x08) NewImm |= 0x40;
11104 if (Imm & 0x10) NewImm |= 0x02;
11105 if (Imm & 0x20) NewImm |= 0x08;
11106 if (Imm & 0x40) NewImm |= 0x20;
11107 return getI8Imm(NewImm, SDLoc(N));
11108}]>;
11109def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11110 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11111 uint8_t Imm = N->getZExtValue();
11112 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11113 uint8_t NewImm = Imm & 0x81;
11114 if (Imm & 0x02) NewImm |= 0x10;
11115 if (Imm & 0x04) NewImm |= 0x02;
11116 if (Imm & 0x08) NewImm |= 0x20;
11117 if (Imm & 0x10) NewImm |= 0x04;
11118 if (Imm & 0x20) NewImm |= 0x40;
11119 if (Imm & 0x40) NewImm |= 0x08;
11120 return getI8Imm(NewImm, SDLoc(N));
11121}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011122
Igor Bregerb4bb1902015-10-15 12:33:24 +000011123multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011124 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11125 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011126 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011127 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11128 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011129 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011130 (OpNode (_.VT _.RC:$src1),
11131 (_.VT _.RC:$src2),
11132 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011133 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011134 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011135 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11136 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11137 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11138 (OpNode (_.VT _.RC:$src1),
11139 (_.VT _.RC:$src2),
11140 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011141 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011142 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011143 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011144 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11145 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11146 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11147 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11148 (OpNode (_.VT _.RC:$src1),
11149 (_.VT _.RC:$src2),
11150 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011151 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011152 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011153 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011154 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011155
11156 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011157 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11158 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11159 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011160 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011161 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11162 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11163 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11164 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011165 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011166 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011167
11168 // Additional patterns for matching loads in other positions.
11169 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11170 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011171 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011172 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11173 def : Pat<(_.VT (OpNode _.RC:$src1,
11174 (bitconvert (_.LdFrag addr:$src3)),
11175 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011176 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011177 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11178
11179 // Additional patterns for matching zero masking with loads in other
11180 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011181 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11182 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11183 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11184 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011185 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011186 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11187 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11188 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11189 _.RC:$src2, (i8 imm:$src4)),
11190 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011191 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011192 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011193
11194 // Additional patterns for matching masked loads with different
11195 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011196 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11197 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11198 _.RC:$src2, (i8 imm:$src4)),
11199 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011200 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011201 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011202 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11203 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11204 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11205 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011206 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011207 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11208 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11209 (OpNode _.RC:$src2, _.RC:$src1,
11210 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11211 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011212 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011213 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11214 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11215 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11216 _.RC:$src1, (i8 imm:$src4)),
11217 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011218 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011219 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11220 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11221 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11222 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11223 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011224 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011225 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011226
11227 // Additional patterns for matching broadcasts in other positions.
11228 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11229 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011230 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011231 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11232 def : Pat<(_.VT (OpNode _.RC:$src1,
11233 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11234 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011235 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011236 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11237
11238 // Additional patterns for matching zero masking with broadcasts in other
11239 // positions.
11240 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11241 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11242 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11243 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011244 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011245 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11246 (VPTERNLOG321_imm8 imm:$src4))>;
11247 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11248 (OpNode _.RC:$src1,
11249 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11250 _.RC:$src2, (i8 imm:$src4)),
11251 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011252 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011253 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11254 (VPTERNLOG132_imm8 imm:$src4))>;
11255
11256 // Additional patterns for matching masked broadcasts with different
11257 // operand orders.
11258 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11259 (OpNode _.RC:$src1,
11260 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11261 _.RC:$src2, (i8 imm:$src4)),
11262 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011263 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011264 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011265 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11266 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11267 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11268 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011269 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011270 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11271 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11272 (OpNode _.RC:$src2, _.RC:$src1,
11273 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11274 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011275 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011276 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11277 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11278 (OpNode _.RC:$src2,
11279 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11280 _.RC:$src1, (i8 imm:$src4)),
11281 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011282 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011283 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11284 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11285 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11286 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11287 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011288 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011289 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011290}
11291
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011292multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011293 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011294 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011295 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011296 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011297 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011298 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011299 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011300 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011301 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011302 }
11303}
11304
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011305defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011306 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011307defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011308 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011309
Craig Topper8a444ee2018-01-26 22:17:40 +000011310// Patterns to implement vnot using vpternlog instead of creating all ones
11311// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11312// so that the result is only dependent on src0. But we use the same source
11313// for all operands to prevent a false dependency.
11314// TODO: We should maybe have a more generalized algorithm for folding to
11315// vpternlog.
11316let Predicates = [HasAVX512] in {
11317 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
11318 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11319}
11320
11321let Predicates = [HasAVX512, NoVLX] in {
11322 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11323 (EXTRACT_SUBREG
11324 (VPTERNLOGQZrri
11325 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11326 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11327 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11328 (i8 15)), sub_xmm)>;
11329 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11330 (EXTRACT_SUBREG
11331 (VPTERNLOGQZrri
11332 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11333 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11334 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11335 (i8 15)), sub_ymm)>;
11336}
11337
11338let Predicates = [HasVLX] in {
11339 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11340 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11341 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11342 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11343}
11344
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011345//===----------------------------------------------------------------------===//
11346// AVX-512 - FixupImm
11347//===----------------------------------------------------------------------===//
11348
11349multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper866a3772018-07-10 00:49:49 +000011350 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11351 X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011352 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011353 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11354 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11355 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11356 (OpNode (_.VT _.RC:$src1),
11357 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011358 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011359 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011360 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011361 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11362 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11363 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11364 (OpNode (_.VT _.RC:$src1),
11365 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011366 (TblVT.VT (bitconvert (TblVT.LdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011367 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011368 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011369 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011370 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11371 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11372 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11373 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11374 (OpNode (_.VT _.RC:$src1),
11375 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011376 (TblVT.VT (X86VBroadcast(TblVT.ScalarLdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011377 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011378 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011379 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011380 } // Constraints = "$src1 = $dst"
11381}
11382
11383multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011384 SDNode OpNode, X86FoldableSchedWrite sched,
Craig Topper866a3772018-07-10 00:49:49 +000011385 X86VectorVTInfo _, X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011386let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011387 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11388 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011389 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011390 "$src2, $src3, {sae}, $src4",
11391 (OpNode (_.VT _.RC:$src1),
11392 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011393 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011394 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011395 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011396 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011397 }
11398}
11399
11400multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011401 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011402 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011403 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11404 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011405 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11406 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11407 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11408 (OpNode (_.VT _.RC:$src1),
11409 (_.VT _.RC:$src2),
11410 (_src3VT.VT _src3VT.RC:$src3),
11411 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011412 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011413 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11414 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11415 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11416 "$src2, $src3, {sae}, $src4",
11417 (OpNode (_.VT _.RC:$src1),
11418 (_.VT _.RC:$src2),
11419 (_src3VT.VT _src3VT.RC:$src3),
11420 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011421 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011422 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011423 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11424 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11425 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11426 (OpNode (_.VT _.RC:$src1),
11427 (_.VT _.RC:$src2),
11428 (_src3VT.VT (scalar_to_vector
11429 (_src3VT.ScalarLdFrag addr:$src3))),
11430 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011431 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011432 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011433 }
11434}
11435
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011436multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
Craig Topper866a3772018-07-10 00:49:49 +000011437 AVX512VLVectorVTInfo _Vec,
11438 AVX512VLVectorVTInfo _Tbl> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011439 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011440 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011441 _Vec.info512, _Tbl.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011442 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011443 _Vec.info512, _Tbl.info512>, AVX512AIi8Base,
11444 EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011445 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011446 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Craig Topper866a3772018-07-10 00:49:49 +000011447 _Vec.info128, _Tbl.info128>, AVX512AIi8Base,
11448 EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011449 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Craig Topper866a3772018-07-10 00:49:49 +000011450 _Vec.info256, _Tbl.info256>, AVX512AIi8Base,
11451 EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011452 }
11453}
11454
Craig Topperf43807d2018-06-15 04:42:54 +000011455defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11456 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11457 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11458defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11459 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11460 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Topper866a3772018-07-10 00:49:49 +000011461defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info,
11462 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
11463defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info,
11464 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011465
Craig Topper5625d242016-07-29 06:06:00 +000011466// Patterns used to select SSE scalar fp arithmetic instructions from
11467// either:
11468//
11469// (1) a scalar fp operation followed by a blend
11470//
11471// The effect is that the backend no longer emits unnecessary vector
11472// insert instructions immediately after SSE scalar fp instructions
11473// like addss or mulss.
11474//
11475// For example, given the following code:
11476// __m128 foo(__m128 A, __m128 B) {
11477// A[0] += B[0];
11478// return A;
11479// }
11480//
11481// Previously we generated:
11482// addss %xmm0, %xmm1
11483// movss %xmm1, %xmm0
11484//
11485// We now generate:
11486// addss %xmm1, %xmm0
11487//
11488// (2) a vector packed single/double fp operation followed by a vector insert
11489//
11490// The effect is that the backend converts the packed fp instruction
11491// followed by a vector insert into a single SSE scalar fp instruction.
11492//
11493// For example, given the following code:
11494// __m128 foo(__m128 A, __m128 B) {
11495// __m128 C = A + B;
11496// return (__m128) {c[0], a[1], a[2], a[3]};
11497// }
11498//
11499// Previously we generated:
11500// addps %xmm0, %xmm1
11501// movss %xmm1, %xmm0
11502//
11503// We now generate:
11504// addss %xmm1, %xmm0
11505
11506// TODO: Some canonicalization in lowering would simplify the number of
11507// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011508multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11509 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011510 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011511 // extracted scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011512 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector
11513 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11514 _.FRC:$src))))),
11515 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
11516 (COPY_TO_REGCLASS _.FRC:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011517
Craig Topper5625d242016-07-29 06:06:00 +000011518 // vector math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011519 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst),
11520 (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))),
11521 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>;
Craig Topper5625d242016-07-29 06:06:00 +000011522
Craig Topper83f21452016-12-27 01:56:24 +000011523 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011524 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011525 (scalar_to_vector
11526 (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011527 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11528 _.FRC:$src2),
11529 _.FRC:$src0))),
11530 (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X),
11531 VK1WM:$mask, _.VT:$src1,
11532 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
11533
11534 // extracted masked scalar math op with insert via movss
11535 def : Pat<(MoveNode (_.VT VR128X:$src1),
11536 (scalar_to_vector
11537 (X86selects VK1WM:$mask,
11538 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11539 _.FRC:$src2), (_.EltVT ZeroFP)))),
11540 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11541 VK1WM:$mask, _.VT:$src1,
11542 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000011543 }
11544}
11545
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011546defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11547defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11548defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11549defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011550
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011551defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11552defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11553defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11554defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011555
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011556
11557//===----------------------------------------------------------------------===//
11558// AES instructions
11559//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011560
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011561multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11562 let Predicates = [HasVLX, HasVAES] in {
11563 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11564 !cast<Intrinsic>(IntPrefix),
11565 loadv2i64, 0, VR128X, i128mem>,
11566 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11567 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11568 !cast<Intrinsic>(IntPrefix##"_256"),
11569 loadv4i64, 0, VR256X, i256mem>,
11570 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11571 }
11572 let Predicates = [HasAVX512, HasVAES] in
11573 defm Z : AESI_binop_rm_int<Op, OpStr,
11574 !cast<Intrinsic>(IntPrefix##"_512"),
11575 loadv8i64, 0, VR512, i512mem>,
11576 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11577}
11578
11579defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11580defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11581defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11582defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11583
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011584//===----------------------------------------------------------------------===//
11585// PCLMUL instructions - Carry less multiplication
11586//===----------------------------------------------------------------------===//
11587
11588let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11589defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11590 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11591
11592let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11593defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11594 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11595
11596defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11597 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11598 EVEX_CD8<64, CD8VF>, VEX_WIG;
11599}
11600
11601// Aliases
11602defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11603defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11604defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11605
Coby Tayree71e37cc2017-11-21 09:48:44 +000011606//===----------------------------------------------------------------------===//
11607// VBMI2
11608//===----------------------------------------------------------------------===//
11609
11610multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011611 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011612 let Constraints = "$src1 = $dst",
11613 ExeDomain = VTI.ExeDomain in {
11614 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11615 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11616 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011617 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011618 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011619 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11620 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11621 "$src3, $src2", "$src2, $src3",
11622 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011623 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11624 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011625 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011626 }
11627}
11628
11629multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011630 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11631 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011632 let Constraints = "$src1 = $dst",
11633 ExeDomain = VTI.ExeDomain in
11634 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11635 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11636 "${src3}"##VTI.BroadcastStr##", $src2",
11637 "$src2, ${src3}"##VTI.BroadcastStr,
11638 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011639 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11640 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011641 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011642}
11643
11644multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011645 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011646 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011647 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11648 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011649 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011650 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11651 EVEX_V256;
11652 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11653 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011654 }
11655}
11656
11657multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011658 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011659 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011660 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11661 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011662 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011663 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11664 EVEX_V256;
11665 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11666 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011667 }
11668}
11669multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011670 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011671 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011672 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011673 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011674 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011675 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011676 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11677}
11678
11679multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011680 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011681 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011682 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11683 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011684 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011685 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011686 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011687 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011688}
11689
11690// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011691defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11692defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11693defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11694defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011695
Coby Tayree71e37cc2017-11-21 09:48:44 +000011696// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011697defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011698 avx512vl_i8_info, HasVBMI2>, EVEX,
11699 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011700defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011701 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
11702 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011703// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011704defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011705 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011706defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011707 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011708
Coby Tayree3880f2a2017-11-21 10:04:28 +000011709//===----------------------------------------------------------------------===//
11710// VNNI
11711//===----------------------------------------------------------------------===//
11712
11713let Constraints = "$src1 = $dst" in
11714multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011715 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011716 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11717 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11718 "$src3, $src2", "$src2, $src3",
11719 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011720 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011721 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011722 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11723 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11724 "$src3, $src2", "$src2, $src3",
11725 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11726 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011727 (VTI.LdFrag addr:$src3)))))>,
11728 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011729 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011730 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11731 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11732 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11733 "$src2, ${src3}"##VTI.BroadcastStr,
11734 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11735 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011736 (VTI.ScalarLdFrag addr:$src3))))>,
11737 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011738 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011739}
11740
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011741multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11742 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011743 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011744 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011745 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011746 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11747 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011748 }
11749}
11750
Simon Pilgrim21e89792018-04-13 14:36:59 +000011751// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011752defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11753defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11754defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11755defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011756
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011757//===----------------------------------------------------------------------===//
11758// Bit Algorithms
11759//===----------------------------------------------------------------------===//
11760
Simon Pilgrim21e89792018-04-13 14:36:59 +000011761// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011762defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011763 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011764defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011765 avx512vl_i16_info, HasBITALG>, VEX_W;
11766
11767defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11768defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011769
Simon Pilgrim21e89792018-04-13 14:36:59 +000011770multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011771 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11772 (ins VTI.RC:$src1, VTI.RC:$src2),
11773 "vpshufbitqmb",
11774 "$src2, $src1", "$src1, $src2",
11775 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011776 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011777 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011778 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11779 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11780 "vpshufbitqmb",
11781 "$src2, $src1", "$src1, $src2",
11782 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011783 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11784 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011785 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011786}
11787
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011788multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011789 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011790 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011791 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011792 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11793 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011794 }
11795}
11796
Simon Pilgrim21e89792018-04-13 14:36:59 +000011797// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011798defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011799
Coby Tayreed8b17be2017-11-26 09:36:41 +000011800//===----------------------------------------------------------------------===//
11801// GFNI
11802//===----------------------------------------------------------------------===//
11803
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011804multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11805 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011806 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011807 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11808 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011809 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011810 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11811 EVEX_V256;
11812 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11813 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011814 }
11815}
11816
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011817defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11818 SchedWriteVecALU>,
11819 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011820
11821multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011822 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011823 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011824 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011825 let ExeDomain = VTI.ExeDomain in
11826 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11827 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11828 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11829 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11830 (OpNode (VTI.VT VTI.RC:$src1),
11831 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011832 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011833 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011834}
11835
Simon Pilgrim36be8522017-11-29 18:52:20 +000011836multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011837 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011838 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011839 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11840 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011841 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011842 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11843 v32i8x_info, v4i64x_info>, EVEX_V256;
11844 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11845 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011846 }
11847}
11848
Craig Topperb18d6222018-01-06 07:18:08 +000011849defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011850 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011851 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11852defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011853 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011854 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011855
11856
11857//===----------------------------------------------------------------------===//
11858// AVX5124FMAPS
11859//===----------------------------------------------------------------------===//
11860
Craig Topper93d8fbd2018-06-02 16:30:39 +000011861let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11862 Constraints = "$src1 = $dst" in {
11863defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11864 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11865 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011866 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11867 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011868
Craig Topper93d8fbd2018-06-02 16:30:39 +000011869defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11870 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11871 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011872 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11873 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011874
Craig Topper93d8fbd2018-06-02 16:30:39 +000011875defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11876 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11877 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011878 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11879 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011880
Craig Topper93d8fbd2018-06-02 16:30:39 +000011881defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11882 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11883 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011884 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11885 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011886}
11887
11888//===----------------------------------------------------------------------===//
11889// AVX5124VNNIW
11890//===----------------------------------------------------------------------===//
11891
Craig Topper93d8fbd2018-06-02 16:30:39 +000011892let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11893 Constraints = "$src1 = $dst" in {
11894defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11895 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11896 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011897 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11898 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011899
Craig Topper93d8fbd2018-06-02 16:30:39 +000011900defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11901 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11902 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011903 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11904 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011905}
11906