blob: 6b601727db3743580a69e962ad1b8b941f2178a1 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000337 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000339 bit IsKCommutable = 0,
340 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000341 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000342 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000343 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Adam Nemet34801422014-10-08 23:25:39 +0000345multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
346 dag Outs, dag Ins,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000349 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000350 AVX512_maskable_custom<O, F, Outs, Ins,
351 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
352 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000353 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000354 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000355
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000356
357// Instruction with mask that puts result in mask register,
358// like "compare" and "vptest"
359multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
360 dag Outs,
361 dag Ins, dag MaskingIns,
362 string OpcodeStr,
363 string AttSrcAsm, string IntelSrcAsm,
364 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 list<dag> MaskingPattern,
366 bit IsCommutable = 0> {
367 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000369 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
370 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000371 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000372
373 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000374 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
375 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000376 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377}
378
379multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
380 dag Outs,
381 dag Ins, dag MaskingIns,
382 string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, dag MaskingRHS,
385 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
387 AttSrcAsm, IntelSrcAsm,
388 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390
391multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
392 dag Outs, dag Ins, string OpcodeStr,
393 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000394 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
396 !con((ins _.KRCWM:$mask), Ins),
397 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000398 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000400multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403 AVX512_maskable_custom_cmp<O, F, Outs,
404 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000406
Craig Topperabe80cc2016-08-28 06:06:28 +0000407// This multiclass generates the unconditional/non-masking, the masking and
408// the zero-masking variant of the vector instruction. In the masking case, the
409// perserved vector elements come from a new dummy input operand tied to $dst.
410multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
413 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000414 bit IsCommutable = 0, SDNode Select = vselect> :
415 AVX512_maskable_custom<O, F, Outs, Ins,
416 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
417 !con((ins _.KRCWM:$mask), Ins),
418 OpcodeStr, AttSrcAsm, IntelSrcAsm,
419 [(set _.RC:$dst, RHS)],
420 [(set _.RC:$dst,
421 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
422 [(set _.RC:$dst,
423 (Select _.KRCWM:$mask, MaskedRHS,
424 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000425 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000427
Craig Topper9d9251b2016-05-08 20:10:20 +0000428// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
429// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000430// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000431// We set canFoldAsLoad because this can be converted to a constant-pool
432// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000434 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000436 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000437def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
438 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000439}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper6393afc2017-01-09 02:44:34 +0000441// Alias instructions that allow VPTERNLOG to be used with a mask to create
442// a mix of all ones and all zeros elements. This is done this way to force
443// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000444let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000445def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
446 (ins VK16WM:$mask), "",
447 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
448 (v16i32 immAllOnesV),
449 (v16i32 immAllZerosV)))]>;
450def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK8WM:$mask), "",
452 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
453 (bc_v8i64 (v16i32 immAllOnesV)),
454 (bc_v8i64 (v16i32 immAllZerosV))))]>;
455}
456
Craig Toppere5ce84a2016-05-08 21:33:53 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000459def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
460 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
461def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
462 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
463}
464
Craig Topperadd9cc62016-12-18 06:23:14 +0000465// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
466// This is expanded by ExpandPostRAPseudos.
467let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000468 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000469 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
470 [(set FR32X:$dst, fp32imm0)]>;
471 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
472 [(set FR64X:$dst, fpimm0)]>;
473}
474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475//===----------------------------------------------------------------------===//
476// AVX-512 - VECTOR INSERT
477//
Craig Topper3a622a12017-08-17 15:40:25 +0000478
479// Supports two different pattern operators for mask and unmasked ops. Allows
480// null_frag to be passed for one.
481multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
482 X86VectorVTInfo To,
483 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000484 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000485 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000486 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000487 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000488 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 "vinsert" # From.EltTypeName # "x" # From.NumElts,
490 "$src3, $src2, $src1", "$src1, $src2, $src3",
491 (vinsert_insert:$src3 (To.VT To.RC:$src1),
492 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000493 (iPTR imm)),
494 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000496 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000497 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000498 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000509 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513
Craig Topper3a622a12017-08-17 15:40:25 +0000514// Passes the same pattern operator for masked and unmasked ops.
515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
516 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000517 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000518 X86FoldableSchedWrite sched> :
519 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000542 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000543 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000549 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000554 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000559 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000566 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000567 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
Craig Topper3a622a12017-08-17 15:40:25 +0000569 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000570 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000571 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000574 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000575 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
Craig Topper3a622a12017-08-17 15:40:25 +0000577 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578 X86VectorVTInfo< 8, EltVT32, VR256X>,
579 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000580 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000581 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583}
584
Simon Pilgrim21e89792018-04-13 14:36:59 +0000585// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
586defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
587defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000588
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000590// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595
596defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600
601defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000602 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
606// Codegen pattern with the alternative types insert VEC128 into VEC256
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
611// Codegen pattern with the alternative types insert VEC128 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
616// Codegen pattern with the alternative types insert VEC256 into VEC512
617defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
618 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
619defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
620 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
621
Craig Topperf7a19db2017-10-08 01:33:40 +0000622
623multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
624 X86VectorVTInfo To, X86VectorVTInfo Cast,
625 PatFrag vinsert_insert,
626 SDNodeXForm INSERT_get_vinsert_imm,
627 list<Predicate> p> {
628let Predicates = p in {
629 def : Pat<(Cast.VT
630 (vselect Cast.KRCWM:$mask,
631 (bitconvert
632 (vinsert_insert:$ins (To.VT To.RC:$src1),
633 (From.VT From.RC:$src2),
634 (iPTR imm))),
635 Cast.RC:$src0)),
636 (!cast<Instruction>(InstrStr#"rrk")
637 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
638 (INSERT_get_vinsert_imm To.RC:$ins))>;
639 def : Pat<(Cast.VT
640 (vselect Cast.KRCWM:$mask,
641 (bitconvert
642 (vinsert_insert:$ins (To.VT To.RC:$src1),
643 (From.VT
644 (bitconvert
645 (From.LdFrag addr:$src2))),
646 (iPTR imm))),
647 Cast.RC:$src0)),
648 (!cast<Instruction>(InstrStr#"rmk")
649 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
650 (INSERT_get_vinsert_imm To.RC:$ins))>;
651
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT From.RC:$src2),
657 (iPTR imm))),
658 Cast.ImmAllZerosV)),
659 (!cast<Instruction>(InstrStr#"rrkz")
660 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
661 (INSERT_get_vinsert_imm To.RC:$ins))>;
662 def : Pat<(Cast.VT
663 (vselect Cast.KRCWM:$mask,
664 (bitconvert
665 (vinsert_insert:$ins (To.VT To.RC:$src1),
666 (From.VT
667 (bitconvert
668 (From.LdFrag addr:$src2))),
669 (iPTR imm))),
670 Cast.ImmAllZerosV)),
671 (!cast<Instruction>(InstrStr#"rmkz")
672 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
673 (INSERT_get_vinsert_imm To.RC:$ins))>;
674}
675}
676
677defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
678 v8f32x_info, vinsert128_insert,
679 INSERT_get_vinsert128_imm, [HasVLX]>;
680defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
681 v4f64x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
683
684defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
685 v8i32x_info, vinsert128_insert,
686 INSERT_get_vinsert128_imm, [HasVLX]>;
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
691 v8i32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
694 v4i64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
700 v4i64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702
703defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
704 v16f32_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasAVX512]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
707 v8f64_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI]>;
709
710defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
711 v16i32_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasAVX512]>;
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
717 v16i32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
720 v8i64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
726 v8i64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728
729defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
730 v16f32_info, vinsert256_insert,
731 INSERT_get_vinsert256_imm, [HasDQI]>;
732defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
733 v8f64_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasAVX512]>;
735
736defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
737 v16i32_info, vinsert256_insert,
738 INSERT_get_vinsert256_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
743 v16i32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
746 v8i64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
752 v8i64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000756let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000757def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000758 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000759 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000760 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000761 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000762def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000763 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000764 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000765 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000767 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000768 EVEX_4V, EVEX_CD8<32, CD8VT1>,
769 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000770}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
772//===----------------------------------------------------------------------===//
773// AVX-512 VECTOR EXTRACT
774//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
Craig Topper3a622a12017-08-17 15:40:25 +0000776// Supports two different pattern operators for mask and unmasked ops. Allows
777// null_frag to be passed for one.
778multiclass vextract_for_size_split<int Opcode,
779 X86VectorVTInfo From, X86VectorVTInfo To,
780 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000781 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000782 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000783
784 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000785 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts,
788 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000789 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000790 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
791 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000794 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000795 "vextract" # To.EltTypeName # "x" # To.NumElts #
796 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
797 [(store (To.VT (vextract_extract:$idx
798 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000799 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000800 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000801
Craig Toppere1cac152016-06-07 07:27:54 +0000802 let mayStore = 1, hasSideEffects = 0 in
803 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
804 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts #
807 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000808 "$dst {${mask}}, $src1, $idx}", []>,
809 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000810 }
Igor Bregerac29a822015-09-09 14:35:09 +0000811}
812
Craig Topper3a622a12017-08-17 15:40:25 +0000813// Passes the same pattern operator for masked and unmasked ops.
814multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
815 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000816 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000817 SchedWrite SchedRR, SchedWrite SchedMR> :
818 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000819
Igor Bregerdefab3c2015-10-08 12:55:01 +0000820// Codegen pattern for the alternative types
821multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
822 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000823 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000824 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000825 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
826 (To.VT (!cast<Instruction>(InstrStr#"rr")
827 From.RC:$src1,
828 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000829 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
830 (iPTR imm))), addr:$dst),
831 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
832 (EXTRACT_get_vextract_imm To.RC:$ext))>;
833 }
Igor Breger7f69a992015-09-10 12:54:54 +0000834}
835
836multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000837 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000838 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000839 let Predicates = [HasAVX512] in {
840 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
841 X86VectorVTInfo<16, EltVT32, VR512>,
842 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000843 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000844 EVEX_V512, EVEX_CD8<32, CD8VT4>;
845 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
846 X86VectorVTInfo< 8, EltVT64, VR512>,
847 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000848 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000849 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
850 }
Igor Breger7f69a992015-09-10 12:54:54 +0000851 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000852 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 X86VectorVTInfo< 8, EltVT32, VR256X>,
854 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000855 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000856 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000857
858 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000859 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000860 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 X86VectorVTInfo< 4, EltVT64, VR256X>,
862 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000863 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000864 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000865
866 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000867 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000868 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000869 X86VectorVTInfo< 8, EltVT64, VR512>,
870 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000871 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000872 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000873 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo<16, EltVT32, VR512>,
875 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000876 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000877 EVEX_V512, EVEX_CD8<32, CD8VT8>;
878 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879}
880
Simon Pilgrimead11e42018-05-11 12:46:54 +0000881// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000882defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
883defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
Igor Bregerdefab3c2015-10-08 12:55:01 +0000885// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000886// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000890 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000891
892defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000893 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000894defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000895 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000896
897defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000901
Craig Topper08a68572016-05-21 22:50:04 +0000902// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000903defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
904 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
905defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
906 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
907
908// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000909defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
910 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
911defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
912 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
913// Codegen pattern with the alternative types extract VEC256 from VEC512
914defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
915 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
916defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
917 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
918
Craig Topper5f3fef82016-05-22 07:40:58 +0000919
Craig Topper48a79172017-08-30 07:26:12 +0000920// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
921// smaller extract to enable EVEX->VEX.
922let Predicates = [NoVLX] in {
923def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
924 (v2i64 (VEXTRACTI128rr
925 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
928 (v2f64 (VEXTRACTF128rr
929 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
932 (v4i32 (VEXTRACTI128rr
933 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
936 (v4f32 (VEXTRACTF128rr
937 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
938 (iPTR 1)))>;
939def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
940 (v8i16 (VEXTRACTI128rr
941 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
942 (iPTR 1)))>;
943def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
944 (v16i8 (VEXTRACTI128rr
945 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
946 (iPTR 1)))>;
947}
948
949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [HasVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI32x4Z256rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF32x4Z256rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI32x4Z256rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF32x4Z256rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI32x4Z256rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI32x4Z256rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978
Craig Toppera0883622017-08-26 22:24:57 +0000979// Additional patterns for handling a bitcast between the vselect and the
980// extract_subvector.
981multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
982 X86VectorVTInfo To, X86VectorVTInfo Cast,
983 PatFrag vextract_extract,
984 SDNodeXForm EXTRACT_get_vextract_imm,
985 list<Predicate> p> {
986let Predicates = p in {
987 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
988 (bitconvert
989 (To.VT (vextract_extract:$ext
990 (From.VT From.RC:$src), (iPTR imm)))),
991 To.RC:$src0)),
992 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
993 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
994 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
995
996 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
997 (bitconvert
998 (To.VT (vextract_extract:$ext
999 (From.VT From.RC:$src), (iPTR imm)))),
1000 Cast.ImmAllZerosV)),
1001 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1002 Cast.KRCWM:$mask, From.RC:$src,
1003 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1004}
1005}
1006
1007defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1008 v4f32x_info, vextract128_extract,
1009 EXTRACT_get_vextract128_imm, [HasVLX]>;
1010defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1011 v2f64x_info, vextract128_extract,
1012 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1013
1014defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1015 v4i32x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1018 v4i32x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasVLX]>;
1020defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1021 v4i32x_info, vextract128_extract,
1022 EXTRACT_get_vextract128_imm, [HasVLX]>;
1023defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1024 v2i64x_info, vextract128_extract,
1025 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1026defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1027 v2i64x_info, vextract128_extract,
1028 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1029defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1030 v2i64x_info, vextract128_extract,
1031 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1032
1033defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1034 v4f32x_info, vextract128_extract,
1035 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1036defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1037 v2f64x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasDQI]>;
1039
1040defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1041 v4i32x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1050 v2i64x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasDQI]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI]>;
1058
1059defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1060 v8f32x_info, vextract256_extract,
1061 EXTRACT_get_vextract256_imm, [HasDQI]>;
1062defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1063 v4f64x_info, vextract256_extract,
1064 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1065
1066defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1067 v8i32x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasDQI]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1070 v8i32x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasDQI]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1073 v8i32x_info, vextract256_extract,
1074 EXTRACT_get_vextract256_imm, [HasDQI]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1076 v4i64x_info, vextract256_extract,
1077 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1079 v4i64x_info, vextract256_extract,
1080 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1082 v4i64x_info, vextract256_extract,
1083 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001086def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001087 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001088 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001089 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001090 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091
Craig Topper03b849e2016-05-21 22:50:11 +00001092def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001093 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001094 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001096 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001097 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098
1099//===---------------------------------------------------------------------===//
1100// AVX-512 BROADCAST
1101//---
Igor Breger131008f2016-05-01 08:40:00 +00001102// broadcast with a scalar argument.
1103multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1104 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001105 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1106 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1107 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1108 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1109 (X86VBroadcast SrcInfo.FRC:$src),
1110 DestInfo.RC:$src0)),
1111 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1112 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1113 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1114 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1115 (X86VBroadcast SrcInfo.FRC:$src),
1116 DestInfo.ImmAllZerosV)),
1117 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1118 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001119}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001120
Craig Topper17854ec2017-08-30 07:48:39 +00001121// Split version to allow mask and broadcast node to be different types. This
1122// helps support the 32x2 broadcasts.
1123multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001124 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001125 X86VectorVTInfo MaskInfo,
1126 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001127 X86VectorVTInfo SrcInfo,
1128 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1129 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1130 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1131 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001132 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001133 (MaskInfo.VT
1134 (bitconvert
1135 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001136 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1137 (MaskInfo.VT
1138 (bitconvert
1139 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001140 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1141 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001142 let mayLoad = 1 in
1143 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1144 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001145 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001146 (MaskInfo.VT
1147 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001148 (DestInfo.VT (UnmaskedOp
1149 (SrcInfo.ScalarLdFrag addr:$src))))),
1150 (MaskInfo.VT
1151 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001152 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001153 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1154 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001155 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001156 }
Craig Toppere1cac152016-06-07 07:27:54 +00001157
Craig Topper17854ec2017-08-30 07:48:39 +00001158 def : Pat<(MaskInfo.VT
1159 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001160 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001161 (SrcInfo.VT (scalar_to_vector
1162 (SrcInfo.ScalarLdFrag addr:$src))))))),
1163 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1164 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1165 (bitconvert
1166 (DestInfo.VT
1167 (X86VBroadcast
1168 (SrcInfo.VT (scalar_to_vector
1169 (SrcInfo.ScalarLdFrag addr:$src)))))),
1170 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001171 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001172 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1173 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1174 (bitconvert
1175 (DestInfo.VT
1176 (X86VBroadcast
1177 (SrcInfo.VT (scalar_to_vector
1178 (SrcInfo.ScalarLdFrag addr:$src)))))),
1179 MaskInfo.ImmAllZerosV)),
1180 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1181 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001183
Craig Topper17854ec2017-08-30 07:48:39 +00001184// Helper class to force mask and broadcast result to same type.
1185multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001186 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001187 X86VectorVTInfo DestInfo,
1188 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001189 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1190 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001191
Craig Topper80934372016-07-16 03:42:59 +00001192multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001193 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001194 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001195 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1196 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001197 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001198 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001199 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001200
1201 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001202 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1203 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001204 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001206 }
1207}
1208
Craig Topper80934372016-07-16 03:42:59 +00001209multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1210 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001211 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001212 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1213 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001214 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1215 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001216 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001217
Craig Topper80934372016-07-16 03:42:59 +00001218 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001219 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1220 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001221 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1222 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001223 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1224 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1226 EVEX_V128;
1227 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228}
Craig Topper80934372016-07-16 03:42:59 +00001229defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1230 avx512vl_f32_info>;
1231defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1232 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001233
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001234multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1235 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001236 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001237 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001238 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001239 (ins SrcRC:$src),
1240 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001241 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001242 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243}
1244
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001245multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001246 X86VectorVTInfo _, SDPatternOperator OpNode,
1247 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001248 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001249 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1250 (outs _.RC:$dst), (ins GR32:$src),
1251 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1252 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1253 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001254 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001255
1256 def : Pat <(_.VT (OpNode SrcRC:$src)),
1257 (!cast<Instruction>(Name#r)
1258 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1259
1260 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1261 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1262 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1263
1264 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1265 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1266 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1267}
1268
1269multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1270 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1271 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1272 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001273 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1274 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001275 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001276 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1277 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1278 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1279 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001280 }
1281}
1282
Robert Khasanovcbc57032014-12-09 16:38:41 +00001283multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001284 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001285 RegisterClass SrcRC, Predicate prd> {
1286 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001287 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1288 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001289 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001290 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1291 SrcRC>, EVEX_V256;
1292 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1293 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001294 }
1295}
1296
Guy Blank7f60c992017-08-09 17:21:01 +00001297defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1298 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1299defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1300 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1301 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001302defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1303 X86VBroadcast, GR32, HasAVX512>;
1304defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1305 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001306
Igor Breger21296d22015-10-20 11:56:42 +00001307// Provide aliases for broadcast from the same register class that
1308// automatically does the extract.
1309multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1310 X86VectorVTInfo SrcInfo> {
1311 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1312 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1313 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1314}
1315
1316multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1317 AVX512VLVectorVTInfo _, Predicate prd> {
1318 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001319 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1320 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001321 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1322 EVEX_V512;
1323 // Defined separately to avoid redefinition.
1324 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1325 }
1326 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001327 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1328 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001329 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1330 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001331 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001332 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001333 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001334 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Igor Breger21296d22015-10-20 11:56:42 +00001337defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1338 avx512vl_i8_info, HasBWI>;
1339defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1340 avx512vl_i16_info, HasBWI>;
1341defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1342 avx512vl_i32_info, HasAVX512>;
1343defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1344 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001345
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001346multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1347 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001348 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001349 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1350 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001351 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001352 Sched<[SchedWriteShuffle.YMM.Folded]>,
1353 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001354}
1355
Craig Topperd6f4be92017-08-21 05:29:02 +00001356// This should be used for the AVX512DQ broadcast instructions. It disables
1357// the unmasked patterns so that we only use the DQ instructions when masking
1358// is requested.
1359multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1360 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001361 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001362 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1363 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1364 (null_frag),
1365 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001366 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001367 Sched<[SchedWriteShuffle.YMM.Folded]>,
1368 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001369}
1370
Simon Pilgrim79195582017-02-21 16:41:44 +00001371let Predicates = [HasAVX512] in {
1372 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1373 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1374 (VPBROADCASTQZm addr:$src)>;
1375}
1376
Craig Topperad3d0312017-10-10 21:07:14 +00001377let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001378 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1379 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1380 (VPBROADCASTQZ128m addr:$src)>;
1381 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1382 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001383}
1384let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001385 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1386 // This means we'll encounter truncated i32 loads; match that here.
1387 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1388 (VPBROADCASTWZ128m addr:$src)>;
1389 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1390 (VPBROADCASTWZ256m addr:$src)>;
1391 def : Pat<(v8i16 (X86VBroadcast
1392 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1393 (VPBROADCASTWZ128m addr:$src)>;
1394 def : Pat<(v16i16 (X86VBroadcast
1395 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1396 (VPBROADCASTWZ256m addr:$src)>;
1397}
1398
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001399//===----------------------------------------------------------------------===//
1400// AVX-512 BROADCAST SUBVECTORS
1401//
1402
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001403defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1404 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001405 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001406defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1407 v16f32_info, v4f32x_info>,
1408 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1409defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1410 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001411 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001412defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1413 v8f64_info, v4f64x_info>, VEX_W,
1414 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1415
Craig Topper715ad7f2016-10-16 23:29:51 +00001416let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001417def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1418 (VBROADCASTF64X4rm addr:$src)>;
1419def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1420 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001421def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1422 (VBROADCASTI64X4rm addr:$src)>;
1423def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1424 (VBROADCASTI64X4rm addr:$src)>;
1425
1426// Provide fallback in case the load node that is used in the patterns above
1427// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001428def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1429 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001430 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001431def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1432 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1433 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001434def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1435 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001436 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001437def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1438 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1439 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001440def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1441 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1442 (v16i16 VR256X:$src), 1)>;
1443def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1444 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1445 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001446
Craig Topperd6f4be92017-08-21 05:29:02 +00001447def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1448 (VBROADCASTF32X4rm addr:$src)>;
1449def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1450 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001451def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1452 (VBROADCASTI32X4rm addr:$src)>;
1453def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1454 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001455
1456// Patterns for selects of bitcasted operations.
1457def : Pat<(vselect VK16WM:$mask,
1458 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1459 (bc_v16f32 (v16i32 immAllZerosV))),
1460 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1461def : Pat<(vselect VK16WM:$mask,
1462 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1463 VR512:$src0),
1464 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1465def : Pat<(vselect VK16WM:$mask,
1466 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1467 (v16i32 immAllZerosV)),
1468 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1469def : Pat<(vselect VK16WM:$mask,
1470 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1471 VR512:$src0),
1472 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1473
1474def : Pat<(vselect VK8WM:$mask,
1475 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1476 (bc_v8f64 (v16i32 immAllZerosV))),
1477 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1478def : Pat<(vselect VK8WM:$mask,
1479 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1480 VR512:$src0),
1481 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1482def : Pat<(vselect VK8WM:$mask,
1483 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1484 (bc_v8i64 (v16i32 immAllZerosV))),
1485 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1486def : Pat<(vselect VK8WM:$mask,
1487 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1488 VR512:$src0),
1489 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001490}
1491
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001492let Predicates = [HasVLX] in {
1493defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1494 v8i32x_info, v4i32x_info>,
1495 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1496defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1497 v8f32x_info, v4f32x_info>,
1498 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001499
Craig Topperd6f4be92017-08-21 05:29:02 +00001500def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1501 (VBROADCASTF32X4Z256rm addr:$src)>;
1502def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1503 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001504def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1505 (VBROADCASTI32X4Z256rm addr:$src)>;
1506def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1507 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001508
Craig Topper5a2bd992018-02-05 08:37:37 +00001509// Patterns for selects of bitcasted operations.
1510def : Pat<(vselect VK8WM:$mask,
1511 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1512 (bc_v8f32 (v8i32 immAllZerosV))),
1513 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1514def : Pat<(vselect VK8WM:$mask,
1515 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1516 VR256X:$src0),
1517 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1518def : Pat<(vselect VK8WM:$mask,
1519 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1520 (v8i32 immAllZerosV)),
1521 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1522def : Pat<(vselect VK8WM:$mask,
1523 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1524 VR256X:$src0),
1525 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1526
1527
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001528// Provide fallback in case the load node that is used in the patterns above
1529// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001530def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1531 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1532 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001533def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001534 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001535 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001536def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1537 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1538 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001539def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001540 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001541 (v4i32 VR128X:$src), 1)>;
1542def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001543 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001544 (v8i16 VR128X:$src), 1)>;
1545def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001546 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001547 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001548}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001549
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001550let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001551defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001552 v4i64x_info, v2i64x_info>, VEX_W,
1553 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001554defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001555 v4f64x_info, v2f64x_info>, VEX_W,
1556 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001557
1558// Patterns for selects of bitcasted operations.
1559def : Pat<(vselect VK4WM:$mask,
1560 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1561 (bc_v4f64 (v8i32 immAllZerosV))),
1562 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1563def : Pat<(vselect VK4WM:$mask,
1564 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1565 VR256X:$src0),
1566 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1567def : Pat<(vselect VK4WM:$mask,
1568 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1569 (bc_v4i64 (v8i32 immAllZerosV))),
1570 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1571def : Pat<(vselect VK4WM:$mask,
1572 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1573 VR256X:$src0),
1574 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001575}
1576
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001577let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001578defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001579 v8i64_info, v2i64x_info>, VEX_W,
1580 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001581defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001582 v16i32_info, v8i32x_info>,
1583 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001584defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001585 v8f64_info, v2f64x_info>, VEX_W,
1586 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001587defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001588 v16f32_info, v8f32x_info>,
1589 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001590
1591// Patterns for selects of bitcasted operations.
1592def : Pat<(vselect VK16WM:$mask,
1593 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1594 (bc_v16f32 (v16i32 immAllZerosV))),
1595 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1596def : Pat<(vselect VK16WM:$mask,
1597 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1598 VR512:$src0),
1599 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1600def : Pat<(vselect VK16WM:$mask,
1601 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1602 (v16i32 immAllZerosV)),
1603 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1604def : Pat<(vselect VK16WM:$mask,
1605 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1606 VR512:$src0),
1607 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1608
1609def : Pat<(vselect VK8WM:$mask,
1610 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1611 (bc_v8f64 (v16i32 immAllZerosV))),
1612 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1613def : Pat<(vselect VK8WM:$mask,
1614 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1615 VR512:$src0),
1616 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1617def : Pat<(vselect VK8WM:$mask,
1618 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1619 (bc_v8i64 (v16i32 immAllZerosV))),
1620 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1621def : Pat<(vselect VK8WM:$mask,
1622 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1623 VR512:$src0),
1624 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001625}
Adam Nemet73f72e12014-06-27 00:43:38 +00001626
Igor Bregerfa798a92015-11-02 07:39:36 +00001627multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001628 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001629 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001630 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1631 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001632 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001633 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001634 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001635 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1636 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001637 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001638 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001639}
1640
1641multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001642 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1643 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001644
1645 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001646 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001647 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001648 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001649 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001650}
1651
Craig Topper51e052f2016-10-15 16:26:02 +00001652defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1653 avx512vl_i32_info, avx512vl_i64_info>;
1654defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1655 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001656
Craig Topper52317e82017-01-15 05:47:45 +00001657let Predicates = [HasVLX] in {
1658def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1659 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1660def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1661 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1662}
1663
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001664def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001665 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001666def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1667 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1668
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001669def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001670 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001671def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1672 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001673
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001674//===----------------------------------------------------------------------===//
1675// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1676//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001677multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1678 X86VectorVTInfo _, RegisterClass KRC> {
1679 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001680 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001681 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1682 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683}
1684
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001685multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001686 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1687 let Predicates = [HasCDI] in
1688 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1689 let Predicates = [HasCDI, HasVLX] in {
1690 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1691 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1692 }
1693}
1694
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001695defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001696 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001697defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001698 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699
1700//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001701// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001702
Simon Pilgrim21e89792018-04-13 14:36:59 +00001703multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
1704 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001705let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001706 // The index operand in the pattern should really be an integer type. However,
1707 // if we do that and it happens to come from a bitcast, then it becomes
1708 // difficult to find the bitcast needed to convert the index to the
1709 // destination type for the passthru since it will be folded with the bitcast
1710 // of the index operand.
1711 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001712 (ins _.RC:$src2, _.RC:$src3),
1713 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001714 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001715 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716
Craig Topper4fa3b502016-09-06 06:56:59 +00001717 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001718 (ins _.RC:$src2, _.MemOp:$src3),
1719 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001720 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001721 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001722 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001723 }
1724}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001725
Simon Pilgrim21e89792018-04-13 14:36:59 +00001726multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
1727 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001728 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001729 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001730 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1731 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1732 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001733 (_.VT (X86VPermi2X _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001734 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1735 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001736 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001737}
1738
Simon Pilgrim21e89792018-04-13 14:36:59 +00001739multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1740 X86FoldableSchedWrite sched,
Craig Topper4fa3b502016-09-06 06:56:59 +00001741 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001742 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>,
1743 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001744 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001745 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>,
1746 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1747 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>,
1748 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001749 }
1750}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001751
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001752multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001753 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001754 AVX512VLVectorVTInfo VTInfo,
1755 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001756 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001757 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001758 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001759 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1760 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001761 }
1762}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001763
Simon Pilgrim21e89792018-04-13 14:36:59 +00001764defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001765 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001766defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001767 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001768defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
1769 avx512vl_i16_info, HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
1771 avx512vl_i8_info, HasVBMI>, EVEX_CD8<8, CD8VF>;
1772defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001773 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001774defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001775 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001776
Craig Topperaad5f112015-11-30 00:13:24 +00001777// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001778multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1779 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001780 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001781let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001782 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1783 (ins IdxVT.RC:$src2, _.RC:$src3),
1784 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001785 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001786 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001787
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001788 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1789 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1790 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001791 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001792 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001793 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001794 }
1795}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001796multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1797 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001798 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001799 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001800 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1801 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1802 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1803 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001804 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001805 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1806 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001807 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001808}
1809
Simon Pilgrim21e89792018-04-13 14:36:59 +00001810multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1811 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001812 AVX512VLVectorVTInfo VTInfo,
1813 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001814 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001815 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001816 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001817 ShuffleMask.info512>, EVEX_V512;
1818 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001819 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001820 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001821 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001822 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001823 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001824 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001825 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001826 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001827 }
1828}
1829
Simon Pilgrim21e89792018-04-13 14:36:59 +00001830multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1831 X86FoldableSchedWrite sched,
1832 AVX512VLVectorVTInfo VTInfo,
1833 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001834 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001835 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001836 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001837 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001838 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001839 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001840 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001841 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001842 }
1843}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001844
Simon Pilgrim21e89792018-04-13 14:36:59 +00001845defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001846 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001847defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001848 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001849defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001850 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1851 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001852defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001853 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1854 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001855defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001856 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001857defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001858 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001859
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860//===----------------------------------------------------------------------===//
1861// AVX-512 - BLEND using mask
1862//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001863
Simon Pilgrim21e89792018-04-13 14:36:59 +00001864multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1865 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001866 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001867 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1868 (ins _.RC:$src1, _.RC:$src2),
1869 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001870 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001871 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001872 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1873 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001874 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001875 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001876 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001877 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1878 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1879 !strconcat(OpcodeStr,
1880 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001881 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001882 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001883 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1884 (ins _.RC:$src1, _.MemOp:$src2),
1885 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001886 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001887 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001888 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001889 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1890 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001891 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001892 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001893 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001894 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001895 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1896 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1897 !strconcat(OpcodeStr,
1898 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001899 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001901 }
Craig Toppera74e3082017-01-07 22:20:34 +00001902 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001903}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001904multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1905 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001906 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001907 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1908 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1909 !strconcat(OpcodeStr,
1910 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001911 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1912 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001913 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001914
Craig Topper16b20242018-02-23 20:48:44 +00001915 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1916 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1917 !strconcat(OpcodeStr,
1918 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001919 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1920 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001921 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00001922
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001923 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1924 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1925 !strconcat(OpcodeStr,
1926 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001927 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1928 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001929 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931}
1932
Simon Pilgrim3c354082018-04-30 18:18:38 +00001933multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001934 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001935 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1936 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1937 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001939 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001940 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1941 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1942 EVEX_V256;
1943 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1944 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1945 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001946 }
1947}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001948
Simon Pilgrim3c354082018-04-30 18:18:38 +00001949multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001950 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001951 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00001952 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1953 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001954
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001955 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001956 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1957 EVEX_V256;
1958 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1959 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001960 }
1961}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001962
Simon Pilgrim3c354082018-04-30 18:18:38 +00001963defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001964 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001965defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001966 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001967defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001968 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001969defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001970 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001971defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001972 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001973defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001974 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001975
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001976//===----------------------------------------------------------------------===//
1977// Compare Instructions
1978//===----------------------------------------------------------------------===//
1979
1980// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001981
Simon Pilgrim71660c62017-12-05 14:34:42 +00001982multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001983 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001984 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1985 (outs _.KRC:$dst),
1986 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1987 "vcmp${cc}"#_.Suffix,
1988 "$src2, $src1", "$src1, $src2",
1989 (OpNode (_.VT _.RC:$src1),
1990 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001991 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001992 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001993 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1994 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001995 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001996 "vcmp${cc}"#_.Suffix,
1997 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001998 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001999 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002000 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002001
2002 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2003 (outs _.KRC:$dst),
2004 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2005 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002006 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002007 (OpNodeRnd (_.VT _.RC:$src1),
2008 (_.VT _.RC:$src2),
2009 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002010 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002011 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002012 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002013 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002014 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2015 (outs VK1:$dst),
2016 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2017 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002018 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002019 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002020 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002021 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2022 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002023 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002024 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002025 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002026 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002027 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002028
2029 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2030 (outs _.KRC:$dst),
2031 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2032 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002033 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002034 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002035 }// let isAsmParserOnly = 1, hasSideEffects = 0
2036
2037 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002038 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002039 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2040 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2041 !strconcat("vcmp${cc}", _.Suffix,
2042 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2043 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2044 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002045 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002046 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002047 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2048 (outs _.KRC:$dst),
2049 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2050 !strconcat("vcmp${cc}", _.Suffix,
2051 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2052 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2053 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002054 imm:$cc))]>,
2055 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002056 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002057 }
2058}
2059
2060let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002061 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002062 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002063 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002064 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002065 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002066 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002067}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068
Craig Topper513d3fa2018-01-27 20:19:02 +00002069multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002070 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2071 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002072 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002074 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2075 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002076 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002077 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002079 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2080 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2081 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002082 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002083 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002084 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002085 def rrk : AVX512BI<opc, MRMSrcReg,
2086 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2087 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2088 "$dst {${mask}}, $src1, $src2}"),
2089 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002090 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002091 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002092 def rmk : AVX512BI<opc, MRMSrcMem,
2093 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2094 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2095 "$dst {${mask}}, $src1, $src2}"),
2096 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2097 (OpNode (_.VT _.RC:$src1),
2098 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002099 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002100 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101}
2102
Craig Topper513d3fa2018-01-27 20:19:02 +00002103multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002104 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2105 bit IsCommutable> :
2106 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002107 def rmb : AVX512BI<opc, MRMSrcMem,
2108 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2109 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2110 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2111 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002112 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002113 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002114 def rmbk : AVX512BI<opc, MRMSrcMem,
2115 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2116 _.ScalarMemOp:$src2),
2117 !strconcat(OpcodeStr,
2118 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2119 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2120 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2121 (OpNode (_.VT _.RC:$src1),
2122 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002123 (_.ScalarLdFrag addr:$src2)))))]>,
2124 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002125 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002126}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127
Craig Topper513d3fa2018-01-27 20:19:02 +00002128multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002129 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002130 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2131 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002132 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002133 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2134 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002135
2136 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002137 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2138 VTInfo.info256, IsCommutable>, EVEX_V256;
2139 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2140 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002141 }
2142}
2143
2144multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002145 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002146 AVX512VLVectorVTInfo VTInfo,
2147 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002148 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002149 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2150 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002151
2152 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002153 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2154 VTInfo.info256, IsCommutable>, EVEX_V256;
2155 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2156 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002157 }
2158}
2159
Craig Topper9471a7c2018-02-19 19:23:31 +00002160// This fragment treats X86cmpm as commutable to help match loads in both
2161// operands for PCMPEQ.
2162def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2163 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002164def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2165 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2166
Simon Pilgrim21e89792018-04-13 14:36:59 +00002167// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002168defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002169 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002170 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002171
Craig Topper9471a7c2018-02-19 19:23:31 +00002172defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002173 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002174 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002175
Craig Topper9471a7c2018-02-19 19:23:31 +00002176defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002177 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002178 EVEX_CD8<32, CD8VF>;
2179
Craig Topper9471a7c2018-02-19 19:23:31 +00002180defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002181 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002182 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2183
2184defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002185 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002186 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002187
2188defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002189 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002190 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002191
Robert Khasanovf70f7982014-09-18 14:06:55 +00002192defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002193 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002194 EVEX_CD8<32, CD8VF>;
2195
Robert Khasanovf70f7982014-09-18 14:06:55 +00002196defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002197 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002198 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199
Craig Toppera88306e2017-10-10 06:36:46 +00002200// Transforms to swizzle an immediate to help matching memory operand in first
2201// operand.
2202def CommutePCMPCC : SDNodeXForm<imm, [{
2203 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002204 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002205 return getI8Imm(Imm, SDLoc(N));
2206}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002207
Robert Khasanov29e3b962014-08-27 09:34:37 +00002208multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002209 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002210 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002212 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002213 !strconcat("vpcmp${cc}", Suffix,
2214 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002215 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002216 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002217 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002219 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002220 !strconcat("vpcmp${cc}", Suffix,
2221 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002222 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2223 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002224 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002225 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002226 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002227 def rrik : AVX512AIi8<opc, MRMSrcReg,
2228 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002229 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002230 !strconcat("vpcmp${cc}", Suffix,
2231 "\t{$src2, $src1, $dst {${mask}}|",
2232 "$dst {${mask}}, $src1, $src2}"),
2233 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2234 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002235 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002236 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002237 def rmik : AVX512AIi8<opc, MRMSrcMem,
2238 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002239 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002240 !strconcat("vpcmp${cc}", Suffix,
2241 "\t{$src2, $src1, $dst {${mask}}|",
2242 "$dst {${mask}}, $src1, $src2}"),
2243 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2244 (OpNode (_.VT _.RC:$src1),
2245 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002246 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002247 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002248
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002250 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002252 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002253 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002254 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002255 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002256 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002258 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002259 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002260 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002261 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002262 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2263 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002264 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002265 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002266 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002267 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002268 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002269 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2271 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002272 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002273 !strconcat("vpcmp", Suffix,
2274 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002275 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002276 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277 }
Craig Toppera88306e2017-10-10 06:36:46 +00002278
2279 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2280 (_.VT _.RC:$src1), imm:$cc),
2281 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2282 (CommutePCMPCC imm:$cc))>;
2283
2284 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2285 (_.VT _.RC:$src1), imm:$cc)),
2286 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2287 _.RC:$src1, addr:$src2,
2288 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289}
2290
Robert Khasanov29e3b962014-08-27 09:34:37 +00002291multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002292 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
2293 avx512_icmp_cc<opc, Suffix, OpNode, sched, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002294 def rmib : AVX512AIi8<opc, MRMSrcMem,
2295 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002296 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002297 !strconcat("vpcmp${cc}", Suffix,
2298 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2299 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2300 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2301 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002302 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002303 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002304 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2305 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002306 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002307 !strconcat("vpcmp${cc}", Suffix,
2308 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2309 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2310 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2311 (OpNode (_.VT _.RC:$src1),
2312 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002313 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002314 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315
Robert Khasanov29e3b962014-08-27 09:34:37 +00002316 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002317 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002318 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2319 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002320 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002321 !strconcat("vpcmp", Suffix,
2322 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002323 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002324 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002325 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2326 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002327 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 !strconcat("vpcmp", Suffix,
2329 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002330 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002331 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002332 }
Craig Toppera88306e2017-10-10 06:36:46 +00002333
2334 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2335 (_.VT _.RC:$src1), imm:$cc),
2336 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2337 (CommutePCMPCC imm:$cc))>;
2338
2339 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2340 (_.ScalarLdFrag addr:$src2)),
2341 (_.VT _.RC:$src1), imm:$cc)),
2342 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2343 _.RC:$src1, addr:$src2,
2344 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002345}
2346
2347multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002348 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002349 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002350 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002351 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002352 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002353
2354 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002355 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched.YMM, VTInfo.info256>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002356 EVEX_V256;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002357 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched.XMM, VTInfo.info128>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002358 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002359 }
2360}
2361
2362multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002363 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002364 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002365 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002366 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.ZMM,
2367 VTInfo.info512>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002368
2369 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002370 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.YMM,
2371 VTInfo.info256>, EVEX_V256;
2372 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.XMM,
2373 VTInfo.info128>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002374 }
2375}
2376
Simon Pilgrim21e89792018-04-13 14:36:59 +00002377// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002378defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002379 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002380defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002381 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002382
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002383defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002384 avx512vl_i16_info, HasBWI>,
2385 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002386defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002387 avx512vl_i16_info, HasBWI>,
2388 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002389
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002390defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002391 avx512vl_i32_info, HasAVX512>,
2392 EVEX_CD8<32, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002393defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002394 avx512vl_i32_info, HasAVX512>,
2395 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002396
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002397defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002398 avx512vl_i64_info, HasAVX512>,
2399 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002400defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002401 avx512vl_i64_info, HasAVX512>,
2402 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403
Simon Pilgrim21e89792018-04-13 14:36:59 +00002404multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002405 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2406 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2407 "vcmp${cc}"#_.Suffix,
2408 "$src2, $src1", "$src1, $src2",
2409 (X86cmpm (_.VT _.RC:$src1),
2410 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002411 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002412 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002413
Craig Toppere1cac152016-06-07 07:27:54 +00002414 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2415 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2416 "vcmp${cc}"#_.Suffix,
2417 "$src2, $src1", "$src1, $src2",
2418 (X86cmpm (_.VT _.RC:$src1),
2419 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002420 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002421 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002422
Craig Toppere1cac152016-06-07 07:27:54 +00002423 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2424 (outs _.KRC:$dst),
2425 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2426 "vcmp${cc}"#_.Suffix,
2427 "${src2}"##_.BroadcastStr##", $src1",
2428 "$src1, ${src2}"##_.BroadcastStr,
2429 (X86cmpm (_.VT _.RC:$src1),
2430 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002431 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002432 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002434 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002435 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2436 (outs _.KRC:$dst),
2437 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2438 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002439 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002440 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002441
2442 let mayLoad = 1 in {
2443 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2444 (outs _.KRC:$dst),
2445 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2446 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002447 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002448 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002449
2450 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2451 (outs _.KRC:$dst),
2452 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2453 "vcmp"#_.Suffix,
2454 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002455 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002456 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002457 }
Craig Topper61956982017-09-30 17:02:39 +00002458 }
2459
2460 // Patterns for selecting with loads in other operand.
2461 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2462 CommutableCMPCC:$cc),
2463 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2464 imm:$cc)>;
2465
2466 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2467 (_.VT _.RC:$src1),
2468 CommutableCMPCC:$cc)),
2469 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2470 _.RC:$src1, addr:$src2,
2471 imm:$cc)>;
2472
2473 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2474 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2475 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2476 imm:$cc)>;
2477
2478 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2479 (_.ScalarLdFrag addr:$src2)),
2480 (_.VT _.RC:$src1),
2481 CommutableCMPCC:$cc)),
2482 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2483 _.RC:$src1, addr:$src2,
2484 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002485}
2486
Simon Pilgrim21e89792018-04-13 14:36:59 +00002487multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002488 // comparison code form (VCMP[EQ/LT/LE/...]
2489 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2490 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2491 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002492 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002493 (X86cmpmRnd (_.VT _.RC:$src1),
2494 (_.VT _.RC:$src2),
2495 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002496 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002497 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002498
2499 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2500 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2501 (outs _.KRC:$dst),
2502 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2503 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002504 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002505 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002506 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002507 }
2508}
2509
Simon Pilgrimc546f942018-05-01 16:50:16 +00002510multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002511 let Predicates = [HasAVX512] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002512 defm Z : avx512_vcmp_common<sched.ZMM, _.info512>,
2513 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002514
2515 }
2516 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002517 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128>, EVEX_V128;
2518 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 }
2520}
2521
Simon Pilgrimc546f942018-05-01 16:50:16 +00002522defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002523 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002524defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002525 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526
Craig Topper61956982017-09-30 17:02:39 +00002527// Patterns to select fp compares with load as first operand.
2528let Predicates = [HasAVX512] in {
2529 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2530 CommutableCMPCC:$cc)),
2531 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2532
2533 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2534 CommutableCMPCC:$cc)),
2535 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2536}
2537
Asaf Badouh572bbce2015-09-20 08:46:07 +00002538// ----------------------------------------------------------------
2539// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002540//handle fpclass instruction mask = op(reg_scalar,imm)
2541// op(mem_scalar,imm)
2542multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002543 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002544 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002545 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002546 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002547 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002548 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002549 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002550 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002551 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002552 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2553 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2554 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002555 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002556 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002557 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002558 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002559 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002560 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002561 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002562 OpcodeStr##_.Suffix##
2563 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2564 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002565 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002566 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002567 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002568 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002569 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002570 OpcodeStr##_.Suffix##
2571 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002572 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002573 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002574 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002575 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002576 }
2577}
2578
Asaf Badouh572bbce2015-09-20 08:46:07 +00002579//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2580// fpclass(reg_vec, mem_vec, imm)
2581// fpclass(reg_vec, broadcast(eltVt), imm)
2582multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002583 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002584 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002585 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002586 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2587 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002588 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002589 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002590 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002591 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002592 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2593 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2594 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002595 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002596 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002597 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002598 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002599 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002600 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2601 (ins _.MemOp:$src1, i32u8imm:$src2),
2602 OpcodeStr##_.Suffix##mem#
2603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002604 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002605 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002606 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002607 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002608 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2609 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2610 OpcodeStr##_.Suffix##mem#
2611 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002612 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002613 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002614 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002615 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002616 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2617 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2618 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2619 _.BroadcastStr##", $dst|$dst, ${src1}"
2620 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002621 [(set _.KRC:$dst,(OpNode
2622 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002623 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002624 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002625 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002626 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2627 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2628 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2629 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2630 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002631 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002632 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002633 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002634 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002635 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002636 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002637}
2638
Simon Pilgrim54c60832017-12-01 16:51:48 +00002639multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2640 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002641 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002642 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002643 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002644 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002645 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002646 }
2647 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002648 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002649 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002650 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002651 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002652 }
2653}
2654
2655multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002656 bits<8> opcScalar, SDNode VecOpNode,
2657 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2658 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002659 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002660 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002661 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002662 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002663 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002664 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002665 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002666 sched.Scl, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002667 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002668 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002669 sched.Scl, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002670 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002671}
2672
Asaf Badouh696e8e02015-10-18 11:04:38 +00002673defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002674 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002675 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002676
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002677//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678// Mask register copy, including
2679// - copy between mask registers
2680// - load/store mask registers
2681// - copy from GPR to mask register and vice versa
2682//
2683multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2684 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002685 ValueType vvt, X86MemOperand x86memop> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002686 let hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002687 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002688 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2689 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002690 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2691 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002692 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002693 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002694 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2695 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002696 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002697 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698}
2699
2700multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2701 string OpcodeStr,
2702 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002703 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002704 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002705 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2706 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002707 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002708 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2709 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002710 }
2711}
2712
Robert Khasanov74acbb72014-07-23 14:49:42 +00002713let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002714 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002715 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2716 VEX, PD;
2717
2718let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002719 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002720 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002721 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002722
2723let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002724 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2725 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002726 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2727 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002728 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2729 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002730 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2731 VEX, XD, VEX_W;
2732}
2733
2734// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002735def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002736 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002737def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002738 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002739
2740def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002741 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002742def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002743 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002744
2745def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002746 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002747def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002748 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002749
2750def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002751 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002752def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002753 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002754
2755def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2756 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2757def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2758 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2759def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2760 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2761def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2762 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763
Robert Khasanov74acbb72014-07-23 14:49:42 +00002764// Load/store kreg
2765let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002766 def : Pat<(store VK1:$src, addr:$dst),
2767 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002768
Craig Topperbe315852018-03-04 01:48:00 +00002769 def : Pat<(v1i1 (load addr:$src)),
2770 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002771 def : Pat<(v2i1 (load addr:$src)),
2772 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2773 def : Pat<(v4i1 (load addr:$src)),
2774 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002775}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002776
Robert Khasanov74acbb72014-07-23 14:49:42 +00002777let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002778 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2779 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002780}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002781
Robert Khasanov74acbb72014-07-23 14:49:42 +00002782let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002783 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2784 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2785 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002786
Guy Blank548e22a2017-05-19 12:35:15 +00002787 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2788 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002789 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002790
Guy Blank548e22a2017-05-19 12:35:15 +00002791 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2792 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2793 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2794 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2795 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2796 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2797 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002798
Craig Topper26a701f2018-01-23 05:36:53 +00002799 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2800 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002801 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002802 (KMOVWkr (AND32ri8
2803 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2804 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806
2807// Mask unary operation
2808// - KNOT
2809multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002810 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002811 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002812 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002814 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002815 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002816 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817}
2818
Robert Khasanov74acbb72014-07-23 14:49:42 +00002819multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002820 SDPatternOperator OpNode,
2821 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002822 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002823 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002824 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002825 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002826 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002827 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002828 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002829 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830}
2831
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002832// TODO - do we need a X86SchedWriteWidths::KMASK type?
2833defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834
Robert Khasanov74acbb72014-07-23 14:49:42 +00002835// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002836let Predicates = [HasAVX512, NoDQI] in
2837def : Pat<(vnot VK8:$src),
2838 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2839
2840def : Pat<(vnot VK4:$src),
2841 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2842def : Pat<(vnot VK2:$src),
2843 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844
2845// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002846// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002848 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002849 X86FoldableSchedWrite sched, Predicate prd,
2850 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002851 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2853 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002854 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002855 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002856 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857}
2858
Robert Khasanov595683d2014-07-28 13:46:45 +00002859multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002860 SDPatternOperator OpNode,
2861 X86FoldableSchedWrite sched, bit IsCommutable,
2862 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002863 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002864 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002865 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002866 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002867 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002868 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002869 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002870 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002871}
2872
2873def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2874def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002875// These nodes use 'vnot' instead of 'not' to support vectors.
2876def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2877def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002879// TODO - do we need a X86SchedWriteWidths::KMASK type?
2880defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2881defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2882defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2883defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2884defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2885defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002886
Craig Topper7b9cc142016-11-03 06:04:28 +00002887multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2888 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002889 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2890 // for the DQI set, this type is legal and KxxxB instruction is used
2891 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002892 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002893 (COPY_TO_REGCLASS
2894 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2895 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2896
2897 // All types smaller than 8 bits require conversion anyway
2898 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2899 (COPY_TO_REGCLASS (Inst
2900 (COPY_TO_REGCLASS VK1:$src1, VK16),
2901 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002902 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002903 (COPY_TO_REGCLASS (Inst
2904 (COPY_TO_REGCLASS VK2:$src1, VK16),
2905 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002906 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002907 (COPY_TO_REGCLASS (Inst
2908 (COPY_TO_REGCLASS VK4:$src1, VK16),
2909 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002910}
2911
Craig Topper7b9cc142016-11-03 06:04:28 +00002912defm : avx512_binop_pat<and, and, KANDWrr>;
2913defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2914defm : avx512_binop_pat<or, or, KORWrr>;
2915defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2916defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002919multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002920 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
2921 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002922 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002923 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002924 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2925 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002926 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002927 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002928
2929 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2930 (!cast<Instruction>(NAME##rr)
2931 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2932 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2933 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934}
2935
Simon Pilgrim21e89792018-04-13 14:36:59 +00002936defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
2937defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
2938defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940// Mask bit testing
2941multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002942 SDNode OpNode, X86FoldableSchedWrite sched,
2943 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00002944 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002946 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002947 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002948 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949}
2950
Igor Breger5ea0a6812015-08-31 13:30:19 +00002951multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002952 X86FoldableSchedWrite sched,
2953 Predicate prdW = HasAVX512> {
2954 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002955 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002956 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002957 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002958 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002959 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002960 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002961 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962}
2963
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002964// TODO - do we need a X86SchedWriteWidths::KMASK type?
2965defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
2966defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002967
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968// Mask shift
2969multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002970 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002972 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002974 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002975 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002976 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977}
2978
2979multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002980 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002981 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002982 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002983 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002984 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002985 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002986 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002987 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002988 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002989 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002990 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992}
2993
Simon Pilgrim21e89792018-04-13 14:36:59 +00002994defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
2995defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996
Craig Topper513d3fa2018-01-27 20:19:02 +00002997multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00002998 X86VectorVTInfo Narrow,
2999 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003000 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003001 (Narrow.VT Narrow.RC:$src2))),
3002 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003003 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003004 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3005 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3006 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003007
Craig Topper5e4b4532018-01-27 23:49:14 +00003008 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3009 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003010 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003011 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003012 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003013 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3014 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3015 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3016 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003017}
3018
3019multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003020 X86VectorVTInfo Narrow,
3021 X86VectorVTInfo Wide> {
3022def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3023 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3024 (COPY_TO_REGCLASS
3025 (!cast<Instruction>(InstStr##Zrri)
3026 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3027 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3028 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003029
Craig Topperd58c1652018-01-07 18:20:37 +00003030def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3031 (OpNode (Narrow.VT Narrow.RC:$src1),
3032 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3033 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3034 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3035 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3036 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3037 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003038}
3039
3040let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003041 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003042 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003043
Craig Topperd58c1652018-01-07 18:20:37 +00003044 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003045 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003046
3047 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003048 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003049
3050 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003051 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003052
3053 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3054 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3055 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3056
3057 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3058 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3059 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3060
3061 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3062 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3063 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3064
3065 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3066 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3067 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003068}
3069
Craig Toppera2018e792018-01-08 06:53:52 +00003070let Predicates = [HasBWI, NoVLX] in {
3071 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003072 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003073
3074 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003075 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003076
3077 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003078 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003079
3080 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003081 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003082
3083 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3084 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3085
3086 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3087 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3088
3089 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3090 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3091
3092 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3093 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3094}
3095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096// Mask setting all 0s or 1s
3097multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3098 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003099 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3100 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3102 [(set KRC:$dst, (VT Val))]>;
3103}
3104
3105multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003107 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3108 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109}
3110
3111defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3112defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3113
3114// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3115let Predicates = [HasAVX512] in {
3116 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003117 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3118 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003119 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003121 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3122 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003123 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003125
3126// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3127multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3128 RegisterClass RC, ValueType VT> {
3129 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3130 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003131
Igor Bregerf1bd7612016-03-06 07:46:03 +00003132 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003133 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003134}
Guy Blank548e22a2017-05-19 12:35:15 +00003135defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3136defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3137defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3138defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3139defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3140defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003141
3142defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3143defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3144defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3145defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3146defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3147
3148defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3149defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3150defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3151defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3152
3153defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3154defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3155defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3156
3157defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3158defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3159
3160defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162//===----------------------------------------------------------------------===//
3163// AVX-512 - Aligned and unaligned load and store
3164//
3165
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003166multiclass avx512_load<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003167 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003168 X86SchedWriteMoveLS Sched, bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003169 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003170 let hasSideEffects = 0 in {
3171 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003172 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003173 _.ExeDomain>, EVEX, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003174 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3175 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003176 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003177 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003178 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003179 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003180 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003181 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003182
Simon Pilgrimdf052512017-12-06 17:59:26 +00003183 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003184 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003185 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003186 !if(NoRMPattern, [],
3187 [(set _.RC:$dst,
3188 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003189 _.ExeDomain>, EVEX, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003190
Craig Topper63e2cd62017-01-14 07:50:52 +00003191 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003192 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3193 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3194 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3195 "${dst} {${mask}}, $src1}"),
3196 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3197 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003198 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003199 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003200 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3201 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003202 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3203 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003204 [(set _.RC:$dst, (_.VT
3205 (vselect _.KRCWM:$mask,
3206 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003207 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003208 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003209 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003210 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3211 (ins _.KRCWM:$mask, _.MemOp:$src),
3212 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3213 "${dst} {${mask}} {z}, $src}",
3214 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3215 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003216 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003217 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003218 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3219 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3220
3221 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3222 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3223
3224 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3225 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3226 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227}
3228
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003229multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003230 AVX512VLVectorVTInfo _, Predicate prd,
3231 X86SchedWriteMoveLSWidths Sched,
3232 bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003233 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003234 defm Z : avx512_load<opc, OpcodeStr, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003235 _.info512.AlignedLdFrag, masked_load_aligned512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003236 Sched.ZMM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003237
3238 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003239 defm Z256 : avx512_load<opc, OpcodeStr, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003240 _.info256.AlignedLdFrag, masked_load_aligned256,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003241 Sched.YMM, NoRMPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003242 defm Z128 : avx512_load<opc, OpcodeStr, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003243 _.info128.AlignedLdFrag, masked_load_aligned128,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003244 Sched.XMM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003245 }
3246}
3247
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003248multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003249 AVX512VLVectorVTInfo _, Predicate prd,
3250 X86SchedWriteMoveLSWidths Sched,
3251 bit NoRMPattern = 0,
3252 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003253 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003254 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003255 masked_load_unaligned, Sched.ZMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003256 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003257
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003258 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003259 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003260 masked_load_unaligned, Sched.YMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003261 SelectOprr>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003262 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003263 masked_load_unaligned, Sched.XMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003264 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003265 }
3266}
3267
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003268multiclass avx512_store<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003269 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003270 string Name, X86SchedWriteMoveLS Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003271 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003272 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003273 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3274 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003275 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003276 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003277 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3278 (ins _.KRCWM:$mask, _.RC:$src),
3279 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3280 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003281 [], _.ExeDomain>, EVEX, EVEX_K,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003282 FoldGenData<Name#rrk>, Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003283 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003284 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003285 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003286 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003287 [], _.ExeDomain>, EVEX, EVEX_KZ,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003288 FoldGenData<Name#rrkz>, Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003289 }
Igor Breger81b79de2015-11-19 07:43:43 +00003290
Craig Topper2462a712017-08-01 15:31:24 +00003291 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003292 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003294 !if(NoMRPattern, [],
3295 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003296 _.ExeDomain>, EVEX, Sched<[Sched.MR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003297 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003298 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3299 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrimead11e42018-05-11 12:46:54 +00003300 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003301
3302 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3303 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3304 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003305}
3306
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003307multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003308 AVX512VLVectorVTInfo _, Predicate prd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003309 string Name, X86SchedWriteMoveLSWidths Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003310 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003311 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003312 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003313 masked_store_unaligned, Name#Z, Sched.ZMM,
Craig Topper9eec2022018-04-05 18:38:45 +00003314 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003315 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003316 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003317 masked_store_unaligned, Name#Z256, Sched.YMM,
3318 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003319 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003320 masked_store_unaligned, Name#Z128, Sched.XMM,
3321 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003322 }
3323}
3324
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003325multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003326 AVX512VLVectorVTInfo _, Predicate prd,
3327 string Name, X86SchedWriteMoveLSWidths Sched,
3328 bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003329 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003330 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003331 masked_store_aligned512, Name#Z, Sched.ZMM,
Craig Topper571231a2018-01-29 23:27:23 +00003332 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003333
3334 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003335 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003336 masked_store_aligned256, Name#Z256, Sched.YMM,
3337 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003338 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003339 masked_store_aligned128, Name#Z128, Sched.XMM,
3340 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003341 }
3342}
3343
3344defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003345 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003346 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003347 HasAVX512, "VMOVAPS",
3348 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003349 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003350
3351defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003352 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003353 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003354 HasAVX512, "VMOVAPD",
3355 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003356 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003357
Craig Topperc9293492016-02-26 06:50:29 +00003358defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003359 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003360 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003361 "VMOVUPS", SchedWriteFMoveLS>,
3362 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003363
Craig Topper4e7b8882016-10-03 02:00:29 +00003364defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003365 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003366 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003367 "VMOVUPD", SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003368 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003369
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003370defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003371 HasAVX512, SchedWriteVecMoveLS, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003372 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003373 HasAVX512, "VMOVDQA32",
3374 SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003375 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003376
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003377defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003378 HasAVX512, SchedWriteVecMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003379 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003380 HasAVX512, "VMOVDQA64",
3381 SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003382 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003383
Craig Topper9eec2022018-04-05 18:38:45 +00003384defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003385 SchedWriteVecMoveLS, 1>,
3386 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3387 "VMOVDQU8", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003388 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003389
Craig Topper9eec2022018-04-05 18:38:45 +00003390defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003391 SchedWriteVecMoveLS, 1>,
3392 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3393 "VMOVDQU16", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003394 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003395
Craig Topperc9293492016-02-26 06:50:29 +00003396defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003397 SchedWriteVecMoveLS, 1, null_frag>,
3398 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
3399 "VMOVDQU32", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003400 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003401
Craig Topperc9293492016-02-26 06:50:29 +00003402defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003403 SchedWriteVecMoveLS, 0, null_frag>,
3404 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
3405 "VMOVDQU64", SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003406 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003407
Craig Topperd875d6b2016-09-29 06:07:09 +00003408// Special instructions to help with spilling when we don't have VLX. We need
3409// to load or store from a ZMM register instead. These are converted in
3410// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003411let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003412 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3413def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003414 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003415def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003416 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003417def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003418 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003419def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003420 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003421}
3422
Simon Pilgrimdf052512017-12-06 17:59:26 +00003423let isPseudo = 1, SchedRW = [WriteStore], mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003424def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003425 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003426def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003427 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003428def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003429 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003430def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003431 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003432}
3433
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003434def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003435 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003436 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003437 VK8), VR512:$src)>;
3438
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003439def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003440 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003441 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003442
Craig Topper33c550c2016-05-22 00:39:30 +00003443// These patterns exist to prevent the above patterns from introducing a second
3444// mask inversion when one already exists.
3445def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3446 (bc_v8i64 (v16i32 immAllZerosV)),
3447 (v8i64 VR512:$src))),
3448 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3449def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3450 (v16i32 immAllZerosV),
3451 (v16i32 VR512:$src))),
3452 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3453
Craig Topperfc3ce492018-01-01 01:11:29 +00003454multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3455 X86VectorVTInfo Wide> {
3456 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3457 Narrow.RC:$src1, Narrow.RC:$src0)),
3458 (EXTRACT_SUBREG
3459 (Wide.VT
3460 (!cast<Instruction>(InstrStr#"rrk")
3461 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3462 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3463 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3464 Narrow.SubRegIdx)>;
3465
3466 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3467 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3468 (EXTRACT_SUBREG
3469 (Wide.VT
3470 (!cast<Instruction>(InstrStr#"rrkz")
3471 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3472 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3473 Narrow.SubRegIdx)>;
3474}
3475
Craig Topper96ab6fd2017-01-09 04:19:34 +00003476// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3477// available. Use a 512-bit operation and extract.
3478let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003479 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3480 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003481 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3482 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003483
3484 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3485 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3486 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3487 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003488}
3489
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003490let Predicates = [HasBWI, NoVLX] in {
3491 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3492 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3493
3494 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3495 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3496}
3497
Craig Topper2462a712017-08-01 15:31:24 +00003498let Predicates = [HasAVX512] in {
3499 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003500 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3501 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003502 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003503 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003504 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003505 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3506 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3507 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003508 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003509 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003510 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003511 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003512}
3513
3514let Predicates = [HasVLX] in {
3515 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003516 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3517 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003518 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003519 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003520 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003521 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3522 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3523 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003524 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003525 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003526 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003527 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003528
Craig Topper2462a712017-08-01 15:31:24 +00003529 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003530 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3531 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003532 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003533 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003534 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003535 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3536 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3537 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003538 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003539 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003540 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003541 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003542}
3543
Craig Topper80075a52017-08-27 19:03:36 +00003544multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3545 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3546 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3547 (bitconvert
3548 (To.VT (extract_subvector
3549 (From.VT From.RC:$src), (iPTR 0)))),
3550 To.RC:$src0)),
3551 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3552 Cast.RC:$src0, Cast.KRCWM:$mask,
3553 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3554
3555 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3556 (bitconvert
3557 (To.VT (extract_subvector
3558 (From.VT From.RC:$src), (iPTR 0)))),
3559 Cast.ImmAllZerosV)),
3560 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3561 Cast.KRCWM:$mask,
3562 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3563}
3564
3565
Craig Topperd27386a2017-08-25 23:34:59 +00003566let Predicates = [HasVLX] in {
3567// A masked extract from the first 128-bits of a 256-bit vector can be
3568// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003569defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3570defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3571defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3572defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3573defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3574defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3575defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3576defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3577defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3578defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3579defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3580defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003581
3582// A masked extract from the first 128-bits of a 512-bit vector can be
3583// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003584defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3585defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3586defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3587defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3588defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3589defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3590defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3591defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3592defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3593defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3594defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3595defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003596
3597// A masked extract from the first 256-bits of a 512-bit vector can be
3598// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003599defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3600defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3601defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3602defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3603defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3604defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3605defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3606defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3607defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3608defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3609defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3610defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003611}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003612
3613// Move Int Doubleword to Packed Double Int
3614//
3615let ExeDomain = SSEPackedInt in {
3616def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3617 "vmovd\t{$src, $dst|$dst, $src}",
3618 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003619 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003620 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003621def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003622 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003624 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
3625 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003626def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003627 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003629 (v2i64 (scalar_to_vector GR64:$src)))]>,
3630 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003631let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3632def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3633 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003634 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003635 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003636let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003637def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003638 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003639 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
3640 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003641def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3642 "vmovq\t{$src, $dst|$dst, $src}",
3643 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003644 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003645def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003646 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003647 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
3648 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003649def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003650 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003651 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
3652 EVEX, VEX_W, Sched<[WriteStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003653 EVEX_CD8<64, CD8VT1>;
3654}
3655} // ExeDomain = SSEPackedInt
3656
3657// Move Int Doubleword to Single Scalar
3658//
3659let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3660def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3661 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003662 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
3663 EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003664
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003665def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003666 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003667 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
3668 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003669} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3670
3671// Move doubleword from xmm register to r/m32
3672//
3673let ExeDomain = SSEPackedInt in {
3674def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3675 "vmovd\t{$src, $dst|$dst, $src}",
3676 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003677 (iPTR 0)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003678 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003679def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003680 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003681 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003682 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003683 (iPTR 0))), addr:$dst)]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003684 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003685} // ExeDomain = SSEPackedInt
3686
3687// Move quadword from xmm1 register to r/m64
3688//
3689let ExeDomain = SSEPackedInt in {
3690def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3691 "vmovq\t{$src, $dst|$dst, $src}",
3692 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003693 (iPTR 0)))]>,
3694 PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003695 Requires<[HasAVX512, In64BitMode]>;
3696
Craig Topperc648c9b2015-12-28 06:11:42 +00003697let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3698def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003699 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
3700 EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003701 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702
Craig Topperc648c9b2015-12-28 06:11:42 +00003703def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3704 (ins i64mem:$dst, VR128X:$src),
3705 "vmovq\t{$src, $dst|$dst, $src}",
3706 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003707 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003708 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003709 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3710
3711let hasSideEffects = 0 in
3712def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003713 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003714 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003715 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003716} // ExeDomain = SSEPackedInt
3717
3718// Move Scalar Single to Double Int
3719//
3720let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3721def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3722 (ins FR32X:$src),
3723 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003724 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
3725 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003726def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003728 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003729 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
3730 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003731} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3732
3733// Move Quadword Int to Packed Quadword Int
3734//
3735let ExeDomain = SSEPackedInt in {
3736def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3737 (ins i64mem:$src),
3738 "vmovq\t{$src, $dst|$dst, $src}",
3739 [(set VR128X:$dst,
3740 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003741 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003742} // ExeDomain = SSEPackedInt
3743
Craig Topper29476ab2018-01-05 21:57:23 +00003744// Allow "vmovd" but print "vmovq".
3745def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3746 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3747def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3748 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3749
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003750//===----------------------------------------------------------------------===//
3751// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003752//===----------------------------------------------------------------------===//
3753
Craig Topperc7de3a12016-07-29 02:49:08 +00003754multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003755 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003756 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003757 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003758 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003759 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003760 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003761 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003762 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003763 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3764 "$dst {${mask}} {z}, $src1, $src2}"),
3765 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003766 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003767 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003768 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003769 let Constraints = "$src0 = $dst" in
3770 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003771 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003772 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3773 "$dst {${mask}}, $src1, $src2}"),
3774 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003775 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003776 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003777 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003778 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003779 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3780 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3781 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003782 _.ExeDomain>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003783 let mayLoad = 1, hasSideEffects = 0 in {
3784 let Constraints = "$src0 = $dst" in
3785 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3786 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3787 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3788 "$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003789 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003790 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3791 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3792 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3793 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003794 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003795 }
Craig Toppere1cac152016-06-07 07:27:54 +00003796 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3797 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003798 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003799 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003800 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003801 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3802 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3803 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003804 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003805}
3806
Asaf Badouh41ecf462015-12-06 13:26:56 +00003807defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3808 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809
Asaf Badouh41ecf462015-12-06 13:26:56 +00003810defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3811 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812
Ayman Musa46af8f92016-11-13 14:29:32 +00003813
3814multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3815 PatLeaf ZeroFP, X86VectorVTInfo _> {
3816
3817def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003818 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003819 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003820 (_.EltVT _.FRC:$src1),
3821 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003822 (!cast<Instruction>(InstrStr#rrk)
3823 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003824 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003825 (_.VT _.RC:$src0),
3826 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003827
3828def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003829 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003830 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003831 (_.EltVT _.FRC:$src1),
3832 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003833 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003834 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003835 (_.VT _.RC:$src0),
3836 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003837}
3838
3839multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3840 dag Mask, RegisterClass MaskRC> {
3841
3842def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003843 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003844 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003845 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003846 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003847 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003848 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003849
3850}
3851
Craig Topper058f2f62017-03-28 16:35:29 +00003852multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3853 AVX512VLVectorVTInfo _,
3854 dag Mask, RegisterClass MaskRC,
3855 SubRegIndex subreg> {
3856
3857def : Pat<(masked_store addr:$dst, Mask,
3858 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003859 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003860 (iPTR 0)))),
3861 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003862 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003863 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3864
3865}
3866
Craig Topper1ee19ae2018-05-10 21:49:16 +00003867// This matches the more recent codegen from clang that avoids emitting a 512
3868// bit masked store directly. Codegen will widen 128-bit masked store to 512
3869// bits on AVX512F only targets.
3870multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
3871 AVX512VLVectorVTInfo _,
3872 dag Mask512, dag Mask128,
3873 RegisterClass MaskRC,
3874 SubRegIndex subreg> {
3875
3876// AVX512F pattern.
3877def : Pat<(masked_store addr:$dst, Mask512,
3878 (_.info512.VT (insert_subvector undef,
3879 (_.info128.VT _.info128.RC:$src),
3880 (iPTR 0)))),
3881 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3882 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3883 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3884
3885// AVX512VL pattern.
3886def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
3887 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3888 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3889 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3890}
3891
Ayman Musa46af8f92016-11-13 14:29:32 +00003892multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3893 dag Mask, RegisterClass MaskRC> {
3894
3895def : Pat<(_.info128.VT (extract_subvector
3896 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003897 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003898 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003899 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003900 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003901 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003902 addr:$srcAddr)>;
3903
3904def : Pat<(_.info128.VT (extract_subvector
3905 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3906 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003907 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003908 (iPTR 0))))),
3909 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003910 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003911 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003912 addr:$srcAddr)>;
3913
3914}
3915
Craig Topper058f2f62017-03-28 16:35:29 +00003916multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3917 AVX512VLVectorVTInfo _,
3918 dag Mask, RegisterClass MaskRC,
3919 SubRegIndex subreg> {
3920
3921def : Pat<(_.info128.VT (extract_subvector
3922 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3923 (_.info512.VT (bitconvert
3924 (v16i32 immAllZerosV))))),
3925 (iPTR 0))),
3926 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003927 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003928 addr:$srcAddr)>;
3929
3930def : Pat<(_.info128.VT (extract_subvector
3931 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3932 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003933 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00003934 (iPTR 0))))),
3935 (iPTR 0))),
3936 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003937 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003938 addr:$srcAddr)>;
3939
3940}
3941
Craig Topper1ee19ae2018-05-10 21:49:16 +00003942// This matches the more recent codegen from clang that avoids emitting a 512
3943// bit masked load directly. Codegen will widen 128-bit masked load to 512
3944// bits on AVX512F only targets.
3945multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
3946 AVX512VLVectorVTInfo _,
3947 dag Mask512, dag Mask128,
3948 RegisterClass MaskRC,
3949 SubRegIndex subreg> {
3950// AVX512F patterns.
3951def : Pat<(_.info128.VT (extract_subvector
3952 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
3953 (_.info512.VT (bitconvert
3954 (v16i32 immAllZerosV))))),
3955 (iPTR 0))),
3956 (!cast<Instruction>(InstrStr#rmkz)
3957 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3958 addr:$srcAddr)>;
3959
3960def : Pat<(_.info128.VT (extract_subvector
3961 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
3962 (_.info512.VT (insert_subvector undef,
3963 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3964 (iPTR 0))))),
3965 (iPTR 0))),
3966 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3967 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3968 addr:$srcAddr)>;
3969
3970// AVX512Vl patterns.
3971def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
3972 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
3973 (!cast<Instruction>(InstrStr#rmkz)
3974 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3975 addr:$srcAddr)>;
3976
3977def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
3978 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
3979 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3980 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3981 addr:$srcAddr)>;
3982}
3983
Ayman Musa46af8f92016-11-13 14:29:32 +00003984defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3985defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3986
3987defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3988 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003989defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3990 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3991defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3992 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003993
Craig Topper1ee19ae2018-05-10 21:49:16 +00003994defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
3995 (v16i1 (insert_subvector
3996 (v16i1 immAllZerosV),
3997 (v4i1 (extract_subvector
3998 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
3999 (iPTR 0))),
4000 (iPTR 0))),
4001 (v4i1 (extract_subvector
4002 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4003 (iPTR 0))), GR8, sub_8bit>;
4004defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4005 (v8i1
4006 (extract_subvector
4007 (v16i1
4008 (insert_subvector
4009 (v16i1 immAllZerosV),
4010 (v2i1 (extract_subvector
4011 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4012 (iPTR 0))),
4013 (iPTR 0))),
4014 (iPTR 0))),
4015 (v2i1 (extract_subvector
4016 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4017 (iPTR 0))), GR8, sub_8bit>;
4018
Ayman Musa46af8f92016-11-13 14:29:32 +00004019defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4020 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004021defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4022 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4023defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4024 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004025
Craig Topper1ee19ae2018-05-10 21:49:16 +00004026defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4027 (v16i1 (insert_subvector
4028 (v16i1 immAllZerosV),
4029 (v4i1 (extract_subvector
4030 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4031 (iPTR 0))),
4032 (iPTR 0))),
4033 (v4i1 (extract_subvector
4034 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4035 (iPTR 0))), GR8, sub_8bit>;
4036defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4037 (v8i1
4038 (extract_subvector
4039 (v16i1
4040 (insert_subvector
4041 (v16i1 immAllZerosV),
4042 (v2i1 (extract_subvector
4043 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4044 (iPTR 0))),
4045 (iPTR 0))),
4046 (iPTR 0))),
4047 (v2i1 (extract_subvector
4048 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4049 (iPTR 0))), GR8, sub_8bit>;
4050
Craig Topper61d6ddb2018-02-23 20:13:42 +00004051def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004052 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4053 (COPY_TO_REGCLASS
4054 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4055 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4056 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004057 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
4058 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004059
Craig Topper74ed0872016-05-18 06:55:59 +00004060def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004061 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004062 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4063 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004064
Craig Topper61d6ddb2018-02-23 20:13:42 +00004065def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004066 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4067 (COPY_TO_REGCLASS
4068 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4069 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4070 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004071 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
4072 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004073
Craig Topper74ed0872016-05-18 06:55:59 +00004074def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004075 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004076 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4077 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004079let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004080 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004081 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004082 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004083 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004084 FoldGenData<"VMOVSSZrr">,
4085 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004086
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004087let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004088 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4089 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004090 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004091 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4092 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004093 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004094 FoldGenData<"VMOVSSZrrk">,
4095 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004096
4097 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004098 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004099 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4100 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004101 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004102 FoldGenData<"VMOVSSZrrkz">,
4103 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004104
Simon Pilgrim64fff142017-07-16 18:37:23 +00004105 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004106 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004107 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004108 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004109 FoldGenData<"VMOVSDZrr">,
4110 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004111
4112let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004113 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4114 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004115 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004116 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4117 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004118 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004119 VEX_W, FoldGenData<"VMOVSDZrrk">,
4120 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004121
Simon Pilgrim64fff142017-07-16 18:37:23 +00004122 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4123 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004124 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004125 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4126 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004127 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004128 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4129 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004130}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131
4132let Predicates = [HasAVX512] in {
4133 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004134 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004135 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004136 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004137 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004139 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4140 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004141 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142
4143 // Move low f32 and clear high bits.
4144 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4145 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004146 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4148 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4149 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004150 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004151 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004152 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4153 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004154 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004155 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4156 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4157 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004158 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004159 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160
4161 let AddedComplexity = 20 in {
4162 // MOVSSrm zeros the high parts of the register; represent this
4163 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4164 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4165 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4166 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4167 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4168 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4169 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004170 def : Pat<(v4f32 (X86vzload addr:$src)),
4171 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172
4173 // MOVSDrm zeros the high parts of the register; represent this
4174 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4175 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4176 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4177 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4178 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4179 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4180 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4181 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4182 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4183 def : Pat<(v2f64 (X86vzload addr:$src)),
4184 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4185
4186 // Represent the same patterns above but in the form they appear for
4187 // 256-bit types
4188 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4189 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004190 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4192 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4193 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004194 def : Pat<(v8f32 (X86vzload addr:$src)),
4195 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4197 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4198 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004199 def : Pat<(v4f64 (X86vzload addr:$src)),
4200 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004201
4202 // Represent the same patterns above but in the form they appear for
4203 // 512-bit types
4204 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4205 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4206 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4207 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4208 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4209 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004210 def : Pat<(v16f32 (X86vzload addr:$src)),
4211 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004212 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4213 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4214 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004215 def : Pat<(v8f64 (X86vzload addr:$src)),
4216 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004217 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004218 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4219 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004220 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004221
4222 // Move low f64 and clear high bits.
4223 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4224 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004225 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004227 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4228 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004229 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004230 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231
4232 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004233 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004234 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004235 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004236 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004237 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238
4239 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004240 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241 addr:$dst),
4242 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243
4244 // Shuffle with VMOVSS
4245 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004246 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4247
4248 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4249 (VMOVSSZrr VR128X:$src1,
4250 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252 // Shuffle with VMOVSD
4253 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004254 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4255
4256 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4257 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004258
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004260 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004261 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004262 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004265let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266let AddedComplexity = 15 in
4267def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4268 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004269 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004270 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004271 (v2i64 VR128X:$src))))]>,
4272 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004274
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004275let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004276 let AddedComplexity = 15 in {
4277 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4278 (VMOVDI2PDIZrr GR32:$src)>;
4279
4280 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4281 (VMOV64toPQIZrr GR64:$src)>;
4282
4283 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4284 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4285 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004286
4287 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4288 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4289 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004290 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4292 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004293 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4294 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4296 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004297 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4298 (VMOVDI2PDIZrm addr:$src)>;
4299 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4300 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004301 def : Pat<(v4i32 (X86vzload addr:$src)),
4302 (VMOVDI2PDIZrm addr:$src)>;
4303 def : Pat<(v8i32 (X86vzload addr:$src)),
4304 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004306 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004307 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004308 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004309 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004310 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004311 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004312 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004314
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4316 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4317 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4318 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004319 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4320 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4321 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4322
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004323 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004324 def : Pat<(v16i32 (X86vzload addr:$src)),
4325 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004326 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004327 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004329
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004331// AVX-512 - Non-temporals
4332//===----------------------------------------------------------------------===//
4333
Simon Pilgrimead11e42018-05-11 12:46:54 +00004334def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4335 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4336 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4337 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004338
Simon Pilgrimead11e42018-05-11 12:46:54 +00004339let Predicates = [HasVLX] in {
4340 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4341 (ins i256mem:$src),
4342 "vmovntdqa\t{$src, $dst|$dst, $src}",
4343 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4344 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4345
4346 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4347 (ins i128mem:$src),
4348 "vmovntdqa\t{$src, $dst|$dst, $src}",
4349 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4350 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004351}
4352
Igor Bregerd3341f52016-01-20 13:11:47 +00004353multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004354 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004355 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004356 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004357 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004358 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004359 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004360 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004361}
4362
Igor Bregerd3341f52016-01-20 13:11:47 +00004363multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004364 AVX512VLVectorVTInfo VTInfo,
4365 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004366 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004367 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004368
Igor Bregerd3341f52016-01-20 13:11:47 +00004369 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004370 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4371 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004372 }
4373}
4374
Simon Pilgrimead11e42018-05-11 12:46:54 +00004375defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004376 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004377defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004378 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004379defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004380 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004381
Craig Topper707c89c2016-05-08 23:43:17 +00004382let Predicates = [HasAVX512], AddedComplexity = 400 in {
4383 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4384 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4385 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4386 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4387 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4388 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004389
4390 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4391 (VMOVNTDQAZrm addr:$src)>;
4392 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4393 (VMOVNTDQAZrm addr:$src)>;
4394 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4395 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004396}
4397
Craig Topperc41320d2016-05-08 23:08:45 +00004398let Predicates = [HasVLX], AddedComplexity = 400 in {
4399 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4400 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4401 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4402 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4403 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4404 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4405
Simon Pilgrim9a896232016-06-07 13:34:24 +00004406 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4407 (VMOVNTDQAZ256rm addr:$src)>;
4408 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4409 (VMOVNTDQAZ256rm addr:$src)>;
4410 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4411 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004412
Craig Topperc41320d2016-05-08 23:08:45 +00004413 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4414 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4415 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4416 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4417 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4418 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004419
4420 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4421 (VMOVNTDQAZ128rm addr:$src)>;
4422 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4423 (VMOVNTDQAZ128rm addr:$src)>;
4424 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4425 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004426}
4427
Adam Nemet7f62b232014-06-10 16:39:53 +00004428//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004429// AVX-512 - Integer arithmetic
4430//
4431multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004432 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004433 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004434 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004435 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004436 "$src2, $src1", "$src1, $src2",
4437 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004438 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004439 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004440
Craig Toppere1cac152016-06-07 07:27:54 +00004441 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4442 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4443 "$src2, $src1", "$src1, $src2",
4444 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004445 (bitconvert (_.LdFrag addr:$src2))))>,
4446 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004447 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004448}
4449
4450multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004451 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004452 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004453 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004454 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4455 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4456 "${src2}"##_.BroadcastStr##", $src1",
4457 "$src1, ${src2}"##_.BroadcastStr,
4458 (_.VT (OpNode _.RC:$src1,
4459 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004460 (_.ScalarLdFrag addr:$src2))))>,
4461 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004462 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004464
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004465multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004466 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004467 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004468 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004469 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004470 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004471 IsCommutable>, EVEX_V512;
4472
4473 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004474 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4475 sched.YMM, IsCommutable>, EVEX_V256;
4476 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4477 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004478 }
4479}
4480
Robert Khasanov545d1b72014-10-14 14:36:19 +00004481multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004482 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004483 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004484 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004485 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004486 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004487 IsCommutable>, EVEX_V512;
4488
4489 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004490 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4491 sched.YMM, IsCommutable>, EVEX_V256;
4492 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4493 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004494 }
4495}
4496
4497multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004498 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004499 bit IsCommutable = 0> {
4500 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004501 sched, prd, IsCommutable>,
4502 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004503}
4504
4505multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004506 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004507 bit IsCommutable = 0> {
4508 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004509 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004510}
4511
4512multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004513 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004514 bit IsCommutable = 0> {
4515 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004516 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4517 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004518}
4519
4520multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004521 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004522 bit IsCommutable = 0> {
4523 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004524 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4525 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004526}
4527
4528multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004529 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004530 Predicate prd, bit IsCommutable = 0> {
4531 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004532 IsCommutable>;
4533
Simon Pilgrim21e89792018-04-13 14:36:59 +00004534 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004535 IsCommutable>;
4536}
4537
4538multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004539 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004540 Predicate prd, bit IsCommutable = 0> {
4541 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004542 IsCommutable>;
4543
Simon Pilgrim21e89792018-04-13 14:36:59 +00004544 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004545 IsCommutable>;
4546}
4547
4548multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4549 bits<8> opc_d, bits<8> opc_q,
4550 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004551 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004552 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004553 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004554 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004555 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004556 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004557}
4558
Simon Pilgrim21e89792018-04-13 14:36:59 +00004559multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4560 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004561 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004562 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4563 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004564 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004565 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004566 "$src2, $src1","$src1, $src2",
4567 (_Dst.VT (OpNode
4568 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004569 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004570 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004571 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004572 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4573 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4574 "$src2, $src1", "$src1, $src2",
4575 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004576 (bitconvert (_Src.LdFrag addr:$src2))))>,
4577 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004578 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004579
4580 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004581 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004582 OpcodeStr,
4583 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004584 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004585 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4586 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004587 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4588 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004589 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004590}
4591
Robert Khasanov545d1b72014-10-14 14:36:19 +00004592defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004593 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004594defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004595 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004596defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004597 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004598defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004599 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004600defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004601 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004602defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004603 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004604defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004605 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004606defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004607 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004608defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004609 SchedWriteVecIMul, HasDQI, 1>, T8PD;
4610defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004611 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004612defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004613 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004614defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4615 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004616defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004617 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004618defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004619 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004620defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004621 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004622
Simon Pilgrim21e89792018-04-13 14:36:59 +00004623multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004624 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004625 AVX512VLVectorVTInfo _SrcVTInfo,
4626 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004627 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4628 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004629 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004630 _SrcVTInfo.info512, _DstVTInfo.info512,
4631 v8i64_info, IsCommutable>,
4632 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4633 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004634 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004635 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004636 v4i64x_info, IsCommutable>,
4637 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004638 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004639 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004640 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004641 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4642 }
Michael Liao66233b72015-08-06 09:06:20 +00004643}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004644
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004645defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004646 avx512vl_i8_info, avx512vl_i8_info,
4647 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004648
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004649multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004650 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004651 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004652 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4653 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4654 OpcodeStr,
4655 "${src2}"##_Src.BroadcastStr##", $src1",
4656 "$src1, ${src2}"##_Src.BroadcastStr,
4657 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4658 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004659 (_Src.ScalarLdFrag addr:$src2))))))>,
4660 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004661 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004662}
4663
Michael Liao66233b72015-08-06 09:06:20 +00004664multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4665 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004666 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004667 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004668 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004669 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004670 "$src2, $src1","$src1, $src2",
4671 (_Dst.VT (OpNode
4672 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004673 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004674 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004675 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004676 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4677 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4678 "$src2, $src1", "$src1, $src2",
4679 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004680 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004681 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004682 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004683}
4684
4685multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4686 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004687 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004688 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004689 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004690 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004691 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004692 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004693 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004694 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004695 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004696 v16i16x_info, SchedWriteShuffle.YMM>,
4697 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004698 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004699 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004700 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004701 v8i16x_info, SchedWriteShuffle.XMM>,
4702 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004703 }
4704}
4705multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4706 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004707 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004708 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4709 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004710 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004711 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004712 v32i8x_info, SchedWriteShuffle.YMM>,
4713 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004714 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004715 v16i8x_info, SchedWriteShuffle.XMM>,
4716 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004717 }
4718}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004719
4720multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4721 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004722 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004723 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004724 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004725 _Dst.info512, SchedWriteVecIMul.ZMM,
4726 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004727 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004728 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004729 _Dst.info256, SchedWriteVecIMul.YMM,
4730 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004731 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004732 _Dst.info128, SchedWriteVecIMul.XMM,
4733 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004734 }
4735}
4736
Craig Topperb6da6542016-05-01 17:38:32 +00004737defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4738defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4739defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4740defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004741
Craig Topper5acb5a12016-05-01 06:24:57 +00004742defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004743 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004744defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004745 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004746
Igor Bregerf2460112015-07-26 14:41:44 +00004747defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004748 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004749defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004750 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004751defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004752 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004753
Igor Bregerf2460112015-07-26 14:41:44 +00004754defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004755 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004756defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004757 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004758defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004759 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004760
Igor Bregerf2460112015-07-26 14:41:44 +00004761defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004762 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004763defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004764 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004765defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004766 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004767
Igor Bregerf2460112015-07-26 14:41:44 +00004768defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004769 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004770defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004771 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004772defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004773 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004774
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004775// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4776let Predicates = [HasDQI, NoVLX] in {
4777 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4778 (EXTRACT_SUBREG
4779 (VPMULLQZrr
4780 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4781 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4782 sub_ymm)>;
4783
4784 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4785 (EXTRACT_SUBREG
4786 (VPMULLQZrr
4787 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4788 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4789 sub_xmm)>;
4790}
4791
Craig Topper4520d4f2017-12-04 07:21:01 +00004792// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4793let Predicates = [HasDQI, NoVLX] in {
4794 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4795 (EXTRACT_SUBREG
4796 (VPMULLQZrr
4797 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4798 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4799 sub_ymm)>;
4800
4801 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4802 (EXTRACT_SUBREG
4803 (VPMULLQZrr
4804 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4806 sub_xmm)>;
4807}
4808
4809multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4810 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4811 (EXTRACT_SUBREG
4812 (Instr
4813 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4814 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4815 sub_ymm)>;
4816
4817 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4818 (EXTRACT_SUBREG
4819 (Instr
4820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4821 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4822 sub_xmm)>;
4823}
4824
Craig Topper694c73a2018-01-01 01:11:32 +00004825let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004826 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4827 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4828 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4829 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4830}
4831
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004832//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833// AVX-512 Logical Instructions
4834//===----------------------------------------------------------------------===//
4835
Craig Topperafce0ba2017-08-30 16:38:33 +00004836// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4837// be set to null_frag for 32-bit elements.
4838multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4839 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004840 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4841 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004842 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004843 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4844 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4845 "$src2, $src1", "$src1, $src2",
4846 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4847 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004848 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4849 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004850 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004851 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004852
Craig Topperafce0ba2017-08-30 16:38:33 +00004853 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004854 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4855 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4856 "$src2, $src1", "$src1, $src2",
4857 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4858 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004859 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004860 (bitconvert (_.LdFrag addr:$src2))))))>,
4861 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004862 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004863}
4864
Craig Topperafce0ba2017-08-30 16:38:33 +00004865// OpNodeMsk is the OpNode to use where element size is important. So use
4866// for all of the broadcast patterns.
4867multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4868 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004869 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004870 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004871 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004872 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004873 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4874 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4875 "${src2}"##_.BroadcastStr##", $src1",
4876 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004877 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004878 (bitconvert
4879 (_.VT (X86VBroadcast
4880 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004881 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004882 (bitconvert
4883 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004884 (_.ScalarLdFrag addr:$src2))))))))>,
4885 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004886 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004887}
4888
Craig Topperafce0ba2017-08-30 16:38:33 +00004889multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4890 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004891 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004892 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004893 bit IsCommutable = 0> {
4894 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004895 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004896 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004897
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004898 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004899 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004900 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004901 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004902 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004903 }
4904}
4905
Craig Topperabe80cc2016-08-28 06:06:28 +00004906multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004907 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004908 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004909 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004910 avx512vl_i64_info, IsCommutable>,
4911 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004912 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004913 avx512vl_i32_info, IsCommutable>,
4914 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004915}
4916
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004917defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
4918 SchedWriteVecLogic, 1>;
4919defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
4920 SchedWriteVecLogic, 1>;
4921defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
4922 SchedWriteVecLogic, 1>;
4923defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
4924 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925
4926//===----------------------------------------------------------------------===//
4927// AVX-512 FP arithmetic
4928//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00004929
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004930multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004931 SDNode OpNode, SDNode VecNode,
4932 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004933 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004934 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4935 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4936 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004937 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004938 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004939 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004940
4941 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004942 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004943 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004944 (_.VT (VecNode _.RC:$src1,
4945 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004946 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004947 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004948 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004949 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004950 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004951 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004952 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004953 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004954 let isCommutable = IsCommutable;
4955 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004956 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004957 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004958 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4959 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004960 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004961 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004962 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004963 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004964}
4965
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004966multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004967 SDNode VecNode, X86FoldableSchedWrite sched,
4968 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004969 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00004970 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004971 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4972 "$rc, $src2, $src1", "$src1, $src2, $rc",
4973 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004974 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004975 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004977multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004978 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004979 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004980 let ExeDomain = _.ExeDomain in {
4981 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4982 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4983 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004984 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004985 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004986
4987 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4988 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4989 "$src2, $src1", "$src1, $src2",
4990 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004991 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004992 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004993
4994 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4995 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4996 (ins _.FRC:$src1, _.FRC:$src2),
4997 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004998 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004999 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005000 let isCommutable = IsCommutable;
5001 }
5002 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5003 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5004 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5005 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005006 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005007 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005008 }
5009
Craig Topperda7e78e2017-12-10 04:07:28 +00005010 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005011 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005012 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005013 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005014 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005015 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005016 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017}
5018
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005019multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005020 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005021 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005022 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005023 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005024 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005025 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005026 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5027 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005028 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005029 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005030 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005031 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5032}
5033
5034multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005035 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005036 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005037 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005038 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005039 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005040 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005041 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005042 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5043}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005044defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005045 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005046defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005047 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005048defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005049 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005050defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005051 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005052defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005053 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005054defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005055 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005056
5057// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5058// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5059multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005060 X86VectorVTInfo _, SDNode OpNode,
5061 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005062 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005063 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5064 (ins _.FRC:$src1, _.FRC:$src2),
5065 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005066 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005067 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005068 let isCommutable = 1;
5069 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005070 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5071 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5072 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5073 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005074 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005075 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005076 }
5077}
5078defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005079 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5080 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005081
5082defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005083 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5084 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005085
5086defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005087 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5088 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005089
5090defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005091 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5092 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005093
Craig Topper375aa902016-12-19 00:42:28 +00005094multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005095 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005096 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005097 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005098 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5099 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5100 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005101 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005102 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005103 let mayLoad = 1 in {
5104 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5105 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5106 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005107 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005108 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005109 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5110 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5111 "${src2}"##_.BroadcastStr##", $src1",
5112 "$src1, ${src2}"##_.BroadcastStr,
5113 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005114 (_.ScalarLdFrag addr:$src2))))>,
5115 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005116 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005117 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005118 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005119}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005120
Simon Pilgrim21e89792018-04-13 14:36:59 +00005121multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5122 SDPatternOperator OpNodeRnd,
5123 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005124 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005125 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005126 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5127 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005128 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005129 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005130}
5131
Simon Pilgrim21e89792018-04-13 14:36:59 +00005132multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5133 SDPatternOperator OpNodeRnd,
5134 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005135 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005136 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005137 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5138 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005139 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005140 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005141}
5142
Craig Topper375aa902016-12-19 00:42:28 +00005143multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005144 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005145 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005146 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005147 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005148 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005149 EVEX_CD8<32, CD8VF>;
5150 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005151 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005152 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005153 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005154
Robert Khasanov595e5982014-10-29 15:43:02 +00005155 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005156 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005157 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005158 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005159 EVEX_CD8<32, CD8VF>;
5160 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005161 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005162 EVEX_CD8<32, CD8VF>;
5163 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005164 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005165 EVEX_CD8<64, CD8VF>;
5166 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005167 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005168 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005169 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005170}
5171
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005172multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005173 X86SchedWriteSizes sched> {
5174 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005175 v16f32_info>,
5176 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005177 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005178 v8f64_info>,
5179 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005180}
5181
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005182multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005183 X86SchedWriteSizes sched> {
5184 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005185 v16f32_info>,
5186 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005187 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005188 v8f64_info>,
5189 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005190}
5191
Craig Topper9433f972016-08-02 06:16:53 +00005192defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005193 SchedWriteFAddSizes, 1>,
5194 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005195defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005196 SchedWriteFMulSizes, 1>,
5197 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005198defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005199 SchedWriteFAddSizes>,
5200 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005201defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005202 SchedWriteFDivSizes>,
5203 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005204defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005205 SchedWriteFCmpSizes, 0>,
5206 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005207defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005208 SchedWriteFCmpSizes, 0>,
5209 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005210let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005211 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005212 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005213 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005214 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005215}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005216defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005217 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005218defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005219 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005220defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005221 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005222defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005223 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005224
Craig Topper8f6827c2016-08-31 05:37:52 +00005225// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005226multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5227 X86VectorVTInfo _, Predicate prd> {
5228let Predicates = [prd] in {
5229 // Masked register-register logical operations.
5230 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5231 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5232 _.RC:$src0)),
5233 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5234 _.RC:$src1, _.RC:$src2)>;
5235 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5236 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5237 _.ImmAllZerosV)),
5238 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5239 _.RC:$src2)>;
5240 // Masked register-memory logical operations.
5241 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5242 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5243 (load addr:$src2)))),
5244 _.RC:$src0)),
5245 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5246 _.RC:$src1, addr:$src2)>;
5247 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5248 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5249 _.ImmAllZerosV)),
5250 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5251 addr:$src2)>;
5252 // Register-broadcast logical operations.
5253 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5254 (bitconvert (_.VT (X86VBroadcast
5255 (_.ScalarLdFrag addr:$src2)))))),
5256 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5257 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5258 (bitconvert
5259 (_.i64VT (OpNode _.RC:$src1,
5260 (bitconvert (_.VT
5261 (X86VBroadcast
5262 (_.ScalarLdFrag addr:$src2))))))),
5263 _.RC:$src0)),
5264 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5265 _.RC:$src1, addr:$src2)>;
5266 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5267 (bitconvert
5268 (_.i64VT (OpNode _.RC:$src1,
5269 (bitconvert (_.VT
5270 (X86VBroadcast
5271 (_.ScalarLdFrag addr:$src2))))))),
5272 _.ImmAllZerosV)),
5273 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5274 _.RC:$src1, addr:$src2)>;
5275}
Craig Topper8f6827c2016-08-31 05:37:52 +00005276}
5277
Craig Topper45d65032016-09-02 05:29:13 +00005278multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5279 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5280 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5281 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5282 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5283 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5284 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005285}
5286
Craig Topper45d65032016-09-02 05:29:13 +00005287defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5288defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5289defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5290defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5291
Craig Topper2baef8f2016-12-18 04:17:00 +00005292let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005293 // Use packed logical operations for scalar ops.
5294 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5295 (COPY_TO_REGCLASS (VANDPDZ128rr
5296 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5297 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5298 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5299 (COPY_TO_REGCLASS (VORPDZ128rr
5300 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5301 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5302 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5303 (COPY_TO_REGCLASS (VXORPDZ128rr
5304 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5305 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5306 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5307 (COPY_TO_REGCLASS (VANDNPDZ128rr
5308 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5309 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5310
5311 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5312 (COPY_TO_REGCLASS (VANDPSZ128rr
5313 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5314 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5315 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5316 (COPY_TO_REGCLASS (VORPSZ128rr
5317 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5318 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5319 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5320 (COPY_TO_REGCLASS (VXORPSZ128rr
5321 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5322 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5323 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5324 (COPY_TO_REGCLASS (VANDNPSZ128rr
5325 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5326 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5327}
5328
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005329multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005330 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005331 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005332 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5333 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5334 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005335 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005336 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005337 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5338 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5339 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005340 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005341 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005342 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5343 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5344 "${src2}"##_.BroadcastStr##", $src1",
5345 "$src1, ${src2}"##_.BroadcastStr,
5346 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005347 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005348 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005349 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005350 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005351}
5352
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005353multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005354 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005355 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005356 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5357 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5358 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005359 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005360 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005361 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005362 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005363 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005364 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005365 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005366 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005367 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005368}
5369
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005370multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5371 SDNode OpNode, SDNode OpNodeScal,
5372 X86SchedWriteWidths sched> {
5373 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5374 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005375 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005376 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5377 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005378 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005379 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5380 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005381 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005382 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5383 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005384 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5385
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005386 // Define only if AVX512VL feature is present.
5387 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005388 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005389 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005390 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005391 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005392 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005393 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005394 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005395 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5396 }
5397}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005398defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
5399 SchedWriteFAdd>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005400
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005401//===----------------------------------------------------------------------===//
5402// AVX-512 VPTESTM instructions
5403//===----------------------------------------------------------------------===//
5404
Craig Topper15d69732018-01-28 00:56:30 +00005405multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005406 X86FoldableSchedWrite sched, X86VectorVTInfo _,
5407 string Suffix> {
Craig Topper1a093932017-11-11 06:19:12 +00005408 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005409 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005410 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5411 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5412 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005413 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005414 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005415 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005416 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5417 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5418 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005419 (OpNode (bitconvert
5420 (_.i64VT (and _.RC:$src1,
5421 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005422 _.ImmAllZerosV)>,
5423 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005424 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005425 }
Craig Topper15d69732018-01-28 00:56:30 +00005426
5427 // Patterns for compare with 0 that just use the same source twice.
5428 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5429 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rr")
5430 _.RC:$src, _.RC:$src))>;
5431
5432 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5433 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rrk")
5434 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005435}
5436
Craig Topper15d69732018-01-28 00:56:30 +00005437multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005438 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005439 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005440 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5441 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5442 "${src2}"##_.BroadcastStr##", $src1",
5443 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005444 (OpNode (and _.RC:$src1,
5445 (X86VBroadcast
5446 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005447 _.ImmAllZerosV)>,
5448 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005449 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005450}
Igor Bregerfca0a342016-01-28 13:19:25 +00005451
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005452// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005453multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00005454 X86VectorVTInfo _, string Suffix> {
Craig Topper15d69732018-01-28 00:56:30 +00005455 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5456 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005457 (_.KVT (COPY_TO_REGCLASS
5458 (!cast<Instruction>(NAME # Suffix # "Zrr")
5459 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5460 _.RC:$src1, _.SubRegIdx),
5461 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5462 _.RC:$src2, _.SubRegIdx)),
5463 _.KRC))>;
5464
5465 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005466 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5467 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005468 (COPY_TO_REGCLASS
5469 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5470 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5471 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5472 _.RC:$src1, _.SubRegIdx),
5473 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5474 _.RC:$src2, _.SubRegIdx)),
5475 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005476
5477 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5478 (_.KVT (COPY_TO_REGCLASS
5479 (!cast<Instruction>(NAME # Suffix # "Zrr")
5480 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5481 _.RC:$src, _.SubRegIdx),
5482 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5483 _.RC:$src, _.SubRegIdx)),
5484 _.KRC))>;
5485
5486 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5487 (COPY_TO_REGCLASS
5488 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5489 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5490 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5491 _.RC:$src, _.SubRegIdx),
5492 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5493 _.RC:$src, _.SubRegIdx)),
5494 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005495}
5496
Craig Topper15d69732018-01-28 00:56:30 +00005497multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005498 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005499 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005500 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005501 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, Suffix>,
5502 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005503
5504 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005505 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, Suffix>,
5506 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5507 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, Suffix>,
5508 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005509 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005510 let Predicates = [HasAVX512, NoVLX] in {
5511 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5512 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005513 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005514}
5515
Craig Topper15d69732018-01-28 00:56:30 +00005516multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005517 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005518 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005519 avx512vl_i32_info, "D">;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005520 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005521 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005522}
5523
5524multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005525 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005526 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005527 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
5528 v32i16_info, "W">, EVEX_V512, VEX_W;
5529 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
5530 v64i8_info, "B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005531 }
5532 let Predicates = [HasVLX, HasBWI] in {
5533
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005534 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
5535 v16i16x_info, "W">, EVEX_V256, VEX_W;
5536 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
5537 v8i16x_info, "W">, EVEX_V128, VEX_W;
5538 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
5539 v32i8x_info, "B">, EVEX_V256;
5540 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
5541 v16i8x_info, "B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005542 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005543
Igor Bregerfca0a342016-01-28 13:19:25 +00005544 let Predicates = [HasAVX512, NoVLX] in {
Craig Topper15d69732018-01-28 00:56:30 +00005545 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, "B">;
5546 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, "B">;
5547 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, "W">;
5548 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005549 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005550}
5551
Craig Topper9471a7c2018-02-19 19:23:31 +00005552// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5553// as commutable here because we already canonicalized all zeros vectors to the
5554// RHS during lowering.
5555def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5556 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5557def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5558 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5559
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005560multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005561 PatFrag OpNode, X86SchedWriteWidths sched> :
5562 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005563 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005564
Craig Topper15d69732018-01-28 00:56:30 +00005565defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005566 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005567defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005568 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005570//===----------------------------------------------------------------------===//
5571// AVX-512 Shift instructions
5572//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005573
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005575 string OpcodeStr, SDNode OpNode,
5576 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005577 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005578 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005579 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005580 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005581 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005582 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005583 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005584 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005585 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005586 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005587 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005588 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005589 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590}
5591
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005592multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005593 string OpcodeStr, SDNode OpNode,
5594 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005595 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005596 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5597 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5598 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005599 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005600 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005601}
5602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005603multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005604 X86FoldableSchedWrite sched, ValueType SrcVT,
5605 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005606 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005607 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005608 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5609 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5610 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005611 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005612 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005613 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5614 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5615 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005616 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5617 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005618 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005619 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005620}
5621
Cameron McInally5fb084e2014-12-11 17:13:05 +00005622multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005623 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005624 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5625 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005626 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005627 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5628 bc_frag, VTInfo.info512>, EVEX_V512,
5629 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005630 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005631 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5632 bc_frag, VTInfo.info256>, EVEX_V256,
5633 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5634 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5635 bc_frag, VTInfo.info128>, EVEX_V128,
5636 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005637 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005638}
5639
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005640multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005641 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005642 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005643 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005644 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005645 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005646 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005647 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005648 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005649}
5650
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005651multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005652 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005653 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005654 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005655 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005656 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5657 sched.ZMM, VTInfo.info512>,
5658 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005659 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005660 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005661 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5662 sched.YMM, VTInfo.info256>,
5663 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005664 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005665 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5666 sched.XMM, VTInfo.info128>,
5667 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005668 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005669 }
5670}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005671
Simon Pilgrim21e89792018-04-13 14:36:59 +00005672multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5673 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005674 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005675 let Predicates = [HasBWI] in
5676 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005677 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005678 let Predicates = [HasVLX, HasBWI] in {
5679 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005680 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005681 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005682 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005683 }
5684}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005685
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005686multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005687 Format ImmFormR, Format ImmFormM,
5688 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005689 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005690 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005691 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005692 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005693 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005694}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005695
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005696defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005697 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005698 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005699 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005700
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005701defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005702 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005703 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005704 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005705
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005706defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005707 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005708 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005709 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005710
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005711defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005712 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005713defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005714 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005715
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005716defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5717 SchedWriteVecShift>;
5718defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
5719 SchedWriteVecShift>;
5720defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5721 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005722
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005723// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5724let Predicates = [HasAVX512, NoVLX] in {
5725 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5726 (EXTRACT_SUBREG (v8i64
5727 (VPSRAQZrr
5728 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5729 VR128X:$src2)), sub_ymm)>;
5730
5731 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5732 (EXTRACT_SUBREG (v8i64
5733 (VPSRAQZrr
5734 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5735 VR128X:$src2)), sub_xmm)>;
5736
5737 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5738 (EXTRACT_SUBREG (v8i64
5739 (VPSRAQZri
5740 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5741 imm:$src2)), sub_ymm)>;
5742
5743 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5744 (EXTRACT_SUBREG (v8i64
5745 (VPSRAQZri
5746 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5747 imm:$src2)), sub_xmm)>;
5748}
5749
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005750//===-------------------------------------------------------------------===//
5751// Variable Bit Shifts
5752//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005753
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005754multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005755 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005756 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005757 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5758 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5759 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005760 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005761 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005762 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5763 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5764 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005765 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005766 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5767 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005768 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005769 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005770}
5771
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005772multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005773 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005774 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005775 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5776 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5777 "${src2}"##_.BroadcastStr##", $src1",
5778 "$src1, ${src2}"##_.BroadcastStr,
5779 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005780 (_.ScalarLdFrag addr:$src2)))))>,
5781 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005782 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005783}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005784
Cameron McInally5fb084e2014-12-11 17:13:05 +00005785multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005786 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005787 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005788 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5789 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005790
5791 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005792 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5793 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5794 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5795 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005796 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005797}
5798
5799multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005800 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005801 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005802 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005803 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005804 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005805}
5806
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005807// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005808multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5809 SDNode OpNode, list<Predicate> p> {
5810 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005811 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005812 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005813 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005814 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005815 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5816 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5817 sub_ymm)>;
5818
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005819 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005820 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005821 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005822 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005823 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5824 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5825 sub_xmm)>;
5826 }
5827}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005828multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005829 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005830 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005831 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005832 EVEX_V512, VEX_W;
5833 let Predicates = [HasVLX, HasBWI] in {
5834
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005835 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005836 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005837 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005838 EVEX_V128, VEX_W;
5839 }
5840}
5841
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005842defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
5843 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005844
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005845defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
5846 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005847
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005848defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
5849 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005850
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005851defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
5852defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005853
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005854defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5855defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5856defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5857defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5858
Craig Topper05629d02016-07-24 07:32:45 +00005859// Special handing for handling VPSRAV intrinsics.
5860multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5861 list<Predicate> p> {
5862 let Predicates = p in {
5863 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5864 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5865 _.RC:$src2)>;
5866 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5867 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5868 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005869 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5870 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5871 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5872 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5873 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5874 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5875 _.RC:$src0)),
5876 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5877 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5879 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5880 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5881 _.RC:$src1, _.RC:$src2)>;
5882 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5883 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5884 _.ImmAllZerosV)),
5885 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5886 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005887 }
5888}
5889
5890multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5891 list<Predicate> p> :
5892 avx512_var_shift_int_lowering<InstrStr, _, p> {
5893 let Predicates = p in {
5894 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5895 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5896 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5897 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005898 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5899 (X86vsrav _.RC:$src1,
5900 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5901 _.RC:$src0)),
5902 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5903 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005904 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5905 (X86vsrav _.RC:$src1,
5906 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5907 _.ImmAllZerosV)),
5908 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5909 _.RC:$src1, addr:$src2)>;
5910 }
5911}
5912
5913defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5914defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5915defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5916defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5917defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5918defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5919defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5920defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5921defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5922
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005923// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5924let Predicates = [HasAVX512, NoVLX] in {
5925 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5926 (EXTRACT_SUBREG (v8i64
5927 (VPROLVQZrr
5928 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005929 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005930 sub_xmm)>;
5931 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5932 (EXTRACT_SUBREG (v8i64
5933 (VPROLVQZrr
5934 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005935 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005936 sub_ymm)>;
5937
5938 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5939 (EXTRACT_SUBREG (v16i32
5940 (VPROLVDZrr
5941 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005942 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005943 sub_xmm)>;
5944 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5945 (EXTRACT_SUBREG (v16i32
5946 (VPROLVDZrr
5947 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005948 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005949 sub_ymm)>;
5950
5951 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5952 (EXTRACT_SUBREG (v8i64
5953 (VPROLQZri
5954 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5955 imm:$src2)), sub_xmm)>;
5956 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5957 (EXTRACT_SUBREG (v8i64
5958 (VPROLQZri
5959 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5960 imm:$src2)), sub_ymm)>;
5961
5962 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5963 (EXTRACT_SUBREG (v16i32
5964 (VPROLDZri
5965 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5966 imm:$src2)), sub_xmm)>;
5967 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5968 (EXTRACT_SUBREG (v16i32
5969 (VPROLDZri
5970 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5971 imm:$src2)), sub_ymm)>;
5972}
5973
5974// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5975let Predicates = [HasAVX512, NoVLX] in {
5976 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5977 (EXTRACT_SUBREG (v8i64
5978 (VPRORVQZrr
5979 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005980 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005981 sub_xmm)>;
5982 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5983 (EXTRACT_SUBREG (v8i64
5984 (VPRORVQZrr
5985 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005986 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005987 sub_ymm)>;
5988
5989 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5990 (EXTRACT_SUBREG (v16i32
5991 (VPRORVDZrr
5992 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005993 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005994 sub_xmm)>;
5995 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5996 (EXTRACT_SUBREG (v16i32
5997 (VPRORVDZrr
5998 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005999 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006000 sub_ymm)>;
6001
6002 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6003 (EXTRACT_SUBREG (v8i64
6004 (VPRORQZri
6005 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6006 imm:$src2)), sub_xmm)>;
6007 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6008 (EXTRACT_SUBREG (v8i64
6009 (VPRORQZri
6010 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6011 imm:$src2)), sub_ymm)>;
6012
6013 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6014 (EXTRACT_SUBREG (v16i32
6015 (VPRORDZri
6016 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6017 imm:$src2)), sub_xmm)>;
6018 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6019 (EXTRACT_SUBREG (v16i32
6020 (VPRORDZri
6021 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6022 imm:$src2)), sub_ymm)>;
6023}
6024
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006025//===-------------------------------------------------------------------===//
6026// 1-src variable permutation VPERMW/D/Q
6027//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006028
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006029multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006030 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006031 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006032 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6033 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006034
6035 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006036 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6037 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006038}
6039
6040multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6041 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006042 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006043 let Predicates = [HasAVX512] in
6044 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006045 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006046 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006047 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006048 let Predicates = [HasAVX512, HasVLX] in
6049 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006050 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006051 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006052 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006053}
6054
Michael Zuckermand9cac592016-01-19 17:07:43 +00006055multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6056 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006057 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006058 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006059 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006060 EVEX_V512 ;
6061 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006062 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006063 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006064 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006065 EVEX_V128 ;
6066 }
6067}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006068
Michael Zuckermand9cac592016-01-19 17:07:43 +00006069defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006070 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006071defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006072 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006073
6074defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006075 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006076defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006077 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006078defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006079 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006080defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006081 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006082
6083defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006084 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006085 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6086defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006087 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006088 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006089
Igor Breger78741a12015-10-04 07:20:41 +00006090//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006091// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006092//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006093
Simon Pilgrim1401a752017-11-29 14:58:34 +00006094multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006095 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006096 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006097 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6098 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6099 "$src2, $src1", "$src1, $src2",
6100 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006101 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006102 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006103 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6104 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6105 "$src2, $src1", "$src1, $src2",
6106 (_.VT (OpNode
6107 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006108 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6109 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006110 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006111 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6112 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6113 "${src2}"##_.BroadcastStr##", $src1",
6114 "$src1, ${src2}"##_.BroadcastStr,
6115 (_.VT (OpNode
6116 _.RC:$src1,
6117 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006118 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6119 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006120 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006121}
6122
6123multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006124 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006125 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006126 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006127 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006128 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006129 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006130 }
6131 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006132 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006133 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006134 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006135 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006136 }
6137}
6138
6139multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6140 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006141 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6142 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006143 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006144 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006145 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006146}
6147
Craig Topper05948fb2016-08-02 05:11:15 +00006148let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006149defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6150 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006151let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006152defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6153 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006154
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006155//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006156// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6157//===----------------------------------------------------------------------===//
6158
6159defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006160 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006161 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6162defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006163 X86PShufhw, SchedWriteShuffle>,
6164 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006165defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006166 X86PShuflw, SchedWriteShuffle>,
6167 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006168
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006169//===----------------------------------------------------------------------===//
6170// AVX-512 - VPSHUFB
6171//===----------------------------------------------------------------------===//
6172
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006173multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006174 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006175 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006176 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6177 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006178
6179 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006180 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6181 EVEX_V256;
6182 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6183 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006184 }
6185}
6186
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006187defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6188 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006189
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006190//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006191// Move Low to High and High to Low packed FP Instructions
6192//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006193
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006194def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6195 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006196 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006197 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006198 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006199def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6200 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006201 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006202 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006203 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006204
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006205//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006206// VMOVHPS/PD VMOVLPS Instructions
6207// All patterns was taken from SSS implementation.
6208//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006209
Igor Bregerb6b27af2015-11-10 07:09:07 +00006210multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6211 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006212 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006213 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6214 (ins _.RC:$src1, f64mem:$src2),
6215 !strconcat(OpcodeStr,
6216 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6217 [(set _.RC:$dst,
6218 (OpNode _.RC:$src1,
6219 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006220 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006221 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006222}
6223
6224defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6225 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006226defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006227 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6228defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6229 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6230defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6231 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6232
6233let Predicates = [HasAVX512] in {
6234 // VMOVHPS patterns
6235 def : Pat<(X86Movlhps VR128X:$src1,
6236 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6237 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6238 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006239 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006240 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6241 // VMOVHPD patterns
6242 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006243 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6244 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6245 // VMOVLPS patterns
6246 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6247 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006248 // VMOVLPD patterns
6249 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6250 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006251 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6252 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6253 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6254}
6255
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006256let SchedRW = [WriteStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006257def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6258 (ins f64mem:$dst, VR128X:$src),
6259 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006260 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006261 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6262 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006263 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006264 EVEX, EVEX_CD8<32, CD8VT2>;
6265def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6266 (ins f64mem:$dst, VR128X:$src),
6267 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006268 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006269 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006270 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006271 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6272def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6273 (ins f64mem:$dst, VR128X:$src),
6274 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006275 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006276 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006277 EVEX, EVEX_CD8<32, CD8VT2>;
6278def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6279 (ins f64mem:$dst, VR128X:$src),
6280 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006281 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006282 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006283 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006284} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006285
Igor Bregerb6b27af2015-11-10 07:09:07 +00006286let Predicates = [HasAVX512] in {
6287 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006288 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006289 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6290 (iPTR 0))), addr:$dst),
6291 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6292 // VMOVLPS patterns
6293 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6294 addr:$src1),
6295 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006296 // VMOVLPD patterns
6297 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6298 addr:$src1),
6299 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006300}
6301//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006302// FMA - Fused Multiply Operations
6303//
Adam Nemet26371ce2014-10-24 00:02:55 +00006304
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006305multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006306 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006307 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006308 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006309 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006310 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006311 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006312 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006313 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006314
Craig Toppere1cac152016-06-07 07:27:54 +00006315 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6316 (ins _.RC:$src2, _.MemOp:$src3),
6317 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006318 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006319 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006320
Craig Toppere1cac152016-06-07 07:27:54 +00006321 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6322 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6323 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6324 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006325 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006326 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006327 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006328 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006329}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006330
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006331multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006332 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006333 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006334 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006335 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006336 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6337 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006338 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006339 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006340}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006341
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006342multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006343 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6344 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006345 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006346 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006347 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006348 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006349 _.info512, Suff>,
6350 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006351 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006352 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006353 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006354 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006355 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006356 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006357 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006358 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006359 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006360}
6361
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006362multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006363 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006364 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006365 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006366 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006367 SchedWriteFMA, avx512vl_f64_info, "PD">,
6368 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006369}
6370
Craig Topperaf0b9922017-09-04 06:59:50 +00006371defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006372defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6373defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6374defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6375defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6376defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6377
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006378
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006379multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006380 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006381 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006382 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006383 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6384 (ins _.RC:$src2, _.RC:$src3),
6385 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006386 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006387 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006388
Craig Toppere1cac152016-06-07 07:27:54 +00006389 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6390 (ins _.RC:$src2, _.MemOp:$src3),
6391 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006392 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006393 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006394
Craig Toppere1cac152016-06-07 07:27:54 +00006395 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6396 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6397 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6398 "$src2, ${src3}"##_.BroadcastStr,
6399 (_.VT (OpNode _.RC:$src2,
6400 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006401 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006402 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006403 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006404}
6405
6406multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006407 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006408 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006409 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006410 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6411 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6412 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006413 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006414 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006415 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006416}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006417
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006418multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006419 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6420 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006421 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006422 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006423 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006424 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006425 _.info512, Suff>,
6426 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006427 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006428 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006429 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006430 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006431 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006432 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006433 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006434 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006435 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006436}
6437
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006438multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006439 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006440 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006441 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006442 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006443 SchedWriteFMA, avx512vl_f64_info, "PD">,
6444 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006445}
6446
Craig Topperaf0b9922017-09-04 06:59:50 +00006447defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006448defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6449defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6450defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6451defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6452defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6453
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006454multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006455 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006456 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006457 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006458 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006459 (ins _.RC:$src2, _.RC:$src3),
6460 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006461 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006462 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006463
Craig Topper69e22782017-09-04 07:35:05 +00006464 // Pattern is 312 order so that the load is in a different place from the
6465 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006466 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006467 (ins _.RC:$src2, _.MemOp:$src3),
6468 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006469 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006470 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006471
Craig Topper69e22782017-09-04 07:35:05 +00006472 // Pattern is 312 order so that the load is in a different place from the
6473 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006474 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006475 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6476 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6477 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006478 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006479 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006480 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006481 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006482}
6483
6484multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006485 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006486 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006487 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006488 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006489 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6490 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006491 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006492 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006493 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006494}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006495
6496multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006497 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6498 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006499 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006500 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006501 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006502 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006503 _.info512, Suff>,
6504 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006505 }
6506 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006507 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006508 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006509 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006510 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006511 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006512 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6513 }
6514}
6515
6516multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006517 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006518 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006519 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006520 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006521 SchedWriteFMA, avx512vl_f64_info, "PD">,
6522 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006523}
6524
Craig Topperaf0b9922017-09-04 06:59:50 +00006525defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006526defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6527defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6528defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6529defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6530defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006532// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006533multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6534 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006535 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006536let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006537 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6538 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006539 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006540 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006541
Craig Toppere1cac152016-06-07 07:27:54 +00006542 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006543 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006544 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006545 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006546
6547 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6548 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006549 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006550 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006551
Craig Toppereafdbec2016-08-13 06:48:41 +00006552 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006553 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006554 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6555 !strconcat(OpcodeStr,
6556 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006557 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006558 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006559 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6560 !strconcat(OpcodeStr,
6561 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006562 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006563 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006564}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006565}
Igor Breger15820b02015-07-01 13:24:28 +00006566
6567multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006568 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6569 SDNode OpNodeRnds1, SDNode OpNodes3,
6570 SDNode OpNodeRnds3, X86VectorVTInfo _,
6571 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006572 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006573 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006574 // Operands for intrinsic are in 123 order to preserve passthu
6575 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006576 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6577 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6578 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006579 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006580 (i32 imm:$rc))),
6581 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6582 _.FRC:$src3))),
6583 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006584 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006585
Craig Topperb16598d2017-09-01 07:58:16 +00006586 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006587 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6588 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6589 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006590 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006591 (i32 imm:$rc))),
6592 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6593 _.FRC:$src1))),
6594 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006595 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006596
Craig Toppereec768b2017-09-06 03:35:58 +00006597 // One pattern is 312 order so that the load is in a different place from the
6598 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006599 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006600 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006601 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6602 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006603 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006604 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6605 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006606 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6607 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006608 }
Igor Breger15820b02015-07-01 13:24:28 +00006609}
6610
6611multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006612 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6613 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006614 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006615 let Predicates = [HasAVX512] in {
6616 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006617 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6618 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006619 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006620 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006621 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6622 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006623 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006624 }
6625}
6626
Craig Topper07dac552017-11-06 05:48:25 +00006627defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6628 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6629defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6630 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6631defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6632 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6633defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6634 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006635
6636//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006637// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6638//===----------------------------------------------------------------------===//
6639let Constraints = "$src1 = $dst" in {
6640multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006641 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006642 // NOTE: The SDNode have the multiply operands first with the add last.
6643 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006644 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006645 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6646 (ins _.RC:$src2, _.RC:$src3),
6647 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006648 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006649 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006650
Craig Toppere1cac152016-06-07 07:27:54 +00006651 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6652 (ins _.RC:$src2, _.MemOp:$src3),
6653 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006654 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006655 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006656
Craig Toppere1cac152016-06-07 07:27:54 +00006657 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6658 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6659 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6660 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006661 (OpNode _.RC:$src2,
6662 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006663 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006664 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006665 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006666}
6667} // Constraints = "$src1 = $dst"
6668
6669multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006670 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006671 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006672 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006673 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6674 }
6675 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006676 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006677 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006678 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006679 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6680 }
6681}
6682
6683defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006684 SchedWriteVecIMul, avx512vl_i64_info>,
6685 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006686defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006687 SchedWriteVecIMul, avx512vl_i64_info>,
6688 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006689
6690//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006691// AVX-512 Scalar convert from sign integer to float/double
6692//===----------------------------------------------------------------------===//
6693
Simon Pilgrim21e89792018-04-13 14:36:59 +00006694multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006695 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6696 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006697 let hasSideEffects = 0 in {
6698 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6699 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006700 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006701 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006702 let mayLoad = 1 in
6703 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6704 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006705 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006706 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006707 } // hasSideEffects = 0
6708 let isCodeGenOnly = 1 in {
6709 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6710 (ins DstVT.RC:$src1, SrcRC:$src2),
6711 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6712 [(set DstVT.RC:$dst,
6713 (OpNode (DstVT.VT DstVT.RC:$src1),
6714 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006715 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006716 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006717
6718 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6719 (ins DstVT.RC:$src1, x86memop:$src2),
6720 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6721 [(set DstVT.RC:$dst,
6722 (OpNode (DstVT.VT DstVT.RC:$src1),
6723 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006724 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006725 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006726 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006727}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006728
Simon Pilgrim21e89792018-04-13 14:36:59 +00006729multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6730 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6731 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006732 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6733 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006734 !strconcat(asm,
6735 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006736 [(set DstVT.RC:$dst,
6737 (OpNode (DstVT.VT DstVT.RC:$src1),
6738 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006739 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006740 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006741}
6742
Simon Pilgrim21e89792018-04-13 14:36:59 +00006743multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6744 X86FoldableSchedWrite sched,
6745 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6746 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6747 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6748 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006749 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006750}
6751
Andrew Trick15a47742013-10-09 05:11:10 +00006752let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006753defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006754 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6755 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006756defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006757 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6758 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006759defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006760 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6761 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006762defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006763 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6764 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006765
Craig Topper8f85ad12016-11-14 02:46:58 +00006766def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006767 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006768def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006769 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006771def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6772 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6773def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006774 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006775def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6776 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6777def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006778 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006779
6780def : Pat<(f32 (sint_to_fp GR32:$src)),
6781 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6782def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006783 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006784def : Pat<(f64 (sint_to_fp GR32:$src)),
6785 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6786def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006787 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6788
Simon Pilgrim21e89792018-04-13 14:36:59 +00006789defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006790 v4f32x_info, i32mem, loadi32,
6791 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006792defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006793 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6794 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006795defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006796 i32mem, loadi32, "cvtusi2sd{l}">,
6797 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006798defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006799 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6800 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006801
Craig Topper8f85ad12016-11-14 02:46:58 +00006802def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006803 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006804def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006805 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006806
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006807def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6808 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6809def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6810 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6811def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6812 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6813def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6814 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6815
6816def : Pat<(f32 (uint_to_fp GR32:$src)),
6817 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6818def : Pat<(f32 (uint_to_fp GR64:$src)),
6819 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6820def : Pat<(f64 (uint_to_fp GR32:$src)),
6821 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6822def : Pat<(f64 (uint_to_fp GR64:$src)),
6823 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006824}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006825
6826//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006827// AVX-512 Scalar convert from float/double to integer
6828//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006829
6830multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6831 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006832 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006833 string aliasStr,
6834 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006835 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006836 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006837 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006838 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006839 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006840 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006841 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006842 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6843 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006844 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006845 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006846 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006847 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006848 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006849 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006850 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006851 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00006852
6853 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006854 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00006855 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00006856 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00006857 } // Predicates = [HasAVX512]
6858}
6859
6860multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
6861 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006862 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006863 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006864 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00006865 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00006866 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6867 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00006868 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006869 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006870}
Asaf Badouh2744d212015-09-20 14:31:19 +00006871
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006872// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006873defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006874 X86cvts2si, WriteCvtF2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006875 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006876defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006877 X86cvts2si, WriteCvtF2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006878 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006879defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006880 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006881 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006882defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006883 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006884 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006885defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006886 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006887 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006888defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006889 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006890 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006891defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006892 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006893 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006894defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006895 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006896 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006897
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006898// The SSE version of these instructions are disabled for AVX512.
6899// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6900let Predicates = [HasAVX512] in {
6901 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006902 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006903 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006904 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006905 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006906 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006907 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006908 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006909 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006910 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006911 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006912 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006913 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006914 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006915 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006916 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006917} // HasAVX512
6918
Elad Cohen0c260102017-01-11 09:11:48 +00006919// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6920// which produce unnecessary vmovs{s,d} instructions
6921let Predicates = [HasAVX512] in {
6922def : Pat<(v4f32 (X86Movss
6923 (v4f32 VR128X:$dst),
6924 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6925 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6926
6927def : Pat<(v4f32 (X86Movss
6928 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00006929 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
6930 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
6931
6932def : Pat<(v4f32 (X86Movss
6933 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00006934 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6935 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6936
Craig Topper38b713d2018-05-13 01:54:33 +00006937def : Pat<(v4f32 (X86Movss
6938 (v4f32 VR128X:$dst),
6939 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
6940 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
6941
Elad Cohen0c260102017-01-11 09:11:48 +00006942def : Pat<(v2f64 (X86Movsd
6943 (v2f64 VR128X:$dst),
6944 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6945 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6946
6947def : Pat<(v2f64 (X86Movsd
6948 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00006949 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
6950 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
6951
6952def : Pat<(v2f64 (X86Movsd
6953 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00006954 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6955 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00006956
6957def : Pat<(v2f64 (X86Movsd
6958 (v2f64 VR128X:$dst),
6959 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
6960 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00006961
6962def : Pat<(v4f32 (X86Movss
6963 (v4f32 VR128X:$dst),
6964 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
6965 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6966
6967def : Pat<(v4f32 (X86Movss
6968 (v4f32 VR128X:$dst),
6969 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
6970 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
6971
6972def : Pat<(v4f32 (X86Movss
6973 (v4f32 VR128X:$dst),
6974 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
6975 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6976
6977def : Pat<(v4f32 (X86Movss
6978 (v4f32 VR128X:$dst),
6979 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
6980 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
6981
6982def : Pat<(v2f64 (X86Movsd
6983 (v2f64 VR128X:$dst),
6984 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
6985 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6986
6987def : Pat<(v2f64 (X86Movsd
6988 (v2f64 VR128X:$dst),
6989 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
6990 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
6991
6992def : Pat<(v2f64 (X86Movsd
6993 (v2f64 VR128X:$dst),
6994 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
6995 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6996
6997def : Pat<(v2f64 (X86Movsd
6998 (v2f64 VR128X:$dst),
6999 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7000 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007001} // Predicates = [HasAVX512]
7002
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007003// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007004multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7005 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007006 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7007 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007008let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007009 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007010 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007011 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007012 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007013 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007014 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007015 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007016 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007017 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007018 }
7019
7020 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7021 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7022 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007023 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007024 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007025 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7026 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7027 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007028 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007029 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007030 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007031 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7032 (ins _SrcRC.IntScalarMemOp:$src),
7033 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7034 [(set _DstRC.RC:$dst, (OpNodeRnd
7035 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007036 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007037 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007038
Igor Bregerc59b3a22016-08-03 10:58:05 +00007039 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007040 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007041 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007042 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007043} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007044}
7045
Craig Topper61d8a602018-01-06 21:27:25 +00007046multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7047 X86VectorVTInfo _SrcRC,
7048 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007049 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007050 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007051 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007052 aliasStr, 0> {
7053let Predicates = [HasAVX512] in {
7054 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7055 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007056 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007057}
7058}
Asaf Badouh2744d212015-09-20 14:31:19 +00007059
Igor Bregerc59b3a22016-08-03 10:58:05 +00007060defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007061 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007062 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007063defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007064 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007065 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007066defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007067 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007068 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007069defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007070 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007071 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7072
Craig Topper61d8a602018-01-06 21:27:25 +00007073defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007074 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007075 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007076defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007077 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007078 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007079defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007080 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007081 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007082defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007083 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007084 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007085
Asaf Badouh2744d212015-09-20 14:31:19 +00007086let Predicates = [HasAVX512] in {
7087 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007088 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007089 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7090 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007091 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007092 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007093 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7094 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007095 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007096 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007097 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7098 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007099 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007100 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007101 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7102 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007103} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007104
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007105//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007106// AVX-512 Convert form float to double and back
7107//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007108
Asaf Badouh2744d212015-09-20 14:31:19 +00007109multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007110 X86VectorVTInfo _Src, SDNode OpNode,
7111 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007112 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007113 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007114 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007115 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007116 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007117 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007118 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007119 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007120 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007121 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007122 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007123 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007124 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007125 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007126 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007127
Craig Topperd2011e32017-02-25 18:43:42 +00007128 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7129 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7130 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007131 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007132 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007133 let mayLoad = 1 in
7134 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7135 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007136 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007137 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007138 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007139}
7140
Asaf Badouh2744d212015-09-20 14:31:19 +00007141// Scalar Coversion with SAE - suppress all exceptions
7142multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007143 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7144 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007145 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007146 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007147 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007148 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007149 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007150 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007151 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007152}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007153
Asaf Badouh2744d212015-09-20 14:31:19 +00007154// Scalar Conversion with rounding control (RC)
7155multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007156 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7157 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007158 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007159 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007160 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007161 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007162 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007163 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007164 EVEX_B, EVEX_RC;
7165}
Craig Toppera02e3942016-09-23 06:24:43 +00007166multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007167 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007168 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007169 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007170 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007171 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007172 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007173 }
7174}
7175
Simon Pilgrim21e89792018-04-13 14:36:59 +00007176multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7177 X86FoldableSchedWrite sched,
7178 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007179 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007180 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7181 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007182 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007183 }
7184}
Craig Toppera02e3942016-09-23 06:24:43 +00007185defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007186 X86froundRnd, WriteCvtSD2SS, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007187 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00007188defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007189 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007190 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00007191
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007192def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007193 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007194 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007195def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007196 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007197 Requires<[HasAVX512]>;
7198
7199def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007200 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007201 Requires<[HasAVX512, OptForSize]>;
7202
Asaf Badouh2744d212015-09-20 14:31:19 +00007203def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007204 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007205 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007207def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007208 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007209 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007210
7211def : Pat<(v4f32 (X86Movss
7212 (v4f32 VR128X:$dst),
7213 (v4f32 (scalar_to_vector
7214 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007215 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007216 Requires<[HasAVX512]>;
7217
7218def : Pat<(v2f64 (X86Movsd
7219 (v2f64 VR128X:$dst),
7220 (v2f64 (scalar_to_vector
7221 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007222 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007223 Requires<[HasAVX512]>;
7224
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007225//===----------------------------------------------------------------------===//
7226// AVX-512 Vector convert from signed/unsigned integer to float/double
7227// and from float/double to signed/unsigned integer
7228//===----------------------------------------------------------------------===//
7229
7230multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007231 X86VectorVTInfo _Src, SDNode OpNode,
7232 X86FoldableSchedWrite sched,
7233 string Broadcast = _.BroadcastStr,
7234 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007235
7236 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7237 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007238 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007239 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007240
7241 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007242 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007243 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007244 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007245 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007246
7247 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007248 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007249 "${src}"##Broadcast, "${src}"##Broadcast,
7250 (_.VT (OpNode (_Src.VT
7251 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007252 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007253 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007254}
7255// Coversion with SAE - suppress all exceptions
7256multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007257 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007258 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007259 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7260 (ins _Src.RC:$src), OpcodeStr,
7261 "{sae}, $src", "$src, {sae}",
7262 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007263 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007264 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007265}
7266
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007267// Conversion with rounding control (RC)
7268multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007269 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007270 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007271 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7272 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7273 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007274 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007275 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007276}
7277
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007278// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007279multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007280 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007281 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007282 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007283 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007284 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007285 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007286 }
7287 let Predicates = [HasVLX] in {
7288 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007289 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007290 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007291 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007292 }
7293}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007294
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007295// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007296multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007297 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007298 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007299 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007300 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007301 }
7302 let Predicates = [HasVLX] in {
7303 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007304 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007305 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007306 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007307
7308 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7309 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7310 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007311 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007312 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7313 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7314 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007315 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007316 }
7317}
7318
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007319defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007320 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007321defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007322 PS, EVEX_CD8<32, CD8VH>;
7323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007324def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7325 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007326
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007327let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007328 let AddedComplexity = 15 in {
7329 def : Pat<(X86vzmovl (v2f64 (bitconvert
7330 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7331 (VCVTPD2PSZ128rr VR128X:$src)>;
7332 def : Pat<(X86vzmovl (v2f64 (bitconvert
7333 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7334 (VCVTPD2PSZ128rm addr:$src)>;
7335 }
Craig Topper5471fc22016-11-06 04:12:52 +00007336 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7337 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007338 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7339 (VCVTPS2PDZ256rm addr:$src)>;
7340}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007341
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007342// Convert Signed/Unsigned Doubleword to Double
7343multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007344 SDNode OpNode128, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007345 // No rounding in this op
7346 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007347 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007348 sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007349
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007350 let Predicates = [HasVLX] in {
7351 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007352 OpNode128, sched, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007353 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007354 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007355 }
7356}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007357
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007358// Convert Signed/Unsigned Doubleword to Float
7359multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007360 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007361 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007362 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007363 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007364 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007365 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007366
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007367 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007368 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007369 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007370 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007371 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007372 }
7373}
7374
7375// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007376multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007377 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007378 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007379 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007380 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007381 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007382 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007383 }
7384 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007385 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007386 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007387 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007388 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007389 }
7390}
7391
7392// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007393multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007394 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007395 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007396 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007397 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007398 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007399 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007400 }
7401 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007402 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007403 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007404 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007405 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007406 }
7407}
7408
7409// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007410multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007411 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007412 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007413 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007415 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007416 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007417 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007418 }
7419 let Predicates = [HasVLX] in {
7420 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007421 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007422 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7423 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007424 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007425 OpNode128, sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007426 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007427 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007428
7429 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7430 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7431 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007432 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007433 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7434 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7435 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007436 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007437 }
7438}
7439
7440// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007441multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007442 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007443 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007444 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007445 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007446 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007447 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007448 }
7449 let Predicates = [HasVLX] in {
7450 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7451 // memory forms of these instructions in Asm Parcer. They have the same
7452 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7453 // due to the same reason.
7454 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007455 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007456 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007457 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007458
7459 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7460 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7461 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007462 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007463 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7464 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7465 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007466 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007467 }
7468}
7469
7470// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007471multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007472 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007473 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007474 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007475 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007476 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007477 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007478 }
7479 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007480 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007481 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007482 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007483 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007484 }
7485}
7486
7487// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007488multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007489 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007490 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007491 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007492 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007493 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007494 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007495 }
7496 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007497 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007498 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007499 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007500 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007501 }
7502}
7503
7504// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007505multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007506 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007507 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007508 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007509 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007510 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007511 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007512 }
7513 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007514 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007515 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007516 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007517 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007518 }
7519}
7520
7521// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007522multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007523 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007524 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007525 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007526 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007527 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007528 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007529 }
7530 let Predicates = [HasDQI, HasVLX] in {
7531 // Explicitly specified broadcast string, since we take only 2 elements
7532 // from v4f32x_info source
7533 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007534 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007535 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007536 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007537 }
7538}
7539
7540// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007541multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007542 SDNode OpNode128, SDNode OpNodeRnd,
7543 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007544 let Predicates = [HasDQI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007545 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007546 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007547 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007548 }
7549 let Predicates = [HasDQI, HasVLX] in {
7550 // Explicitly specified broadcast string, since we take only 2 elements
7551 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007552 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007553 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007554 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007555 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007556 }
7557}
7558
7559// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007560multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007561 SDNode OpNode128, SDNode OpNodeRnd,
7562 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007563 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007564 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007565 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007566 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007567 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007568 }
7569 let Predicates = [HasDQI, HasVLX] in {
7570 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7571 // memory forms of these instructions in Asm Parcer. They have the same
7572 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7573 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007574 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007575 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007576 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007577 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007578
7579 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7580 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7581 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007582 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007583 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7584 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7585 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007586 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007587 }
7588}
7589
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007590defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007591 WriteCvtI2F>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007592
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007593defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007594 X86VSintToFpRnd, WriteCvtI2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007595 PS, EVEX_CD8<32, CD8VF>;
7596
7597defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007598 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007599 XS, EVEX_CD8<32, CD8VF>;
7600
Simon Pilgrima3af7962016-11-24 12:13:46 +00007601defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007602 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007603 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7604
7605defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007606 X86cvttp2uiRnd, WriteCvtF2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007607 EVEX_CD8<32, CD8VF>;
7608
Craig Topperf334ac192016-11-09 07:48:51 +00007609defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007610 X86cvttp2ui, X86cvttp2uiRnd, WriteCvtF2I>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007611 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007612
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007613defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007614 X86VUintToFP, WriteCvtI2F>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007615 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007616
7617defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007618 X86VUintToFpRnd, WriteCvtI2F>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007619 EVEX_CD8<32, CD8VF>;
7620
Craig Topper19e04b62016-05-19 06:13:58 +00007621defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007622 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007623 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007624
Craig Topper19e04b62016-05-19 06:13:58 +00007625defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007626 X86cvtp2IntRnd, WriteCvtF2I>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007627 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007628
Craig Topper19e04b62016-05-19 06:13:58 +00007629defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007630 X86cvtp2UIntRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007631 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007632
Craig Topper19e04b62016-05-19 06:13:58 +00007633defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007634 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007635 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007636
Craig Topper19e04b62016-05-19 06:13:58 +00007637defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007638 X86cvtp2IntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007639 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007640
Craig Topper19e04b62016-05-19 06:13:58 +00007641defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007642 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007643 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007644
Craig Topper19e04b62016-05-19 06:13:58 +00007645defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007646 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007647 PD, EVEX_CD8<64, CD8VF>;
7648
Craig Topper19e04b62016-05-19 06:13:58 +00007649defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007650 X86cvtp2UIntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007651 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007652
7653defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007654 X86cvttp2siRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007655 PD, EVEX_CD8<64, CD8VF>;
7656
Craig Toppera39b6502016-12-10 06:02:48 +00007657defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007658 X86cvttp2siRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007659 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007660
7661defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007662 X86cvttp2uiRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007663 PD, EVEX_CD8<64, CD8VF>;
7664
Craig Toppera39b6502016-12-10 06:02:48 +00007665defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007666 X86cvttp2uiRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007667 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007668
7669defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007670 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007671 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007672
7673defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007674 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007675 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007676
Simon Pilgrima3af7962016-11-24 12:13:46 +00007677defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007678 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007679 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007680
Simon Pilgrima3af7962016-11-24 12:13:46 +00007681defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007682 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007683 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007684
Craig Toppere38c57a2015-11-27 05:44:02 +00007685let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007686def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007687 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007688 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7689 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007690
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007691def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7692 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007693 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7694 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007695
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007696def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7697 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007698 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7699 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007700
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007701def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7702 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007703 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7704 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007705
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007706def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7707 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7709 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007710
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007711def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7712 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007713 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7714 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007715
Simon Pilgrima3af7962016-11-24 12:13:46 +00007716def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007717 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7718 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7719 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007720}
7721
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007722let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007723 let AddedComplexity = 15 in {
7724 def : Pat<(X86vzmovl (v2i64 (bitconvert
7725 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007726 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007727 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007728 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7729 (VCVTPD2DQZ128rm addr:$src)>;
7730 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007731 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007732 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007733 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007734 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007735 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007736 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007737 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7738 (VCVTTPD2DQZ128rm addr:$src)>;
7739 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007740 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007741 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007742 }
Craig Topperd7467472017-10-14 04:18:09 +00007743
7744 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7745 (VCVTDQ2PDZ128rm addr:$src)>;
7746 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7747 (VCVTDQ2PDZ128rm addr:$src)>;
7748
7749 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7750 (VCVTUDQ2PDZ128rm addr:$src)>;
7751 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7752 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007753}
7754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007755let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007756 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007757 (VCVTPD2PSZrm addr:$src)>;
7758 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7759 (VCVTPS2PDZrm addr:$src)>;
7760}
7761
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007762let Predicates = [HasDQI, HasVLX] in {
7763 let AddedComplexity = 15 in {
7764 def : Pat<(X86vzmovl (v2f64 (bitconvert
7765 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007766 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007767 def : Pat<(X86vzmovl (v2f64 (bitconvert
7768 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007769 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007770 }
7771}
7772
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007773let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007774def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7775 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7776 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7777 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7778
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007779def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7780 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7781 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7782 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7783
7784def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7785 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7786 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7787 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7788
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007789def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7790 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7791 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7792 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7793
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007794def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7795 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7796 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7797 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7798
7799def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7800 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7801 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7802 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7803
7804def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7805 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7806 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7807 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7808
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007809def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7810 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7811 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7812 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7813
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007814def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7815 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7816 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7817 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7818
7819def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7820 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7821 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7822 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7823
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007824def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7825 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7826 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7827 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7828
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007829def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7830 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7831 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7832 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7833}
7834
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007835//===----------------------------------------------------------------------===//
7836// Half precision conversion instructions
7837//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007838
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007839multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007840 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007841 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007842 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7843 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007844 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007845 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007846 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7847 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7848 (X86cvtph2ps (_src.VT
7849 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00007850 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007851 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007852}
7853
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007854multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007855 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00007856 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7857 (ins _src.RC:$src), "vcvtph2ps",
7858 "{sae}, $src", "$src, {sae}",
7859 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007860 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007861 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007862}
7863
Craig Toppere7fb3002017-11-07 07:13:07 +00007864let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007865 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007866 WriteCvtPH2PSY>,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007867 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSY>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007868 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007869
7870let Predicates = [HasVLX] in {
7871 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007872 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007873 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007874 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007875 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007876 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007877
7878 // Pattern match vcvtph2ps of a scalar i64 load.
7879 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7880 (VCVTPH2PSZ128rm addr:$src)>;
7881 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7882 (VCVTPH2PSZ128rm addr:$src)>;
7883 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7884 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7885 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007886}
7887
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007888multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007889 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007890 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007891 (ins _src.RC:$src1, i32u8imm:$src2),
7892 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007893 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007894 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007895 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007896 let hasSideEffects = 0, mayStore = 1 in {
7897 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7898 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007899 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007900 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007901 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7902 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007903 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007904 EVEX_K, Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007905 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007906}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007907
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007908multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7909 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00007910 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00007911 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00007912 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007913 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007914 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007915 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007916}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007917
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007918let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007919 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
7920 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
7921 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PH>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007922 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007923 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007924 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
7925 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007926 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007927 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
7928 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007929 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007930 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007931
7932 def : Pat<(store (f64 (extractelt
7933 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7934 (iPTR 0))), addr:$dst),
7935 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7936 def : Pat<(store (i64 (extractelt
7937 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7938 (iPTR 0))), addr:$dst),
7939 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7940 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7941 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7942 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7943 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007944}
Asaf Badouh2489f352015-12-02 08:17:51 +00007945
Craig Topper9820e342016-09-20 05:44:47 +00007946// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007947let Predicates = [HasVLX] in {
7948 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7949 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7950 // configurations we support (the default). However, falling back to MXCSR is
7951 // more consistent with other instructions, which are always controlled by it.
7952 // It's encoded as 0b100.
7953 def : Pat<(fp_to_f16 FR32X:$src),
7954 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7955 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7956
7957 def : Pat<(f16_to_fp GR16:$src),
7958 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7959 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7960
7961 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7962 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7963 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7964}
7965
Asaf Badouh2489f352015-12-02 08:17:51 +00007966// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007967multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007968 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00007969 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00007970 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007971 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007972 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007973}
7974
7975let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007976 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007977 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007978 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007979 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007980 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007981 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007982 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007983 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7984}
7985
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007986let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7987 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007988 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007989 EVEX_CD8<32, CD8VT1>;
7990 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007991 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007992 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7993 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007994 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007995 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007996 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007997 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007998 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007999 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8000 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008001 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008002 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008003 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008004 EVEX_CD8<32, CD8VT1>;
8005 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008006 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008007 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008008
Craig Topper00265772018-01-23 21:37:51 +00008009 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008010 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008011 EVEX_CD8<32, CD8VT1>;
8012 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008013 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008014 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008015 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008016}
Michael Liao5bf95782014-12-04 05:20:33 +00008017
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008018/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008019multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008020 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008021 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008022 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8023 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8024 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008025 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008026 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008027 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008028 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008029 "$src2, $src1", "$src1, $src2",
8030 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008031 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008032 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008033}
8034}
8035
Simon Pilgrimc7088682018-05-01 18:06:07 +00008036defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8037 f32x_info>, EVEX_CD8<32, CD8VT1>,
8038 T8PD, NotMemoryFoldable;
8039defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8040 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8041 T8PD, NotMemoryFoldable;
8042defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8043 SchedWriteFRsqrt.Scl, f32x_info>,
8044 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
8045defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8046 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8047 EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008048
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008049/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8050multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008051 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008052 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008053 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8054 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008055 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008056 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008057 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8058 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8059 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008060 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008061 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008062 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8063 (ins _.ScalarMemOp:$src), OpcodeStr,
8064 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8065 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008066 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008067 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008068 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008069}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008070
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008071multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008072 X86SchedWriteWidths sched> {
8073 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008074 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008075 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008076 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008077
8078 // Define only if AVX512VL feature is present.
8079 let Predicates = [HasVLX] in {
8080 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008081 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008082 EVEX_V128, EVEX_CD8<32, CD8VF>;
8083 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008084 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008085 EVEX_V256, EVEX_CD8<32, CD8VF>;
8086 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008087 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008088 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8089 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008090 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008091 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8092 }
8093}
8094
Simon Pilgrimc7088682018-05-01 18:06:07 +00008095defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8096defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008097
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008098/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008099multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008100 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008101 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008102 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8103 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8104 "$src2, $src1", "$src1, $src2",
8105 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008106 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008107 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008108
8109 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8110 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008111 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008112 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008113 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008114 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008115
8116 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008117 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008118 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008119 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008120 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008121 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008122 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008123}
8124
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008125multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008126 X86FoldableSchedWrite sched> {
8127 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008128 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008129 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008130 EVEX_CD8<64, CD8VT1>, VEX_W;
8131}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008132
Craig Toppere1cac152016-06-07 07:27:54 +00008133let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008134 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008135 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008136 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8137 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008138}
Igor Breger8352a0d2015-07-28 06:53:28 +00008139
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008140defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008141 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008142/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008143
8144multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008145 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008146 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008147 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8148 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008149 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008150 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008151
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008152 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8153 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8154 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008155 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008156 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008157 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008158
8159 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008160 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008161 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008162 (OpNode (_.FloatVT
8163 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008164 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008165 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008166 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008167}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008168multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008169 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008170 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008171 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8172 (ins _.RC:$src), OpcodeStr,
8173 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008174 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008175 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008176}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008177
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008178multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008179 X86SchedWriteWidths sched> {
8180 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8181 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008182 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008183 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8184 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008185 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008186}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008187
Asaf Badouh402ebb32015-06-03 13:41:48 +00008188multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008189 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008190 // Define only if AVX512VL feature is present.
8191 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008192 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008193 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008194 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008195 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008196 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008197 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008198 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008199 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8200 }
8201}
Michael Liao5bf95782014-12-04 05:20:33 +00008202
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008203let Predicates = [HasERI] in {
8204 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8205 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8206 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008207}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008208defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008209 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008210 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008211
Simon Pilgrim21e89792018-04-13 14:36:59 +00008212multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8213 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008214 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008215 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8216 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008217 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008218 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008219}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008220
Simon Pilgrim21e89792018-04-13 14:36:59 +00008221multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8222 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008223 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008224 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008225 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008226 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008227 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008228 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8229 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008230 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008231 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008232 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008233 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8234 (ins _.ScalarMemOp:$src), OpcodeStr,
8235 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008236 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008237 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008238 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008239 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008240}
8241
Simon Pilgrimc7088682018-05-01 18:06:07 +00008242multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008243 X86SchedWriteSizes sched> {
8244 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8245 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008246 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008247 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8248 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008249 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8250 // Define only if AVX512VL feature is present.
8251 let Predicates = [HasVLX] in {
8252 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008253 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008254 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8255 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008256 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008257 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8258 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008259 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008260 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8261 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008262 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008263 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8264 }
8265}
8266
Simon Pilgrimc7088682018-05-01 18:06:07 +00008267multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008268 X86SchedWriteSizes sched> {
8269 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8270 sched.PS.ZMM, v16f32_info>,
8271 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8272 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8273 sched.PD.ZMM, v8f64_info>,
8274 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008275}
8276
Simon Pilgrim21e89792018-04-13 14:36:59 +00008277multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00008278 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008279 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008280 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008281 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8282 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008283 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008284 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008285 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008286 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008287 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8288 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8289 "$src2, $src1", "$src1, $src2",
8290 (X86fsqrtRnds (_.VT _.RC:$src1),
8291 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008292 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008293 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008294 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008295 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8296 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008297 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008298 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008299 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008300 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008301
Clement Courbet41a13742018-01-15 12:05:33 +00008302 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8303 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008304 (ins _.FRC:$src1, _.FRC:$src2),
8305 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008306 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008307 let mayLoad = 1 in
8308 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008309 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8310 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008311 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008312 }
Craig Topper176f3312017-02-25 19:18:11 +00008313 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008314
Clement Courbet41a13742018-01-15 12:05:33 +00008315 let Predicates = [HasAVX512] in {
8316 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
8317 (!cast<Instruction>(NAME#SUFF#Zr)
8318 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008319
Clement Courbet41a13742018-01-15 12:05:33 +00008320 def : Pat<(Intr VR128X:$src),
8321 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008322 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008323 }
Craig Toppereff606c2017-11-06 04:04:01 +00008324
Clement Courbet41a13742018-01-15 12:05:33 +00008325 let Predicates = [HasAVX512, OptForSize] in {
8326 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
8327 (!cast<Instruction>(NAME#SUFF#Zm)
8328 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008329
Clement Courbet41a13742018-01-15 12:05:33 +00008330 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
8331 (!cast<Instruction>(NAME#SUFF#Zm_Int)
8332 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8333 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008334}
Igor Breger4c4cd782015-09-20 09:13:41 +00008335
Simon Pilgrimc7088682018-05-01 18:06:07 +00008336multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008337 X86SchedWriteSizes sched> {
8338 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00008339 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008340 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008341 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00008342 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008343 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008344 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008345}
8346
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008347defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8348 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008349
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008350defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008351
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008352multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008353 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008354 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008355 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008356 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8357 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008358 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008359 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008360 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008361
Craig Topper0ccec702017-11-11 08:24:15 +00008362 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008363 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008364 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008365 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008366 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008367 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008368
Craig Topper0ccec702017-11-11 08:24:15 +00008369 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008370 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008371 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008372 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008373 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008374 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008375 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008376
Clement Courbetda1fad32018-01-15 14:24:07 +00008377 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008378 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8379 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8380 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008381 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008382
8383 let mayLoad = 1 in
8384 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8385 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8386 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008387 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008388 }
8389 }
8390
8391 let Predicates = [HasAVX512] in {
8392 def : Pat<(ffloor _.FRC:$src),
8393 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8394 _.FRC:$src, (i32 0x9)))>;
8395 def : Pat<(fceil _.FRC:$src),
8396 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8397 _.FRC:$src, (i32 0xa)))>;
8398 def : Pat<(ftrunc _.FRC:$src),
8399 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8400 _.FRC:$src, (i32 0xb)))>;
8401 def : Pat<(frint _.FRC:$src),
8402 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8403 _.FRC:$src, (i32 0x4)))>;
8404 def : Pat<(fnearbyint _.FRC:$src),
8405 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8406 _.FRC:$src, (i32 0xc)))>;
8407 }
8408
8409 let Predicates = [HasAVX512, OptForSize] in {
8410 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8411 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8412 addr:$src, (i32 0x9)))>;
8413 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8414 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8415 addr:$src, (i32 0xa)))>;
8416 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8417 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8418 addr:$src, (i32 0xb)))>;
8419 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8420 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8421 addr:$src, (i32 0x4)))>;
8422 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8423 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8424 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008425 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008426}
8427
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008428defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008429 SchedWriteFRnd.Scl, f32x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008430 AVX512AIi8Base, EVEX_4V,
8431 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008432
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008433defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008434 SchedWriteFRnd.Scl, f64x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008435 VEX_W, AVX512AIi8Base, EVEX_4V,
8436 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008438//-------------------------------------------------
8439// Integer truncate and extend operations
8440//-------------------------------------------------
8441
Igor Breger074a64e2015-07-24 17:24:15 +00008442multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008443 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008444 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008445 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008446 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8447 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008448 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008449 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008450
Craig Topper52e2e832016-07-22 05:46:44 +00008451 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8452 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008453 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8454 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008455 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008456 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008457
Igor Breger074a64e2015-07-24 17:24:15 +00008458 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8459 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008460 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008461 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008462 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008464
Igor Breger074a64e2015-07-24 17:24:15 +00008465multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8466 X86VectorVTInfo DestInfo,
8467 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008468
Igor Breger074a64e2015-07-24 17:24:15 +00008469 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8470 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8471 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008472
Igor Breger074a64e2015-07-24 17:24:15 +00008473 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8474 (SrcInfo.VT SrcInfo.RC:$src)),
8475 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8476 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8477}
8478
Craig Topperb2868232018-01-14 08:11:36 +00008479multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008480 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008481 AVX512VLVectorVTInfo VTSrcInfo,
8482 X86VectorVTInfo DestInfoZ128,
8483 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8484 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8485 X86MemOperand x86memopZ, PatFrag truncFrag,
8486 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008487
8488 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008489 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008490 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008491 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8492 truncFrag, mtruncFrag>, EVEX_V128;
8493
Simon Pilgrim21e89792018-04-13 14:36:59 +00008494 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008495 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008496 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8497 truncFrag, mtruncFrag>, EVEX_V256;
8498 }
8499 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008500 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008501 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008502 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8503 truncFrag, mtruncFrag>, EVEX_V512;
8504}
8505
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008506multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008507 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008508 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008509 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008510 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8511 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8512 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008513}
8514
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008515multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008516 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008517 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008518 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008519 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8520 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8521 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008522}
8523
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008524multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008525 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008526 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008527 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008528 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8529 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8530 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008531}
8532
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008533multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008534 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008535 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008536 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008537 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8538 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8539 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008540}
8541
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008542multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008543 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008544 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008545 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008546 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8547 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8548 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008549}
8550
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008551multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008552 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008553 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8554 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008555 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008556 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8557 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008558}
8559
Simon Pilgrim21e89792018-04-13 14:36:59 +00008560defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008561 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008562defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008563 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008564defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008565 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008566
Simon Pilgrim21e89792018-04-13 14:36:59 +00008567defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008568 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008569defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008570 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008571defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008572 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008573
Simon Pilgrim21e89792018-04-13 14:36:59 +00008574defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008575 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008576defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008577 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008578defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008579 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008580
Simon Pilgrim21e89792018-04-13 14:36:59 +00008581defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008582 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008583defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008584 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008585defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008586 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008587
Simon Pilgrim21e89792018-04-13 14:36:59 +00008588defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008589 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008590defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008591 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008592defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008593 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008594
Simon Pilgrim21e89792018-04-13 14:36:59 +00008595defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008596 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008597defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008598 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008599defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008600 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008601
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008602let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008603def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008604 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008605 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008606 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008607def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008608 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008609 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008610 VR256X:$src, sub_ymm)))), sub_xmm))>;
8611}
8612
8613let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008614def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008615 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008616 VR256X:$src, sub_ymm))), sub_xmm))>;
8617}
8618
Simon Pilgrim21e89792018-04-13 14:36:59 +00008619multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008620 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008621 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008622 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008623 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8624 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008625 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008626 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008627
Craig Toppere1cac152016-06-07 07:27:54 +00008628 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8629 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008630 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008631 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008632 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008633}
8634
Simon Pilgrim21e89792018-04-13 14:36:59 +00008635multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008636 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008637 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008638 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008639 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008640 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008641 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008642
Simon Pilgrim21e89792018-04-13 14:36:59 +00008643 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008644 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008645 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008646 }
8647 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008648 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008649 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008650 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008651 }
8652}
8653
Simon Pilgrim21e89792018-04-13 14:36:59 +00008654multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008655 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008656 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008657 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008658 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008659 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008660 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008661
Simon Pilgrim21e89792018-04-13 14:36:59 +00008662 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008663 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008664 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008665 }
8666 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008667 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008668 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008669 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008670 }
8671}
8672
Simon Pilgrim21e89792018-04-13 14:36:59 +00008673multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008674 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008675 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008676 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008677 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008678 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008679 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008680
Simon Pilgrim21e89792018-04-13 14:36:59 +00008681 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008682 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008683 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008684 }
8685 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008686 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008687 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008688 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008689 }
8690}
8691
Simon Pilgrim21e89792018-04-13 14:36:59 +00008692multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008693 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008694 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008695 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008696 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008697 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008698 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008699
Simon Pilgrim21e89792018-04-13 14:36:59 +00008700 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008701 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008702 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008703 }
8704 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008705 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008706 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008707 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008708 }
8709}
8710
Simon Pilgrim21e89792018-04-13 14:36:59 +00008711multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008712 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008713 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008714 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008715 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008716 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008717 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008718
Simon Pilgrim21e89792018-04-13 14:36:59 +00008719 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008720 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008721 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008722 }
8723 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008724 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008725 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008726 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008727 }
8728}
8729
Simon Pilgrim21e89792018-04-13 14:36:59 +00008730multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008731 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008732 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008733
8734 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008735 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008736 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008737 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8738
Simon Pilgrim21e89792018-04-13 14:36:59 +00008739 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008740 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008741 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8742 }
8743 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008744 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008745 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008746 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8747 }
8748}
8749
Simon Pilgrim21e89792018-04-13 14:36:59 +00008750defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8751defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8752defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8753defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8754defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8755defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008756
Simon Pilgrim21e89792018-04-13 14:36:59 +00008757defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8758defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8759defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8760defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8761defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8762defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008763
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008764
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008765multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008766 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008767 // 128-bit patterns
8768 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008769 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008770 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008771 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008772 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008773 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008774 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008775 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008776 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008777 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008778 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8779 }
8780 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008781 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008782 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008783 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008784 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008785 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008786 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008787 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008788 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8789
Craig Toppera30db992018-04-04 07:00:24 +00008790 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008791 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008792 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008793 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008794 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008795 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008796 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008797 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8798
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008799 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008800 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008801 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008802 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008803 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008804 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008805 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008806 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008807 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008808 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8809
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008810 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008811 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008812 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008813 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008814 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008815 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008816 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008817 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8818
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008819 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008820 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008821 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008822 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008823 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008824 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008825 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008826 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008827 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008828 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8829 }
8830 // 256-bit patterns
8831 let Predicates = [HasVLX, HasBWI] in {
8832 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8833 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8834 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8835 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8836 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8837 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8838 }
8839 let Predicates = [HasVLX] in {
8840 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8841 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8842 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8843 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8844 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8845 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8846 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8847 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8848
8849 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8850 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8851 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8852 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8853 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8854 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8855 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8856 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8857
8858 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8859 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8860 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8861 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8862 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8863 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8864
8865 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8866 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8867 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8868 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8869 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8870 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8871 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8872 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8873
8874 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8875 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8876 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8877 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8878 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8879 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8880 }
8881 // 512-bit patterns
8882 let Predicates = [HasBWI] in {
8883 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8884 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8885 }
8886 let Predicates = [HasAVX512] in {
8887 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8888 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8889
8890 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8891 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008892 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8893 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008894
8895 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8896 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8897
8898 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8899 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8900
8901 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8902 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8903 }
8904}
8905
Craig Toppera30db992018-04-04 07:00:24 +00008906defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
8907defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00008908
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008909//===----------------------------------------------------------------------===//
8910// GATHER - SCATTER Operations
8911
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008912// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008913multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008914 X86MemOperand memop, PatFrag GatherNode,
8915 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008916 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8917 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008918 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8919 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008920 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008921 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008922 [(set _.RC:$dst, MaskRC:$mask_wb,
8923 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008924 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008925 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008926}
Cameron McInally45325962014-03-26 13:50:50 +00008927
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008928multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8929 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8930 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008931 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008932 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008933 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008934let Predicates = [HasVLX] in {
8935 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008936 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008937 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008938 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008939 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008940 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008941 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008942 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008943}
Cameron McInally45325962014-03-26 13:50:50 +00008944}
8945
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008946multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8947 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008948 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008949 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008950 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008951 mgatherv8i64>, EVEX_V512;
8952let Predicates = [HasVLX] in {
8953 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008954 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008955 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008956 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008957 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008958 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008959 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008960 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008961 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008962}
Cameron McInally45325962014-03-26 13:50:50 +00008963}
Michael Liao5bf95782014-12-04 05:20:33 +00008964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008965
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008966defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8967 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8968
8969defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8970 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008971
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008972multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00008973 X86MemOperand memop, PatFrag ScatterNode,
8974 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008975
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008976let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008977
Craig Topper0b590342018-01-11 06:31:28 +00008978 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
8979 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008980 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008981 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00008982 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8983 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008984 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8985 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008986}
8987
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008988multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8989 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8990 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008991 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008992 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008993 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008994let Predicates = [HasVLX] in {
8995 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008996 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008997 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008998 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008999 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009000 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009001 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009002 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009003}
Cameron McInally45325962014-03-26 13:50:50 +00009004}
9005
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009006multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9007 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009008 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009009 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009010 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009011 mscatterv8i64>, EVEX_V512;
9012let Predicates = [HasVLX] in {
9013 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009014 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009015 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009016 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009017 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009018 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009019 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009020 vx64xmem, mscatterv2i64, VK2WM>,
9021 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009022}
Cameron McInally45325962014-03-26 13:50:50 +00009023}
9024
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009025defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9026 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009027
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009028defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9029 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009030
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009031// prefetch
9032multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9033 RegisterClass KRC, X86MemOperand memop> {
9034 let Predicates = [HasPFI], hasSideEffects = 1 in
9035 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009036 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9037 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009038}
9039
9040defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009041 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009042
9043defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009044 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009045
9046defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009047 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009048
9049defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009050 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009051
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009052defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009053 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009054
9055defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009056 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009057
9058defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009059 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009060
9061defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009062 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009063
9064defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009065 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009066
9067defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009068 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009069
9070defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009071 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009072
9073defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009074 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009075
9076defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009077 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009078
9079defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009080 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009081
9082defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009083 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009084
9085defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009086 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009087
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009088multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009089def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009090 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009091 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
9092 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009093}
Michael Liao5bf95782014-12-04 05:20:33 +00009094
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009095multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9096 string OpcodeStr, Predicate prd> {
9097let Predicates = [prd] in
9098 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9099
9100 let Predicates = [prd, HasVLX] in {
9101 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9102 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9103 }
9104}
9105
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009106defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9107defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9108defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9109defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009110
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009111multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009112 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9113 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009114 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9115 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009116}
9117
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009118// Use 512bit version to implement 128/256 bit in case NoVLX.
9119multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009120 X86VectorVTInfo _> {
9121
Craig Topperf090e8a2018-01-08 06:53:54 +00009122 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009123 (_.KVT (COPY_TO_REGCLASS
9124 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009125 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009126 _.RC:$src, _.SubRegIdx)),
9127 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009128}
9129
9130multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009131 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9132 let Predicates = [prd] in
9133 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9134 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009135
9136 let Predicates = [prd, HasVLX] in {
9137 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009138 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009139 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009140 EVEX_V128;
9141 }
9142 let Predicates = [prd, NoVLX] in {
9143 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9144 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009145 }
9146}
9147
9148defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9149 avx512vl_i8_info, HasBWI>;
9150defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9151 avx512vl_i16_info, HasBWI>, VEX_W;
9152defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9153 avx512vl_i32_info, HasDQI>;
9154defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9155 avx512vl_i64_info, HasDQI>, VEX_W;
9156
Craig Topper0321ebc2018-01-24 04:51:17 +00009157// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9158// is available, but BWI is not. We can't handle this in lowering because
9159// a target independent DAG combine likes to combine sext and trunc.
9160let Predicates = [HasDQI, NoBWI] in {
9161 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9162 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9163 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9164 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9165}
9166
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009167//===----------------------------------------------------------------------===//
9168// AVX-512 - COMPRESS and EXPAND
9169//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009170
Ayman Musad7a5ed42016-09-26 06:22:08 +00009171multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009172 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009173 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009174 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009175 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009176 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009177
Craig Toppere1cac152016-06-07 07:27:54 +00009178 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009179 def mr : AVX5128I<opc, MRMDestMem, (outs),
9180 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009181 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009182 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009183 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009184
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009185 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9186 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009187 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009188 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009189 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009190 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009191}
9192
Ayman Musad7a5ed42016-09-26 06:22:08 +00009193multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009194 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9195 (_.VT _.RC:$src)),
9196 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9197 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9198}
9199
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009200multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009201 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009202 AVX512VLVectorVTInfo VTInfo,
9203 Predicate Pred = HasAVX512> {
9204 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009205 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009206 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009207
Coby Tayree71e37cc2017-11-21 09:48:44 +00009208 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009209 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009210 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009211 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009212 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009213 }
9214}
9215
Simon Pilgrim21e89792018-04-13 14:36:59 +00009216// FIXME: Is there a better scheduler class for VPCOMPRESS?
9217defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009218 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009219defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009220 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009221defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009222 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009223defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009224 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009225
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009226// expand
9227multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009228 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009229 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009230 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009231 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009232 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009233
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009234 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9235 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9236 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009237 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009238 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009239 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009240}
9241
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009242multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9243
9244 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9245 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9246 _.KRCWM:$mask, addr:$src)>;
9247
9248 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9249 (_.VT _.RC:$src0))),
9250 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9251 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9252}
9253
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009254multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009255 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009256 AVX512VLVectorVTInfo VTInfo,
9257 Predicate Pred = HasAVX512> {
9258 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009259 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009260 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009261
Coby Tayree71e37cc2017-11-21 09:48:44 +00009262 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009263 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009264 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009265 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009266 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009267 }
9268}
9269
Simon Pilgrim21e89792018-04-13 14:36:59 +00009270// FIXME: Is there a better scheduler class for VPEXPAND?
9271defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009272 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009273defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009274 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009275defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009276 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009277defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009278 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009279
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009280//handle instruction reg_vec1 = op(reg_vec,imm)
9281// op(mem_vec,imm)
9282// op(broadcast(eltVt),imm)
9283//all instruction created with FROUND_CURRENT
9284multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009285 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009286 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009287 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9288 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009289 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009290 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009291 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009292 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9293 (ins _.MemOp:$src1, i32u8imm:$src2),
9294 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9295 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009296 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009297 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009298 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9299 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9300 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9301 "${src1}"##_.BroadcastStr##", $src2",
9302 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009303 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009304 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009305 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009306}
9307
9308//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9309multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009310 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009311 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009312 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009313 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9314 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009315 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009316 "$src1, {sae}, $src2",
9317 (OpNode (_.VT _.RC:$src1),
9318 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009319 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009320 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009321}
9322
9323multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009324 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009325 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009326 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009327 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009328 _.info512>,
9329 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009330 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009331 }
9332 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009333 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009334 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009335 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009336 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009337 }
9338}
9339
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009340//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9341// op(reg_vec2,mem_vec,imm)
9342// op(reg_vec2,broadcast(eltVt),imm)
9343//all instruction created with FROUND_CURRENT
9344multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009345 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009346 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009347 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009348 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009349 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9350 (OpNode (_.VT _.RC:$src1),
9351 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009352 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009353 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009354 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9355 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9356 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9357 (OpNode (_.VT _.RC:$src1),
9358 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009359 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009360 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009361 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9362 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9363 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9364 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9365 (OpNode (_.VT _.RC:$src1),
9366 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009367 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009368 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009369 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009370}
9371
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009372//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9373// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009374multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009375 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009376 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009377 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009378 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9379 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9380 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9381 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9382 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009383 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009384 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009385 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9386 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9387 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9388 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9389 (SrcInfo.VT (bitconvert
9390 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009391 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009392 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009393 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009394}
9395
9396//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9397// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009398// op(reg_vec2,broadcast(eltVt),imm)
9399multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009400 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9401 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009402
Craig Topper05948fb2016-08-02 05:11:15 +00009403 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009404 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9405 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9406 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9407 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9408 (OpNode (_.VT _.RC:$src1),
9409 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009410 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009411 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009412}
9413
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009414//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9415// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009416multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009417 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009418 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009419 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009420 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009421 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9422 (OpNode (_.VT _.RC:$src1),
9423 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009424 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009425 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009426 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009427 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009428 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9429 (OpNode (_.VT _.RC:$src1),
9430 (_.VT (scalar_to_vector
9431 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009432 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009433 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009434 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009435}
9436
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009437//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9438multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009439 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009440 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009441 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009442 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009443 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009444 OpcodeStr, "$src3, {sae}, $src2, $src1",
9445 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009446 (OpNode (_.VT _.RC:$src1),
9447 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009448 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009449 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009450 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009451}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009452
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009453//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009454multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009455 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009456 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009457 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9458 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009459 OpcodeStr, "$src3, {sae}, $src2, $src1",
9460 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009461 (OpNode (_.VT _.RC:$src1),
9462 (_.VT _.RC:$src2),
9463 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009464 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009465 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009466}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009467
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009468multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009469 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009470 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009471 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009472 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9473 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009474 EVEX_V512;
9475
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009476 }
9477 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009478 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009479 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009480 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009481 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009482 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009483}
9484
Igor Breger2ae0fe32015-08-31 11:14:02 +00009485multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009486 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009487 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009488 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009489 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009490 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9491 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009492 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009493 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009494 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009495 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009496 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9497 }
9498}
9499
Igor Breger00d9f842015-06-08 14:03:17 +00009500multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009501 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009502 Predicate Pred = HasAVX512> {
9503 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009504 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9505 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009506 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009507 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009508 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9509 EVEX_V128;
9510 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9511 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009512 }
9513}
9514
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009515multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009516 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009517 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009518 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009519 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
9520 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009521 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009522}
9523
Igor Breger1e58e8a2015-09-02 11:18:55 +00009524multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009525 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009526 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009527 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009528 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009529 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009530 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009531 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009532 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009533}
9534
Igor Breger1e58e8a2015-09-02 11:18:55 +00009535defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009536 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009537 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009538defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009539 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009540 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009541defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009542 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009543 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009544
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009545defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009546 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009547 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009548 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9549defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009550 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009551 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009552 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9553
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009554defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009555 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009556 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9557defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009558 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009559 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9560
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009561defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009562 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009563 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9564defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009565 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009566 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009567
Igor Breger1e58e8a2015-09-02 11:18:55 +00009568defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009569 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009570 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9571defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009572 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009573 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9574
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009575let Predicates = [HasAVX512] in {
9576def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009577 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009578def : Pat<(v16f32 (fnearbyint VR512:$src)),
9579 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9580def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009581 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009582def : Pat<(v16f32 (frint VR512:$src)),
9583 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9584def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009585 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009586
9587def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009588 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009589def : Pat<(v8f64 (fnearbyint VR512:$src)),
9590 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9591def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009592 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009593def : Pat<(v8f64 (frint VR512:$src)),
9594 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9595def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009596 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009597}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009598
Craig Topperac2508252017-11-11 21:44:51 +00009599let Predicates = [HasVLX] in {
9600def : Pat<(v4f32 (ffloor VR128X:$src)),
9601 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9602def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9603 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9604def : Pat<(v4f32 (fceil VR128X:$src)),
9605 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9606def : Pat<(v4f32 (frint VR128X:$src)),
9607 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9608def : Pat<(v4f32 (ftrunc VR128X:$src)),
9609 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9610
9611def : Pat<(v2f64 (ffloor VR128X:$src)),
9612 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9613def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9614 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9615def : Pat<(v2f64 (fceil VR128X:$src)),
9616 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9617def : Pat<(v2f64 (frint VR128X:$src)),
9618 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9619def : Pat<(v2f64 (ftrunc VR128X:$src)),
9620 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9621
9622def : Pat<(v8f32 (ffloor VR256X:$src)),
9623 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9624def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9625 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9626def : Pat<(v8f32 (fceil VR256X:$src)),
9627 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9628def : Pat<(v8f32 (frint VR256X:$src)),
9629 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9630def : Pat<(v8f32 (ftrunc VR256X:$src)),
9631 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9632
9633def : Pat<(v4f64 (ffloor VR256X:$src)),
9634 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9635def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9636 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9637def : Pat<(v4f64 (fceil VR256X:$src)),
9638 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9639def : Pat<(v4f64 (frint VR256X:$src)),
9640 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9641def : Pat<(v4f64 (ftrunc VR256X:$src)),
9642 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9643}
9644
Craig Topper25ceba72018-02-05 06:00:23 +00009645multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009646 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009647 X86VectorVTInfo CastInfo> {
9648 let ExeDomain = _.ExeDomain in {
9649 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9650 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9651 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9652 (_.VT (bitconvert
9653 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009654 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009655 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009656 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9657 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9658 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9659 (_.VT
9660 (bitconvert
9661 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9662 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009663 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009664 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009665 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9666 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9667 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9668 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9669 (_.VT
9670 (bitconvert
9671 (CastInfo.VT
9672 (X86Shuf128 _.RC:$src1,
9673 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009674 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009675 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009676 }
9677}
9678
Simon Pilgrim21e89792018-04-13 14:36:59 +00009679multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009680 AVX512VLVectorVTInfo _,
9681 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9682 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009683 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009684 _.info512, CastInfo.info512>, EVEX_V512;
9685
9686 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009687 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009688 _.info256, CastInfo.info256>, EVEX_V256;
9689}
9690
Simon Pilgrim21e89792018-04-13 14:36:59 +00009691defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009692 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009693defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009694 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009695defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009696 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009697defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009698 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009699
Craig Topperb561e662017-01-19 02:34:29 +00009700let Predicates = [HasAVX512] in {
9701// Provide fallback in case the load node that is used in the broadcast
9702// patterns above is used by additional users, which prevents the pattern
9703// selection.
9704def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9705 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9706 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9707 0)>;
9708def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9709 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9710 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9711 0)>;
9712
9713def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9714 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9715 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9716 0)>;
9717def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9718 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9719 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9720 0)>;
9721
9722def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9723 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9724 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9725 0)>;
9726
9727def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9728 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9729 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9730 0)>;
9731}
9732
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009733multiclass avx512_valign<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009734 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009735 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009736 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009737}
9738
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009739defm VALIGND: avx512_valign<"valignd", SchedWriteShuffle, avx512vl_i32_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009740 EVEX_CD8<32, CD8VF>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009741defm VALIGNQ: avx512_valign<"valignq", SchedWriteShuffle, avx512vl_i64_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009742 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009743
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009744defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
9745 SchedWriteShuffle, avx512vl_i8_info,
9746 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009747
Craig Topper333897e2017-11-03 06:48:02 +00009748// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9749// into vpalignr.
9750def ValignqImm32XForm : SDNodeXForm<imm, [{
9751 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9752}]>;
9753def ValignqImm8XForm : SDNodeXForm<imm, [{
9754 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9755}]>;
9756def ValigndImm8XForm : SDNodeXForm<imm, [{
9757 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9758}]>;
9759
9760multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9761 X86VectorVTInfo From, X86VectorVTInfo To,
9762 SDNodeXForm ImmXForm> {
9763 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9764 (bitconvert
9765 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9766 imm:$src3))),
9767 To.RC:$src0)),
9768 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9769 To.RC:$src1, To.RC:$src2,
9770 (ImmXForm imm:$src3))>;
9771
9772 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9773 (bitconvert
9774 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9775 imm:$src3))),
9776 To.ImmAllZerosV)),
9777 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9778 To.RC:$src1, To.RC:$src2,
9779 (ImmXForm imm:$src3))>;
9780
9781 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9782 (bitconvert
9783 (From.VT (OpNode From.RC:$src1,
9784 (bitconvert (To.LdFrag addr:$src2)),
9785 imm:$src3))),
9786 To.RC:$src0)),
9787 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9788 To.RC:$src1, addr:$src2,
9789 (ImmXForm imm:$src3))>;
9790
9791 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9792 (bitconvert
9793 (From.VT (OpNode From.RC:$src1,
9794 (bitconvert (To.LdFrag addr:$src2)),
9795 imm:$src3))),
9796 To.ImmAllZerosV)),
9797 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9798 To.RC:$src1, addr:$src2,
9799 (ImmXForm imm:$src3))>;
9800}
9801
9802multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9803 X86VectorVTInfo From,
9804 X86VectorVTInfo To,
9805 SDNodeXForm ImmXForm> :
9806 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9807 def : Pat<(From.VT (OpNode From.RC:$src1,
9808 (bitconvert (To.VT (X86VBroadcast
9809 (To.ScalarLdFrag addr:$src2)))),
9810 imm:$src3)),
9811 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9812 (ImmXForm imm:$src3))>;
9813
9814 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9815 (bitconvert
9816 (From.VT (OpNode From.RC:$src1,
9817 (bitconvert
9818 (To.VT (X86VBroadcast
9819 (To.ScalarLdFrag addr:$src2)))),
9820 imm:$src3))),
9821 To.RC:$src0)),
9822 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9823 To.RC:$src1, addr:$src2,
9824 (ImmXForm imm:$src3))>;
9825
9826 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9827 (bitconvert
9828 (From.VT (OpNode From.RC:$src1,
9829 (bitconvert
9830 (To.VT (X86VBroadcast
9831 (To.ScalarLdFrag addr:$src2)))),
9832 imm:$src3))),
9833 To.ImmAllZerosV)),
9834 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9835 To.RC:$src1, addr:$src2,
9836 (ImmXForm imm:$src3))>;
9837}
9838
9839let Predicates = [HasAVX512] in {
9840 // For 512-bit we lower to the widest element type we can. So we only need
9841 // to handle converting valignq to valignd.
9842 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9843 v16i32_info, ValignqImm32XForm>;
9844}
9845
9846let Predicates = [HasVLX] in {
9847 // For 128-bit we lower to the widest element type we can. So we only need
9848 // to handle converting valignq to valignd.
9849 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9850 v4i32x_info, ValignqImm32XForm>;
9851 // For 256-bit we lower to the widest element type we can. So we only need
9852 // to handle converting valignq to valignd.
9853 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9854 v8i32x_info, ValignqImm32XForm>;
9855}
9856
9857let Predicates = [HasVLX, HasBWI] in {
9858 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9859 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9860 v16i8x_info, ValignqImm8XForm>;
9861 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9862 v16i8x_info, ValigndImm8XForm>;
9863}
9864
Simon Pilgrim36be8522017-11-29 18:52:20 +00009865defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00009866 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009867 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009868
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009869multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009870 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009871 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009872 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009873 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009874 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009875 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009876 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009877
Craig Toppere1cac152016-06-07 07:27:54 +00009878 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9879 (ins _.MemOp:$src1), OpcodeStr,
9880 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009881 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009882 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009883 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009884 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009885}
9886
9887multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009888 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
9889 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009890 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9891 (ins _.ScalarMemOp:$src1), OpcodeStr,
9892 "${src1}"##_.BroadcastStr,
9893 "${src1}"##_.BroadcastStr,
9894 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00009895 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009896 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009897 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009898}
9899
9900multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009901 X86SchedWriteWidths sched,
9902 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009903 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009904 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009905 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009906
9907 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009908 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009909 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009910 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009911 EVEX_V128;
9912 }
9913}
9914
9915multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009916 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009917 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009918 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009919 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009920 EVEX_V512;
9921
9922 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009923 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009924 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009925 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009926 EVEX_V128;
9927 }
9928}
9929
9930multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009931 SDNode OpNode, X86SchedWriteWidths sched,
9932 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009933 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009934 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009935 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009936 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009937}
9938
9939multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009940 SDNode OpNode, X86SchedWriteWidths sched,
9941 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009942 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009943 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009944 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009945 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009946}
9947
9948multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9949 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009950 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009951 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009952 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009953 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009954 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009955 HasBWI>;
9956}
9957
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009958defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
9959 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +00009960
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009961// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9962let Predicates = [HasAVX512, NoVLX] in {
9963 def : Pat<(v4i64 (abs VR256X:$src)),
9964 (EXTRACT_SUBREG
9965 (VPABSQZrr
9966 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9967 sub_ymm)>;
9968 def : Pat<(v2i64 (abs VR128X:$src)),
9969 (EXTRACT_SUBREG
9970 (VPABSQZrr
9971 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9972 sub_xmm)>;
9973}
9974
Craig Topperc0896052017-12-16 02:40:28 +00009975// Use 512bit version to implement 128/256 bit.
9976multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
9977 AVX512VLVectorVTInfo _, Predicate prd> {
9978 let Predicates = [prd, NoVLX] in {
9979 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9980 (EXTRACT_SUBREG
9981 (!cast<Instruction>(InstrStr # "Zrr")
9982 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9983 _.info256.RC:$src1,
9984 _.info256.SubRegIdx)),
9985 _.info256.SubRegIdx)>;
9986
9987 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9988 (EXTRACT_SUBREG
9989 (!cast<Instruction>(InstrStr # "Zrr")
9990 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9991 _.info128.RC:$src1,
9992 _.info128.SubRegIdx)),
9993 _.info128.SubRegIdx)>;
9994 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009995}
9996
Craig Topperc0896052017-12-16 02:40:28 +00009997defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +00009998 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009999
Simon Pilgrim21e89792018-04-13 14:36:59 +000010000// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010001defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010002 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010003
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010004// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010005defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10006defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010007
Igor Breger24cab0f2015-11-16 07:22:00 +000010008//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010009// Counts number of ones - VPOPCNTD and VPOPCNTQ
10010//===---------------------------------------------------------------------===//
10011
Simon Pilgrim21e89792018-04-13 14:36:59 +000010012// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010013defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010014 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010015
Craig Topperc0896052017-12-16 02:40:28 +000010016defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10017defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010018
10019//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010020// Replicate Single FP - MOVSHDUP and MOVSLDUP
10021//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010022
Simon Pilgrim756348c2017-11-29 13:49:51 +000010023multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010024 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010025 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010026 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010027}
10028
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010029defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10030 SchedWriteFShuffle>;
10031defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10032 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010033
10034//===----------------------------------------------------------------------===//
10035// AVX-512 - MOVDDUP
10036//===----------------------------------------------------------------------===//
10037
10038multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010039 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010040 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010041 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10042 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010043 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010044 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010045 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10046 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10047 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010048 (_.ScalarLdFrag addr:$src)))))>,
10049 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010050 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010051 }
Igor Breger1f782962015-11-19 08:26:56 +000010052}
10053
10054multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010055 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10056 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10057 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010058
10059 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010060 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10061 VTInfo.info256>, EVEX_V256;
10062 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10063 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010064 }
10065}
10066
Simon Pilgrim756348c2017-11-29 13:49:51 +000010067multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010068 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010069 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010070 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010071}
10072
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010073defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010074
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010075let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010076def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010077 (VMOVDDUPZ128rm addr:$src)>;
10078def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10079 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010080def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10081 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010082
10083def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10084 (v2f64 VR128X:$src0)),
10085 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10086 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10087def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10088 (bitconvert (v4i32 immAllZerosV))),
10089 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10090
10091def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10092 (v2f64 VR128X:$src0)),
10093 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10094def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10095 (bitconvert (v4i32 immAllZerosV))),
10096 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010097
10098def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10099 (v2f64 VR128X:$src0)),
10100 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10101def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10102 (bitconvert (v4i32 immAllZerosV))),
10103 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010104}
Igor Breger1f782962015-11-19 08:26:56 +000010105
Igor Bregerf2460112015-07-26 14:41:44 +000010106//===----------------------------------------------------------------------===//
10107// AVX-512 - Unpack Instructions
10108//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010109
Craig Topper9433f972016-08-02 06:16:53 +000010110defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010111 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010112defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010113 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010114
10115defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010116 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010117defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010118 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010119defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010120 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010121defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010122 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010123
10124defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010125 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010126defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010127 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010128defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010129 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010130defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010131 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010132
10133//===----------------------------------------------------------------------===//
10134// AVX-512 - Extract & Insert Integer Instructions
10135//===----------------------------------------------------------------------===//
10136
10137multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10138 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010139 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10140 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10141 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010142 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10143 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010144 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010145}
10146
10147multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10148 let Predicates = [HasBWI] in {
10149 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10150 (ins _.RC:$src1, u8imm:$src2),
10151 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10152 [(set GR32orGR64:$dst,
10153 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010154 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010155
10156 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10157 }
10158}
10159
10160multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10161 let Predicates = [HasBWI] in {
10162 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10163 (ins _.RC:$src1, u8imm:$src2),
10164 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10165 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010166 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010167 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010168
Craig Topper99f6b622016-05-01 01:03:56 +000010169 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010170 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10171 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010172 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
10173 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010174 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010175
Igor Bregerdefab3c2015-10-08 12:55:01 +000010176 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10177 }
10178}
10179
10180multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10181 RegisterClass GRC> {
10182 let Predicates = [HasDQI] in {
10183 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10184 (ins _.RC:$src1, u8imm:$src2),
10185 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10186 [(set GRC:$dst,
10187 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010188 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010189
Craig Toppere1cac152016-06-07 07:27:54 +000010190 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10191 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10192 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10193 [(store (extractelt (_.VT _.RC:$src1),
10194 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010195 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010196 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010197 }
10198}
10199
Craig Toppera33846a2017-10-22 06:18:23 +000010200defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10201defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010202defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10203defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10204
10205multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10206 X86VectorVTInfo _, PatFrag LdFrag> {
10207 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10208 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10209 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10210 [(set _.RC:$dst,
10211 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010212 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010213}
10214
10215multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10216 X86VectorVTInfo _, PatFrag LdFrag> {
10217 let Predicates = [HasBWI] in {
10218 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10219 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10220 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10221 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010222 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010223 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010224
10225 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10226 }
10227}
10228
10229multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10230 X86VectorVTInfo _, RegisterClass GRC> {
10231 let Predicates = [HasDQI] in {
10232 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10233 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10234 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10235 [(set _.RC:$dst,
10236 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010237 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010238
10239 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10240 _.ScalarLdFrag>, TAPD;
10241 }
10242}
10243
10244defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010245 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010246defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010247 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010248defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10249defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010250
Igor Bregera6297c72015-09-02 10:50:58 +000010251//===----------------------------------------------------------------------===//
10252// VSHUFPS - VSHUFPD Operations
10253//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010254
Igor Bregera6297c72015-09-02 10:50:58 +000010255multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010256 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010257 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010258 SchedWriteFShuffle>,
10259 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10260 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010261}
10262
10263defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10264defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010265
Asaf Badouhd2c35992015-09-02 14:21:54 +000010266//===----------------------------------------------------------------------===//
10267// AVX-512 - Byte shift Left/Right
10268//===----------------------------------------------------------------------===//
10269
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010270// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010271multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010272 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010273 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010274 def rr : AVX512<opc, MRMr,
10275 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10276 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010277 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010278 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010279 def rm : AVX512<opc, MRMm,
10280 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10281 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10282 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010283 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010284 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010285 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010286}
10287
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010288multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010289 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010290 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010291 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010292 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10293 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010294 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010295 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10296 sched.YMM, v32i8x_info>, EVEX_V256;
10297 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10298 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010299 }
10300}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010301defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010302 SchedWriteShuffle, HasBWI>,
10303 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010304defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010305 SchedWriteShuffle, HasBWI>,
10306 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010307
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010308multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010309 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010310 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010311 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010312 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010313 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010314 [(set _dst.RC:$dst,(_dst.VT
10315 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010316 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010317 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010318 def rm : AVX512BI<opc, MRMSrcMem,
10319 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10321 [(set _dst.RC:$dst,(_dst.VT
10322 (OpNode (_src.VT _src.RC:$src1),
10323 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010324 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010325 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010326}
10327
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010328multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010329 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010330 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010331 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010332 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10333 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010334 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010335 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10336 v4i64x_info, v32i8x_info>, EVEX_V256;
10337 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10338 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010339 }
10340}
10341
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010342defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010343 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010344
Craig Topper4e794c72017-02-19 19:36:58 +000010345// Transforms to swizzle an immediate to enable better matching when
10346// memory operand isn't in the right place.
10347def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10348 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10349 uint8_t Imm = N->getZExtValue();
10350 // Swap bits 1/4 and 3/6.
10351 uint8_t NewImm = Imm & 0xa5;
10352 if (Imm & 0x02) NewImm |= 0x10;
10353 if (Imm & 0x10) NewImm |= 0x02;
10354 if (Imm & 0x08) NewImm |= 0x40;
10355 if (Imm & 0x40) NewImm |= 0x08;
10356 return getI8Imm(NewImm, SDLoc(N));
10357}]>;
10358def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10359 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10360 uint8_t Imm = N->getZExtValue();
10361 // Swap bits 2/4 and 3/5.
10362 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010363 if (Imm & 0x04) NewImm |= 0x10;
10364 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010365 if (Imm & 0x08) NewImm |= 0x20;
10366 if (Imm & 0x20) NewImm |= 0x08;
10367 return getI8Imm(NewImm, SDLoc(N));
10368}]>;
Craig Topper48905772017-02-19 21:32:15 +000010369def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10370 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10371 uint8_t Imm = N->getZExtValue();
10372 // Swap bits 1/2 and 5/6.
10373 uint8_t NewImm = Imm & 0x99;
10374 if (Imm & 0x02) NewImm |= 0x04;
10375 if (Imm & 0x04) NewImm |= 0x02;
10376 if (Imm & 0x20) NewImm |= 0x40;
10377 if (Imm & 0x40) NewImm |= 0x20;
10378 return getI8Imm(NewImm, SDLoc(N));
10379}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010380def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10381 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10382 uint8_t Imm = N->getZExtValue();
10383 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10384 uint8_t NewImm = Imm & 0x81;
10385 if (Imm & 0x02) NewImm |= 0x04;
10386 if (Imm & 0x04) NewImm |= 0x10;
10387 if (Imm & 0x08) NewImm |= 0x40;
10388 if (Imm & 0x10) NewImm |= 0x02;
10389 if (Imm & 0x20) NewImm |= 0x08;
10390 if (Imm & 0x40) NewImm |= 0x20;
10391 return getI8Imm(NewImm, SDLoc(N));
10392}]>;
10393def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10394 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10395 uint8_t Imm = N->getZExtValue();
10396 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10397 uint8_t NewImm = Imm & 0x81;
10398 if (Imm & 0x02) NewImm |= 0x10;
10399 if (Imm & 0x04) NewImm |= 0x02;
10400 if (Imm & 0x08) NewImm |= 0x20;
10401 if (Imm & 0x10) NewImm |= 0x04;
10402 if (Imm & 0x20) NewImm |= 0x40;
10403 if (Imm & 0x40) NewImm |= 0x08;
10404 return getI8Imm(NewImm, SDLoc(N));
10405}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010406
Igor Bregerb4bb1902015-10-15 12:33:24 +000010407multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010408 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010409 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010410 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10411 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010412 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010413 (OpNode (_.VT _.RC:$src1),
10414 (_.VT _.RC:$src2),
10415 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010416 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010417 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010418 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10419 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10420 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10421 (OpNode (_.VT _.RC:$src1),
10422 (_.VT _.RC:$src2),
10423 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010424 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010425 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010426 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010427 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10428 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10429 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10430 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10431 (OpNode (_.VT _.RC:$src1),
10432 (_.VT _.RC:$src2),
10433 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010434 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010435 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010436 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010437 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010438
10439 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010440 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10441 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10442 _.RC:$src1)),
10443 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10444 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10445 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10446 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10447 _.RC:$src1)),
10448 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10449 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010450
10451 // Additional patterns for matching loads in other positions.
10452 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10453 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10454 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10455 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10456 def : Pat<(_.VT (OpNode _.RC:$src1,
10457 (bitconvert (_.LdFrag addr:$src3)),
10458 _.RC:$src2, (i8 imm:$src4))),
10459 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10460 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10461
10462 // Additional patterns for matching zero masking with loads in other
10463 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010464 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10465 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10466 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10467 _.ImmAllZerosV)),
10468 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10469 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10470 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10471 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10472 _.RC:$src2, (i8 imm:$src4)),
10473 _.ImmAllZerosV)),
10474 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10475 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010476
10477 // Additional patterns for matching masked loads with different
10478 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010479 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10480 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10481 _.RC:$src2, (i8 imm:$src4)),
10482 _.RC:$src1)),
10483 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10484 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010485 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10486 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10487 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10488 _.RC:$src1)),
10489 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10490 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10492 (OpNode _.RC:$src2, _.RC:$src1,
10493 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10494 _.RC:$src1)),
10495 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10496 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10498 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10499 _.RC:$src1, (i8 imm:$src4)),
10500 _.RC:$src1)),
10501 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10502 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10503 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10504 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10505 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10506 _.RC:$src1)),
10507 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10508 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010509
10510 // Additional patterns for matching broadcasts in other positions.
10511 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10512 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10513 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10514 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10515 def : Pat<(_.VT (OpNode _.RC:$src1,
10516 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10517 _.RC:$src2, (i8 imm:$src4))),
10518 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10519 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10520
10521 // Additional patterns for matching zero masking with broadcasts in other
10522 // positions.
10523 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10524 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10525 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10526 _.ImmAllZerosV)),
10527 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10528 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10529 (VPTERNLOG321_imm8 imm:$src4))>;
10530 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10531 (OpNode _.RC:$src1,
10532 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10533 _.RC:$src2, (i8 imm:$src4)),
10534 _.ImmAllZerosV)),
10535 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10536 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10537 (VPTERNLOG132_imm8 imm:$src4))>;
10538
10539 // Additional patterns for matching masked broadcasts with different
10540 // operand orders.
10541 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10542 (OpNode _.RC:$src1,
10543 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10544 _.RC:$src2, (i8 imm:$src4)),
10545 _.RC:$src1)),
10546 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10547 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010548 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10549 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10550 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10551 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010552 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010553 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10554 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10555 (OpNode _.RC:$src2, _.RC:$src1,
10556 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10557 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010558 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010559 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10560 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10561 (OpNode _.RC:$src2,
10562 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10563 _.RC:$src1, (i8 imm:$src4)),
10564 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010565 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010566 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10567 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10568 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10569 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10570 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010571 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010572 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010573}
10574
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010575multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010576 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010577 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010578 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
10579 _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010580 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010581 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
10582 _.info128>, EVEX_V128;
10583 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
10584 _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010585 }
10586}
10587
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010588defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010589 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010590defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010591 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010592
Craig Topper8a444ee2018-01-26 22:17:40 +000010593// Patterns to implement vnot using vpternlog instead of creating all ones
10594// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10595// so that the result is only dependent on src0. But we use the same source
10596// for all operands to prevent a false dependency.
10597// TODO: We should maybe have a more generalized algorithm for folding to
10598// vpternlog.
10599let Predicates = [HasAVX512] in {
10600 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10601 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10602}
10603
10604let Predicates = [HasAVX512, NoVLX] in {
10605 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10606 (EXTRACT_SUBREG
10607 (VPTERNLOGQZrri
10608 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10609 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10610 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10611 (i8 15)), sub_xmm)>;
10612 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10613 (EXTRACT_SUBREG
10614 (VPTERNLOGQZrri
10615 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10616 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10617 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10618 (i8 15)), sub_ymm)>;
10619}
10620
10621let Predicates = [HasVLX] in {
10622 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10623 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10624 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10625 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10626}
10627
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010628//===----------------------------------------------------------------------===//
10629// AVX-512 - FixupImm
10630//===----------------------------------------------------------------------===//
10631
10632multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010633 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010634 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010635 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10636 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10637 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10638 (OpNode (_.VT _.RC:$src1),
10639 (_.VT _.RC:$src2),
10640 (_.IntVT _.RC:$src3),
10641 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010642 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010643 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10644 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10645 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10646 (OpNode (_.VT _.RC:$src1),
10647 (_.VT _.RC:$src2),
10648 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10649 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010650 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010651 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010652 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10653 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10654 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10655 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10656 (OpNode (_.VT _.RC:$src1),
10657 (_.VT _.RC:$src2),
10658 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10659 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010660 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010661 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010662 } // Constraints = "$src1 = $dst"
10663}
10664
10665multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010666 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010667 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010668let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010669 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10670 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010671 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010672 "$src2, $src3, {sae}, $src4",
10673 (OpNode (_.VT _.RC:$src1),
10674 (_.VT _.RC:$src2),
10675 (_.IntVT _.RC:$src3),
10676 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010677 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010678 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010679 }
10680}
10681
10682multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010683 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010684 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010685 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10686 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010687 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10688 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10689 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10690 (OpNode (_.VT _.RC:$src1),
10691 (_.VT _.RC:$src2),
10692 (_src3VT.VT _src3VT.RC:$src3),
10693 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010694 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010695 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10696 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10697 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10698 "$src2, $src3, {sae}, $src4",
10699 (OpNode (_.VT _.RC:$src1),
10700 (_.VT _.RC:$src2),
10701 (_src3VT.VT _src3VT.RC:$src3),
10702 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010703 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010704 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010705 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10706 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10707 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10708 (OpNode (_.VT _.RC:$src1),
10709 (_.VT _.RC:$src2),
10710 (_src3VT.VT (scalar_to_vector
10711 (_src3VT.ScalarLdFrag addr:$src3))),
10712 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010713 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010714 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010715 }
10716}
10717
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010718multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
10719 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010720 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010721 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010722 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010723 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010724 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010725 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010726 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010727 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010728 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010729 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010730 }
10731}
10732
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010733defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010734 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010735 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010736defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010737 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010738 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010739defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010740 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010741defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010742 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010743
Craig Topper5625d242016-07-29 06:06:00 +000010744// Patterns used to select SSE scalar fp arithmetic instructions from
10745// either:
10746//
10747// (1) a scalar fp operation followed by a blend
10748//
10749// The effect is that the backend no longer emits unnecessary vector
10750// insert instructions immediately after SSE scalar fp instructions
10751// like addss or mulss.
10752//
10753// For example, given the following code:
10754// __m128 foo(__m128 A, __m128 B) {
10755// A[0] += B[0];
10756// return A;
10757// }
10758//
10759// Previously we generated:
10760// addss %xmm0, %xmm1
10761// movss %xmm1, %xmm0
10762//
10763// We now generate:
10764// addss %xmm1, %xmm0
10765//
10766// (2) a vector packed single/double fp operation followed by a vector insert
10767//
10768// The effect is that the backend converts the packed fp instruction
10769// followed by a vector insert into a single SSE scalar fp instruction.
10770//
10771// For example, given the following code:
10772// __m128 foo(__m128 A, __m128 B) {
10773// __m128 C = A + B;
10774// return (__m128) {c[0], a[1], a[2], a[3]};
10775// }
10776//
10777// Previously we generated:
10778// addps %xmm0, %xmm1
10779// movss %xmm1, %xmm0
10780//
10781// We now generate:
10782// addss %xmm1, %xmm0
10783
10784// TODO: Some canonicalization in lowering would simplify the number of
10785// patterns we have to try to match.
10786multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10787 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010788 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010789 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10790 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10791 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010792 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010793 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010794
Craig Topper5625d242016-07-29 06:06:00 +000010795 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010796 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10797 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010798 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10799
Craig Topper83f21452016-12-27 01:56:24 +000010800 // extracted masked scalar math op with insert via movss
10801 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10802 (scalar_to_vector
10803 (X86selects VK1WM:$mask,
10804 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10805 FR32X:$src2),
10806 FR32X:$src0))),
10807 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10808 VK1WM:$mask, v4f32:$src1,
10809 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010810 }
10811}
10812
10813defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10814defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10815defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10816defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10817
10818multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10819 let Predicates = [HasAVX512] in {
10820 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010821 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10822 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10823 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010824 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010825 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010826
Craig Topper5625d242016-07-29 06:06:00 +000010827 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010828 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10829 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010830 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10831
Craig Topper83f21452016-12-27 01:56:24 +000010832 // extracted masked scalar math op with insert via movss
10833 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10834 (scalar_to_vector
10835 (X86selects VK1WM:$mask,
10836 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10837 FR64X:$src2),
10838 FR64X:$src0))),
10839 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10840 VK1WM:$mask, v2f64:$src1,
10841 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010842 }
10843}
10844
10845defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10846defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10847defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10848defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010849
10850//===----------------------------------------------------------------------===//
10851// AES instructions
10852//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010853
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010854multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10855 let Predicates = [HasVLX, HasVAES] in {
10856 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10857 !cast<Intrinsic>(IntPrefix),
10858 loadv2i64, 0, VR128X, i128mem>,
10859 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10860 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10861 !cast<Intrinsic>(IntPrefix##"_256"),
10862 loadv4i64, 0, VR256X, i256mem>,
10863 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10864 }
10865 let Predicates = [HasAVX512, HasVAES] in
10866 defm Z : AESI_binop_rm_int<Op, OpStr,
10867 !cast<Intrinsic>(IntPrefix##"_512"),
10868 loadv8i64, 0, VR512, i512mem>,
10869 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10870}
10871
10872defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10873defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10874defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10875defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10876
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010877//===----------------------------------------------------------------------===//
10878// PCLMUL instructions - Carry less multiplication
10879//===----------------------------------------------------------------------===//
10880
10881let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10882defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10883 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10884
10885let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10886defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10887 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10888
10889defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10890 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10891 EVEX_CD8<64, CD8VF>, VEX_WIG;
10892}
10893
10894// Aliases
10895defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10896defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10897defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10898
Coby Tayree71e37cc2017-11-21 09:48:44 +000010899//===----------------------------------------------------------------------===//
10900// VBMI2
10901//===----------------------------------------------------------------------===//
10902
10903multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010904 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010905 let Constraints = "$src1 = $dst",
10906 ExeDomain = VTI.ExeDomain in {
10907 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10908 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10909 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010910 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010911 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010912 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10913 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10914 "$src3, $src2", "$src2, $src3",
10915 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010916 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
10917 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010918 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010919 }
10920}
10921
10922multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010923 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
10924 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010925 let Constraints = "$src1 = $dst",
10926 ExeDomain = VTI.ExeDomain in
10927 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10928 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10929 "${src3}"##VTI.BroadcastStr##", $src2",
10930 "$src2, ${src3}"##VTI.BroadcastStr,
10931 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010932 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
10933 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010934 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010935}
10936
10937multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010938 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010939 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010940 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10941 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010942 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010943 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10944 EVEX_V256;
10945 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10946 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010947 }
10948}
10949
10950multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010951 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010952 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010953 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10954 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010955 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010956 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10957 EVEX_V256;
10958 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10959 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010960 }
10961}
10962multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010963 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010964 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010965 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010966 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010967 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010968 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010969 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10970}
10971
10972multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010973 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010974 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010975 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10976 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010977 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010978 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010979 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010980 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010981}
10982
10983// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010984defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
10985defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
10986defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
10987defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010988
Coby Tayree71e37cc2017-11-21 09:48:44 +000010989// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000010990defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010991 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010992defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010993 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010994// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000010995defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010996 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010997defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010998 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010999
Coby Tayree3880f2a2017-11-21 10:04:28 +000011000//===----------------------------------------------------------------------===//
11001// VNNI
11002//===----------------------------------------------------------------------===//
11003
11004let Constraints = "$src1 = $dst" in
11005multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011006 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011007 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11008 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11009 "$src3, $src2", "$src2, $src3",
11010 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011011 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011012 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011013 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11014 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11015 "$src3, $src2", "$src2, $src3",
11016 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11017 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011018 (VTI.LdFrag addr:$src3)))))>,
11019 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011020 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011021 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11022 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11023 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11024 "$src2, ${src3}"##VTI.BroadcastStr,
11025 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11026 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011027 (VTI.ScalarLdFrag addr:$src3))))>,
11028 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011029 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011030}
11031
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011032multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11033 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011034 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011035 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011036 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011037 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11038 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011039 }
11040}
11041
Simon Pilgrim21e89792018-04-13 14:36:59 +000011042// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011043defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11044defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11045defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11046defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011047
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011048//===----------------------------------------------------------------------===//
11049// Bit Algorithms
11050//===----------------------------------------------------------------------===//
11051
Simon Pilgrim21e89792018-04-13 14:36:59 +000011052// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011053defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011054 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011055defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011056 avx512vl_i16_info, HasBITALG>, VEX_W;
11057
11058defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11059defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011060
Simon Pilgrim21e89792018-04-13 14:36:59 +000011061multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011062 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11063 (ins VTI.RC:$src1, VTI.RC:$src2),
11064 "vpshufbitqmb",
11065 "$src2, $src1", "$src1, $src2",
11066 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011067 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011068 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011069 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11070 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11071 "vpshufbitqmb",
11072 "$src2, $src1", "$src1, $src2",
11073 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011074 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11075 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011076 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011077}
11078
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011079multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011080 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011081 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011082 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011083 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11084 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011085 }
11086}
11087
Simon Pilgrim21e89792018-04-13 14:36:59 +000011088// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011089defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011090
Coby Tayreed8b17be2017-11-26 09:36:41 +000011091//===----------------------------------------------------------------------===//
11092// GFNI
11093//===----------------------------------------------------------------------===//
11094
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011095multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11096 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011097 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011098 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11099 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011100 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011101 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11102 EVEX_V256;
11103 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11104 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011105 }
11106}
11107
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011108defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11109 SchedWriteVecALU>,
11110 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011111
11112multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011113 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011114 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011115 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011116 let ExeDomain = VTI.ExeDomain in
11117 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11118 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11119 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11120 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11121 (OpNode (VTI.VT VTI.RC:$src1),
11122 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011123 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011124 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011125}
11126
Simon Pilgrim36be8522017-11-29 18:52:20 +000011127multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011128 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011129 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011130 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11131 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011132 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011133 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11134 v32i8x_info, v4i64x_info>, EVEX_V256;
11135 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11136 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011137 }
11138}
11139
Craig Topperb18d6222018-01-06 07:18:08 +000011140defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011141 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011142 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11143defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011144 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011145 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;