blob: 55b1a3aa0fdb91329444952a281450eb2b597480 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Craig Topper26bc8482018-05-28 05:37:25 +0000334// Similar to AVX512_maskable_3src but in this case the input VT for the tied
335// operand differs from the output VT. This requires a bitconvert on
336// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000337// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000338multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
339 X86VectorVTInfo InVT,
340 dag Outs, dag NonTiedIns, string OpcodeStr,
341 string AttSrcAsm, string IntelSrcAsm,
342 dag RHS, bit IsCommutable = 0> :
343 AVX512_maskable_common<O, F, OutVT, Outs,
344 !con((ins InVT.RC:$src1), NonTiedIns),
345 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
346 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000347 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000348 (vselect InVT.KRCWM:$mask, RHS,
349 (bitconvert InVT.RC:$src1)),
350 vselect, "", IsCommutable>;
351
Igor Breger15820b02015-07-01 13:24:28 +0000352multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
353 dag Outs, dag NonTiedIns, string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000355 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000356 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000357 bit IsKCommutable = 0,
358 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000359 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000360 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000361 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Adam Nemet34801422014-10-08 23:25:39 +0000363multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
364 dag Outs, dag Ins,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000367 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000368 AVX512_maskable_custom<O, F, Outs, Ins,
369 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
370 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000371 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000372 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000373
Craig Topper93d8fbd2018-06-02 16:30:39 +0000374multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag NonTiedIns,
376 string OpcodeStr,
377 string AttSrcAsm, string IntelSrcAsm,
378 list<dag> Pattern> :
379 AVX512_maskable_custom<O, F, Outs,
380 !con((ins _.RC:$src1), NonTiedIns),
381 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
382 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
383 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
384 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385
386// Instruction with mask that puts result in mask register,
387// like "compare" and "vptest"
388multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
389 dag Outs,
390 dag Ins, dag MaskingIns,
391 string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm,
393 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 list<dag> MaskingPattern,
395 bit IsCommutable = 0> {
396 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000397 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000398 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
399 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000400 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000401
402 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000403 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
404 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000406}
407
408multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
409 dag Outs,
410 dag Ins, dag MaskingIns,
411 string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000413 dag RHS, dag MaskingRHS,
414 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000415 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
416 AttSrcAsm, IntelSrcAsm,
417 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000418 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000419
420multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
421 dag Outs, dag Ins, string OpcodeStr,
422 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000423 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000424 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
425 !con((ins _.KRCWM:$mask), Ins),
426 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000427 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000428
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000429multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
430 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000431 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000432 AVX512_maskable_custom_cmp<O, F, Outs,
433 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000434 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000435
Craig Topperabe80cc2016-08-28 06:06:28 +0000436// This multiclass generates the unconditional/non-masking, the masking and
437// the zero-masking variant of the vector instruction. In the masking case, the
438// perserved vector elements come from a new dummy input operand tied to $dst.
439multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
440 dag Outs, dag Ins, string OpcodeStr,
441 string AttSrcAsm, string IntelSrcAsm,
442 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000443 bit IsCommutable = 0, SDNode Select = vselect> :
444 AVX512_maskable_custom<O, F, Outs, Ins,
445 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
446 !con((ins _.KRCWM:$mask), Ins),
447 OpcodeStr, AttSrcAsm, IntelSrcAsm,
448 [(set _.RC:$dst, RHS)],
449 [(set _.RC:$dst,
450 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
451 [(set _.RC:$dst,
452 (Select _.KRCWM:$mask, MaskedRHS,
453 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000454 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000455
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456
Craig Topper9d9251b2016-05-08 20:10:20 +0000457// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
458// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000459// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000460// We set canFoldAsLoad because this can be converted to a constant-pool
461// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000465 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000466def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
467 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000468}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000469
Craig Topper6393afc2017-01-09 02:44:34 +0000470// Alias instructions that allow VPTERNLOG to be used with a mask to create
471// a mix of all ones and all zeros elements. This is done this way to force
472// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000473let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000474def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
475 (ins VK16WM:$mask), "",
476 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
477 (v16i32 immAllOnesV),
478 (v16i32 immAllZerosV)))]>;
479def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
480 (ins VK8WM:$mask), "",
481 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
482 (bc_v8i64 (v16i32 immAllOnesV)),
483 (bc_v8i64 (v16i32 immAllZerosV))))]>;
484}
485
Craig Toppere5ce84a2016-05-08 21:33:53 +0000486let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000487 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000488def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
489 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
490def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
491 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
492}
493
Craig Topperadd9cc62016-12-18 06:23:14 +0000494// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
495// This is expanded by ExpandPostRAPseudos.
496let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000497 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000498 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
499 [(set FR32X:$dst, fp32imm0)]>;
500 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
501 [(set FR64X:$dst, fpimm0)]>;
502}
503
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000504//===----------------------------------------------------------------------===//
505// AVX-512 - VECTOR INSERT
506//
Craig Topper3a622a12017-08-17 15:40:25 +0000507
508// Supports two different pattern operators for mask and unmasked ops. Allows
509// null_frag to be passed for one.
510multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
511 X86VectorVTInfo To,
512 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000513 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000514 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000515 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000516 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000517 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 "vinsert" # From.EltTypeName # "x" # From.NumElts,
519 "$src3, $src2, $src1", "$src1, $src2, $src3",
520 (vinsert_insert:$src3 (To.VT To.RC:$src1),
521 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000522 (iPTR imm)),
523 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
524 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000525 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000526 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000527 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000528 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000529 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530 "vinsert" # From.EltTypeName # "x" # From.NumElts,
531 "$src3, $src2, $src1", "$src1, $src2, $src3",
532 (vinsert_insert:$src3 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000534 (iPTR imm)),
535 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
536 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000537 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000538 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000539 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000542
Craig Topper3a622a12017-08-17 15:40:25 +0000543// Passes the same pattern operator for masked and unmasked ops.
544multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
545 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000546 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000547 X86FoldableSchedWrite sched> :
548 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
551 X86VectorVTInfo To, PatFrag vinsert_insert,
552 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
553 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000554 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
556 (To.VT (!cast<Instruction>(InstrStr#"rr")
557 To.RC:$src1, From.RC:$src2,
558 (INSERT_get_vinsert_imm To.RC:$ins)))>;
559
560 def : Pat<(vinsert_insert:$ins
561 (To.VT To.RC:$src1),
562 (From.VT (bitconvert (From.LdFrag addr:$src2))),
563 (iPTR imm)),
564 (To.VT (!cast<Instruction>(InstrStr#"rm")
565 To.RC:$src1, addr:$src2,
566 (INSERT_get_vinsert_imm To.RC:$ins)))>;
567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568}
569
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000570multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000572 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573
574 let Predicates = [HasVLX] in
575 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
576 X86VectorVTInfo< 4, EltVT32, VR128X>,
577 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000578 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579
580 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000581 X86VectorVTInfo< 4, EltVT32, VR128X>,
582 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000583 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584
585 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000586 X86VectorVTInfo< 4, EltVT64, VR256X>,
587 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000588 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589
Craig Topper3a622a12017-08-17 15:40:25 +0000590 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000592 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593 X86VectorVTInfo< 2, EltVT64, VR128X>,
594 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000595 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000596 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000597
Craig Topper3a622a12017-08-17 15:40:25 +0000598 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000600 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601 X86VectorVTInfo< 2, EltVT64, VR128X>,
602 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000603 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000604 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
Craig Topper3a622a12017-08-17 15:40:25 +0000606 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000607 X86VectorVTInfo< 8, EltVT32, VR256X>,
608 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000609 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000610 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612}
613
Simon Pilgrim21e89792018-04-13 14:36:59 +0000614// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
615defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
616defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000619// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000620defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000621 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624
625defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000629
630defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000631 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000634
635// Codegen pattern with the alternative types insert VEC128 into VEC256
636defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
637 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
638defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
639 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
640// Codegen pattern with the alternative types insert VEC128 into VEC512
641defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
642 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
643defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
644 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
645// Codegen pattern with the alternative types insert VEC256 into VEC512
646defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
647 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
648defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
649 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
650
Craig Topperf7a19db2017-10-08 01:33:40 +0000651
652multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, X86VectorVTInfo Cast,
654 PatFrag vinsert_insert,
655 SDNodeXForm INSERT_get_vinsert_imm,
656 list<Predicate> p> {
657let Predicates = p in {
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT From.RC:$src2),
663 (iPTR imm))),
664 Cast.RC:$src0)),
665 (!cast<Instruction>(InstrStr#"rrk")
666 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
667 (INSERT_get_vinsert_imm To.RC:$ins))>;
668 def : Pat<(Cast.VT
669 (vselect Cast.KRCWM:$mask,
670 (bitconvert
671 (vinsert_insert:$ins (To.VT To.RC:$src1),
672 (From.VT
673 (bitconvert
674 (From.LdFrag addr:$src2))),
675 (iPTR imm))),
676 Cast.RC:$src0)),
677 (!cast<Instruction>(InstrStr#"rmk")
678 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
679 (INSERT_get_vinsert_imm To.RC:$ins))>;
680
681 def : Pat<(Cast.VT
682 (vselect Cast.KRCWM:$mask,
683 (bitconvert
684 (vinsert_insert:$ins (To.VT To.RC:$src1),
685 (From.VT From.RC:$src2),
686 (iPTR imm))),
687 Cast.ImmAllZerosV)),
688 (!cast<Instruction>(InstrStr#"rrkz")
689 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
690 (INSERT_get_vinsert_imm To.RC:$ins))>;
691 def : Pat<(Cast.VT
692 (vselect Cast.KRCWM:$mask,
693 (bitconvert
694 (vinsert_insert:$ins (To.VT To.RC:$src1),
695 (From.VT
696 (bitconvert
697 (From.LdFrag addr:$src2))),
698 (iPTR imm))),
699 Cast.ImmAllZerosV)),
700 (!cast<Instruction>(InstrStr#"rmkz")
701 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
702 (INSERT_get_vinsert_imm To.RC:$ins))>;
703}
704}
705
706defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
707 v8f32x_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasVLX]>;
709defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
710 v4f64x_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
712
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
714 v8i32x_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasVLX]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
717 v8i32x_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasVLX]>;
719defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
720 v8i32x_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasVLX]>;
722defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
723 v4i64x_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
725defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
726 v4i64x_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
729 v4i64x_info, vinsert128_insert,
730 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
731
732defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
733 v16f32_info, vinsert128_insert,
734 INSERT_get_vinsert128_imm, [HasAVX512]>;
735defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
736 v8f64_info, vinsert128_insert,
737 INSERT_get_vinsert128_imm, [HasDQI]>;
738
739defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
740 v16i32_info, vinsert128_insert,
741 INSERT_get_vinsert128_imm, [HasAVX512]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
743 v16i32_info, vinsert128_insert,
744 INSERT_get_vinsert128_imm, [HasAVX512]>;
745defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
746 v16i32_info, vinsert128_insert,
747 INSERT_get_vinsert128_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
749 v8i64_info, vinsert128_insert,
750 INSERT_get_vinsert128_imm, [HasDQI]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
752 v8i64_info, vinsert128_insert,
753 INSERT_get_vinsert128_imm, [HasDQI]>;
754defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
755 v8i64_info, vinsert128_insert,
756 INSERT_get_vinsert128_imm, [HasDQI]>;
757
758defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
759 v16f32_info, vinsert256_insert,
760 INSERT_get_vinsert256_imm, [HasDQI]>;
761defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
762 v8f64_info, vinsert256_insert,
763 INSERT_get_vinsert256_imm, [HasAVX512]>;
764
765defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
766 v16i32_info, vinsert256_insert,
767 INSERT_get_vinsert256_imm, [HasDQI]>;
768defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
769 v16i32_info, vinsert256_insert,
770 INSERT_get_vinsert256_imm, [HasDQI]>;
771defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
772 v16i32_info, vinsert256_insert,
773 INSERT_get_vinsert256_imm, [HasDQI]>;
774defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
775 v8i64_info, vinsert256_insert,
776 INSERT_get_vinsert256_imm, [HasAVX512]>;
777defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
778 v8i64_info, vinsert256_insert,
779 INSERT_get_vinsert256_imm, [HasAVX512]>;
780defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
781 v8i64_info, vinsert256_insert,
782 INSERT_get_vinsert256_imm, [HasAVX512]>;
783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000785let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000786def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000787 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000788 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000789 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000790 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000791def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000792 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000793 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000794 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000796 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000797 EVEX_4V, EVEX_CD8<32, CD8VT1>,
798 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000799}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800
801//===----------------------------------------------------------------------===//
802// AVX-512 VECTOR EXTRACT
803//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804
Craig Topper3a622a12017-08-17 15:40:25 +0000805// Supports two different pattern operators for mask and unmasked ops. Allows
806// null_frag to be passed for one.
807multiclass vextract_for_size_split<int Opcode,
808 X86VectorVTInfo From, X86VectorVTInfo To,
809 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000810 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000811 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000812
813 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000814 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000815 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000816 "vextract" # To.EltTypeName # "x" # To.NumElts,
817 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000818 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000819 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
820 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000821
Craig Toppere1cac152016-06-07 07:27:54 +0000822 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000823 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000824 "vextract" # To.EltTypeName # "x" # To.NumElts #
825 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
826 [(store (To.VT (vextract_extract:$idx
827 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000828 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000829 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000830
Craig Toppere1cac152016-06-07 07:27:54 +0000831 let mayStore = 1, hasSideEffects = 0 in
832 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
833 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000834 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000835 "vextract" # To.EltTypeName # "x" # To.NumElts #
836 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000837 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000838 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000839 }
Igor Bregerac29a822015-09-09 14:35:09 +0000840}
841
Craig Topper3a622a12017-08-17 15:40:25 +0000842// Passes the same pattern operator for masked and unmasked ops.
843multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
844 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000845 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000846 SchedWrite SchedRR, SchedWrite SchedMR> :
847 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000848
Igor Bregerdefab3c2015-10-08 12:55:01 +0000849// Codegen pattern for the alternative types
850multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
851 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000852 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000853 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000854 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
855 (To.VT (!cast<Instruction>(InstrStr#"rr")
856 From.RC:$src1,
857 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000858 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
859 (iPTR imm))), addr:$dst),
860 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
861 (EXTRACT_get_vextract_imm To.RC:$ext))>;
862 }
Igor Breger7f69a992015-09-10 12:54:54 +0000863}
864
865multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000866 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000867 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000868 let Predicates = [HasAVX512] in {
869 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
870 X86VectorVTInfo<16, EltVT32, VR512>,
871 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000872 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000873 EVEX_V512, EVEX_CD8<32, CD8VT4>;
874 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
875 X86VectorVTInfo< 8, EltVT64, VR512>,
876 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000877 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000878 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
879 }
Igor Breger7f69a992015-09-10 12:54:54 +0000880 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000881 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 X86VectorVTInfo< 8, EltVT32, VR256X>,
883 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000884 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000885 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000886
887 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000888 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000889 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 X86VectorVTInfo< 4, EltVT64, VR256X>,
891 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000892 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000893 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000894
895 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000896 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000897 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000898 X86VectorVTInfo< 8, EltVT64, VR512>,
899 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000900 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000901 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000902 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000903 X86VectorVTInfo<16, EltVT32, VR512>,
904 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000905 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000906 EVEX_V512, EVEX_CD8<32, CD8VT8>;
907 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908}
909
Simon Pilgrimead11e42018-05-11 12:46:54 +0000910// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000911defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
912defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000915// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
921defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000922 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000923defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000924 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000925
926defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000930
Craig Topper08a68572016-05-21 22:50:04 +0000931// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000932defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
933 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
935 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
936
937// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000938defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
939 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
940defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
941 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
942// Codegen pattern with the alternative types extract VEC256 from VEC512
943defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
944 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
945defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
946 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
947
Craig Topper5f3fef82016-05-22 07:40:58 +0000948
Craig Topper48a79172017-08-30 07:26:12 +0000949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [NoVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI128rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF128rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI128rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF128rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI128rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI128rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
978// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
979// smaller extract to enable EVEX->VEX.
980let Predicates = [HasVLX] in {
981def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
982 (v2i64 (VEXTRACTI32x4Z256rr
983 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
986 (v2f64 (VEXTRACTF32x4Z256rr
987 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
990 (v4i32 (VEXTRACTI32x4Z256rr
991 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
994 (v4f32 (VEXTRACTF32x4Z256rr
995 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
996 (iPTR 1)))>;
997def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
998 (v8i16 (VEXTRACTI32x4Z256rr
999 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1000 (iPTR 1)))>;
1001def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1002 (v16i8 (VEXTRACTI32x4Z256rr
1003 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1004 (iPTR 1)))>;
1005}
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007
Craig Toppera0883622017-08-26 22:24:57 +00001008// Additional patterns for handling a bitcast between the vselect and the
1009// extract_subvector.
1010multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1011 X86VectorVTInfo To, X86VectorVTInfo Cast,
1012 PatFrag vextract_extract,
1013 SDNodeXForm EXTRACT_get_vextract_imm,
1014 list<Predicate> p> {
1015let Predicates = p in {
1016 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1017 (bitconvert
1018 (To.VT (vextract_extract:$ext
1019 (From.VT From.RC:$src), (iPTR imm)))),
1020 To.RC:$src0)),
1021 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1022 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1023 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1024
1025 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1026 (bitconvert
1027 (To.VT (vextract_extract:$ext
1028 (From.VT From.RC:$src), (iPTR imm)))),
1029 Cast.ImmAllZerosV)),
1030 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1031 Cast.KRCWM:$mask, From.RC:$src,
1032 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1033}
1034}
1035
1036defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1037 v4f32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1040 v2f64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasVLX]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1050 v4i32x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasVLX]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1059 v2i64x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1061
1062defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1063 v4f32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1066 v2f64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068
1069defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1070 v4i32x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1073 v4i32x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1076 v4i32x_info, vextract128_extract,
1077 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1079 v2i64x_info, vextract128_extract,
1080 EXTRACT_get_vextract128_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1082 v2i64x_info, vextract128_extract,
1083 EXTRACT_get_vextract128_imm, [HasDQI]>;
1084defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1085 v2i64x_info, vextract128_extract,
1086 EXTRACT_get_vextract128_imm, [HasDQI]>;
1087
1088defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1089 v8f32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1092 v4f64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094
1095defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1096 v8i32x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasDQI]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1099 v8i32x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasDQI]>;
1101defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1102 v8i32x_info, vextract256_extract,
1103 EXTRACT_get_vextract256_imm, [HasDQI]>;
1104defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1105 v4i64x_info, vextract256_extract,
1106 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1107defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1108 v4i64x_info, vextract256_extract,
1109 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1110defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1111 v4i64x_info, vextract256_extract,
1112 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001115def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001116 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001117 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001118 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001119 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topper03b849e2016-05-21 22:50:11 +00001121def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001122 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001123 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001125 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001126 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127
1128//===---------------------------------------------------------------------===//
1129// AVX-512 BROADCAST
1130//---
Igor Breger131008f2016-05-01 08:40:00 +00001131// broadcast with a scalar argument.
1132multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001133 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001134 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001135 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001136 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topperf6df4a62017-01-30 06:59:06 +00001137 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1138 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1139 (X86VBroadcast SrcInfo.FRC:$src),
1140 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001141 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001142 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1143 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1144 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1145 (X86VBroadcast SrcInfo.FRC:$src),
1146 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001147 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topperf6df4a62017-01-30 06:59:06 +00001148 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001149}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001150
Craig Topper17854ec2017-08-30 07:48:39 +00001151// Split version to allow mask and broadcast node to be different types. This
1152// helps support the 32x2 broadcasts.
1153multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001154 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001155 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001156 X86VectorVTInfo MaskInfo,
1157 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001158 X86VectorVTInfo SrcInfo,
1159 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1160 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1161 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1162 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001163 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001164 (MaskInfo.VT
1165 (bitconvert
1166 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001167 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1168 (MaskInfo.VT
1169 (bitconvert
1170 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001171 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1172 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001173 let mayLoad = 1 in
1174 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1175 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001176 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001177 (MaskInfo.VT
1178 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001179 (DestInfo.VT (UnmaskedOp
1180 (SrcInfo.ScalarLdFrag addr:$src))))),
1181 (MaskInfo.VT
1182 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001183 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001184 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1185 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001186 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001187 }
Craig Toppere1cac152016-06-07 07:27:54 +00001188
Craig Topper17854ec2017-08-30 07:48:39 +00001189 def : Pat<(MaskInfo.VT
1190 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001191 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001192 (SrcInfo.VT (scalar_to_vector
1193 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001194 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001195 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1196 (bitconvert
1197 (DestInfo.VT
1198 (X86VBroadcast
1199 (SrcInfo.VT (scalar_to_vector
1200 (SrcInfo.ScalarLdFrag addr:$src)))))),
1201 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001202 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001203 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1204 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1205 (bitconvert
1206 (DestInfo.VT
1207 (X86VBroadcast
1208 (SrcInfo.VT (scalar_to_vector
1209 (SrcInfo.ScalarLdFrag addr:$src)))))),
1210 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001211 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001212 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001214
Craig Topper17854ec2017-08-30 07:48:39 +00001215// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001216multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001217 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001218 X86VectorVTInfo DestInfo,
1219 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001220 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001221 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001222
Craig Topper80934372016-07-16 03:42:59 +00001223multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001224 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001225 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001226 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001227 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001228 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1229 _.info128>,
1230 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001231 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001232
1233 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001234 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001235 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001236 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1237 _.info128>,
1238 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001239 }
1240}
1241
Craig Topper80934372016-07-16 03:42:59 +00001242multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1243 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001244 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001245 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001246 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001247 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1248 _.info128>,
1249 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001250 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251
Craig Topper80934372016-07-16 03:42:59 +00001252 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001253 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001254 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001255 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1256 _.info128>,
1257 EVEX_V256;
1258 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001259 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001260 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1261 _.info128>,
1262 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001263 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264}
Craig Topper80934372016-07-16 03:42:59 +00001265defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1266 avx512vl_f32_info>;
1267defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001268 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001270multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1271 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001272 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001273 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001274 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275 (ins SrcRC:$src),
1276 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001277 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001278 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001279}
1280
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001281multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001282 X86VectorVTInfo _, SDPatternOperator OpNode,
1283 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001284 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001285 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1286 (outs _.RC:$dst), (ins GR32:$src),
1287 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1288 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1289 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001290 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001291
1292 def : Pat <(_.VT (OpNode SrcRC:$src)),
1293 (!cast<Instruction>(Name#r)
1294 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1295
1296 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1297 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1298 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1299
1300 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1301 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1302 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1303}
1304
1305multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1306 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1307 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1308 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001309 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1310 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001311 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001312 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1313 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1314 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1315 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001316 }
1317}
1318
Robert Khasanovcbc57032014-12-09 16:38:41 +00001319multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001320 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001321 RegisterClass SrcRC, Predicate prd> {
1322 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001323 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1324 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001325 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001326 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1327 SrcRC>, EVEX_V256;
1328 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1329 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001330 }
1331}
1332
Guy Blank7f60c992017-08-09 17:21:01 +00001333defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1334 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1335defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1336 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1337 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001338defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1339 X86VBroadcast, GR32, HasAVX512>;
1340defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1341 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001342
Igor Breger21296d22015-10-20 11:56:42 +00001343// Provide aliases for broadcast from the same register class that
1344// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001345multiclass avx512_int_broadcast_rm_lowering<string Name,
1346 X86VectorVTInfo DestInfo,
Igor Breger21296d22015-10-20 11:56:42 +00001347 X86VectorVTInfo SrcInfo> {
1348 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001349 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Igor Breger21296d22015-10-20 11:56:42 +00001350 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1351}
1352
1353multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1354 AVX512VLVectorVTInfo _, Predicate prd> {
1355 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001356 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001357 WriteShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001358 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001359 EVEX_V512;
1360 // Defined separately to avoid redefinition.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001361 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512>;
Igor Breger21296d22015-10-20 11:56:42 +00001362 }
1363 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001364 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001365 WriteShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001366 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001367 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001368 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001369 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001370 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001371 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372}
1373
Igor Breger21296d22015-10-20 11:56:42 +00001374defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1375 avx512vl_i8_info, HasBWI>;
1376defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1377 avx512vl_i16_info, HasBWI>;
1378defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1379 avx512vl_i32_info, HasAVX512>;
1380defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001381 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001383multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1384 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001385 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001386 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1387 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001388 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001389 Sched<[SchedWriteShuffle.YMM.Folded]>,
1390 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001391}
1392
Craig Topperd6f4be92017-08-21 05:29:02 +00001393// This should be used for the AVX512DQ broadcast instructions. It disables
1394// the unmasked patterns so that we only use the DQ instructions when masking
1395// is requested.
1396multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1397 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001398 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001399 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1400 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1401 (null_frag),
1402 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001403 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001404 Sched<[SchedWriteShuffle.YMM.Folded]>,
1405 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001406}
1407
Simon Pilgrim79195582017-02-21 16:41:44 +00001408let Predicates = [HasAVX512] in {
1409 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1410 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1411 (VPBROADCASTQZm addr:$src)>;
1412}
1413
Craig Topperad3d0312017-10-10 21:07:14 +00001414let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001415 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1416 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1417 (VPBROADCASTQZ128m addr:$src)>;
1418 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1419 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001420}
1421let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001422 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1423 // This means we'll encounter truncated i32 loads; match that here.
1424 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1425 (VPBROADCASTWZ128m addr:$src)>;
1426 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1427 (VPBROADCASTWZ256m addr:$src)>;
1428 def : Pat<(v8i16 (X86VBroadcast
1429 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1430 (VPBROADCASTWZ128m addr:$src)>;
1431 def : Pat<(v16i16 (X86VBroadcast
1432 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1433 (VPBROADCASTWZ256m addr:$src)>;
1434}
1435
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001436//===----------------------------------------------------------------------===//
1437// AVX-512 BROADCAST SUBVECTORS
1438//
1439
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001440defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1441 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001442 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001443defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1444 v16f32_info, v4f32x_info>,
1445 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1446defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1447 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001448 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001449defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1450 v8f64_info, v4f64x_info>, VEX_W,
1451 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1452
Craig Topper715ad7f2016-10-16 23:29:51 +00001453let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001454def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1455 (VBROADCASTF64X4rm addr:$src)>;
1456def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1457 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1459 (VBROADCASTI64X4rm addr:$src)>;
1460def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1461 (VBROADCASTI64X4rm addr:$src)>;
1462
1463// Provide fallback in case the load node that is used in the patterns above
1464// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001465def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1466 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001467 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001468def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1469 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1470 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001471def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1472 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001473 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001474def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1475 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1476 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001477def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1478 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1479 (v16i16 VR256X:$src), 1)>;
1480def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1481 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1482 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001483
Craig Topperd6f4be92017-08-21 05:29:02 +00001484def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1485 (VBROADCASTF32X4rm addr:$src)>;
1486def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1487 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001488def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1489 (VBROADCASTI32X4rm addr:$src)>;
1490def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1491 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001492
1493// Patterns for selects of bitcasted operations.
1494def : Pat<(vselect VK16WM:$mask,
1495 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1496 (bc_v16f32 (v16i32 immAllZerosV))),
1497 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1498def : Pat<(vselect VK16WM:$mask,
1499 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1500 VR512:$src0),
1501 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1502def : Pat<(vselect VK16WM:$mask,
1503 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1504 (v16i32 immAllZerosV)),
1505 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1506def : Pat<(vselect VK16WM:$mask,
1507 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1508 VR512:$src0),
1509 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1510
1511def : Pat<(vselect VK8WM:$mask,
1512 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1513 (bc_v8f64 (v16i32 immAllZerosV))),
1514 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1515def : Pat<(vselect VK8WM:$mask,
1516 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1517 VR512:$src0),
1518 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1519def : Pat<(vselect VK8WM:$mask,
1520 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1521 (bc_v8i64 (v16i32 immAllZerosV))),
1522 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1523def : Pat<(vselect VK8WM:$mask,
1524 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1525 VR512:$src0),
1526 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001527}
1528
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001529let Predicates = [HasVLX] in {
1530defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1531 v8i32x_info, v4i32x_info>,
1532 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1533defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1534 v8f32x_info, v4f32x_info>,
1535 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001536
Craig Topperd6f4be92017-08-21 05:29:02 +00001537def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1538 (VBROADCASTF32X4Z256rm addr:$src)>;
1539def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1540 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001541def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1542 (VBROADCASTI32X4Z256rm addr:$src)>;
1543def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1544 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001545
Craig Topper5a2bd992018-02-05 08:37:37 +00001546// Patterns for selects of bitcasted operations.
1547def : Pat<(vselect VK8WM:$mask,
1548 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1549 (bc_v8f32 (v8i32 immAllZerosV))),
1550 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1551def : Pat<(vselect VK8WM:$mask,
1552 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1553 VR256X:$src0),
1554 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1555def : Pat<(vselect VK8WM:$mask,
1556 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1557 (v8i32 immAllZerosV)),
1558 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1559def : Pat<(vselect VK8WM:$mask,
1560 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1561 VR256X:$src0),
1562 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1563
1564
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001565// Provide fallback in case the load node that is used in the patterns above
1566// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001567def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1568 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1569 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001570def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001571 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001572 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001573def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1574 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1575 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001576def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001577 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001578 (v4i32 VR128X:$src), 1)>;
1579def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001580 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001581 (v8i16 VR128X:$src), 1)>;
1582def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001583 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001584 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001585}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001586
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001587let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001588defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001589 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001590 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001591defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001592 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001593 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001594
1595// Patterns for selects of bitcasted operations.
1596def : Pat<(vselect VK4WM:$mask,
1597 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1598 (bc_v4f64 (v8i32 immAllZerosV))),
1599 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1600def : Pat<(vselect VK4WM:$mask,
1601 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1602 VR256X:$src0),
1603 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1604def : Pat<(vselect VK4WM:$mask,
1605 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1606 (bc_v4i64 (v8i32 immAllZerosV))),
1607 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1608def : Pat<(vselect VK4WM:$mask,
1609 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1610 VR256X:$src0),
1611 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001612}
1613
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001614let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001615defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001616 v8i64_info, v2i64x_info>, VEX_W,
1617 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001618defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001619 v16i32_info, v8i32x_info>,
1620 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001621defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001622 v8f64_info, v2f64x_info>, VEX_W,
1623 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001624defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001625 v16f32_info, v8f32x_info>,
1626 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001627
1628// Patterns for selects of bitcasted operations.
1629def : Pat<(vselect VK16WM:$mask,
1630 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1631 (bc_v16f32 (v16i32 immAllZerosV))),
1632 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1633def : Pat<(vselect VK16WM:$mask,
1634 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1635 VR512:$src0),
1636 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1637def : Pat<(vselect VK16WM:$mask,
1638 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1639 (v16i32 immAllZerosV)),
1640 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1641def : Pat<(vselect VK16WM:$mask,
1642 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1643 VR512:$src0),
1644 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1645
1646def : Pat<(vselect VK8WM:$mask,
1647 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1648 (bc_v8f64 (v16i32 immAllZerosV))),
1649 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1650def : Pat<(vselect VK8WM:$mask,
1651 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1652 VR512:$src0),
1653 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1654def : Pat<(vselect VK8WM:$mask,
1655 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1656 (bc_v8i64 (v16i32 immAllZerosV))),
1657 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1658def : Pat<(vselect VK8WM:$mask,
1659 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1660 VR512:$src0),
1661 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001662}
Adam Nemet73f72e12014-06-27 00:43:38 +00001663
Igor Bregerfa798a92015-11-02 07:39:36 +00001664multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001665 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001666 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001667 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001668 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001669 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001670 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001671 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001672 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001673 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001674 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001675 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001676}
1677
1678multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001679 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1680 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001681
1682 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001683 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001684 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001685 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001686 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001687}
1688
Craig Topper51e052f2016-10-15 16:26:02 +00001689defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1690 avx512vl_i32_info, avx512vl_i64_info>;
1691defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1692 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001693
Craig Topper52317e82017-01-15 05:47:45 +00001694let Predicates = [HasVLX] in {
1695def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1696 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1697def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1698 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1699}
1700
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001701def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001702 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001703def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1704 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1705
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001706def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001707 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001708def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1709 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001710
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711//===----------------------------------------------------------------------===//
1712// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1713//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001714multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1715 X86VectorVTInfo _, RegisterClass KRC> {
1716 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001718 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1719 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720}
1721
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001722multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001723 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1724 let Predicates = [HasCDI] in
1725 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1726 let Predicates = [HasCDI, HasVLX] in {
1727 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1728 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1729 }
1730}
1731
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001732defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001733 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001734defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001735 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736
1737//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001738// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001739multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001740 X86FoldableSchedWrite sched,
1741 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001742let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1743 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001744 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001745 (ins _.RC:$src2, _.RC:$src3),
1746 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001747 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001748 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001750 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001751 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001752 (ins _.RC:$src2, _.MemOp:$src3),
1753 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001754 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001755 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001756 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 }
1758}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001759
Simon Pilgrim21e89792018-04-13 14:36:59 +00001760multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001761 X86FoldableSchedWrite sched,
1762 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001763 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1764 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001765 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001766 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1767 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1768 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001769 (_.VT (X86VPermt2 _.RC:$src2,
1770 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001771 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001772 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001773}
1774
Simon Pilgrim21e89792018-04-13 14:36:59 +00001775multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1776 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001777 AVX512VLVectorVTInfo VTInfo,
1778 AVX512VLVectorVTInfo ShuffleMask> {
1779 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1780 ShuffleMask.info512>,
1781 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1782 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001783 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001784 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1785 ShuffleMask.info128>,
1786 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1787 ShuffleMask.info128>, EVEX_V128;
1788 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1789 ShuffleMask.info256>,
1790 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1791 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001792 }
1793}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001794
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001795multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001796 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001797 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001798 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001799 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001800 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001801 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1802 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001803 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001804 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1805 Idx.info128>, EVEX_V128;
1806 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1807 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001808 }
1809}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001810
Simon Pilgrim21e89792018-04-13 14:36:59 +00001811defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001812 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001813defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001814 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001815defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001816 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1817 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001818defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001819 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1820 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001821defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001822 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001823defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001824 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1825
1826// Extra patterns to deal with extra bitcasts due to passthru and index being
1827// different types on the fp versions.
1828multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1829 X86VectorVTInfo IdxVT,
1830 X86VectorVTInfo CastVT> {
1831 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001832 (X86VPermt2 (_.VT _.RC:$src2),
1833 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001834 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1835 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1836 _.RC:$src2, _.RC:$src3)>;
1837 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001838 (X86VPermt2 _.RC:$src2,
1839 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1840 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001841 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1842 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1843 _.RC:$src2, addr:$src3)>;
1844 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001845 (X86VPermt2 _.RC:$src2,
1846 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1847 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001848 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1849 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1850 _.RC:$src2, addr:$src3)>;
1851}
1852
1853// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1854defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1855defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1856defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001857
Craig Topperaad5f112015-11-30 00:13:24 +00001858// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001859multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1860 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001861 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001862let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001863 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1864 (ins IdxVT.RC:$src2, _.RC:$src3),
1865 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001866 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001867 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001868
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001869 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1870 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1871 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001872 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001873 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001874 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001875 }
1876}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001877multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1878 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001879 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001880 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001881 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1882 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1883 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1884 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001885 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001886 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1887 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001888 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001889}
1890
Simon Pilgrim21e89792018-04-13 14:36:59 +00001891multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1892 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001893 AVX512VLVectorVTInfo VTInfo,
1894 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001895 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001896 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001897 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001898 ShuffleMask.info512>, EVEX_V512;
1899 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001901 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001902 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001903 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001904 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001905 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001906 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001907 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001908 }
1909}
1910
Simon Pilgrim21e89792018-04-13 14:36:59 +00001911multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1912 X86FoldableSchedWrite sched,
1913 AVX512VLVectorVTInfo VTInfo,
1914 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001915 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001916 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001917 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001918 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001919 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001920 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001921 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001922 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001923 }
1924}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001925
Simon Pilgrim21e89792018-04-13 14:36:59 +00001926defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001927 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001928defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001929 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001930defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001931 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1932 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001933defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001934 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1935 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001936defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001937 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001938defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001939 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941//===----------------------------------------------------------------------===//
1942// AVX-512 - BLEND using mask
1943//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001944
Simon Pilgrim21e89792018-04-13 14:36:59 +00001945multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1946 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001947 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001948 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1949 (ins _.RC:$src1, _.RC:$src2),
1950 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001951 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001952 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001953 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1954 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001955 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001956 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001957 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001958 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1959 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1960 !strconcat(OpcodeStr,
1961 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001962 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001963 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001964 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1965 (ins _.RC:$src1, _.MemOp:$src2),
1966 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001967 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001968 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001969 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001970 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1971 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001972 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001973 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001974 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001975 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001976 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1977 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1978 !strconcat(OpcodeStr,
1979 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001980 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001981 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001982 }
Craig Toppera74e3082017-01-07 22:20:34 +00001983 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001984}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001985multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1986 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001987 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001988 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1989 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1990 !strconcat(OpcodeStr,
1991 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001992 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1993 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001994 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001995
Craig Topper16b20242018-02-23 20:48:44 +00001996 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1997 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1998 !strconcat(OpcodeStr,
1999 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002000 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
2001 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00002002 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00002003
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002004 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2),
2006 !strconcat(OpcodeStr,
2007 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002008 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
2009 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002010 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00002011 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012}
2013
Simon Pilgrim3c354082018-04-30 18:18:38 +00002014multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002015 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002016 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2017 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2018 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002019
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002020 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002021 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2022 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2023 EVEX_V256;
2024 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2025 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2026 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002027 }
2028}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002029
Simon Pilgrim3c354082018-04-30 18:18:38 +00002030multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002031 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002032 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002033 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2034 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002035
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002036 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002037 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2038 EVEX_V256;
2039 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2040 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002041 }
2042}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043
Simon Pilgrim3c354082018-04-30 18:18:38 +00002044defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002045 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002046defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002047 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002048defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002049 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002050defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002051 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002052defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002053 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002054defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002055 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002056
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002057//===----------------------------------------------------------------------===//
2058// Compare Instructions
2059//===----------------------------------------------------------------------===//
2060
2061// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002062
Simon Pilgrim71660c62017-12-05 14:34:42 +00002063multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002064 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002065 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2066 (outs _.KRC:$dst),
2067 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2068 "vcmp${cc}"#_.Suffix,
2069 "$src2, $src1", "$src1, $src2",
2070 (OpNode (_.VT _.RC:$src1),
2071 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002072 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002073 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002074 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2075 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002076 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002077 "vcmp${cc}"#_.Suffix,
2078 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002079 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002080 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002081 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002082
2083 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2084 (outs _.KRC:$dst),
2085 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2086 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002087 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002088 (OpNodeRnd (_.VT _.RC:$src1),
2089 (_.VT _.RC:$src2),
2090 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002091 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002092 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002093 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002094 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002095 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2096 (outs VK1:$dst),
2097 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2098 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002099 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002100 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002101 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002102 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2103 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002104 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002105 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002106 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002107 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Craig Topper29f22d72018-06-16 23:25:50 +00002108 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002109
2110 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2111 (outs _.KRC:$dst),
2112 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2113 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002114 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002115 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002116 }// let isAsmParserOnly = 1, hasSideEffects = 0
2117
2118 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002119 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002120 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2121 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2122 !strconcat("vcmp${cc}", _.Suffix,
2123 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2124 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2125 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002126 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002127 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002128 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2129 (outs _.KRC:$dst),
2130 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2131 !strconcat("vcmp${cc}", _.Suffix,
2132 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2133 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2134 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002135 imm:$cc))]>,
2136 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002137 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002138 }
2139}
2140
2141let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002142 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002143 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002144 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002145 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002146 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002147 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149
Craig Topper513d3fa2018-01-27 20:19:02 +00002150multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002151 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2152 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002153 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002155 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2156 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002157 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002158 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002160 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2161 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2162 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc2696d52018-06-20 21:05:02 +00002163 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002164 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002165 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002166 def rrk : AVX512BI<opc, MRMSrcReg,
2167 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2168 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2169 "$dst {${mask}}, $src1, $src2}"),
2170 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002171 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002172 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002173 def rmk : AVX512BI<opc, MRMSrcMem,
2174 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2175 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2176 "$dst {${mask}}, $src1, $src2}"),
2177 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2178 (OpNode (_.VT _.RC:$src1),
2179 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002180 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002181 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
2183
Craig Topper513d3fa2018-01-27 20:19:02 +00002184multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002185 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2186 bit IsCommutable> :
2187 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002188 def rmb : AVX512BI<opc, MRMSrcMem,
2189 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2190 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2191 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2192 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002193 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002194 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002195 def rmbk : AVX512BI<opc, MRMSrcMem,
2196 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2197 _.ScalarMemOp:$src2),
2198 !strconcat(OpcodeStr,
2199 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2200 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2201 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2202 (OpNode (_.VT _.RC:$src1),
2203 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002204 (_.ScalarLdFrag addr:$src2)))))]>,
2205 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002206 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002207}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208
Craig Topper513d3fa2018-01-27 20:19:02 +00002209multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002210 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002211 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2212 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002213 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002214 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2215 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002216
2217 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002218 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2219 VTInfo.info256, IsCommutable>, EVEX_V256;
2220 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2221 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002222 }
2223}
2224
2225multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002226 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002227 AVX512VLVectorVTInfo VTInfo,
2228 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002229 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002230 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2231 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002232
2233 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002234 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2235 VTInfo.info256, IsCommutable>, EVEX_V256;
2236 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2237 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002238 }
2239}
2240
Craig Topper9471a7c2018-02-19 19:23:31 +00002241// This fragment treats X86cmpm as commutable to help match loads in both
2242// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002243def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002244def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002245 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002246def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002247 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002248
Craig Topperc2696d52018-06-20 21:05:02 +00002249// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2250// increase the pattern complexity the way an immediate would.
2251let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002252// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002253defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002254 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002255 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002256
Craig Topper9471a7c2018-02-19 19:23:31 +00002257defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002258 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002259 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002260
Craig Topper9471a7c2018-02-19 19:23:31 +00002261defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002262 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002263 EVEX_CD8<32, CD8VF>;
2264
Craig Topper9471a7c2018-02-19 19:23:31 +00002265defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002266 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002267 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2268
2269defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002270 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002271 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002272
2273defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002274 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002275 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002276
Robert Khasanovf70f7982014-09-18 14:06:55 +00002277defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002278 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002279 EVEX_CD8<32, CD8VF>;
2280
Robert Khasanovf70f7982014-09-18 14:06:55 +00002281defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002282 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002283 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002284}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285
Craig Topperc2696d52018-06-20 21:05:02 +00002286multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2287 PatFrag CommFrag, X86FoldableSchedWrite sched,
2288 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002289 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002291 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002292 !strconcat("vpcmp${cc}", Suffix,
2293 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002294 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2295 (_.VT _.RC:$src2),
2296 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002297 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002299 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002300 !strconcat("vpcmp${cc}", Suffix,
2301 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002302 [(set _.KRC:$dst, (_.KVT
2303 (Frag:$cc
2304 (_.VT _.RC:$src1),
2305 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2306 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002307 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002308 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 def rrik : AVX512AIi8<opc, MRMSrcReg,
2310 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002311 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002312 !strconcat("vpcmp${cc}", Suffix,
2313 "\t{$src2, $src1, $dst {${mask}}|",
2314 "$dst {${mask}}, $src1, $src2}"),
2315 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002316 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2317 (_.VT _.RC:$src2),
2318 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002319 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002320 def rmik : AVX512AIi8<opc, MRMSrcMem,
2321 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002322 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 !strconcat("vpcmp${cc}", Suffix,
2324 "\t{$src2, $src1, $dst {${mask}}|",
2325 "$dst {${mask}}, $src1, $src2}"),
2326 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002327 (_.KVT
2328 (Frag:$cc
2329 (_.VT _.RC:$src1),
2330 (_.VT (bitconvert
2331 (_.LdFrag addr:$src2))),
2332 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002333 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002336 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002338 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002339 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002340 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002341 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002342 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002344 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002345 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002346 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002347 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002348 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2349 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002350 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002351 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002352 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002353 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002354 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002355 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002356 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2357 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002358 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002359 !strconcat("vpcmp", Suffix,
2360 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002361 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002362 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>,
2363 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002364 }
Craig Toppera88306e2017-10-10 06:36:46 +00002365
Craig Topperc2696d52018-06-20 21:05:02 +00002366 def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2367 (_.VT _.RC:$src1), cond)),
2368 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2369 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002370
Craig Topperc2696d52018-06-20 21:05:02 +00002371 def : Pat<(and _.KRCWM:$mask,
2372 (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2373 (_.VT _.RC:$src1), cond))),
2374 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2375 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2376 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377}
2378
Craig Topperc2696d52018-06-20 21:05:02 +00002379multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2380 PatFrag CommFrag, X86FoldableSchedWrite sched,
2381 X86VectorVTInfo _, string Name> :
2382 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002383 def rmib : AVX512AIi8<opc, MRMSrcMem,
2384 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002385 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002386 !strconcat("vpcmp${cc}", Suffix,
2387 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2388 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002389 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2390 (_.VT _.RC:$src1),
2391 (X86VBroadcast
2392 (_.ScalarLdFrag addr:$src2)),
2393 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002394 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002395 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2396 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002397 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002398 !strconcat("vpcmp${cc}", Suffix,
2399 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2400 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2401 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002402 (_.KVT (Frag:$cc
2403 (_.VT _.RC:$src1),
2404 (X86VBroadcast
2405 (_.ScalarLdFrag addr:$src2)),
2406 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002407 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408
Robert Khasanov29e3b962014-08-27 09:34:37 +00002409 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002410 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002411 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2412 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002413 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002414 !strconcat("vpcmp", Suffix,
2415 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002416 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002417 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2418 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002419 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2420 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002421 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002422 !strconcat("vpcmp", Suffix,
2423 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002424 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002425 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2426 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002427 }
Craig Toppera88306e2017-10-10 06:36:46 +00002428
Craig Topperc2696d52018-06-20 21:05:02 +00002429 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2430 (_.VT _.RC:$src1), cond)),
2431 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2432 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002433
Craig Topperc2696d52018-06-20 21:05:02 +00002434 def : Pat<(and _.KRCWM:$mask,
2435 (_.KVT (CommFrag:$cc (X86VBroadcast
2436 (_.ScalarLdFrag addr:$src2)),
2437 (_.VT _.RC:$src1), cond))),
2438 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2439 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2440 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002441}
2442
Craig Topperc2696d52018-06-20 21:05:02 +00002443multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2444 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002445 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002446 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002447 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2448 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002449
2450 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002451 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2452 VTInfo.info256, NAME>, EVEX_V256;
2453 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2454 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002455 }
2456}
2457
Craig Topperc2696d52018-06-20 21:05:02 +00002458multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2459 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002460 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002461 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002462 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002463 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002464
2465 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002466 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002467 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002468 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002469 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002470 }
2471}
2472
Craig Topperc2696d52018-06-20 21:05:02 +00002473def X86pcmpm_imm : SDNodeXForm<setcc, [{
2474 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2475 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2476 return getI8Imm(SSECC, SDLoc(N));
2477}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002478
Craig Topperc2696d52018-06-20 21:05:02 +00002479// Swapped operand version of the above.
2480def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2481 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2482 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2483 SSECC = X86::getSwappedVPCMPImm(SSECC);
2484 return getI8Imm(SSECC, SDLoc(N));
2485}]>;
2486
2487def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2488 (setcc node:$src1, node:$src2, node:$cc), [{
2489 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2490 return !ISD::isUnsignedIntSetCC(CC);
2491}], X86pcmpm_imm>;
2492
2493// Same as above, but commutes immediate. Use for load folding.
2494def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2495 (setcc node:$src1, node:$src2, node:$cc), [{
2496 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2497 return !ISD::isUnsignedIntSetCC(CC);
2498}], X86pcmpm_imm_commute>;
2499
2500def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2501 (setcc node:$src1, node:$src2, node:$cc), [{
2502 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2503 return ISD::isUnsignedIntSetCC(CC);
2504}], X86pcmpm_imm>;
2505
2506// Same as above, but commutes immediate. Use for load folding.
2507def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2508 (setcc node:$src1, node:$src2, node:$cc), [{
2509 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2510 return ISD::isUnsignedIntSetCC(CC);
2511}], X86pcmpm_imm_commute>;
2512
2513// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2514defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2515 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2516 EVEX_CD8<8, CD8VF>;
2517defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2518 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2519 EVEX_CD8<8, CD8VF>;
2520
2521defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2522 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002523 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002524defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2525 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002526 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002527
Craig Topperc2696d52018-06-20 21:05:02 +00002528defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2529 SchedWriteVecALU, avx512vl_i32_info,
2530 HasAVX512>, EVEX_CD8<32, CD8VF>;
2531defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2532 SchedWriteVecALU, avx512vl_i32_info,
2533 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002534
Craig Topperc2696d52018-06-20 21:05:02 +00002535defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2536 SchedWriteVecALU, avx512vl_i64_info,
2537 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2538defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2539 SchedWriteVecALU, avx512vl_i64_info,
2540 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002542multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2543 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002544 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2545 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2546 "vcmp${cc}"#_.Suffix,
2547 "$src2, $src1", "$src1, $src2",
2548 (X86cmpm (_.VT _.RC:$src1),
2549 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002550 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002551 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002552
Craig Toppere1cac152016-06-07 07:27:54 +00002553 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2554 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2555 "vcmp${cc}"#_.Suffix,
2556 "$src2, $src1", "$src1, $src2",
2557 (X86cmpm (_.VT _.RC:$src1),
2558 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002559 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002560 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002561
Craig Toppere1cac152016-06-07 07:27:54 +00002562 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2563 (outs _.KRC:$dst),
2564 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2565 "vcmp${cc}"#_.Suffix,
2566 "${src2}"##_.BroadcastStr##", $src1",
2567 "$src1, ${src2}"##_.BroadcastStr,
2568 (X86cmpm (_.VT _.RC:$src1),
2569 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002570 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002571 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002573 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002574 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2575 (outs _.KRC:$dst),
2576 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2577 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002578 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002579 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002580
2581 let mayLoad = 1 in {
2582 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2583 (outs _.KRC:$dst),
2584 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2585 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002586 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002587 Sched<[sched.Folded, ReadAfterLd]>,
2588 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002589
2590 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2591 (outs _.KRC:$dst),
2592 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2593 "vcmp"#_.Suffix,
2594 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002595 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002596 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2597 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002598 }
Craig Topper61956982017-09-30 17:02:39 +00002599 }
2600
2601 // Patterns for selecting with loads in other operand.
2602 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2603 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002604 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002605 imm:$cc)>;
2606
2607 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2608 (_.VT _.RC:$src1),
2609 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002610 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002611 _.RC:$src1, addr:$src2,
2612 imm:$cc)>;
2613
2614 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2615 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002616 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002617 imm:$cc)>;
2618
2619 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2620 (_.ScalarLdFrag addr:$src2)),
2621 (_.VT _.RC:$src1),
2622 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002623 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002624 _.RC:$src1, addr:$src2,
2625 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002626}
2627
Simon Pilgrim21e89792018-04-13 14:36:59 +00002628multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002629 // comparison code form (VCMP[EQ/LT/LE/...]
2630 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2631 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2632 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002633 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002634 (X86cmpmRnd (_.VT _.RC:$src1),
2635 (_.VT _.RC:$src2),
2636 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002637 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002638 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002639
2640 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2641 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2642 (outs _.KRC:$dst),
2643 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2644 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002645 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002646 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002647 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002648 }
2649}
2650
Simon Pilgrimc546f942018-05-01 16:50:16 +00002651multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002652 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002653 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002654 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002655
2656 }
2657 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002658 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2659 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002660 }
2661}
2662
Simon Pilgrimc546f942018-05-01 16:50:16 +00002663defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002664 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002665defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002666 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667
Craig Topper61956982017-09-30 17:02:39 +00002668// Patterns to select fp compares with load as first operand.
2669let Predicates = [HasAVX512] in {
2670 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2671 CommutableCMPCC:$cc)),
2672 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2673
2674 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2675 CommutableCMPCC:$cc)),
2676 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2677}
2678
Asaf Badouh572bbce2015-09-20 08:46:07 +00002679// ----------------------------------------------------------------
2680// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002681//handle fpclass instruction mask = op(reg_scalar,imm)
2682// op(mem_scalar,imm)
2683multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002684 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002685 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002686 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002687 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002688 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002689 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002690 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002691 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002692 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002693 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2694 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2695 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002696 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002697 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002698 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002699 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002700 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002701 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002702 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002703 OpcodeStr##_.Suffix##
2704 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2705 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002706 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002707 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002708 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002709 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002710 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002711 OpcodeStr##_.Suffix##
2712 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002713 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002714 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002715 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002716 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002717 }
2718}
2719
Asaf Badouh572bbce2015-09-20 08:46:07 +00002720//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2721// fpclass(reg_vec, mem_vec, imm)
2722// fpclass(reg_vec, broadcast(eltVt), imm)
2723multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002724 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002725 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002726 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002727 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2728 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002729 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002730 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002731 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002732 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002733 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2734 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2735 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002736 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002737 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002738 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002739 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002740 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002741 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2742 (ins _.MemOp:$src1, i32u8imm:$src2),
2743 OpcodeStr##_.Suffix##mem#
2744 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002745 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002746 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002747 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002748 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002749 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2750 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2751 OpcodeStr##_.Suffix##mem#
2752 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002753 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002754 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002755 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002756 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002757 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2758 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2759 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2760 _.BroadcastStr##", $dst|$dst, ${src1}"
2761 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002762 [(set _.KRC:$dst,(OpNode
2763 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002764 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002765 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002766 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002767 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2768 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2769 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2770 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2771 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002772 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002773 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002774 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002775 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002776 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002777 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002778}
2779
Simon Pilgrim54c60832017-12-01 16:51:48 +00002780multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2781 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002782 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002783 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002784 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002785 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002786 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002787 }
2788 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002789 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002790 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002791 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002792 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002793 }
2794}
2795
2796multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002797 bits<8> opcScalar, SDNode VecOpNode,
2798 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2799 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002800 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002801 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002802 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002803 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002804 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002805 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002806 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2807 sched.Scl, f32x_info, prd>,
2808 EVEX_CD8<32, CD8VT1>;
2809 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2810 sched.Scl, f64x_info, prd>,
2811 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002812}
2813
Asaf Badouh696e8e02015-10-18 11:04:38 +00002814defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002815 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002816 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002817
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002818//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819// Mask register copy, including
2820// - copy between mask registers
2821// - load/store mask registers
2822// - copy from GPR to mask register and vice versa
2823//
2824multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2825 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002826 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002827 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002828 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002829 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2830 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002831 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002833 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002834 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002835 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2836 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002837 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002838 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839}
2840
2841multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2842 string OpcodeStr,
2843 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002844 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002846 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2847 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002849 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2850 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851 }
2852}
2853
Robert Khasanov74acbb72014-07-23 14:49:42 +00002854let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002855 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002856 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2857 VEX, PD;
2858
2859let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002860 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002861 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002862 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002863
2864let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002865 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2866 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002867 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2868 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002869 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2870 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002871 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2872 VEX, XD, VEX_W;
2873}
2874
2875// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002876def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002877 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002878def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002879 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002880
2881def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002882 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002883def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002884 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002885
2886def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002887 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002888def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002889 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002890
2891def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002892 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002893def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002894 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002895
2896def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2897 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2898def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2899 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2900def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2901 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2902def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2903 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904
Robert Khasanov74acbb72014-07-23 14:49:42 +00002905// Load/store kreg
2906let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002907 def : Pat<(store VK1:$src, addr:$dst),
2908 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002909
Craig Topperbe315852018-03-04 01:48:00 +00002910 def : Pat<(v1i1 (load addr:$src)),
2911 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002912 def : Pat<(v2i1 (load addr:$src)),
2913 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2914 def : Pat<(v4i1 (load addr:$src)),
2915 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002916}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002917
Robert Khasanov74acbb72014-07-23 14:49:42 +00002918let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002919 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2920 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002921}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002922
Robert Khasanov74acbb72014-07-23 14:49:42 +00002923let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002924 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2925 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2926 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002927
Guy Blank548e22a2017-05-19 12:35:15 +00002928 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2929 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002930 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002931
Guy Blank548e22a2017-05-19 12:35:15 +00002932 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2933 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2934 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2935 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2936 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2937 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2938 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002939
Craig Topper26a701f2018-01-23 05:36:53 +00002940 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2941 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002942 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002943 (KMOVWkr (AND32ri8
2944 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2945 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002946}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002947
2948// Mask unary operation
2949// - KNOT
2950multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002951 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002952 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002953 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002955 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002956 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002957 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002958}
2959
Robert Khasanov74acbb72014-07-23 14:49:42 +00002960multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002961 SDPatternOperator OpNode,
2962 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002963 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002964 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002965 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002966 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002967 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002968 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002969 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002970 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971}
2972
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002973// TODO - do we need a X86SchedWriteWidths::KMASK type?
2974defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975
Robert Khasanov74acbb72014-07-23 14:49:42 +00002976// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002977let Predicates = [HasAVX512, NoDQI] in
2978def : Pat<(vnot VK8:$src),
2979 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2980
2981def : Pat<(vnot VK4:$src),
2982 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2983def : Pat<(vnot VK2:$src),
2984 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002985
2986// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002987// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002989 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002990 X86FoldableSchedWrite sched, Predicate prd,
2991 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002992 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002993 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2994 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002995 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002996 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002997 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998}
2999
Robert Khasanov595683d2014-07-28 13:46:45 +00003000multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003001 SDPatternOperator OpNode,
3002 X86FoldableSchedWrite sched, bit IsCommutable,
3003 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003004 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003005 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003006 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003007 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003008 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003009 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003010 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003011 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012}
3013
3014def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3015def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003016// These nodes use 'vnot' instead of 'not' to support vectors.
3017def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3018def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003020// TODO - do we need a X86SchedWriteWidths::KMASK type?
3021defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
3022defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
3023defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
3024defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
3025defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
3026defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003027
Craig Topper7b9cc142016-11-03 06:04:28 +00003028multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3029 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003030 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3031 // for the DQI set, this type is legal and KxxxB instruction is used
3032 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003033 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003034 (COPY_TO_REGCLASS
3035 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3036 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3037
3038 // All types smaller than 8 bits require conversion anyway
3039 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3040 (COPY_TO_REGCLASS (Inst
3041 (COPY_TO_REGCLASS VK1:$src1, VK16),
3042 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003043 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003044 (COPY_TO_REGCLASS (Inst
3045 (COPY_TO_REGCLASS VK2:$src1, VK16),
3046 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003047 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003048 (COPY_TO_REGCLASS (Inst
3049 (COPY_TO_REGCLASS VK4:$src1, VK16),
3050 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051}
3052
Craig Topper7b9cc142016-11-03 06:04:28 +00003053defm : avx512_binop_pat<and, and, KANDWrr>;
3054defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3055defm : avx512_binop_pat<or, or, KORWrr>;
3056defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3057defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003058
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003060multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003061 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3062 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003063 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003064 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003065 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3066 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003067 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003068 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003069
3070 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3071 (!cast<Instruction>(NAME##rr)
3072 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3073 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3074 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075}
3076
Simon Pilgrim21e89792018-04-13 14:36:59 +00003077defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3078defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3079defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081// Mask bit testing
3082multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003083 SDNode OpNode, X86FoldableSchedWrite sched,
3084 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003085 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003087 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003088 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003089 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090}
3091
Igor Breger5ea0a6812015-08-31 13:30:19 +00003092multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003093 X86FoldableSchedWrite sched,
3094 Predicate prdW = HasAVX512> {
3095 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003096 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003097 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003098 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003099 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003100 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003101 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003102 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103}
3104
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003105// TODO - do we need a X86SchedWriteWidths::KMASK type?
3106defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3107defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003108
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109// Mask shift
3110multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003111 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003113 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003115 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003116 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003117 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118}
3119
3120multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003121 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003122 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003123 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003124 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003125 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003126 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003127 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003128 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003129 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003130 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003131 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003132 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133}
3134
Simon Pilgrim21e89792018-04-13 14:36:59 +00003135defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3136defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137
Craig Topperc2696d52018-06-20 21:05:02 +00003138// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003139multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003140 X86VectorVTInfo Narrow,
3141 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003142 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003143 (Narrow.VT Narrow.RC:$src2))),
3144 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003145 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003146 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3147 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3148 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003149
Craig Topper5e4b4532018-01-27 23:49:14 +00003150 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3151 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003152 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003153 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003154 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003155 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3156 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3157 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3158 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003159}
3160
Craig Topperc2696d52018-06-20 21:05:02 +00003161// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3162multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3163 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003164 X86VectorVTInfo Narrow,
3165 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003166def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3167 (Narrow.VT Narrow.RC:$src2), cond)),
3168 (COPY_TO_REGCLASS
3169 (!cast<Instruction>(InstStr##Zrri)
3170 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3171 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3172 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3173
3174def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3175 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3176 (Narrow.VT Narrow.RC:$src2),
3177 cond)))),
3178 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3179 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3180 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3181 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3182 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3183}
3184
3185// Same as above, but for fp types which don't use PatFrags.
3186multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3187 X86VectorVTInfo Narrow,
3188 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003189def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3190 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3191 (COPY_TO_REGCLASS
3192 (!cast<Instruction>(InstStr##Zrri)
3193 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3194 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3195 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003196
Craig Topperd58c1652018-01-07 18:20:37 +00003197def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3198 (OpNode (Narrow.VT Narrow.RC:$src1),
3199 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3200 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3201 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3202 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3203 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3204 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003205}
3206
3207let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003208 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3209 // increase the pattern complexity the way an immediate would.
3210 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003211 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003212 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003213
Craig Topperd58c1652018-01-07 18:20:37 +00003214 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003215 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003216
3217 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003218 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003219
3220 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003221 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003222 }
Craig Topperd58c1652018-01-07 18:20:37 +00003223
Craig Topperc2696d52018-06-20 21:05:02 +00003224 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3225 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003226
Craig Topperc2696d52018-06-20 21:05:02 +00003227 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3228 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003229
Craig Topperc2696d52018-06-20 21:05:02 +00003230 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3231 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003232
Craig Topperc2696d52018-06-20 21:05:02 +00003233 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3234 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3235
3236 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3237 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3238 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3239 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003240}
3241
Craig Toppera2018e792018-01-08 06:53:52 +00003242let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003243 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3244 // increase the pattern complexity the way an immediate would.
3245 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003246 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003247 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003248
3249 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003250 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003251
3252 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003253 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003254
3255 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003256 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003257 }
Craig Toppera2018e792018-01-08 06:53:52 +00003258
Craig Topperc2696d52018-06-20 21:05:02 +00003259 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3260 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003261
Craig Topperc2696d52018-06-20 21:05:02 +00003262 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3263 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003264
Craig Topperc2696d52018-06-20 21:05:02 +00003265 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3266 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003267
Craig Topperc2696d52018-06-20 21:05:02 +00003268 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3269 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003270}
3271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272// Mask setting all 0s or 1s
3273multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3274 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003275 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3276 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3278 [(set KRC:$dst, (VT Val))]>;
3279}
3280
3281multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003283 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3284 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285}
3286
3287defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3288defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3289
3290// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3291let Predicates = [HasAVX512] in {
3292 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003293 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3294 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003295 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003297 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3298 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003299 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003301
3302// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3303multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3304 RegisterClass RC, ValueType VT> {
3305 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3306 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003307
Igor Bregerf1bd7612016-03-06 07:46:03 +00003308 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003309 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003310}
Guy Blank548e22a2017-05-19 12:35:15 +00003311defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3312defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3313defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3314defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3315defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3316defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003317
3318defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3319defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3320defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3321defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3322defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3323
3324defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3325defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3326defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3327defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3328
3329defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3330defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3331defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3332
3333defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3334defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3335
3336defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338//===----------------------------------------------------------------------===//
3339// AVX-512 - Aligned and unaligned load and store
3340//
3341
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003342multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003343 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003344 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3345 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003346 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003347 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003348 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003349 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003350 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003351 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3352 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003353 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3354 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003355 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003356 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003357 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003358 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003359 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003360 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003361
Simon Pilgrimdf052512017-12-06 17:59:26 +00003362 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003363 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003364 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003365 !if(NoRMPattern, [],
3366 [(set _.RC:$dst,
3367 (_.VT (bitconvert (ld_frag addr:$src))))]),
Craig Topperc2965212018-06-19 04:24:44 +00003368 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3369 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003370
Craig Topper63e2cd62017-01-14 07:50:52 +00003371 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003372 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3373 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3374 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3375 "${dst} {${mask}}, $src1}"),
3376 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3377 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003378 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003379 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003380 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3381 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003382 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3383 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003384 [(set _.RC:$dst, (_.VT
3385 (vselect _.KRCWM:$mask,
3386 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003387 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003388 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003389 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003390 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3391 (ins _.KRCWM:$mask, _.MemOp:$src),
3392 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3393 "${dst} {${mask}} {z}, $src}",
3394 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3395 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003396 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003397 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003398 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003399 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003400
3401 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003402 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003403
3404 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003405 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003406 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407}
3408
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003409multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003410 AVX512VLVectorVTInfo _, Predicate prd,
3411 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003412 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003413 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003414 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003415 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003416 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003417
3418 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003419 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003420 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003421 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003422 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003423 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003424 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003425 }
3426}
3427
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003428multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003429 AVX512VLVectorVTInfo _, Predicate prd,
3430 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003431 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003432 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003433 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003434 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003435 masked_load_unaligned, Sched.ZMM, "",
3436 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003437
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003438 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003439 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003440 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3441 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003442 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003443 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3444 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003445 }
3446}
3447
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003448multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003449 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003450 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003451 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003452 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003453 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003454 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003455 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3456 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003457 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3458 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003459 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3460 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003461 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003462 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003463 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003464 FoldGenData<BaseName#_.ZSuffix#rrk>,
3465 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003466 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003467 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003468 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003469 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003470 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003471 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3472 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003473 }
Igor Breger81b79de2015-11-19 07:43:43 +00003474
Craig Topper2462a712017-08-01 15:31:24 +00003475 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003476 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003477 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003478 !if(NoMRPattern, [],
3479 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003480 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3481 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003482 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003483 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3484 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003485 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3486 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003487
3488 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Craig Topper916d0cf2018-06-18 01:28:05 +00003489 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003490 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003491
3492 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3493 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3494 _.RC:$dst, _.RC:$src), 0>;
3495 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3496 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3497 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3498 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3499 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3500 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003501}
3502
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003503multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003504 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003505 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003506 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003507 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003508 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003509 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003510 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003511 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003512 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003513 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003514 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003515 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003516 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003517 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003518 }
3519}
3520
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003521multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003522 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003523 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003524 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003525 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003526 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003527 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003528 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003529
3530 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003531 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003532 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003533 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003534 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003535 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003536 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003537 }
3538}
3539
3540defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003541 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003542 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003543 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003544 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003545
3546defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003547 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003548 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003549 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003550 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551
Craig Topperc9293492016-02-26 06:50:29 +00003552defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003553 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003554 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003555 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003556 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003557
Craig Topper4e7b8882016-10-03 02:00:29 +00003558defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003559 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003560 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003561 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003562 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003563
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003564defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003565 HasAVX512, SchedWriteVecMoveLS,
3566 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003567 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003568 HasAVX512, SchedWriteVecMoveLS,
3569 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003570 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003571
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003572defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003573 HasAVX512, SchedWriteVecMoveLS,
3574 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003575 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003576 HasAVX512, SchedWriteVecMoveLS,
3577 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003578 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003579
Craig Topper9eec2022018-04-05 18:38:45 +00003580defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003581 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003582 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003583 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003584 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003585
Craig Topper9eec2022018-04-05 18:38:45 +00003586defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003587 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003588 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003589 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003590 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003591
Craig Topperc9293492016-02-26 06:50:29 +00003592defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003593 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003594 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003595 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003596 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003597
Craig Topperc9293492016-02-26 06:50:29 +00003598defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003599 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003600 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003601 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003602 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003603
Craig Topperd875d6b2016-09-29 06:07:09 +00003604// Special instructions to help with spilling when we don't have VLX. We need
3605// to load or store from a ZMM register instead. These are converted in
3606// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003607let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003608 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003609def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003610 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003611def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003612 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003613def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003614 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003615def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003616 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003617}
3618
Simon Pilgrimd749b322018-05-18 13:13:59 +00003619let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003620def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003621 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003622def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003623 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003624def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003625 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003626def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003627 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003628}
3629
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003630def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003631 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003632 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003633 VK8), VR512:$src)>;
3634
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003635def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003636 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003637 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003638
Craig Topper33c550c2016-05-22 00:39:30 +00003639// These patterns exist to prevent the above patterns from introducing a second
3640// mask inversion when one already exists.
3641def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3642 (bc_v8i64 (v16i32 immAllZerosV)),
3643 (v8i64 VR512:$src))),
3644 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3645def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3646 (v16i32 immAllZerosV),
3647 (v16i32 VR512:$src))),
3648 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3649
Craig Topperfc3ce492018-01-01 01:11:29 +00003650multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3651 X86VectorVTInfo Wide> {
3652 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3653 Narrow.RC:$src1, Narrow.RC:$src0)),
3654 (EXTRACT_SUBREG
3655 (Wide.VT
3656 (!cast<Instruction>(InstrStr#"rrk")
3657 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3658 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3659 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3660 Narrow.SubRegIdx)>;
3661
3662 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3663 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3664 (EXTRACT_SUBREG
3665 (Wide.VT
3666 (!cast<Instruction>(InstrStr#"rrkz")
3667 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3668 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3669 Narrow.SubRegIdx)>;
3670}
3671
Craig Topper96ab6fd2017-01-09 04:19:34 +00003672// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3673// available. Use a 512-bit operation and extract.
3674let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003675 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3676 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003677 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3678 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003679
3680 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3681 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3682 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3683 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003684}
3685
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003686let Predicates = [HasBWI, NoVLX] in {
3687 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3688 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3689
3690 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3691 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3692}
3693
Craig Topper2462a712017-08-01 15:31:24 +00003694let Predicates = [HasAVX512] in {
3695 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003696 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3697 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003698 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003699 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003700 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003701 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3702 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3703 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003704 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003705 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003706 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003707 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003708}
3709
3710let Predicates = [HasVLX] in {
3711 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003712 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3713 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003714 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003715 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003716 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003717 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3718 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3719 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003720 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003721 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003722 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003723 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003724
Craig Topper2462a712017-08-01 15:31:24 +00003725 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003726 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3727 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003728 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003729 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003730 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003731 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3732 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3733 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003734 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003735 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003736 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003737 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003738}
3739
Craig Topper80075a52017-08-27 19:03:36 +00003740multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3741 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3742 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3743 (bitconvert
3744 (To.VT (extract_subvector
3745 (From.VT From.RC:$src), (iPTR 0)))),
3746 To.RC:$src0)),
3747 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3748 Cast.RC:$src0, Cast.KRCWM:$mask,
3749 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3750
3751 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3752 (bitconvert
3753 (To.VT (extract_subvector
3754 (From.VT From.RC:$src), (iPTR 0)))),
3755 Cast.ImmAllZerosV)),
3756 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3757 Cast.KRCWM:$mask,
3758 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3759}
3760
3761
Craig Topperd27386a2017-08-25 23:34:59 +00003762let Predicates = [HasVLX] in {
3763// A masked extract from the first 128-bits of a 256-bit vector can be
3764// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003765defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3766defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3767defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3768defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3769defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3770defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3771defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3772defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3773defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3774defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3775defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3776defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003777
3778// A masked extract from the first 128-bits of a 512-bit vector can be
3779// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003780defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3781defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3782defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3783defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3784defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3785defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3786defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3787defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3788defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3789defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3790defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3791defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003792
3793// A masked extract from the first 256-bits of a 512-bit vector can be
3794// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003795defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3796defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3797defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3798defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3799defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3800defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3801defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3802defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3803defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3804defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3805defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3806defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003807}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003808
3809// Move Int Doubleword to Packed Double Int
3810//
3811let ExeDomain = SSEPackedInt in {
3812def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3813 "vmovd\t{$src, $dst|$dst, $src}",
3814 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003815 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003816 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003817def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003818 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003819 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003820 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003821 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003822def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003823 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003825 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003826 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003827let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3828def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3829 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003830 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003831 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003832let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003833def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003834 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003835 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003836 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003837def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3838 "vmovq\t{$src, $dst|$dst, $src}",
3839 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003840 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003841def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003842 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003843 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003844 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003845def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003846 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003847 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003848 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003849 EVEX_CD8<64, CD8VT1>;
3850}
3851} // ExeDomain = SSEPackedInt
3852
3853// Move Int Doubleword to Single Scalar
3854//
3855let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3856def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3857 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003858 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003859 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003861def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003862 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003863 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003864 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003865} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3866
3867// Move doubleword from xmm register to r/m32
3868//
3869let ExeDomain = SSEPackedInt in {
3870def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3871 "vmovd\t{$src, $dst|$dst, $src}",
3872 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003873 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003874 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003875def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003877 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003878 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003879 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003880 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003881} // ExeDomain = SSEPackedInt
3882
3883// Move quadword from xmm1 register to r/m64
3884//
3885let ExeDomain = SSEPackedInt in {
3886def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3887 "vmovq\t{$src, $dst|$dst, $src}",
3888 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003889 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003890 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003891 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892
Craig Topperc648c9b2015-12-28 06:11:42 +00003893let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3894def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003895 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003896 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003897 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898
Craig Topperc648c9b2015-12-28 06:11:42 +00003899def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3900 (ins i64mem:$dst, VR128X:$src),
3901 "vmovq\t{$src, $dst|$dst, $src}",
3902 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003903 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003904 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003905 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003906
Craig Topper916d0cf2018-06-18 01:28:05 +00003907let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003908def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003909 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003910 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003911 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003912} // ExeDomain = SSEPackedInt
3913
Craig Topper916d0cf2018-06-18 01:28:05 +00003914def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3915 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3916
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003917// Move Scalar Single to Double Int
3918//
3919let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3920def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3921 (ins FR32X:$src),
3922 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003923 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003924 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003925def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003927 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003928 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003929 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003930} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3931
3932// Move Quadword Int to Packed Quadword Int
3933//
3934let ExeDomain = SSEPackedInt in {
3935def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3936 (ins i64mem:$src),
3937 "vmovq\t{$src, $dst|$dst, $src}",
3938 [(set VR128X:$dst,
3939 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003940 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003941} // ExeDomain = SSEPackedInt
3942
Craig Topper29476ab2018-01-05 21:57:23 +00003943// Allow "vmovd" but print "vmovq".
3944def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3945 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3946def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3947 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3948
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003949//===----------------------------------------------------------------------===//
3950// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003951//===----------------------------------------------------------------------===//
3952
Craig Topperc7de3a12016-07-29 02:49:08 +00003953multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003954 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003955 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003956 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003957 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003958 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003959 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003960 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003961 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003962 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3963 "$dst {${mask}} {z}, $src1, $src2}"),
3964 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003965 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003966 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003967 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003968 let Constraints = "$src0 = $dst" in
3969 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003970 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003971 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3972 "$dst {${mask}}, $src1, $src2}"),
3973 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003974 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003975 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003976 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003977 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003978 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3979 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3980 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003981 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003982 let mayLoad = 1, hasSideEffects = 0 in {
3983 let Constraints = "$src0 = $dst" in
3984 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3985 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3986 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3987 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003988 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003989 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3990 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3991 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3992 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003993 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003994 }
Craig Toppere1cac152016-06-07 07:27:54 +00003995 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3996 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003997 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003998 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003999 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004000 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4001 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4002 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00004003 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
4004 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004005}
4006
Asaf Badouh41ecf462015-12-06 13:26:56 +00004007defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4008 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009
Asaf Badouh41ecf462015-12-06 13:26:56 +00004010defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4011 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012
Ayman Musa46af8f92016-11-13 14:29:32 +00004013
4014multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4015 PatLeaf ZeroFP, X86VectorVTInfo _> {
4016
4017def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004018 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004019 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004020 (_.EltVT _.FRC:$src1),
4021 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004022 (!cast<Instruction>(InstrStr#rrk)
4023 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00004024 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004025 (_.VT _.RC:$src0),
4026 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004027
4028def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004029 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004030 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004031 (_.EltVT _.FRC:$src1),
4032 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004033 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004034 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004035 (_.VT _.RC:$src0),
4036 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004037}
4038
4039multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4040 dag Mask, RegisterClass MaskRC> {
4041
4042def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004043 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004044 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004045 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004046 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004047 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004048 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004049
4050}
4051
Craig Topper058f2f62017-03-28 16:35:29 +00004052multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4053 AVX512VLVectorVTInfo _,
4054 dag Mask, RegisterClass MaskRC,
4055 SubRegIndex subreg> {
4056
4057def : Pat<(masked_store addr:$dst, Mask,
4058 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004059 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00004060 (iPTR 0)))),
4061 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004062 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004063 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4064
4065}
4066
Craig Topper1ee19ae2018-05-10 21:49:16 +00004067// This matches the more recent codegen from clang that avoids emitting a 512
4068// bit masked store directly. Codegen will widen 128-bit masked store to 512
4069// bits on AVX512F only targets.
4070multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4071 AVX512VLVectorVTInfo _,
4072 dag Mask512, dag Mask128,
4073 RegisterClass MaskRC,
4074 SubRegIndex subreg> {
4075
4076// AVX512F pattern.
4077def : Pat<(masked_store addr:$dst, Mask512,
4078 (_.info512.VT (insert_subvector undef,
4079 (_.info128.VT _.info128.RC:$src),
4080 (iPTR 0)))),
4081 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4082 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4083 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4084
4085// AVX512VL pattern.
4086def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
4087 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4088 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4089 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4090}
4091
Ayman Musa46af8f92016-11-13 14:29:32 +00004092multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4093 dag Mask, RegisterClass MaskRC> {
4094
4095def : Pat<(_.info128.VT (extract_subvector
4096 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004097 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004098 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004099 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004100 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004101 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004102 addr:$srcAddr)>;
4103
4104def : Pat<(_.info128.VT (extract_subvector
4105 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4106 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004107 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004108 (iPTR 0))))),
4109 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004110 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004111 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004112 addr:$srcAddr)>;
4113
4114}
4115
Craig Topper058f2f62017-03-28 16:35:29 +00004116multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4117 AVX512VLVectorVTInfo _,
4118 dag Mask, RegisterClass MaskRC,
4119 SubRegIndex subreg> {
4120
4121def : Pat<(_.info128.VT (extract_subvector
4122 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4123 (_.info512.VT (bitconvert
4124 (v16i32 immAllZerosV))))),
4125 (iPTR 0))),
4126 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004127 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004128 addr:$srcAddr)>;
4129
4130def : Pat<(_.info128.VT (extract_subvector
4131 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4132 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004133 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004134 (iPTR 0))))),
4135 (iPTR 0))),
4136 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004137 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004138 addr:$srcAddr)>;
4139
4140}
4141
Craig Topper1ee19ae2018-05-10 21:49:16 +00004142// This matches the more recent codegen from clang that avoids emitting a 512
4143// bit masked load directly. Codegen will widen 128-bit masked load to 512
4144// bits on AVX512F only targets.
4145multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4146 AVX512VLVectorVTInfo _,
4147 dag Mask512, dag Mask128,
4148 RegisterClass MaskRC,
4149 SubRegIndex subreg> {
4150// AVX512F patterns.
4151def : Pat<(_.info128.VT (extract_subvector
4152 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4153 (_.info512.VT (bitconvert
4154 (v16i32 immAllZerosV))))),
4155 (iPTR 0))),
4156 (!cast<Instruction>(InstrStr#rmkz)
4157 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4158 addr:$srcAddr)>;
4159
4160def : Pat<(_.info128.VT (extract_subvector
4161 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4162 (_.info512.VT (insert_subvector undef,
4163 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4164 (iPTR 0))))),
4165 (iPTR 0))),
4166 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4167 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4168 addr:$srcAddr)>;
4169
4170// AVX512Vl patterns.
4171def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4172 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4173 (!cast<Instruction>(InstrStr#rmkz)
4174 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4175 addr:$srcAddr)>;
4176
4177def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4178 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4179 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4180 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4181 addr:$srcAddr)>;
4182}
4183
Ayman Musa46af8f92016-11-13 14:29:32 +00004184defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4185defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4186
4187defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4188 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004189defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4190 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4191defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4192 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004193
Craig Topper1ee19ae2018-05-10 21:49:16 +00004194defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4195 (v16i1 (insert_subvector
4196 (v16i1 immAllZerosV),
4197 (v4i1 (extract_subvector
4198 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4199 (iPTR 0))),
4200 (iPTR 0))),
4201 (v4i1 (extract_subvector
4202 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4203 (iPTR 0))), GR8, sub_8bit>;
4204defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4205 (v8i1
4206 (extract_subvector
4207 (v16i1
4208 (insert_subvector
4209 (v16i1 immAllZerosV),
4210 (v2i1 (extract_subvector
4211 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4212 (iPTR 0))),
4213 (iPTR 0))),
4214 (iPTR 0))),
4215 (v2i1 (extract_subvector
4216 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4217 (iPTR 0))), GR8, sub_8bit>;
4218
Ayman Musa46af8f92016-11-13 14:29:32 +00004219defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4220 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004221defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4222 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4223defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4224 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004225
Craig Topper1ee19ae2018-05-10 21:49:16 +00004226defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4227 (v16i1 (insert_subvector
4228 (v16i1 immAllZerosV),
4229 (v4i1 (extract_subvector
4230 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4231 (iPTR 0))),
4232 (iPTR 0))),
4233 (v4i1 (extract_subvector
4234 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4235 (iPTR 0))), GR8, sub_8bit>;
4236defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4237 (v8i1
4238 (extract_subvector
4239 (v16i1
4240 (insert_subvector
4241 (v16i1 immAllZerosV),
4242 (v2i1 (extract_subvector
4243 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4244 (iPTR 0))),
4245 (iPTR 0))),
4246 (iPTR 0))),
4247 (v2i1 (extract_subvector
4248 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4249 (iPTR 0))), GR8, sub_8bit>;
4250
Craig Topper61d6ddb2018-02-23 20:13:42 +00004251def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004252 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4253 (COPY_TO_REGCLASS
4254 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4255 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4256 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004257 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
4258 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004259
Craig Topper74ed0872016-05-18 06:55:59 +00004260def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004261 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004262 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4263 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004264
Craig Topper61d6ddb2018-02-23 20:13:42 +00004265def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004266 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4267 (COPY_TO_REGCLASS
4268 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4269 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4270 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004271 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
4272 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004273
Craig Topper74ed0872016-05-18 06:55:59 +00004274def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004275 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004276 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4277 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004278
Craig Topper916d0cf2018-06-18 01:28:05 +00004279let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004280 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004281 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004282 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004283 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004284 FoldGenData<"VMOVSSZrr">,
4285 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004286
Craig Topper916d0cf2018-06-18 01:28:05 +00004287 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004288 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4289 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004290 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004291 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004292 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004293 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004294 FoldGenData<"VMOVSSZrrk">,
4295 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004296
4297 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004298 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004299 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004300 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004301 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004302 FoldGenData<"VMOVSSZrrkz">,
4303 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004304
Simon Pilgrim64fff142017-07-16 18:37:23 +00004305 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004306 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004307 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004308 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004309 FoldGenData<"VMOVSDZrr">,
4310 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004311
Craig Topper916d0cf2018-06-18 01:28:05 +00004312 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004313 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4314 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004315 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004316 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004317 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004318 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004319 VEX_W, FoldGenData<"VMOVSDZrrk">,
4320 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004321
Simon Pilgrim64fff142017-07-16 18:37:23 +00004322 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4323 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004324 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004325 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004326 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004327 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004328 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4329 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004330}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
Craig Topper916d0cf2018-06-18 01:28:05 +00004332def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4333 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4334def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4335 "$dst {${mask}}, $src1, $src2}",
4336 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4337 VR128X:$src1, VR128X:$src2), 0>;
4338def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4339 "$dst {${mask}} {z}, $src1, $src2}",
4340 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4341 VR128X:$src1, VR128X:$src2), 0>;
4342def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4343 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4344def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4345 "$dst {${mask}}, $src1, $src2}",
4346 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4347 VR128X:$src1, VR128X:$src2), 0>;
4348def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4349 "$dst {${mask}} {z}, $src1, $src2}",
4350 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4351 VR128X:$src1, VR128X:$src2), 0>;
4352
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353let Predicates = [HasAVX512] in {
4354 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004356 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004358 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004360 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topperdbd371e2018-05-29 20:46:27 +00004361 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004362 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363
4364 // Move low f32 and clear high bits.
4365 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4366 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004367 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4369 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4370 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004371 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004372 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004373 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4374 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004375 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004376 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4377 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4378 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004379 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004380 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004381
4382 let AddedComplexity = 20 in {
4383 // MOVSSrm zeros the high parts of the register; represent this
4384 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4385 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4386 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4387 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4388 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4389 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4390 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004391 def : Pat<(v4f32 (X86vzload addr:$src)),
4392 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004393
4394 // MOVSDrm zeros the high parts of the register; represent this
4395 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4396 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4397 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4398 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4399 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4400 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4401 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4402 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4403 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4404 def : Pat<(v2f64 (X86vzload addr:$src)),
4405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4406
4407 // Represent the same patterns above but in the form they appear for
4408 // 256-bit types
4409 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4410 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004411 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004412 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4413 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4414 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004415 def : Pat<(v8f32 (X86vzload addr:$src)),
4416 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4418 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4419 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004420 def : Pat<(v4f64 (X86vzload addr:$src)),
4421 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004422
4423 // Represent the same patterns above but in the form they appear for
4424 // 512-bit types
4425 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4426 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4427 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4428 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4429 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4430 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004431 def : Pat<(v16f32 (X86vzload addr:$src)),
4432 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004433 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4434 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4435 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004436 def : Pat<(v8f64 (X86vzload addr:$src)),
4437 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4440 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004441 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442
4443 // Move low f64 and clear high bits.
4444 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4445 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004446 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004448 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4449 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004450 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004451 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004452
4453 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004454 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004455 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004456 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004457 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004458 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459
4460 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004461 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462 addr:$dst),
4463 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464
4465 // Shuffle with VMOVSS
4466 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004467 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4468
4469 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4470 (VMOVSSZrr VR128X:$src1,
4471 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004473 // Shuffle with VMOVSD
4474 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004475 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4476
4477 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4478 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004481 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004482 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004483 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484}
4485
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004486let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004487let AddedComplexity = 15 in
4488def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4489 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004490 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004491 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004492 (v2i64 VR128X:$src))))]>,
4493 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004494}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004496let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004497 let AddedComplexity = 15 in {
4498 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4499 (VMOVDI2PDIZrr GR32:$src)>;
4500
4501 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4502 (VMOV64toPQIZrr GR64:$src)>;
4503
4504 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4505 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4506 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004507
4508 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4509 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4510 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4513 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004514 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4515 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004516 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4517 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4519 (VMOVDI2PDIZrm addr:$src)>;
4520 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4521 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004522 def : Pat<(v4i32 (X86vzload addr:$src)),
4523 (VMOVDI2PDIZrm addr:$src)>;
4524 def : Pat<(v8i32 (X86vzload addr:$src)),
4525 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004527 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004529 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004530 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004531 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004532 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004533 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004534 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004536 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4537 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4538 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4539 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004540 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4541 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4542 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4543
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004544 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004545 def : Pat<(v16i32 (X86vzload addr:$src)),
4546 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004547 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004548 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004549}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004550
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004552// AVX-512 - Non-temporals
4553//===----------------------------------------------------------------------===//
4554
Simon Pilgrimead11e42018-05-11 12:46:54 +00004555def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4556 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4557 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4558 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004559
Simon Pilgrimead11e42018-05-11 12:46:54 +00004560let Predicates = [HasVLX] in {
4561 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4562 (ins i256mem:$src),
4563 "vmovntdqa\t{$src, $dst|$dst, $src}",
4564 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4565 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4566
4567 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4568 (ins i128mem:$src),
4569 "vmovntdqa\t{$src, $dst|$dst, $src}",
4570 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4571 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004572}
4573
Igor Bregerd3341f52016-01-20 13:11:47 +00004574multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004575 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004576 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004577 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004578 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004579 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004580 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004581 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004582}
4583
Igor Bregerd3341f52016-01-20 13:11:47 +00004584multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004585 AVX512VLVectorVTInfo VTInfo,
4586 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004587 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004588 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004589
Igor Bregerd3341f52016-01-20 13:11:47 +00004590 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004591 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4592 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004593 }
4594}
4595
Simon Pilgrimead11e42018-05-11 12:46:54 +00004596defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004597 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004598defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004599 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004600defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004601 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004602
Craig Topper707c89c2016-05-08 23:43:17 +00004603let Predicates = [HasAVX512], AddedComplexity = 400 in {
4604 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4605 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4606 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4607 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4608 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4609 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004610
4611 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4612 (VMOVNTDQAZrm addr:$src)>;
4613 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4614 (VMOVNTDQAZrm addr:$src)>;
4615 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4616 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004617}
4618
Craig Topperc41320d2016-05-08 23:08:45 +00004619let Predicates = [HasVLX], AddedComplexity = 400 in {
4620 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4621 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4622 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4623 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4624 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4625 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4626
Simon Pilgrim9a896232016-06-07 13:34:24 +00004627 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4628 (VMOVNTDQAZ256rm addr:$src)>;
4629 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4630 (VMOVNTDQAZ256rm addr:$src)>;
4631 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4632 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004633
Craig Topperc41320d2016-05-08 23:08:45 +00004634 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4635 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4636 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4637 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4638 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4639 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004640
4641 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4642 (VMOVNTDQAZ128rm addr:$src)>;
4643 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4644 (VMOVNTDQAZ128rm addr:$src)>;
4645 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4646 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004647}
4648
Adam Nemet7f62b232014-06-10 16:39:53 +00004649//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004650// AVX-512 - Integer arithmetic
4651//
4652multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004653 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004654 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004655 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004656 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004657 "$src2, $src1", "$src1, $src2",
4658 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004659 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004660 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004661
Craig Toppere1cac152016-06-07 07:27:54 +00004662 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4663 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4664 "$src2, $src1", "$src1, $src2",
4665 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004666 (bitconvert (_.LdFrag addr:$src2))))>,
4667 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004668 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004669}
4670
4671multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004672 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004673 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004674 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004675 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4676 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4677 "${src2}"##_.BroadcastStr##", $src1",
4678 "$src1, ${src2}"##_.BroadcastStr,
4679 (_.VT (OpNode _.RC:$src1,
4680 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004681 (_.ScalarLdFrag addr:$src2))))>,
4682 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004683 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004685
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004686multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004687 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004688 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004689 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004690 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004691 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004692 IsCommutable>, EVEX_V512;
4693
4694 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004695 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4696 sched.YMM, IsCommutable>, EVEX_V256;
4697 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4698 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004699 }
4700}
4701
Robert Khasanov545d1b72014-10-14 14:36:19 +00004702multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004703 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004704 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004705 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004706 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004707 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004708 IsCommutable>, EVEX_V512;
4709
4710 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004711 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4712 sched.YMM, IsCommutable>, EVEX_V256;
4713 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4714 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004715 }
4716}
4717
4718multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004719 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004720 bit IsCommutable = 0> {
4721 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004722 sched, prd, IsCommutable>,
4723 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004724}
4725
4726multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004727 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004728 bit IsCommutable = 0> {
4729 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004730 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004731}
4732
4733multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004734 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004735 bit IsCommutable = 0> {
4736 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004737 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4738 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004739}
4740
4741multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004742 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004743 bit IsCommutable = 0> {
4744 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004745 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4746 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004747}
4748
4749multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004750 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004751 Predicate prd, bit IsCommutable = 0> {
4752 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004753 IsCommutable>;
4754
Simon Pilgrim21e89792018-04-13 14:36:59 +00004755 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004756 IsCommutable>;
4757}
4758
4759multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004760 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004761 Predicate prd, bit IsCommutable = 0> {
4762 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004763 IsCommutable>;
4764
Simon Pilgrim21e89792018-04-13 14:36:59 +00004765 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004766 IsCommutable>;
4767}
4768
4769multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4770 bits<8> opc_d, bits<8> opc_q,
4771 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004772 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004773 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004774 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004775 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004776 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004777 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004778}
4779
Simon Pilgrim21e89792018-04-13 14:36:59 +00004780multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4781 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004782 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004783 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4784 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004785 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004786 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004787 "$src2, $src1","$src1, $src2",
4788 (_Dst.VT (OpNode
4789 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004790 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004791 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004792 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004793 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4794 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4795 "$src2, $src1", "$src1, $src2",
4796 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004797 (bitconvert (_Src.LdFrag addr:$src2))))>,
4798 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004799 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004800
4801 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004802 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004803 OpcodeStr,
4804 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004805 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004806 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4807 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004808 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4809 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004810 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811}
4812
Robert Khasanov545d1b72014-10-14 14:36:19 +00004813defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004814 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004815defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004816 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004817defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004818 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004819defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004820 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004821defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004822 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004823defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004824 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004825defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004826 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004827defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004828 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004829defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004830 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4831 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004832defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004833 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004834defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004835 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004836defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4837 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004838defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004839 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004840defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004841 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004842defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004843 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004844
Simon Pilgrim21e89792018-04-13 14:36:59 +00004845multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004846 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004847 AVX512VLVectorVTInfo _SrcVTInfo,
4848 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004849 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4850 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004851 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004852 _SrcVTInfo.info512, _DstVTInfo.info512,
4853 v8i64_info, IsCommutable>,
4854 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4855 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004856 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004857 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004858 v4i64x_info, IsCommutable>,
4859 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004860 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004861 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004862 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004863 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4864 }
Michael Liao66233b72015-08-06 09:06:20 +00004865}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004866
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004867defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004868 avx512vl_i8_info, avx512vl_i8_info,
4869 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004870
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004871multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004872 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004873 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004874 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4875 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4876 OpcodeStr,
4877 "${src2}"##_Src.BroadcastStr##", $src1",
4878 "$src1, ${src2}"##_Src.BroadcastStr,
4879 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4880 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004881 (_Src.ScalarLdFrag addr:$src2))))))>,
4882 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004883 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004884}
4885
Michael Liao66233b72015-08-06 09:06:20 +00004886multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4887 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004888 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004889 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004890 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004891 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004892 "$src2, $src1","$src1, $src2",
4893 (_Dst.VT (OpNode
4894 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004895 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004896 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004897 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004898 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4899 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4900 "$src2, $src1", "$src1, $src2",
4901 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004902 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004903 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004904 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004905}
4906
4907multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4908 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004909 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004910 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004911 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004912 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004913 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004914 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004915 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004916 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004917 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004918 v16i16x_info, SchedWriteShuffle.YMM>,
4919 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004920 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004921 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004922 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004923 v8i16x_info, SchedWriteShuffle.XMM>,
4924 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004925 }
4926}
4927multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4928 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004929 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004930 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4931 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004932 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004933 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004934 v32i8x_info, SchedWriteShuffle.YMM>,
4935 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004936 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004937 v16i8x_info, SchedWriteShuffle.XMM>,
4938 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004939 }
4940}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004941
4942multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4943 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004944 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004945 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004946 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004947 _Dst.info512, SchedWriteVecIMul.ZMM,
4948 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004949 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004950 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004951 _Dst.info256, SchedWriteVecIMul.YMM,
4952 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004953 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004954 _Dst.info128, SchedWriteVecIMul.XMM,
4955 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004956 }
4957}
4958
Craig Topperb6da6542016-05-01 17:38:32 +00004959defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4960defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4961defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4962defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004963
Craig Topper5acb5a12016-05-01 06:24:57 +00004964defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004965 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004966defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004967 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004968
Igor Bregerf2460112015-07-26 14:41:44 +00004969defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004970 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004971defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004972 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004973defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004974 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004975defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4976 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4977 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004978
Igor Bregerf2460112015-07-26 14:41:44 +00004979defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004980 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004981defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004982 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004983defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004984 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004985defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
4986 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4987 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004988
Igor Bregerf2460112015-07-26 14:41:44 +00004989defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004990 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004991defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004992 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004993defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004994 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004995defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
4996 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4997 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004998
Igor Bregerf2460112015-07-26 14:41:44 +00004999defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005000 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005001defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005002 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005003defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005004 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00005005defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
5006 SchedWriteVecALU, HasAVX512, 1>, T8PD,
5007 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00005008
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00005009// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5010let Predicates = [HasDQI, NoVLX] in {
5011 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5012 (EXTRACT_SUBREG
5013 (VPMULLQZrr
5014 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5015 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5016 sub_ymm)>;
5017
5018 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5019 (EXTRACT_SUBREG
5020 (VPMULLQZrr
5021 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5022 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5023 sub_xmm)>;
5024}
5025
Craig Topper4520d4f2017-12-04 07:21:01 +00005026// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5027let Predicates = [HasDQI, NoVLX] in {
5028 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5029 (EXTRACT_SUBREG
5030 (VPMULLQZrr
5031 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5032 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5033 sub_ymm)>;
5034
5035 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5036 (EXTRACT_SUBREG
5037 (VPMULLQZrr
5038 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5039 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5040 sub_xmm)>;
5041}
5042
5043multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
5044 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
5045 (EXTRACT_SUBREG
5046 (Instr
5047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5048 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5049 sub_ymm)>;
5050
5051 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
5052 (EXTRACT_SUBREG
5053 (Instr
5054 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5055 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5056 sub_xmm)>;
5057}
5058
Craig Topper694c73a2018-01-01 01:11:32 +00005059let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005060 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5061 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5062 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5063 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5064}
5065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005066//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067// AVX-512 Logical Instructions
5068//===----------------------------------------------------------------------===//
5069
Craig Topperafce0ba2017-08-30 16:38:33 +00005070// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5071// be set to null_frag for 32-bit elements.
5072multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5073 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005074 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
5075 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005076 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005077 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5078 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5079 "$src2, $src1", "$src1, $src2",
5080 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5081 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005082 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5083 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005084 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005085 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005086
Craig Topperafce0ba2017-08-30 16:38:33 +00005087 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005088 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5089 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5090 "$src2, $src1", "$src1, $src2",
5091 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5092 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005093 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005094 (bitconvert (_.LdFrag addr:$src2))))))>,
5095 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005096 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005097}
5098
Craig Topperafce0ba2017-08-30 16:38:33 +00005099// OpNodeMsk is the OpNode to use where element size is important. So use
5100// for all of the broadcast patterns.
5101multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5102 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005103 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00005104 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00005105 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005106 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005107 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5108 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5109 "${src2}"##_.BroadcastStr##", $src1",
5110 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005111 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005112 (bitconvert
5113 (_.VT (X86VBroadcast
5114 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005115 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005116 (bitconvert
5117 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005118 (_.ScalarLdFrag addr:$src2))))))))>,
5119 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005120 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005121}
5122
Craig Topperafce0ba2017-08-30 16:38:33 +00005123multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5124 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005125 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005126 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005127 bit IsCommutable = 0> {
5128 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005129 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005130 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00005131
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005132 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005133 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005134 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005135 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005136 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005137 }
5138}
5139
Craig Topperabe80cc2016-08-28 06:06:28 +00005140multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005141 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005142 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005143 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005144 avx512vl_i64_info, IsCommutable>,
5145 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005146 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005147 avx512vl_i32_info, IsCommutable>,
5148 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005149}
5150
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005151defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5152 SchedWriteVecLogic, 1>;
5153defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5154 SchedWriteVecLogic, 1>;
5155defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5156 SchedWriteVecLogic, 1>;
5157defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5158 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159
5160//===----------------------------------------------------------------------===//
5161// AVX-512 FP arithmetic
5162//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005163
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005164multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005165 SDNode OpNode, SDNode VecNode,
5166 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005167 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005168 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5169 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5170 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005171 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005172 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005173 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005174
5175 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005176 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005177 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005178 (_.VT (VecNode _.RC:$src1,
5179 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005180 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005181 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005182 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005183 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005184 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005185 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005186 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005187 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005188 let isCommutable = IsCommutable;
5189 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005190 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005191 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005192 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5193 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005194 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005195 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005196 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005197 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198}
5199
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005200multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005201 SDNode VecNode, X86FoldableSchedWrite sched,
5202 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005203 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005204 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005205 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5206 "$rc, $src2, $src1", "$src1, $src2, $rc",
5207 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005208 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005209 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005210}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005211multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005212 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005213 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005214 let ExeDomain = _.ExeDomain in {
5215 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5216 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5217 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005218 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005219 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005220
5221 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5222 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5223 "$src2, $src1", "$src1, $src2",
5224 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005225 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005226 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005227
5228 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5229 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5230 (ins _.FRC:$src1, _.FRC:$src2),
5231 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005232 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005233 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005234 let isCommutable = IsCommutable;
5235 }
5236 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5237 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5238 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5239 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005240 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005241 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005242 }
5243
Craig Topperda7e78e2017-12-10 04:07:28 +00005244 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005245 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005246 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005247 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005248 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005249 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005250 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251}
5252
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005253multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005254 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005255 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005256 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005257 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005258 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005259 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005260 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5261 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005262 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005263 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005264 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005265 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5266}
5267
5268multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005269 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005270 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005271 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005272 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005273 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005274 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005275 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005276 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5277}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005278defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005279 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005280defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005281 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005282defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005283 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005284defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005285 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005286defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005287 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005288defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005289 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005290
5291// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5292// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5293multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005294 X86VectorVTInfo _, SDNode OpNode,
5295 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005296 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005297 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5298 (ins _.FRC:$src1, _.FRC:$src2),
5299 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005300 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005301 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005302 let isCommutable = 1;
5303 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005304 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5305 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5306 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5307 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005308 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005309 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005310 }
5311}
5312defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005313 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5314 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005315
5316defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005317 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5318 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005319
5320defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005321 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5322 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005323
5324defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005325 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5326 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005327
Craig Topper375aa902016-12-19 00:42:28 +00005328multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005329 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005330 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005331 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005332 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5333 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5334 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005335 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005336 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005337 let mayLoad = 1 in {
5338 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5339 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5340 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005341 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005342 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005343 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5344 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5345 "${src2}"##_.BroadcastStr##", $src1",
5346 "$src1, ${src2}"##_.BroadcastStr,
5347 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005348 (_.ScalarLdFrag addr:$src2))))>,
5349 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005350 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005351 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005352 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005353}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005354
Simon Pilgrim21e89792018-04-13 14:36:59 +00005355multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5356 SDPatternOperator OpNodeRnd,
5357 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005358 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005359 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005360 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5361 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005362 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005363 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005364}
5365
Simon Pilgrim21e89792018-04-13 14:36:59 +00005366multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5367 SDPatternOperator OpNodeRnd,
5368 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005369 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005370 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005371 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5372 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005373 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005374 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005375}
5376
Craig Topper375aa902016-12-19 00:42:28 +00005377multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005378 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005379 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005380 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005381 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005382 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005383 EVEX_CD8<32, CD8VF>;
5384 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005385 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005386 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005387 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005388
Robert Khasanov595e5982014-10-29 15:43:02 +00005389 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005390 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005391 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005392 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005393 EVEX_CD8<32, CD8VF>;
5394 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005395 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005396 EVEX_CD8<32, CD8VF>;
5397 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005398 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005399 EVEX_CD8<64, CD8VF>;
5400 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005401 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005402 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005403 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005404}
5405
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005406multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005407 X86SchedWriteSizes sched> {
5408 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005409 v16f32_info>,
5410 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005411 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005412 v8f64_info>,
5413 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005414}
5415
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005416multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005417 X86SchedWriteSizes sched> {
5418 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005419 v16f32_info>,
5420 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005421 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005422 v8f64_info>,
5423 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005424}
5425
Craig Topper9433f972016-08-02 06:16:53 +00005426defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005427 SchedWriteFAddSizes, 1>,
5428 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005429defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005430 SchedWriteFMulSizes, 1>,
5431 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005432defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005433 SchedWriteFAddSizes>,
5434 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005435defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005436 SchedWriteFDivSizes>,
5437 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005438defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005439 SchedWriteFCmpSizes, 0>,
5440 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005441defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005442 SchedWriteFCmpSizes, 0>,
5443 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005444let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005445 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005446 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005447 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005448 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005449}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005450defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005451 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005452defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005453 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005454defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005455 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005456defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005457 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005458
Craig Topper8f6827c2016-08-31 05:37:52 +00005459// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005460multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5461 X86VectorVTInfo _, Predicate prd> {
5462let Predicates = [prd] in {
5463 // Masked register-register logical operations.
5464 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5465 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5466 _.RC:$src0)),
5467 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5468 _.RC:$src1, _.RC:$src2)>;
5469 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5470 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5471 _.ImmAllZerosV)),
5472 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5473 _.RC:$src2)>;
5474 // Masked register-memory logical operations.
5475 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5476 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5477 (load addr:$src2)))),
5478 _.RC:$src0)),
5479 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5480 _.RC:$src1, addr:$src2)>;
5481 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5482 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5483 _.ImmAllZerosV)),
5484 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5485 addr:$src2)>;
5486 // Register-broadcast logical operations.
5487 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5488 (bitconvert (_.VT (X86VBroadcast
5489 (_.ScalarLdFrag addr:$src2)))))),
5490 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5492 (bitconvert
5493 (_.i64VT (OpNode _.RC:$src1,
5494 (bitconvert (_.VT
5495 (X86VBroadcast
5496 (_.ScalarLdFrag addr:$src2))))))),
5497 _.RC:$src0)),
5498 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5499 _.RC:$src1, addr:$src2)>;
5500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5501 (bitconvert
5502 (_.i64VT (OpNode _.RC:$src1,
5503 (bitconvert (_.VT
5504 (X86VBroadcast
5505 (_.ScalarLdFrag addr:$src2))))))),
5506 _.ImmAllZerosV)),
5507 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5508 _.RC:$src1, addr:$src2)>;
5509}
Craig Topper8f6827c2016-08-31 05:37:52 +00005510}
5511
Craig Topper45d65032016-09-02 05:29:13 +00005512multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5513 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5514 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5515 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5516 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5517 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5518 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005519}
5520
Craig Topper45d65032016-09-02 05:29:13 +00005521defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5522defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5523defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5524defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5525
Craig Topper2baef8f2016-12-18 04:17:00 +00005526let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005527 // Use packed logical operations for scalar ops.
5528 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5529 (COPY_TO_REGCLASS (VANDPDZ128rr
5530 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5531 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5532 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5533 (COPY_TO_REGCLASS (VORPDZ128rr
5534 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5535 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5536 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5537 (COPY_TO_REGCLASS (VXORPDZ128rr
5538 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5539 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5540 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5541 (COPY_TO_REGCLASS (VANDNPDZ128rr
5542 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5543 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5544
5545 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5546 (COPY_TO_REGCLASS (VANDPSZ128rr
5547 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5548 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5549 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5550 (COPY_TO_REGCLASS (VORPSZ128rr
5551 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5552 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5553 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5554 (COPY_TO_REGCLASS (VXORPSZ128rr
5555 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5556 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5557 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5558 (COPY_TO_REGCLASS (VANDNPSZ128rr
5559 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5560 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5561}
5562
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005563multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005564 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005565 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005566 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5567 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5568 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005569 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005570 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005571 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5572 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5573 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005574 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005575 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005576 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5577 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5578 "${src2}"##_.BroadcastStr##", $src1",
5579 "$src1, ${src2}"##_.BroadcastStr,
5580 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005581 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005582 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005583 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005584 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005585}
5586
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005587multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005588 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005589 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005590 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5591 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5592 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005593 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005594 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005595 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005596 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005597 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005598 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005599 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005600 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005601 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005602}
5603
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005604multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5605 SDNode OpNode, SDNode OpNodeScal,
5606 X86SchedWriteWidths sched> {
5607 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5608 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005609 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005610 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5611 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005612 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005613 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5614 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5615 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5616 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5617 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5618 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005619
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005620 // Define only if AVX512VL feature is present.
5621 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005622 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005623 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005624 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005625 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005626 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005627 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005628 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005629 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5630 }
5631}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005632defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005633 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005635//===----------------------------------------------------------------------===//
5636// AVX-512 VPTESTM instructions
5637//===----------------------------------------------------------------------===//
5638
Craig Topper15d69732018-01-28 00:56:30 +00005639multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005640 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005641 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005642 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005643 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005644 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5645 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5646 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005647 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005648 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005649 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005650 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5651 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5652 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005653 (OpNode (bitconvert
5654 (_.i64VT (and _.RC:$src1,
5655 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005656 _.ImmAllZerosV)>,
5657 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005658 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005659 }
Craig Topper15d69732018-01-28 00:56:30 +00005660
5661 // Patterns for compare with 0 that just use the same source twice.
5662 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005663 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005664 _.RC:$src, _.RC:$src))>;
5665
5666 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005667 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005668 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669}
5670
Craig Topper15d69732018-01-28 00:56:30 +00005671multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005672 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005673 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005674 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5675 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5676 "${src2}"##_.BroadcastStr##", $src1",
5677 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005678 (OpNode (and _.RC:$src1,
5679 (X86VBroadcast
5680 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005681 _.ImmAllZerosV)>,
5682 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005683 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005684}
Igor Bregerfca0a342016-01-28 13:19:25 +00005685
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005686// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005687multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005688 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005689 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5690 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005691 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005692 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005693 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5694 _.RC:$src1, _.SubRegIdx),
5695 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5696 _.RC:$src2, _.SubRegIdx)),
5697 _.KRC))>;
5698
5699 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005700 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5701 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005702 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005703 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005704 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5705 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5706 _.RC:$src1, _.SubRegIdx),
5707 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5708 _.RC:$src2, _.SubRegIdx)),
5709 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005710
5711 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5712 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005713 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005714 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5715 _.RC:$src, _.SubRegIdx),
5716 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5717 _.RC:$src, _.SubRegIdx)),
5718 _.KRC))>;
5719
5720 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5721 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005722 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005723 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5724 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5725 _.RC:$src, _.SubRegIdx),
5726 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5727 _.RC:$src, _.SubRegIdx)),
5728 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005729}
5730
Craig Topper15d69732018-01-28 00:56:30 +00005731multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005732 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005733 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005734 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005735 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005736
5737 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005738 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005739 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005740 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005741 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005742 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005743 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005744 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5745 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005746 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005747}
5748
Craig Topper15d69732018-01-28 00:56:30 +00005749multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005750 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005751 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005752 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005753 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005754 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005755}
5756
5757multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005758 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005759 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005760 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005761 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005762 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005763 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005764 }
5765 let Predicates = [HasVLX, HasBWI] in {
5766
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005767 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005768 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005769 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005770 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005771 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005772 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005773 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005774 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005775 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005776
Igor Bregerfca0a342016-01-28 13:19:25 +00005777 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005778 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5779 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5780 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5781 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005782 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005783}
5784
Craig Topper9471a7c2018-02-19 19:23:31 +00005785// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5786// as commutable here because we already canonicalized all zeros vectors to the
5787// RHS during lowering.
5788def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005789 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005790def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005791 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005792
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005793multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005794 PatFrag OpNode, X86SchedWriteWidths sched> :
5795 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005796 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005797
Craig Topper15d69732018-01-28 00:56:30 +00005798defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005799 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005800defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005801 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803//===----------------------------------------------------------------------===//
5804// AVX-512 Shift instructions
5805//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005806
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005808 string OpcodeStr, SDNode OpNode,
5809 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005810 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005811 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005812 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005813 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005814 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005815 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005816 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005817 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005818 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005819 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005820 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005821 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005822 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005823}
5824
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005825multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005826 string OpcodeStr, SDNode OpNode,
5827 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005828 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005829 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5830 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5831 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005832 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00005833 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005834}
5835
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005836multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005837 X86FoldableSchedWrite sched, ValueType SrcVT,
5838 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005839 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005840 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005841 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5842 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5843 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005844 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005845 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005846 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5847 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5848 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005849 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5850 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005851 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005852 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005853}
5854
Cameron McInally5fb084e2014-12-11 17:13:05 +00005855multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005856 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005857 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5858 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005859 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005860 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5861 bc_frag, VTInfo.info512>, EVEX_V512,
5862 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005863 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005864 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5865 bc_frag, VTInfo.info256>, EVEX_V256,
5866 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5867 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5868 bc_frag, VTInfo.info128>, EVEX_V128,
5869 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005870 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005871}
5872
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005873multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005874 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005875 X86SchedWriteWidths sched,
5876 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005877 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005878 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005879 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005880 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005881 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005882 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005883 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005884}
5885
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005886multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005887 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005888 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005889 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005890 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005891 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5892 sched.ZMM, VTInfo.info512>,
5893 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005894 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005895 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005896 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5897 sched.YMM, VTInfo.info256>,
5898 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005899 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005900 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5901 sched.XMM, VTInfo.info128>,
5902 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005903 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005904 }
5905}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005906
Simon Pilgrim21e89792018-04-13 14:36:59 +00005907multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5908 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005909 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005910 let Predicates = [HasBWI] in
5911 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005912 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005913 let Predicates = [HasVLX, HasBWI] in {
5914 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005915 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005916 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005917 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005918 }
5919}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005920
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005921multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005922 Format ImmFormR, Format ImmFormM,
5923 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005924 X86SchedWriteWidths sched,
5925 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005926 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005927 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005928 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005929 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005930 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005931}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005932
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005933defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005934 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005935 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005936 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005937
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005938defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005939 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005940 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005941 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005942
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005943defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00005944 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005945 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005946 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005947
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005948defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005949 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005950defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005951 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005952
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005953defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5954 SchedWriteVecShift>;
5955defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00005956 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005957defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5958 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005959
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005960// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5961let Predicates = [HasAVX512, NoVLX] in {
5962 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5963 (EXTRACT_SUBREG (v8i64
5964 (VPSRAQZrr
5965 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5966 VR128X:$src2)), sub_ymm)>;
5967
5968 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5969 (EXTRACT_SUBREG (v8i64
5970 (VPSRAQZrr
5971 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5972 VR128X:$src2)), sub_xmm)>;
5973
5974 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5975 (EXTRACT_SUBREG (v8i64
5976 (VPSRAQZri
5977 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5978 imm:$src2)), sub_ymm)>;
5979
5980 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5981 (EXTRACT_SUBREG (v8i64
5982 (VPSRAQZri
5983 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5984 imm:$src2)), sub_xmm)>;
5985}
5986
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005987//===-------------------------------------------------------------------===//
5988// Variable Bit Shifts
5989//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005990
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005991multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005992 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005993 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005994 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5995 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5996 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005997 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005998 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005999 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6000 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
6001 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006002 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006003 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
6004 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006005 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00006006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006007}
6008
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006009multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006010 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006011 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006012 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6013 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6014 "${src2}"##_.BroadcastStr##", $src1",
6015 "$src1, ${src2}"##_.BroadcastStr,
6016 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006017 (_.ScalarLdFrag addr:$src2)))))>,
6018 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006019 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006020}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006021
Cameron McInally5fb084e2014-12-11 17:13:05 +00006022multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006023 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006024 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006025 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
6026 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006027
6028 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006029 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
6030 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
6031 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
6032 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006033 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006034}
6035
6036multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006037 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006038 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006039 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006040 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006041 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006042}
6043
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006044// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006045multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6046 SDNode OpNode, list<Predicate> p> {
6047 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006048 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006049 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006050 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006051 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006052 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6053 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6054 sub_ymm)>;
6055
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006056 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006057 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006058 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006059 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006060 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6061 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6062 sub_xmm)>;
6063 }
6064}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006065multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006066 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006067 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006068 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006069 EVEX_V512, VEX_W;
6070 let Predicates = [HasVLX, HasBWI] in {
6071
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006072 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006073 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006074 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006075 EVEX_V128, VEX_W;
6076 }
6077}
6078
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006079defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6080 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006081
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006082defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6083 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006084
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006085defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6086 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006087
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006088defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6089defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006091defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6092defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6093defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6094defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6095
Craig Topper05629d02016-07-24 07:32:45 +00006096// Special handing for handling VPSRAV intrinsics.
6097multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6098 list<Predicate> p> {
6099 let Predicates = p in {
6100 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6101 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6102 _.RC:$src2)>;
6103 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6104 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6105 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006106 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6107 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6108 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6109 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6110 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6111 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6112 _.RC:$src0)),
6113 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6114 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006115 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6116 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6117 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6118 _.RC:$src1, _.RC:$src2)>;
6119 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6120 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6121 _.ImmAllZerosV)),
6122 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6123 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006124 }
6125}
6126
6127multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6128 list<Predicate> p> :
6129 avx512_var_shift_int_lowering<InstrStr, _, p> {
6130 let Predicates = p in {
6131 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6132 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6133 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6134 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006135 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6136 (X86vsrav _.RC:$src1,
6137 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6138 _.RC:$src0)),
6139 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6140 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006141 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6142 (X86vsrav _.RC:$src1,
6143 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6144 _.ImmAllZerosV)),
6145 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6146 _.RC:$src1, addr:$src2)>;
6147 }
6148}
6149
6150defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6151defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6152defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6153defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6154defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6155defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6156defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6157defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6158defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6159
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006160// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6161let Predicates = [HasAVX512, NoVLX] in {
6162 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6163 (EXTRACT_SUBREG (v8i64
6164 (VPROLVQZrr
6165 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006166 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006167 sub_xmm)>;
6168 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6169 (EXTRACT_SUBREG (v8i64
6170 (VPROLVQZrr
6171 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006172 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006173 sub_ymm)>;
6174
6175 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6176 (EXTRACT_SUBREG (v16i32
6177 (VPROLVDZrr
6178 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006179 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006180 sub_xmm)>;
6181 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6182 (EXTRACT_SUBREG (v16i32
6183 (VPROLVDZrr
6184 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006185 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006186 sub_ymm)>;
6187
6188 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6189 (EXTRACT_SUBREG (v8i64
6190 (VPROLQZri
6191 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6192 imm:$src2)), sub_xmm)>;
6193 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6194 (EXTRACT_SUBREG (v8i64
6195 (VPROLQZri
6196 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6197 imm:$src2)), sub_ymm)>;
6198
6199 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6200 (EXTRACT_SUBREG (v16i32
6201 (VPROLDZri
6202 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6203 imm:$src2)), sub_xmm)>;
6204 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6205 (EXTRACT_SUBREG (v16i32
6206 (VPROLDZri
6207 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6208 imm:$src2)), sub_ymm)>;
6209}
6210
6211// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6212let Predicates = [HasAVX512, NoVLX] in {
6213 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6214 (EXTRACT_SUBREG (v8i64
6215 (VPRORVQZrr
6216 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006217 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006218 sub_xmm)>;
6219 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6220 (EXTRACT_SUBREG (v8i64
6221 (VPRORVQZrr
6222 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006223 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006224 sub_ymm)>;
6225
6226 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6227 (EXTRACT_SUBREG (v16i32
6228 (VPRORVDZrr
6229 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006230 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006231 sub_xmm)>;
6232 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6233 (EXTRACT_SUBREG (v16i32
6234 (VPRORVDZrr
6235 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006236 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006237 sub_ymm)>;
6238
6239 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6240 (EXTRACT_SUBREG (v8i64
6241 (VPRORQZri
6242 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6243 imm:$src2)), sub_xmm)>;
6244 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6245 (EXTRACT_SUBREG (v8i64
6246 (VPRORQZri
6247 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6248 imm:$src2)), sub_ymm)>;
6249
6250 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6251 (EXTRACT_SUBREG (v16i32
6252 (VPRORDZri
6253 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6254 imm:$src2)), sub_xmm)>;
6255 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6256 (EXTRACT_SUBREG (v16i32
6257 (VPRORDZri
6258 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6259 imm:$src2)), sub_ymm)>;
6260}
6261
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006262//===-------------------------------------------------------------------===//
6263// 1-src variable permutation VPERMW/D/Q
6264//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006265
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006266multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006267 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006268 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006269 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6270 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006271
6272 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006273 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6274 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006275}
6276
6277multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6278 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006279 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006280 let Predicates = [HasAVX512] in
6281 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006282 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006283 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006284 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006285 let Predicates = [HasAVX512, HasVLX] in
6286 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006287 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006288 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006289 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006290}
6291
Michael Zuckermand9cac592016-01-19 17:07:43 +00006292multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6293 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006294 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006295 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006296 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006297 EVEX_V512 ;
6298 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006299 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006300 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006301 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006302 EVEX_V128 ;
6303 }
6304}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006305
Michael Zuckermand9cac592016-01-19 17:07:43 +00006306defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006307 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006308defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006309 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006310
6311defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006312 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006313defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006314 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006315defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006316 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006317defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006318 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006319
6320defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006321 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006322 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6323defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006324 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006325 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006326
Igor Breger78741a12015-10-04 07:20:41 +00006327//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006328// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006329//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006330
Simon Pilgrim1401a752017-11-29 14:58:34 +00006331multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006332 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006333 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006334 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6335 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6336 "$src2, $src1", "$src1, $src2",
6337 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006338 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006339 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006340 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6341 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6342 "$src2, $src1", "$src1, $src2",
6343 (_.VT (OpNode
6344 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006345 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6346 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006347 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006348 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6349 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6350 "${src2}"##_.BroadcastStr##", $src1",
6351 "$src1, ${src2}"##_.BroadcastStr,
6352 (_.VT (OpNode
6353 _.RC:$src1,
6354 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006355 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6356 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006357 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006358}
6359
6360multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006361 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006362 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006363 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006364 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006365 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006366 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006367 }
6368 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006369 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006370 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006371 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006372 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006373 }
6374}
6375
6376multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6377 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006378 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6379 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006380 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006381 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006382 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006383}
6384
Craig Topper05948fb2016-08-02 05:11:15 +00006385let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006386defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6387 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006388let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006389defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006390 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006392//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006393// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6394//===----------------------------------------------------------------------===//
6395
6396defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006397 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006398 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6399defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006400 X86PShufhw, SchedWriteShuffle>,
6401 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006402defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006403 X86PShuflw, SchedWriteShuffle>,
6404 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006405
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006406//===----------------------------------------------------------------------===//
6407// AVX-512 - VPSHUFB
6408//===----------------------------------------------------------------------===//
6409
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006410multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006411 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006412 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006413 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6414 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006415
6416 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006417 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6418 EVEX_V256;
6419 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6420 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006421 }
6422}
6423
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006424defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6425 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006426
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006427//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006428// Move Low to High and High to Low packed FP Instructions
6429//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006431def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6432 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006433 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006434 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006435 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006436def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6437 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006438 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006439 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006440 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006442//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006443// VMOVHPS/PD VMOVLPS Instructions
6444// All patterns was taken from SSS implementation.
6445//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006446
Igor Bregerb6b27af2015-11-10 07:09:07 +00006447multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6448 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006449 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006450 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6451 (ins _.RC:$src1, f64mem:$src2),
6452 !strconcat(OpcodeStr,
6453 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6454 [(set _.RC:$dst,
6455 (OpNode _.RC:$src1,
6456 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006457 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006458 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006459}
6460
6461defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6462 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006463defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006464 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6465defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6466 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6467defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6468 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6469
6470let Predicates = [HasAVX512] in {
6471 // VMOVHPS patterns
6472 def : Pat<(X86Movlhps VR128X:$src1,
6473 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6474 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6475 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006476 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006477 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6478 // VMOVHPD patterns
6479 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006480 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6481 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6482 // VMOVLPS patterns
6483 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6484 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006485 // VMOVLPD patterns
6486 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6487 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006488 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6489 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6490 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6491}
6492
Simon Pilgrimd749b322018-05-18 13:13:59 +00006493let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006494def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6495 (ins f64mem:$dst, VR128X:$src),
6496 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006497 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006498 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6499 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006500 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006501 EVEX, EVEX_CD8<32, CD8VT2>;
6502def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6503 (ins f64mem:$dst, VR128X:$src),
6504 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006505 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006506 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006507 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006508 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6509def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6510 (ins f64mem:$dst, VR128X:$src),
6511 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006512 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006513 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006514 EVEX, EVEX_CD8<32, CD8VT2>;
6515def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6516 (ins f64mem:$dst, VR128X:$src),
6517 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006518 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006519 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006520 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006521} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006522
Igor Bregerb6b27af2015-11-10 07:09:07 +00006523let Predicates = [HasAVX512] in {
6524 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006525 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006526 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6527 (iPTR 0))), addr:$dst),
6528 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6529 // VMOVLPS patterns
6530 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6531 addr:$src1),
6532 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006533 // VMOVLPD patterns
6534 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6535 addr:$src1),
6536 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006537}
6538//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539// FMA - Fused Multiply Operations
6540//
Adam Nemet26371ce2014-10-24 00:02:55 +00006541
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006542multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006543 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006544 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006545 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006546 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006547 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006548 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006549 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006550 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006551
Craig Toppere1cac152016-06-07 07:27:54 +00006552 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6553 (ins _.RC:$src2, _.MemOp:$src3),
6554 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006555 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006556 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006557
Craig Toppere1cac152016-06-07 07:27:54 +00006558 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6559 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6560 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6561 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006562 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006563 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006564 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006565 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006566}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006568multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006569 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006570 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006571 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006572 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006573 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6574 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006575 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006576 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006577}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006578
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006579multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006580 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6581 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006582 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006583 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006584 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006585 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006586 _.info512, Suff>,
6587 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006588 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006589 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006590 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006591 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006592 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006593 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006594 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006595 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006596 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006597}
6598
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006599multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006600 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006601 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006602 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006603 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006604 SchedWriteFMA, avx512vl_f64_info, "PD">,
6605 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006606}
6607
Craig Topperaf0b9922017-09-04 06:59:50 +00006608defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006609defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6610defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6611defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6612defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6613defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6614
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006615
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006616multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006617 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006618 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006619 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006620 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6621 (ins _.RC:$src2, _.RC:$src3),
6622 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006623 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006624 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006625
Craig Toppere1cac152016-06-07 07:27:54 +00006626 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6627 (ins _.RC:$src2, _.MemOp:$src3),
6628 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006629 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006630 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006631
Craig Toppere1cac152016-06-07 07:27:54 +00006632 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6633 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6634 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6635 "$src2, ${src3}"##_.BroadcastStr,
6636 (_.VT (OpNode _.RC:$src2,
6637 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006638 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006639 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006640 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006641}
6642
6643multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006644 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006645 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006646 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006647 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6648 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6649 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006650 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006651 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006652 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006653}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006654
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006655multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006656 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6657 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006658 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006659 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006660 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006661 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006662 _.info512, Suff>,
6663 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006664 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006665 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006666 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006667 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006668 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006669 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006670 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006671 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006672 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006673}
6674
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006675multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006676 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006677 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006678 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006679 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006680 SchedWriteFMA, avx512vl_f64_info, "PD">,
6681 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006682}
6683
Craig Topperaf0b9922017-09-04 06:59:50 +00006684defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006685defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6686defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6687defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6688defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6689defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6690
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006691multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006692 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006693 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006694 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006695 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006696 (ins _.RC:$src2, _.RC:$src3),
6697 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006698 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006699 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006700
Craig Topper69e22782017-09-04 07:35:05 +00006701 // Pattern is 312 order so that the load is in a different place from the
6702 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006703 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006704 (ins _.RC:$src2, _.MemOp:$src3),
6705 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006706 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006707 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006708
Craig Topper69e22782017-09-04 07:35:05 +00006709 // Pattern is 312 order so that the load is in a different place from the
6710 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006711 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006712 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6713 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6714 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006715 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006716 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006717 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006718 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006719}
6720
6721multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006722 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006723 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006724 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006725 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006726 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6727 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006728 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006729 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006730 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006731}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006732
6733multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006734 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6735 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006736 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006737 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006738 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006739 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006740 _.info512, Suff>,
6741 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006742 }
6743 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006744 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006745 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006746 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006747 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006748 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006749 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6750 }
6751}
6752
6753multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006754 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006755 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006756 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006757 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006758 SchedWriteFMA, avx512vl_f64_info, "PD">,
6759 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006760}
6761
Craig Topperaf0b9922017-09-04 06:59:50 +00006762defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006763defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6764defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6765defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6766defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6767defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006768
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006769// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006770multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6771 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006772 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006773let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006774 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6775 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006776 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006777 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006778
Craig Toppere1cac152016-06-07 07:27:54 +00006779 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006780 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006781 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006782 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006783
6784 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6785 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006786 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006787 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006788
Craig Toppereafdbec2016-08-13 06:48:41 +00006789 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006790 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006791 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6792 !strconcat(OpcodeStr,
6793 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006794 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006795 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006796 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6797 !strconcat(OpcodeStr,
6798 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006799 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006800 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006801}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006802}
Igor Breger15820b02015-07-01 13:24:28 +00006803
6804multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006805 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6806 SDNode OpNodeRnds1, SDNode OpNodes3,
6807 SDNode OpNodeRnds3, X86VectorVTInfo _,
6808 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006809 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006810 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006811 // Operands for intrinsic are in 123 order to preserve passthu
6812 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006813 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6814 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6815 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006816 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006817 (i32 imm:$rc))),
6818 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6819 _.FRC:$src3))),
6820 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006821 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006822
Craig Topperb16598d2017-09-01 07:58:16 +00006823 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006824 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6825 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6826 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006827 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006828 (i32 imm:$rc))),
6829 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6830 _.FRC:$src1))),
6831 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006832 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006833
Craig Toppereec768b2017-09-06 03:35:58 +00006834 // One pattern is 312 order so that the load is in a different place from the
6835 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006836 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006837 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006838 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6839 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006840 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006841 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6842 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006843 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6844 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006845 }
Igor Breger15820b02015-07-01 13:24:28 +00006846}
6847
6848multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006849 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6850 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006851 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006852 let Predicates = [HasAVX512] in {
6853 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006854 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6855 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006856 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006857 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006858 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6859 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006860 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006861 }
6862}
6863
Craig Topper07dac552017-11-06 05:48:25 +00006864defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6865 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6866defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6867 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6868defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6869 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6870defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6871 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006872
Craig Topper5989db02018-05-29 22:52:09 +00006873multiclass avx512_scalar_fma_patterns<SDNode Op, string Prefix, string Suffix,
6874 SDNode Move, X86VectorVTInfo _,
6875 PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006876 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006877 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6878 (Op _.FRC:$src2,
6879 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6880 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006881 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper5989db02018-05-29 22:52:09 +00006882 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6883 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006884
Craig Topper5989db02018-05-29 22:52:09 +00006885 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006886 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006887 (Op _.FRC:$src2,
6888 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6889 _.FRC:$src3),
6890 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006891 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006892 VR128X:$src1, VK1WM:$mask,
6893 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6894 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006895
Craig Topper5989db02018-05-29 22:52:09 +00006896 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006897 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006898 (Op _.FRC:$src2, _.FRC:$src3,
6899 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6900 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006901 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006902 VR128X:$src1, VK1WM:$mask,
6903 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6904 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006905
Craig Topper5989db02018-05-29 22:52:09 +00006906 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006907 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006908 (Op _.FRC:$src2,
6909 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6910 _.FRC:$src3),
6911 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006912 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006913 VR128X:$src1, VK1WM:$mask,
6914 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6915 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006916 }
6917}
6918
6919defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006920 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006921defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006922 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006923defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006924 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006925defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006926 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006927
6928defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006929 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006930defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006931 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006932defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006933 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006934defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006935 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006936
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006937//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006938// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6939//===----------------------------------------------------------------------===//
6940let Constraints = "$src1 = $dst" in {
6941multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006942 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006943 // NOTE: The SDNode have the multiply operands first with the add last.
6944 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006945 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006946 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6947 (ins _.RC:$src2, _.RC:$src3),
6948 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006949 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006950 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006951
Craig Toppere1cac152016-06-07 07:27:54 +00006952 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6953 (ins _.RC:$src2, _.MemOp:$src3),
6954 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006955 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006956 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006957
Craig Toppere1cac152016-06-07 07:27:54 +00006958 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6959 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6960 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6961 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006962 (OpNode _.RC:$src2,
6963 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006964 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006965 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006966 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006967}
6968} // Constraints = "$src1 = $dst"
6969
6970multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006971 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006972 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006973 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006974 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6975 }
6976 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006977 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006978 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006979 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006980 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6981 }
6982}
6983
6984defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006985 SchedWriteVecIMul, avx512vl_i64_info>,
6986 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006987defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006988 SchedWriteVecIMul, avx512vl_i64_info>,
6989 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006990
6991//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006992// AVX-512 Scalar convert from sign integer to float/double
6993//===----------------------------------------------------------------------===//
6994
Simon Pilgrim21e89792018-04-13 14:36:59 +00006995multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006996 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6997 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006998 let hasSideEffects = 0 in {
6999 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7000 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007001 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007002 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007003 let mayLoad = 1 in
7004 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7005 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007006 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007007 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007008 } // hasSideEffects = 0
7009 let isCodeGenOnly = 1 in {
7010 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7011 (ins DstVT.RC:$src1, SrcRC:$src2),
7012 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7013 [(set DstVT.RC:$dst,
7014 (OpNode (DstVT.VT DstVT.RC:$src1),
7015 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007016 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007017 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007018
7019 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7020 (ins DstVT.RC:$src1, x86memop:$src2),
7021 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7022 [(set DstVT.RC:$dst,
7023 (OpNode (DstVT.VT DstVT.RC:$src1),
7024 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007025 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007026 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007027 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007028}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007029
Simon Pilgrim21e89792018-04-13 14:36:59 +00007030multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7031 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7032 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007033 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7034 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007035 !strconcat(asm,
7036 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007037 [(set DstVT.RC:$dst,
7038 (OpNode (DstVT.VT DstVT.RC:$src1),
7039 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007040 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007041 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007042}
7043
Simon Pilgrim21e89792018-04-13 14:36:59 +00007044multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7045 X86FoldableSchedWrite sched,
7046 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7047 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7048 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7049 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007050 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007051}
7052
Andrew Trick15a47742013-10-09 05:11:10 +00007053let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007054defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007055 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7056 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007057defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007058 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7059 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007060defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007061 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7062 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007063defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007064 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7065 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007066
Craig Topper8f85ad12016-11-14 02:46:58 +00007067def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007068 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007069def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007070 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007071
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007072def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7073 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7074def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007075 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007076def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7077 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7078def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007079 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007080
7081def : Pat<(f32 (sint_to_fp GR32:$src)),
7082 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7083def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007084 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007085def : Pat<(f64 (sint_to_fp GR32:$src)),
7086 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7087def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007088 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7089
Simon Pilgrim5647e892018-05-16 10:53:45 +00007090defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007091 v4f32x_info, i32mem, loadi32,
7092 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007093defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007094 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7095 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007096defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007097 i32mem, loadi32, "cvtusi2sd{l}">,
7098 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007099defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007100 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7101 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007102
Craig Topper8f85ad12016-11-14 02:46:58 +00007103def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007104 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007105def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007106 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007107
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007108def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7109 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7110def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7111 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7112def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7113 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7114def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7115 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7116
7117def : Pat<(f32 (uint_to_fp GR32:$src)),
7118 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7119def : Pat<(f32 (uint_to_fp GR64:$src)),
7120 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7121def : Pat<(f64 (uint_to_fp GR32:$src)),
7122 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7123def : Pat<(f64 (uint_to_fp GR64:$src)),
7124 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007125}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007126
7127//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007128// AVX-512 Scalar convert from float/double to integer
7129//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007130
7131multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7132 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007133 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007134 string aliasStr,
7135 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007136 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007137 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007138 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007139 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007140 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007141 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007142 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007143 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
7144 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007145 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007146 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007147 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007148 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007149 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007150 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007151 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007152 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007153
7154 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007155 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007156 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007157 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007158 } // Predicates = [HasAVX512]
7159}
7160
7161multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7162 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007163 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007164 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007165 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007166 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007167 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7168 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007169 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007170 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007171}
Asaf Badouh2744d212015-09-20 14:31:19 +00007172
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007173// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007174defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007175 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007176 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007177defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007178 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007179 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007180defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007181 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007182 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007183defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007184 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007185 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007186defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007187 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007188 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007189defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007190 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007191 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007192defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007193 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007194 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007195defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007196 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007197 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007198
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007199// The SSE version of these instructions are disabled for AVX512.
7200// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7201let Predicates = [HasAVX512] in {
7202 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007203 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007204 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007205 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007206 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007207 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007208 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007209 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007210 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007211 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007212 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007213 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007214 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007215 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007216 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007217 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007218} // HasAVX512
7219
Elad Cohen0c260102017-01-11 09:11:48 +00007220// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7221// which produce unnecessary vmovs{s,d} instructions
7222let Predicates = [HasAVX512] in {
7223def : Pat<(v4f32 (X86Movss
7224 (v4f32 VR128X:$dst),
7225 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7226 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7227
7228def : Pat<(v4f32 (X86Movss
7229 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007230 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7231 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7232
7233def : Pat<(v4f32 (X86Movss
7234 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007235 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7236 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7237
Craig Topper38b713d2018-05-13 01:54:33 +00007238def : Pat<(v4f32 (X86Movss
7239 (v4f32 VR128X:$dst),
7240 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7241 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7242
Elad Cohen0c260102017-01-11 09:11:48 +00007243def : Pat<(v2f64 (X86Movsd
7244 (v2f64 VR128X:$dst),
7245 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7246 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7247
7248def : Pat<(v2f64 (X86Movsd
7249 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007250 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7251 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7252
7253def : Pat<(v2f64 (X86Movsd
7254 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007255 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7256 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007257
7258def : Pat<(v2f64 (X86Movsd
7259 (v2f64 VR128X:$dst),
7260 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7261 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007262
7263def : Pat<(v4f32 (X86Movss
7264 (v4f32 VR128X:$dst),
7265 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7266 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7267
7268def : Pat<(v4f32 (X86Movss
7269 (v4f32 VR128X:$dst),
7270 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7271 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7272
7273def : Pat<(v4f32 (X86Movss
7274 (v4f32 VR128X:$dst),
7275 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7276 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7277
7278def : Pat<(v4f32 (X86Movss
7279 (v4f32 VR128X:$dst),
7280 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7281 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7282
7283def : Pat<(v2f64 (X86Movsd
7284 (v2f64 VR128X:$dst),
7285 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7286 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7287
7288def : Pat<(v2f64 (X86Movsd
7289 (v2f64 VR128X:$dst),
7290 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7291 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7292
7293def : Pat<(v2f64 (X86Movsd
7294 (v2f64 VR128X:$dst),
7295 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7296 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7297
7298def : Pat<(v2f64 (X86Movsd
7299 (v2f64 VR128X:$dst),
7300 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7301 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007302} // Predicates = [HasAVX512]
7303
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007304// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007305multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7306 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007307 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7308 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007309let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007310 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007311 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007312 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007313 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007314 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007315 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007316 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007317 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007318 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007319 }
7320
7321 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7322 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7323 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007324 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007325 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007326 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7327 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7328 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007329 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007330 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007331 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007332 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7333 (ins _SrcRC.IntScalarMemOp:$src),
7334 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7335 [(set _DstRC.RC:$dst, (OpNodeRnd
7336 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007337 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007338 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007339
Igor Bregerc59b3a22016-08-03 10:58:05 +00007340 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007341 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007342 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007343 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007344} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007345}
7346
Craig Topper61d8a602018-01-06 21:27:25 +00007347multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7348 X86VectorVTInfo _SrcRC,
7349 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007350 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007351 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007352 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007353 aliasStr, 0> {
7354let Predicates = [HasAVX512] in {
7355 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7356 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007357 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007358}
7359}
Asaf Badouh2744d212015-09-20 14:31:19 +00007360
Igor Bregerc59b3a22016-08-03 10:58:05 +00007361defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007362 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007363 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007364defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007365 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007366 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007367defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007368 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007369 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007370defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007371 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007372 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7373
Craig Topper61d8a602018-01-06 21:27:25 +00007374defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007375 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007376 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007377defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007378 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007379 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007380defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007381 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007382 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007383defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007384 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007385 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007386
Asaf Badouh2744d212015-09-20 14:31:19 +00007387let Predicates = [HasAVX512] in {
7388 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007389 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007390 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7391 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007392 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007393 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007394 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7395 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007396 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007397 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007398 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7399 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007400 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007401 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007402 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7403 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007404} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007405
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007406//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007407// AVX-512 Convert form float to double and back
7408//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007409
Asaf Badouh2744d212015-09-20 14:31:19 +00007410multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007411 X86VectorVTInfo _Src, SDNode OpNode,
7412 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007413 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007414 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007415 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007416 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007417 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007418 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007419 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007420 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007421 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007422 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007423 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007424 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007425 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007426 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007427 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007428
Craig Topperd2011e32017-02-25 18:43:42 +00007429 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7430 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7431 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007432 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007433 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007434 let mayLoad = 1 in
7435 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7436 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007437 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007438 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007439 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007440}
7441
Asaf Badouh2744d212015-09-20 14:31:19 +00007442// Scalar Coversion with SAE - suppress all exceptions
7443multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007444 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7445 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007446 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007447 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007448 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007449 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007450 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007451 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007452 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007453}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007454
Asaf Badouh2744d212015-09-20 14:31:19 +00007455// Scalar Conversion with rounding control (RC)
7456multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007457 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7458 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007459 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007460 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007461 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007462 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007463 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007464 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007465 EVEX_B, EVEX_RC;
7466}
Craig Toppera02e3942016-09-23 06:24:43 +00007467multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007468 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007469 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007470 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007471 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007472 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007473 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007474 }
7475}
7476
Simon Pilgrim21e89792018-04-13 14:36:59 +00007477multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7478 X86FoldableSchedWrite sched,
7479 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007480 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007481 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7482 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007483 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007484 }
7485}
Craig Toppera02e3942016-09-23 06:24:43 +00007486defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007487 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007488 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007489defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007490 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007491 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007492
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007493def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007494 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007495 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007496def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007497 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007498 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007499
7500def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007501 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007502 Requires<[HasAVX512, OptForSize]>;
7503
Asaf Badouh2744d212015-09-20 14:31:19 +00007504def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007505 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007506 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007507
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007508def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007509 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007510 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007511
7512def : Pat<(v4f32 (X86Movss
7513 (v4f32 VR128X:$dst),
7514 (v4f32 (scalar_to_vector
7515 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007516 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007517 Requires<[HasAVX512]>;
7518
7519def : Pat<(v2f64 (X86Movsd
7520 (v2f64 VR128X:$dst),
7521 (v2f64 (scalar_to_vector
7522 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007523 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007524 Requires<[HasAVX512]>;
7525
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007526//===----------------------------------------------------------------------===//
7527// AVX-512 Vector convert from signed/unsigned integer to float/double
7528// and from float/double to signed/unsigned integer
7529//===----------------------------------------------------------------------===//
7530
7531multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007532 X86VectorVTInfo _Src, SDNode OpNode,
7533 X86FoldableSchedWrite sched,
7534 string Broadcast = _.BroadcastStr,
7535 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007536
7537 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7538 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007539 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007540 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007541
7542 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007543 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007544 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007545 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007546 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007547
7548 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007549 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007550 "${src}"##Broadcast, "${src}"##Broadcast,
7551 (_.VT (OpNode (_Src.VT
7552 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007553 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007554 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007555}
7556// Coversion with SAE - suppress all exceptions
7557multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007558 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007559 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007560 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7561 (ins _Src.RC:$src), OpcodeStr,
7562 "{sae}, $src", "$src, {sae}",
7563 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007564 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007565 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007566}
7567
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007568// Conversion with rounding control (RC)
7569multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007570 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007571 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007572 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7573 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7574 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007575 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007576 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007577}
7578
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007579// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007580multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007581 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007582 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007583 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007584 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007585 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007586 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007587 }
7588 let Predicates = [HasVLX] in {
7589 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007590 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007591 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007592 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007593 }
7594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007595
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007596// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007597multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007598 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007599 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007600 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007601 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007602 }
7603 let Predicates = [HasVLX] in {
7604 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007605 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007606 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007607 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007608
7609 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7610 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7611 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007612 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007613 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7614 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7615 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007616 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007617 }
7618}
7619
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007620defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007621 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007622defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007623 PS, EVEX_CD8<32, CD8VH>;
7624
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007625def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7626 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007627
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007628let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007629 let AddedComplexity = 15 in {
7630 def : Pat<(X86vzmovl (v2f64 (bitconvert
7631 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7632 (VCVTPD2PSZ128rr VR128X:$src)>;
7633 def : Pat<(X86vzmovl (v2f64 (bitconvert
7634 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7635 (VCVTPD2PSZ128rm addr:$src)>;
7636 }
Craig Topper5471fc22016-11-06 04:12:52 +00007637 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7638 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007639 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7640 (VCVTPS2PDZ256rm addr:$src)>;
7641}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007642
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007643// Convert Signed/Unsigned Doubleword to Double
7644multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007645 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007646 // No rounding in this op
7647 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007648 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007649 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007650
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007651 let Predicates = [HasVLX] in {
7652 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007653 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007654 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007655 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007656 }
7657}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007658
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007659// Convert Signed/Unsigned Doubleword to Float
7660multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007661 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007662 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007663 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007664 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007665 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007666 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007667
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007668 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007669 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007670 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007671 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007672 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007673 }
7674}
7675
7676// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007677multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007678 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007679 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007680 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007681 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007682 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007683 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007684 }
7685 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007686 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007687 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007688 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007689 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007690 }
7691}
7692
7693// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007694multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007695 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007696 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007697 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007698 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007699 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007700 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007701 }
7702 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007703 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007704 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007705 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007706 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007707 }
7708}
7709
7710// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007711multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007712 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007713 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007714 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007715 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007716 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007717 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007718 }
7719 let Predicates = [HasVLX] in {
7720 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007721 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007722 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7723 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007724 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00007725 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007726 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007727 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007728
7729 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7730 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7731 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007732 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007733 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7734 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7735 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007736 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007737 }
7738}
7739
7740// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007741multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007742 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007743 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007744 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007745 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007746 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007747 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007748 }
7749 let Predicates = [HasVLX] in {
7750 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7751 // memory forms of these instructions in Asm Parcer. They have the same
7752 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7753 // due to the same reason.
7754 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007755 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007756 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007757 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007758
7759 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7760 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7761 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007762 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007763 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7764 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7765 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007766 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007767 }
7768}
7769
7770// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007771multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007772 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007773 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007774 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007775 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007776 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007777 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007778 }
7779 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007780 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007781 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007782 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007783 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007784 }
7785}
7786
7787// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007788multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007789 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007790 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007791 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007792 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007793 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007794 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007795 }
7796 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007797 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007798 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007799 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007800 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007801 }
7802}
7803
7804// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007805multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007806 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007807 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007808 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007809 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007810 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007811 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007812 }
7813 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007814 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007815 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007816 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007817 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007818 }
7819}
7820
7821// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007822multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007823 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007824 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007825 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007826 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007827 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007828 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007829 }
7830 let Predicates = [HasDQI, HasVLX] in {
7831 // Explicitly specified broadcast string, since we take only 2 elements
7832 // from v4f32x_info source
7833 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007834 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007835 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007836 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007837 }
7838}
7839
7840// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007841multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007842 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007843 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007844 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007845 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007846 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007847 }
7848 let Predicates = [HasDQI, HasVLX] in {
7849 // Explicitly specified broadcast string, since we take only 2 elements
7850 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00007851 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007852 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007853 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007854 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007855 }
7856}
7857
7858// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007859multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007860 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007861 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007862 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007863 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007864 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007865 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007866 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007867 }
7868 let Predicates = [HasDQI, HasVLX] in {
7869 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7870 // memory forms of these instructions in Asm Parcer. They have the same
7871 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7872 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007873 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00007874 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
7875 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007876 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007877 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
7878 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00007879
7880 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7881 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7882 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007883 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007884 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7885 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7886 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007887 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007888 }
7889}
7890
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007891defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007892 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007893
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007894defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007895 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007896 PS, EVEX_CD8<32, CD8VF>;
7897
Craig Topperb2552e12018-06-14 03:16:58 +00007898defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007899 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007900 XS, EVEX_CD8<32, CD8VF>;
7901
Craig Topperb2552e12018-06-14 03:16:58 +00007902defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007903 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007904 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7905
Craig Topperb2552e12018-06-14 03:16:58 +00007906defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007907 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007908 EVEX_CD8<32, CD8VF>;
7909
Craig Topperb2552e12018-06-14 03:16:58 +00007910defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
7911 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007912 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007913
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007914defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007915 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007916 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007917
7918defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007919 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007920 EVEX_CD8<32, CD8VF>;
7921
Craig Topper19e04b62016-05-19 06:13:58 +00007922defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007923 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007924 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007925
Craig Topper19e04b62016-05-19 06:13:58 +00007926defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007927 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007928 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007929
Craig Topper19e04b62016-05-19 06:13:58 +00007930defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007931 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007932 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007933
Craig Topper19e04b62016-05-19 06:13:58 +00007934defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007935 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007936 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007937
Craig Topper19e04b62016-05-19 06:13:58 +00007938defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007939 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007940 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007941
Craig Topper19e04b62016-05-19 06:13:58 +00007942defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007943 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007944 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007945
Craig Topper19e04b62016-05-19 06:13:58 +00007946defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007947 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007948 PD, EVEX_CD8<64, CD8VF>;
7949
Craig Topper19e04b62016-05-19 06:13:58 +00007950defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007951 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007952 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007953
Craig Topperb2552e12018-06-14 03:16:58 +00007954defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007955 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007956 PD, EVEX_CD8<64, CD8VF>;
7957
Craig Topperb2552e12018-06-14 03:16:58 +00007958defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007959 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007960 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007961
Craig Topperb2552e12018-06-14 03:16:58 +00007962defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007963 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007964 PD, EVEX_CD8<64, CD8VF>;
7965
Craig Topperb2552e12018-06-14 03:16:58 +00007966defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007967 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007968 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007969
7970defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007971 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007972 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007973
7974defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007975 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007976 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007977
Simon Pilgrima3af7962016-11-24 12:13:46 +00007978defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007979 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007980 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007981
Simon Pilgrima3af7962016-11-24 12:13:46 +00007982defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007983 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007984 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007985
Craig Topperb2552e12018-06-14 03:16:58 +00007986let Predicates = [HasAVX512] in {
7987 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
7988 (VCVTTPS2DQZrr VR512:$src)>;
7989 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
7990 (VCVTTPS2DQZrm addr:$src)>;
7991
7992 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
7993 (VCVTTPS2UDQZrr VR512:$src)>;
7994 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
7995 (VCVTTPS2UDQZrm addr:$src)>;
7996
7997 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
7998 (VCVTTPD2DQZrr VR512:$src)>;
7999 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8000 (VCVTTPD2DQZrm addr:$src)>;
8001
8002 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8003 (VCVTTPD2UDQZrr VR512:$src)>;
8004 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8005 (VCVTTPD2UDQZrm addr:$src)>;
8006}
8007
8008let Predicates = [HasVLX] in {
8009 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8010 (VCVTTPS2DQZ128rr VR128X:$src)>;
8011 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8012 (VCVTTPS2DQZ128rm addr:$src)>;
8013
8014 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8015 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8016 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8017 (VCVTTPS2UDQZ128rm addr:$src)>;
8018
8019 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8020 (VCVTTPS2DQZ256rr VR256X:$src)>;
8021 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8022 (VCVTTPS2DQZ256rm addr:$src)>;
8023
8024 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8025 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8026 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8027 (VCVTTPS2UDQZ256rm addr:$src)>;
8028
8029 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8030 (VCVTTPD2DQZ256rr VR256X:$src)>;
8031 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8032 (VCVTTPD2DQZ256rm addr:$src)>;
8033
8034 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8035 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8036 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8037 (VCVTTPD2UDQZ256rm addr:$src)>;
8038}
8039
8040let Predicates = [HasDQI] in {
8041 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8042 (VCVTTPS2QQZrr VR256X:$src)>;
8043 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8044 (VCVTTPS2QQZrm addr:$src)>;
8045
8046 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8047 (VCVTTPS2UQQZrr VR256X:$src)>;
8048 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8049 (VCVTTPS2UQQZrm addr:$src)>;
8050
8051 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8052 (VCVTTPD2QQZrr VR512:$src)>;
8053 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8054 (VCVTTPD2QQZrm addr:$src)>;
8055
8056 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8057 (VCVTTPD2UQQZrr VR512:$src)>;
8058 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8059 (VCVTTPD2UQQZrm addr:$src)>;
8060}
8061
8062let Predicates = [HasDQI, HasVLX] in {
8063 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8064 (VCVTTPS2QQZ256rr VR128X:$src)>;
8065 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8066 (VCVTTPS2QQZ256rm addr:$src)>;
8067
8068 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8069 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8070 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8071 (VCVTTPS2UQQZ256rm addr:$src)>;
8072
8073 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8074 (VCVTTPD2QQZ128rr VR128X:$src)>;
8075 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8076 (VCVTTPD2QQZ128rm addr:$src)>;
8077
8078 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8079 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8080 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8081 (VCVTTPD2UQQZ128rm addr:$src)>;
8082
8083 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8084 (VCVTTPD2QQZ256rr VR256X:$src)>;
8085 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8086 (VCVTTPD2QQZ256rm addr:$src)>;
8087
8088 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8089 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8090 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8091 (VCVTTPD2UQQZ256rm addr:$src)>;
8092}
8093
Craig Toppere38c57a2015-11-27 05:44:02 +00008094let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008095def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008096 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008097 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8098 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008099
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008100def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8101 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008102 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8103 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008104
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008105def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8106 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008107 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8108 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008109
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008110def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8111 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008112 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8113 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008114
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008115def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8116 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008117 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8118 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008119
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008120def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8121 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008122 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8123 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008124
Simon Pilgrima3af7962016-11-24 12:13:46 +00008125def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008126 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8127 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8128 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008129}
8130
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008131let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008132 let AddedComplexity = 15 in {
8133 def : Pat<(X86vzmovl (v2i64 (bitconvert
8134 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008135 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00008136 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00008137 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8138 (VCVTPD2DQZ128rm addr:$src)>;
8139 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00008140 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008141 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008142 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00008143 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008144 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00008145 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00008146 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8147 (VCVTTPD2DQZ128rm addr:$src)>;
8148 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00008149 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008150 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008151 }
Craig Topperd7467472017-10-14 04:18:09 +00008152
8153 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8154 (VCVTDQ2PDZ128rm addr:$src)>;
8155 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8156 (VCVTDQ2PDZ128rm addr:$src)>;
8157
8158 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8159 (VCVTUDQ2PDZ128rm addr:$src)>;
8160 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8161 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008162}
8163
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008164let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008165 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008166 (VCVTPD2PSZrm addr:$src)>;
8167 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8168 (VCVTPS2PDZrm addr:$src)>;
8169}
8170
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008171let Predicates = [HasDQI, HasVLX] in {
8172 let AddedComplexity = 15 in {
8173 def : Pat<(X86vzmovl (v2f64 (bitconvert
8174 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008175 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008176 def : Pat<(X86vzmovl (v2f64 (bitconvert
8177 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008178 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008179 }
8180}
8181
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008182let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008183def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8184 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8185 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8186 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8187
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008188def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8189 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8190 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8191 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8192
8193def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8194 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8195 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8196 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8197
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008198def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8199 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8200 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8201 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8202
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008203def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8204 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8205 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8206 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8207
8208def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8209 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8210 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8211 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8212
8213def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8214 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8215 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8216 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8217
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008218def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8219 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8220 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8221 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8222
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008223def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8224 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8225 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8226 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8227
8228def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8229 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8230 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8231 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8232
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008233def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8234 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8235 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8236 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8237
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008238def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8239 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8240 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8241 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8242}
8243
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008244//===----------------------------------------------------------------------===//
8245// Half precision conversion instructions
8246//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008247
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008248multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008249 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008250 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008251 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8252 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008253 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008254 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008255 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8256 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8257 (X86cvtph2ps (_src.VT
8258 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008259 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008260 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008261}
8262
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008263multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008264 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008265 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8266 (ins _src.RC:$src), "vcvtph2ps",
8267 "{sae}, $src", "$src, {sae}",
8268 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008269 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008270 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008271}
8272
Craig Toppere7fb3002017-11-07 07:13:07 +00008273let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008274 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008275 WriteCvtPH2PSZ>,
8276 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008277 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008278
8279let Predicates = [HasVLX] in {
8280 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008281 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008282 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008283 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008284 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008285 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008286
8287 // Pattern match vcvtph2ps of a scalar i64 load.
8288 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8289 (VCVTPH2PSZ128rm addr:$src)>;
8290 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8291 (VCVTPH2PSZ128rm addr:$src)>;
8292 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8293 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8294 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008295}
8296
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008297multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008298 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008299 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008300 (ins _src.RC:$src1, i32u8imm:$src2),
8301 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008302 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008303 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008304 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008305 let hasSideEffects = 0, mayStore = 1 in {
8306 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8307 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008308 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008309 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008310 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8311 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008312 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008313 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008314 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008315}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008316
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008317multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8318 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008319 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008320 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008321 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008322 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008323 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008324 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008325}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008326
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008327let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008328 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008329 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8330 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008331 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008332 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008333 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8334 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008335 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008336 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8337 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008338 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008339 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008340
8341 def : Pat<(store (f64 (extractelt
8342 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8343 (iPTR 0))), addr:$dst),
8344 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8345 def : Pat<(store (i64 (extractelt
8346 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8347 (iPTR 0))), addr:$dst),
8348 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8349 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8350 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8351 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8352 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008353}
Asaf Badouh2489f352015-12-02 08:17:51 +00008354
Craig Topper9820e342016-09-20 05:44:47 +00008355// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008356let Predicates = [HasVLX] in {
8357 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8358 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8359 // configurations we support (the default). However, falling back to MXCSR is
8360 // more consistent with other instructions, which are always controlled by it.
8361 // It's encoded as 0b100.
8362 def : Pat<(fp_to_f16 FR32X:$src),
8363 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8364 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8365
8366 def : Pat<(f16_to_fp GR16:$src),
8367 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8368 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8369
8370 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8371 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8372 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8373}
8374
Asaf Badouh2489f352015-12-02 08:17:51 +00008375// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008376multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008377 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008378 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008379 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008380 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008381 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008382}
8383
8384let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008385 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008386 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008387 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008388 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008389 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008390 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008391 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008392 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8393}
8394
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008395let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8396 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008397 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008398 EVEX_CD8<32, CD8VT1>;
8399 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008400 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008401 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8402 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008403 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008404 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008405 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008406 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008407 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008408 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8409 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008410 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008411 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008412 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008413 EVEX_CD8<32, CD8VT1>;
8414 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008415 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008416 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008417
Craig Topper00265772018-01-23 21:37:51 +00008418 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008419 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008420 EVEX_CD8<32, CD8VT1>;
8421 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008422 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008423 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008425}
Michael Liao5bf95782014-12-04 05:20:33 +00008426
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008427/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008428multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008429 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008430 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008431 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8432 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8433 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008434 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008435 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008436 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008437 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008438 "$src2, $src1", "$src1, $src2",
8439 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008440 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008441 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008442}
8443}
8444
Craig Topperf43807d2018-06-15 04:42:54 +00008445defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8446 f32x_info>, EVEX_CD8<32, CD8VT1>,
8447 T8PD;
8448defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8449 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8450 T8PD;
8451defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8452 SchedWriteFRsqrt.Scl, f32x_info>,
8453 EVEX_CD8<32, CD8VT1>, T8PD;
8454defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8455 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8456 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008457
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008458/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8459multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008460 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008461 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008462 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8463 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008464 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008465 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008466 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8467 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8468 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008469 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008470 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008471 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8472 (ins _.ScalarMemOp:$src), OpcodeStr,
8473 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8474 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008475 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008476 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008477 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008478}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008479
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008480multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008481 X86SchedWriteWidths sched> {
8482 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008483 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008484 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008485 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008486
8487 // Define only if AVX512VL feature is present.
8488 let Predicates = [HasVLX] in {
8489 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008490 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008491 EVEX_V128, EVEX_CD8<32, CD8VF>;
8492 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008493 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008494 EVEX_V256, EVEX_CD8<32, CD8VF>;
8495 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008496 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008497 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8498 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008499 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008500 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8501 }
8502}
8503
Simon Pilgrimc7088682018-05-01 18:06:07 +00008504defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8505defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008506
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008507/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008508multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008509 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008510 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008511 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8512 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8513 "$src2, $src1", "$src1, $src2",
8514 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008515 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008516 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008517
8518 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8519 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008520 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008521 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008522 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008523 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008524
8525 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008526 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008527 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008528 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008529 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008530 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008531 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008532}
8533
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008534multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008535 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008536 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8537 EVEX_CD8<32, CD8VT1>;
8538 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8539 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008540}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008541
Craig Toppere1cac152016-06-07 07:27:54 +00008542let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008543 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008544 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008545 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8546 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008547}
Igor Breger8352a0d2015-07-28 06:53:28 +00008548
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008549defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008550 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008551/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008552
8553multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008554 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008555 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008556 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8557 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008558 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008559 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008560
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008561 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8562 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8563 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008564 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008565 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008566 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008567
8568 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008569 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008570 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008571 (OpNode (_.FloatVT
8572 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008573 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008574 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008575 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008576}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008577multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008578 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008579 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008580 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8581 (ins _.RC:$src), OpcodeStr,
8582 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008583 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008584 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008585}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008586
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008587multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008588 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008589 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8590 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8591 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
8592 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8593 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8594 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008595}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008596
Asaf Badouh402ebb32015-06-03 13:41:48 +00008597multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008598 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008599 // Define only if AVX512VL feature is present.
8600 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008601 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008602 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008603 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008604 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008605 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008606 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008607 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008608 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8609 }
8610}
Michael Liao5bf95782014-12-04 05:20:33 +00008611
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008612let Predicates = [HasERI] in {
8613 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8614 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8615 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008616}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008617defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008618 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008619 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008620
Simon Pilgrim21e89792018-04-13 14:36:59 +00008621multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8622 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008623 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008624 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8625 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008626 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008627 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008628}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008629
Simon Pilgrim21e89792018-04-13 14:36:59 +00008630multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8631 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008632 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008633 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008634 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008635 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008636 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008637 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8638 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008639 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008640 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008641 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008642 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8643 (ins _.ScalarMemOp:$src), OpcodeStr,
8644 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008645 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008646 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008647 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008648 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008649}
8650
Simon Pilgrimc7088682018-05-01 18:06:07 +00008651multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008652 X86SchedWriteSizes sched> {
8653 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8654 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008655 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008656 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8657 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008658 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8659 // Define only if AVX512VL feature is present.
8660 let Predicates = [HasVLX] in {
8661 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008662 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008663 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8664 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008665 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008666 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8667 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008668 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008669 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8670 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008671 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008672 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8673 }
8674}
8675
Simon Pilgrimc7088682018-05-01 18:06:07 +00008676multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008677 X86SchedWriteSizes sched> {
8678 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8679 sched.PS.ZMM, v16f32_info>,
8680 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8681 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8682 sched.PD.ZMM, v8f64_info>,
8683 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008684}
8685
Simon Pilgrim21e89792018-04-13 14:36:59 +00008686multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00008687 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00008688 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008689 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008690 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8691 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008692 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008693 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008694 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008695 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008696 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8697 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8698 "$src2, $src1", "$src1, $src2",
8699 (X86fsqrtRnds (_.VT _.RC:$src1),
8700 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008701 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008702 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008703 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008704 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8705 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008706 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008707 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008708 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008709 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008710
Clement Courbet41a13742018-01-15 12:05:33 +00008711 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8712 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008713 (ins _.FRC:$src1, _.FRC:$src2),
8714 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008715 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008716 let mayLoad = 1 in
8717 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008718 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8719 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008720 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008721 }
Craig Topper176f3312017-02-25 19:18:11 +00008722 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008723
Clement Courbet41a13742018-01-15 12:05:33 +00008724 let Predicates = [HasAVX512] in {
8725 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008726 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008727 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008728 }
Craig Toppereff606c2017-11-06 04:04:01 +00008729
Clement Courbet41a13742018-01-15 12:05:33 +00008730 let Predicates = [HasAVX512, OptForSize] in {
8731 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008732 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008733 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008734 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008735}
Igor Breger4c4cd782015-09-20 09:13:41 +00008736
Simon Pilgrimc7088682018-05-01 18:06:07 +00008737multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008738 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00008739 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00008740 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00008741 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00008742 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00008743}
8744
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008745defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8746 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008747
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008748defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008749
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008750multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008751 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008752 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008753 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008754 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8755 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008756 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008757 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008758 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008759
Craig Topper0ccec702017-11-11 08:24:15 +00008760 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008761 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008762 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008763 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008764 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008765 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008766
Craig Topper0ccec702017-11-11 08:24:15 +00008767 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008768 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008769 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008770 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008771 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008772 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008773 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008774
Clement Courbetda1fad32018-01-15 14:24:07 +00008775 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008776 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8777 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8778 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008779 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008780
8781 let mayLoad = 1 in
8782 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8783 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8784 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008785 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008786 }
8787 }
8788
8789 let Predicates = [HasAVX512] in {
8790 def : Pat<(ffloor _.FRC:$src),
8791 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8792 _.FRC:$src, (i32 0x9)))>;
8793 def : Pat<(fceil _.FRC:$src),
8794 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8795 _.FRC:$src, (i32 0xa)))>;
8796 def : Pat<(ftrunc _.FRC:$src),
8797 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8798 _.FRC:$src, (i32 0xb)))>;
8799 def : Pat<(frint _.FRC:$src),
8800 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8801 _.FRC:$src, (i32 0x4)))>;
8802 def : Pat<(fnearbyint _.FRC:$src),
8803 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8804 _.FRC:$src, (i32 0xc)))>;
8805 }
8806
8807 let Predicates = [HasAVX512, OptForSize] in {
8808 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8809 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8810 addr:$src, (i32 0x9)))>;
8811 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8812 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8813 addr:$src, (i32 0xa)))>;
8814 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8815 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8816 addr:$src, (i32 0xb)))>;
8817 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8818 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8819 addr:$src, (i32 0x4)))>;
8820 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8821 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8822 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008823 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008824}
8825
Craig Topperf43807d2018-06-15 04:42:54 +00008826defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
8827 SchedWriteFRnd.Scl, f32x_info>,
8828 AVX512AIi8Base, EVEX_4V,
8829 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008830
Craig Topperf43807d2018-06-15 04:42:54 +00008831defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8832 SchedWriteFRnd.Scl, f64x_info>,
8833 VEX_W, AVX512AIi8Base, EVEX_4V,
8834 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008835
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008836multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8837 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8838 dag OutMask, Predicate BasePredicate> {
8839 let Predicates = [BasePredicate] in {
8840 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8841 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8842 (extractelt _.VT:$dst, (iPTR 0))))),
8843 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8844 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8845
8846 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8847 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8848 ZeroFP))),
8849 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8850 OutMask, _.VT:$src2, _.VT:$src1)>;
8851 }
8852}
8853
Tomasz Krupabcaab532018-06-15 18:05:24 +00008854defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
8855 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
8856 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8857defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
8858 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
8859 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8860
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008861multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
8862 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8863 bits<8> ImmV, dag OutMask,
8864 Predicate BasePredicate> {
8865 let Predicates = [BasePredicate] in {
8866 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8867 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8868 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008869 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008870 _.VT:$dst, OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8871
8872 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8873 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008874 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008875 OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8876 }
8877}
8878
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008879defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
8880 (v1i1 (scalar_to_vector GR32:$mask)),
8881 v4f32x_info, fp32imm0, 0x01,
8882 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8883defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
8884 (v1i1 (scalar_to_vector GR8:$mask)),
8885 v4f32x_info, fp32imm0, 0x01,
8886 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8887defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
8888 (v1i1 (scalar_to_vector GR32:$mask)),
8889 v4f32x_info, fp32imm0, 0x02,
8890 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8891defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
8892 (v1i1 (scalar_to_vector GR8:$mask)),
8893 v4f32x_info, fp32imm0, 0x02,
8894 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8895defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
8896 (v1i1 (scalar_to_vector GR32:$mask)),
8897 v2f64x_info, fp64imm0, 0x01,
8898 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8899defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
8900 (v1i1 (scalar_to_vector GR8:$mask)),
8901 v2f64x_info, fp64imm0, 0x01,
8902 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8903defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
8904 (v1i1 (scalar_to_vector GR32:$mask)),
8905 v2f64x_info, fp64imm0, 0x02,
8906 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8907defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
8908 (v1i1 (scalar_to_vector GR8:$mask)),
8909 v2f64x_info, fp64imm0, 0x02,
8910 (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8911
8912
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008913//-------------------------------------------------
8914// Integer truncate and extend operations
8915//-------------------------------------------------
8916
Igor Breger074a64e2015-07-24 17:24:15 +00008917multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008918 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008919 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008920 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008921 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8922 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008923 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008924 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008925
Craig Topper3a34c352018-06-12 19:59:08 +00008926 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008927 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8928 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008929 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008930 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008931
Igor Breger074a64e2015-07-24 17:24:15 +00008932 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8933 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008934 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008935 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
8936 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008938
Igor Breger074a64e2015-07-24 17:24:15 +00008939multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8940 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008941 PatFrag truncFrag, PatFrag mtruncFrag,
8942 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008943
Igor Breger074a64e2015-07-24 17:24:15 +00008944 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008945 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00008946 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008947
Igor Breger074a64e2015-07-24 17:24:15 +00008948 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8949 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008950 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00008951 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8952}
8953
Craig Topperb2868232018-01-14 08:11:36 +00008954multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008955 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008956 AVX512VLVectorVTInfo VTSrcInfo,
8957 X86VectorVTInfo DestInfoZ128,
8958 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8959 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8960 X86MemOperand x86memopZ, PatFrag truncFrag,
8961 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008962
8963 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008964 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008965 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008966 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008967 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00008968
Simon Pilgrim21e89792018-04-13 14:36:59 +00008969 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008970 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008971 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008972 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00008973 }
8974 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008975 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008976 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008977 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008978 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00008979}
8980
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008981multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008982 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008983 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008984 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008985 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8986 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8987 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008988}
8989
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008990multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008991 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008992 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008993 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008994 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8995 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8996 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008997}
8998
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008999multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009000 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009001 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009002 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009003 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9004 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9005 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009006}
9007
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009008multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009009 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009010 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009011 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009012 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9013 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9014 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009015}
9016
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009017multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009018 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009019 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009020 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009021 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9022 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9023 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009024}
9025
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009026multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009027 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009028 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9029 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009030 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009031 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9032 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009033}
9034
Simon Pilgrim21e89792018-04-13 14:36:59 +00009035defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009036 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009037defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009038 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009039defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009040 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009041
Simon Pilgrim21e89792018-04-13 14:36:59 +00009042defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009043 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009044defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009045 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009046defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009047 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009048
Simon Pilgrim21e89792018-04-13 14:36:59 +00009049defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009050 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009051defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009052 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009053defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009054 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009055
Simon Pilgrim21e89792018-04-13 14:36:59 +00009056defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009057 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009058defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009059 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009060defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009061 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009062
Simon Pilgrim21e89792018-04-13 14:36:59 +00009063defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009064 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009065defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009066 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009067defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009068 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009069
Simon Pilgrim21e89792018-04-13 14:36:59 +00009070defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009071 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009072defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009073 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009074defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009075 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009076
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009077let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009078def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009079 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009080 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009081 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009082def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009083 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009084 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009085 VR256X:$src, sub_ymm)))), sub_xmm))>;
9086}
9087
9088let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009089def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009090 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009091 VR256X:$src, sub_ymm))), sub_xmm))>;
9092}
9093
Simon Pilgrim21e89792018-04-13 14:36:59 +00009094multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009095 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009096 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009097 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009098 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9099 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009100 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009101 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009102
Craig Toppere1cac152016-06-07 07:27:54 +00009103 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9104 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009105 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009106 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009107 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009108}
9109
Simon Pilgrim21e89792018-04-13 14:36:59 +00009110multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009111 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009112 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009113 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009114 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009115 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009116 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009117
Simon Pilgrim21e89792018-04-13 14:36:59 +00009118 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009119 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009120 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009121 }
9122 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009123 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009124 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009125 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009126 }
9127}
9128
Simon Pilgrim21e89792018-04-13 14:36:59 +00009129multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009130 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009131 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009132 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009133 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009134 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009135 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009136
Simon Pilgrim21e89792018-04-13 14:36:59 +00009137 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009138 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009139 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009140 }
9141 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009142 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009143 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009144 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009145 }
9146}
9147
Simon Pilgrim21e89792018-04-13 14:36:59 +00009148multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009149 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009150 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009151 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009152 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009153 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009154 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009155
Simon Pilgrim21e89792018-04-13 14:36:59 +00009156 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009157 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009158 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009159 }
9160 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009161 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009162 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009163 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009164 }
9165}
9166
Simon Pilgrim21e89792018-04-13 14:36:59 +00009167multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009168 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009169 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009170 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009171 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009172 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009173 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009174
Simon Pilgrim21e89792018-04-13 14:36:59 +00009175 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009176 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009177 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009178 }
9179 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009180 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009181 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009182 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009183 }
9184}
9185
Simon Pilgrim21e89792018-04-13 14:36:59 +00009186multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009187 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009188 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009189 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009190 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009191 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009192 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009193
Simon Pilgrim21e89792018-04-13 14:36:59 +00009194 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009195 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009196 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009197 }
9198 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009199 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009200 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009201 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009202 }
9203}
9204
Simon Pilgrim21e89792018-04-13 14:36:59 +00009205multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009206 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009207 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009208
9209 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009210 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009211 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009212 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9213
Simon Pilgrim21e89792018-04-13 14:36:59 +00009214 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009215 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009216 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9217 }
9218 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009219 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009220 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009221 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9222 }
9223}
9224
Simon Pilgrim21e89792018-04-13 14:36:59 +00009225defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
9226defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
9227defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
9228defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
9229defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
9230defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009231
Simon Pilgrim21e89792018-04-13 14:36:59 +00009232defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
9233defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
9234defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
9235defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
9236defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
9237defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009238
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009239
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009240multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00009241 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009242 // 128-bit patterns
9243 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009244 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009245 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009246 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009247 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009248 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009249 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009250 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009251 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009252 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009253 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9254 }
9255 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009256 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009257 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009258 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009259 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009260 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009261 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009262 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009263 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9264
Craig Toppera30db992018-04-04 07:00:24 +00009265 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009266 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009267 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009268 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009269 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009270 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009271 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009272 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9273
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009274 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009275 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009276 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009277 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009278 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009279 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009280 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009281 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009282 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009283 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9284
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009285 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009286 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009287 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009288 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009289 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009290 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009291 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009292 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9293
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009294 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009295 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009296 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009297 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009298 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009299 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009300 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009301 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009302 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009303 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9304 }
9305 // 256-bit patterns
9306 let Predicates = [HasVLX, HasBWI] in {
9307 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9308 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9309 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9310 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9311 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9312 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9313 }
9314 let Predicates = [HasVLX] in {
9315 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9316 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9317 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9318 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9319 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9320 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9321 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9322 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9323
9324 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9325 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9326 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9327 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9328 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9329 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9330 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9331 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9332
9333 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9334 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9335 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9336 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9337 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9338 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9339
9340 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9341 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9342 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9343 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9344 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9345 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9346 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9347 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9348
9349 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9350 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9351 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9352 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9353 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9354 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9355 }
9356 // 512-bit patterns
9357 let Predicates = [HasBWI] in {
9358 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9359 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9360 }
9361 let Predicates = [HasAVX512] in {
9362 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9363 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9364
9365 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9366 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009367 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9368 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009369
9370 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9371 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9372
9373 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9374 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9375
9376 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9377 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9378 }
9379}
9380
Craig Toppera30db992018-04-04 07:00:24 +00009381defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9382defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009384//===----------------------------------------------------------------------===//
9385// GATHER - SCATTER Operations
9386
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009387// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009388multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009389 X86MemOperand memop, PatFrag GatherNode,
9390 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009391 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9392 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009393 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9394 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009395 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009396 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009397 [(set _.RC:$dst, MaskRC:$mask_wb,
9398 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009399 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009400 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009401}
Cameron McInally45325962014-03-26 13:50:50 +00009402
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009403multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9404 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9405 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009406 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009407 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009408 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009409let Predicates = [HasVLX] in {
9410 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009411 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009412 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009413 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009414 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009415 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009416 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009417 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009418}
Cameron McInally45325962014-03-26 13:50:50 +00009419}
9420
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009421multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9422 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009423 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009424 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009425 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009426 mgatherv8i64>, EVEX_V512;
9427let Predicates = [HasVLX] in {
9428 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009429 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009430 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009431 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009432 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009433 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009434 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009435 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009436 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009437}
Cameron McInally45325962014-03-26 13:50:50 +00009438}
Michael Liao5bf95782014-12-04 05:20:33 +00009439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009440
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009441defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9442 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9443
9444defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9445 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009446
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009447multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009448 X86MemOperand memop, PatFrag ScatterNode,
9449 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009450
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009451let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009452
Craig Topper0b590342018-01-11 06:31:28 +00009453 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9454 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009455 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009456 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009457 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9458 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009459 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9460 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009461}
9462
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009463multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9464 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9465 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009466 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009467 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009468 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009469let Predicates = [HasVLX] in {
9470 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009471 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009472 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009473 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009474 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009475 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009476 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009477 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009478}
Cameron McInally45325962014-03-26 13:50:50 +00009479}
9480
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009481multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9482 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009483 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009484 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009485 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009486 mscatterv8i64>, EVEX_V512;
9487let Predicates = [HasVLX] in {
9488 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009489 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009490 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009491 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009492 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009493 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009494 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009495 vx64xmem, mscatterv2i64, VK2WM>,
9496 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009497}
Cameron McInally45325962014-03-26 13:50:50 +00009498}
9499
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009500defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9501 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009502
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009503defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9504 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009505
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009506// prefetch
9507multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9508 RegisterClass KRC, X86MemOperand memop> {
9509 let Predicates = [HasPFI], hasSideEffects = 1 in
9510 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009511 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9512 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009513}
9514
9515defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009516 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009517
9518defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009519 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009520
9521defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009522 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009523
9524defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009525 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009526
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009527defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009528 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009529
9530defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009531 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009532
9533defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009534 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009535
9536defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009537 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009538
9539defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009540 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009541
9542defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009543 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009544
9545defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009546 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009547
9548defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009549 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009550
9551defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009552 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009553
9554defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009555 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009556
9557defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009558 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009559
9560defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009561 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009562
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009563multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009564def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009565 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009566 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009567 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009568}
Michael Liao5bf95782014-12-04 05:20:33 +00009569
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009570multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9571 string OpcodeStr, Predicate prd> {
9572let Predicates = [prd] in
9573 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9574
9575 let Predicates = [prd, HasVLX] in {
9576 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9577 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9578 }
9579}
9580
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009581defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9582defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9583defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9584defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009585
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009586multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009587 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009589 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9590 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009591}
9592
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009593// Use 512bit version to implement 128/256 bit in case NoVLX.
9594multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009595 X86VectorVTInfo _,
9596 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009597
Craig Topperf090e8a2018-01-08 06:53:54 +00009598 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009599 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009600 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009601 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009602 _.RC:$src, _.SubRegIdx)),
9603 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009604}
9605
9606multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009607 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9608 let Predicates = [prd] in
9609 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9610 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009611
9612 let Predicates = [prd, HasVLX] in {
9613 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009614 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009615 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009616 EVEX_V128;
9617 }
9618 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009619 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9620 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009621 }
9622}
9623
9624defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9625 avx512vl_i8_info, HasBWI>;
9626defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9627 avx512vl_i16_info, HasBWI>, VEX_W;
9628defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9629 avx512vl_i32_info, HasDQI>;
9630defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9631 avx512vl_i64_info, HasDQI>, VEX_W;
9632
Craig Topper0321ebc2018-01-24 04:51:17 +00009633// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9634// is available, but BWI is not. We can't handle this in lowering because
9635// a target independent DAG combine likes to combine sext and trunc.
9636let Predicates = [HasDQI, NoBWI] in {
9637 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9638 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9639 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9640 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9641}
9642
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009643//===----------------------------------------------------------------------===//
9644// AVX-512 - COMPRESS and EXPAND
9645//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009646
Ayman Musad7a5ed42016-09-26 06:22:08 +00009647multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009648 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009649 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009650 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009651 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009652 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009653
Craig Toppere1cac152016-06-07 07:27:54 +00009654 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009655 def mr : AVX5128I<opc, MRMDestMem, (outs),
9656 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009657 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009658 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009659 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009660
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009661 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9662 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009663 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009664 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009665 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009666 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009667}
9668
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009669multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009670 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9671 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009672 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009673 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9674}
9675
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009676multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009677 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009678 AVX512VLVectorVTInfo VTInfo,
9679 Predicate Pred = HasAVX512> {
9680 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009681 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009682 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009683
Coby Tayree71e37cc2017-11-21 09:48:44 +00009684 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009685 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009686 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009687 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009688 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009689 }
9690}
9691
Simon Pilgrim21e89792018-04-13 14:36:59 +00009692// FIXME: Is there a better scheduler class for VPCOMPRESS?
9693defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009694 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009695defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009696 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009697defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009698 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009699defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009700 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009701
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009702// expand
9703multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009704 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009705 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009706 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009707 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009708 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009709
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009710 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9711 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9712 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009713 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009714 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009715 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009716}
9717
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009718multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009719
9720 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009721 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009722 _.KRCWM:$mask, addr:$src)>;
9723
Craig Topperaa747412018-06-01 22:28:28 +00009724 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009725 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009726 _.KRCWM:$mask, addr:$src)>;
9727
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009728 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9729 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009730 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009731 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9732}
9733
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009734multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009735 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009736 AVX512VLVectorVTInfo VTInfo,
9737 Predicate Pred = HasAVX512> {
9738 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009739 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009740 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009741
Coby Tayree71e37cc2017-11-21 09:48:44 +00009742 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009743 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009744 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009745 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009746 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009747 }
9748}
9749
Simon Pilgrim21e89792018-04-13 14:36:59 +00009750// FIXME: Is there a better scheduler class for VPEXPAND?
9751defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009752 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009753defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009754 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009755defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009756 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009757defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009758 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009759
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009760//handle instruction reg_vec1 = op(reg_vec,imm)
9761// op(mem_vec,imm)
9762// op(broadcast(eltVt),imm)
9763//all instruction created with FROUND_CURRENT
9764multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009765 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009766 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009767 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9768 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009769 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009770 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009771 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009772 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9773 (ins _.MemOp:$src1, i32u8imm:$src2),
9774 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9775 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009776 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009777 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009778 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9779 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9780 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9781 "${src1}"##_.BroadcastStr##", $src2",
9782 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009783 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009784 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009785 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009786}
9787
9788//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9789multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009790 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009791 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009792 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009793 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9794 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009795 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009796 "$src1, {sae}, $src2",
9797 (OpNode (_.VT _.RC:$src1),
9798 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009799 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009800 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009801}
9802
9803multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009804 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009805 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009806 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009807 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009808 _.info512>,
9809 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009810 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009811 }
9812 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009813 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009814 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009815 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009816 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009817 }
9818}
9819
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009820//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9821// op(reg_vec2,mem_vec,imm)
9822// op(reg_vec2,broadcast(eltVt),imm)
9823//all instruction created with FROUND_CURRENT
9824multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009825 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009826 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009827 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009828 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009829 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9830 (OpNode (_.VT _.RC:$src1),
9831 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009832 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009833 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009834 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9835 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9836 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9837 (OpNode (_.VT _.RC:$src1),
9838 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009839 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009840 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009841 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9842 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9843 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9844 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9845 (OpNode (_.VT _.RC:$src1),
9846 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009847 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009848 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009849 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009850}
9851
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009852//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9853// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009854multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009855 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009856 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009857 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009858 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9859 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9860 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9861 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9862 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009863 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009864 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009865 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9866 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9867 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9868 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9869 (SrcInfo.VT (bitconvert
9870 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009871 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009872 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009873 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009874}
9875
9876//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9877// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009878// op(reg_vec2,broadcast(eltVt),imm)
9879multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009880 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9881 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009882
Craig Topper05948fb2016-08-02 05:11:15 +00009883 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009884 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9885 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9886 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9887 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9888 (OpNode (_.VT _.RC:$src1),
9889 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009890 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009891 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009892}
9893
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009894//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9895// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009896multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009897 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009898 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009899 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009900 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009901 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9902 (OpNode (_.VT _.RC:$src1),
9903 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009904 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009905 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009906 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009907 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009908 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9909 (OpNode (_.VT _.RC:$src1),
9910 (_.VT (scalar_to_vector
9911 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009912 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009913 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009914 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009915}
9916
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009917//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9918multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009919 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009920 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009921 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009922 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009923 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009924 OpcodeStr, "$src3, {sae}, $src2, $src1",
9925 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009926 (OpNode (_.VT _.RC:$src1),
9927 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009928 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009929 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009930 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009931}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009932
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009933//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009934multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009935 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009936 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009937 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9938 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009939 OpcodeStr, "$src3, {sae}, $src2, $src1",
9940 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009941 (OpNode (_.VT _.RC:$src1),
9942 (_.VT _.RC:$src2),
9943 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009944 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009945 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009946}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009947
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009948multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009949 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009950 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009951 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009952 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9953 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009954 EVEX_V512;
9955
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009956 }
9957 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009958 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009959 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009960 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009961 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009962 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009963}
9964
Igor Breger2ae0fe32015-08-31 11:14:02 +00009965multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009966 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009967 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009968 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009969 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009970 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9971 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009972 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009973 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009974 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009975 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009976 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9977 }
9978}
9979
Igor Breger00d9f842015-06-08 14:03:17 +00009980multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009981 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009982 Predicate Pred = HasAVX512> {
9983 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009984 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9985 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009986 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009987 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009988 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9989 EVEX_V128;
9990 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9991 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009992 }
9993}
9994
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009995multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009996 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009997 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009998 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +00009999 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10000 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010001 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010002}
10003
Igor Breger1e58e8a2015-09-02 11:18:55 +000010004multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010005 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010006 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010007 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010008 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010009 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010010 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010011 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010012 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010013}
10014
Igor Breger1e58e8a2015-09-02 11:18:55 +000010015defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010016 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010017 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010018defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010019 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010020 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010021defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010022 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010023 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010024
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010025defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010026 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010027 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010028 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10029defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010030 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010031 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010032 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10033
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010034defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010035 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010036 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10037defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010038 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010039 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10040
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010041defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010042 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010043 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10044defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010045 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010046 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010047
Igor Breger1e58e8a2015-09-02 11:18:55 +000010048defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010049 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010050 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10051defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010052 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010053 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10054
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010055let Predicates = [HasAVX512] in {
10056def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010057 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010058def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10059 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0x9))>;
10060def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), v16f32_info.ImmAllZerosV)),
10061 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010062def : Pat<(v16f32 (fnearbyint VR512:$src)),
10063 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
10064def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010065 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010066def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), VR512:$dst)),
10067 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0xA))>;
10068def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), v16f32_info.ImmAllZerosV)),
10069 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010070def : Pat<(v16f32 (frint VR512:$src)),
10071 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
10072def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010073 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010074
Craig Topper957b7382018-06-12 00:48:57 +000010075def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))),
10076 (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>;
10077def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))),
10078 (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>;
10079def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))),
10080 (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>;
10081def : Pat<(v16f32 (frint (loadv16f32 addr:$src))),
10082 (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>;
10083def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))),
10084 (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>;
10085
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010086def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010087 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010088def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10089 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0x9))>;
10090def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), v8f64_info.ImmAllZerosV)),
10091 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010092def : Pat<(v8f64 (fnearbyint VR512:$src)),
10093 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
10094def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010095 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010096def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), VR512:$dst)),
10097 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0xA))>;
10098def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), v8f64_info.ImmAllZerosV)),
10099 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010100def : Pat<(v8f64 (frint VR512:$src)),
10101 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
10102def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010103 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010104
10105def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))),
10106 (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>;
10107def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))),
10108 (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>;
10109def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))),
10110 (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>;
10111def : Pat<(v8f64 (frint (loadv8f64 addr:$src))),
10112 (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>;
10113def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))),
10114 (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010115}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010116
Craig Topperac2508252017-11-11 21:44:51 +000010117let Predicates = [HasVLX] in {
10118def : Pat<(v4f32 (ffloor VR128X:$src)),
10119 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010120def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10121 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0x9))>;
10122def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), v4f32x_info.ImmAllZerosV)),
10123 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010124def : Pat<(v4f32 (fnearbyint VR128X:$src)),
10125 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
10126def : Pat<(v4f32 (fceil VR128X:$src)),
10127 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010128def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10129 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0xA))>;
10130def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), v4f32x_info.ImmAllZerosV)),
10131 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010132def : Pat<(v4f32 (frint VR128X:$src)),
10133 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
10134def : Pat<(v4f32 (ftrunc VR128X:$src)),
10135 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
10136
Craig Topper957b7382018-06-12 00:48:57 +000010137def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))),
10138 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>;
10139def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))),
10140 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>;
10141def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))),
10142 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>;
10143def : Pat<(v4f32 (frint (loadv4f32 addr:$src))),
10144 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>;
10145def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))),
10146 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>;
10147
Craig Topperac2508252017-11-11 21:44:51 +000010148def : Pat<(v2f64 (ffloor VR128X:$src)),
10149 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010150def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10151 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0x9))>;
10152def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), v2f64x_info.ImmAllZerosV)),
10153 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010154def : Pat<(v2f64 (fnearbyint VR128X:$src)),
10155 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
10156def : Pat<(v2f64 (fceil VR128X:$src)),
10157 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010158def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10159 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0xA))>;
10160def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), v2f64x_info.ImmAllZerosV)),
10161 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010162def : Pat<(v2f64 (frint VR128X:$src)),
10163 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
10164def : Pat<(v2f64 (ftrunc VR128X:$src)),
10165 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
10166
Craig Topper957b7382018-06-12 00:48:57 +000010167def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))),
10168 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>;
10169def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))),
10170 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>;
10171def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))),
10172 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>;
10173def : Pat<(v2f64 (frint (loadv2f64 addr:$src))),
10174 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>;
10175def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))),
10176 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>;
10177
Craig Topperac2508252017-11-11 21:44:51 +000010178def : Pat<(v8f32 (ffloor VR256X:$src)),
10179 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010180def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10181 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0x9))>;
10182def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), v8f32x_info.ImmAllZerosV)),
10183 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010184def : Pat<(v8f32 (fnearbyint VR256X:$src)),
10185 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
10186def : Pat<(v8f32 (fceil VR256X:$src)),
10187 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010188def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10189 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0xA))>;
10190def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), v8f32x_info.ImmAllZerosV)),
10191 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010192def : Pat<(v8f32 (frint VR256X:$src)),
10193 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
10194def : Pat<(v8f32 (ftrunc VR256X:$src)),
10195 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
10196
Craig Topper957b7382018-06-12 00:48:57 +000010197def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))),
10198 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>;
10199def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))),
10200 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>;
10201def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))),
10202 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>;
10203def : Pat<(v8f32 (frint (loadv8f32 addr:$src))),
10204 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>;
10205def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))),
10206 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>;
10207
Craig Topperac2508252017-11-11 21:44:51 +000010208def : Pat<(v4f64 (ffloor VR256X:$src)),
10209 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010210def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10211 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0x9))>;
10212def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), v4f64x_info.ImmAllZerosV)),
10213 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010214def : Pat<(v4f64 (fnearbyint VR256X:$src)),
10215 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
10216def : Pat<(v4f64 (fceil VR256X:$src)),
10217 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010218def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10219 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0xA))>;
10220def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), v4f64x_info.ImmAllZerosV)),
10221 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010222def : Pat<(v4f64 (frint VR256X:$src)),
10223 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
10224def : Pat<(v4f64 (ftrunc VR256X:$src)),
10225 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010226
10227def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))),
10228 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>;
10229def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))),
10230 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>;
10231def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))),
10232 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>;
10233def : Pat<(v4f64 (frint (loadv4f64 addr:$src))),
10234 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>;
10235def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))),
10236 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>;
Craig Topperac2508252017-11-11 21:44:51 +000010237}
10238
Craig Topper25ceba72018-02-05 06:00:23 +000010239multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010240 X86FoldableSchedWrite sched,
10241 X86VectorVTInfo _,
10242 X86VectorVTInfo CastInfo,
10243 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010244 let ExeDomain = _.ExeDomain in {
10245 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10246 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10247 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10248 (_.VT (bitconvert
10249 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010250 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010251 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010252 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10253 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10254 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10255 (_.VT
10256 (bitconvert
10257 (CastInfo.VT (X86Shuf128 _.RC:$src1,
10258 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010259 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010260 Sched<[sched.Folded, ReadAfterLd]>,
10261 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010262 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10263 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10264 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10265 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10266 (_.VT
10267 (bitconvert
10268 (CastInfo.VT
10269 (X86Shuf128 _.RC:$src1,
10270 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010271 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010272 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +000010273 }
10274}
10275
Simon Pilgrim21e89792018-04-13 14:36:59 +000010276multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010277 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010278 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10279 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010280 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010281 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010282 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010283
10284 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010285 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010286 _.info256, CastInfo.info256,
10287 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010288}
10289
Simon Pilgrim21e89792018-04-13 14:36:59 +000010290defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010291 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010292defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010293 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010294defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010295 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010296defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010297 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010298
Craig Topperb561e662017-01-19 02:34:29 +000010299let Predicates = [HasAVX512] in {
10300// Provide fallback in case the load node that is used in the broadcast
10301// patterns above is used by additional users, which prevents the pattern
10302// selection.
10303def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10304 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10305 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10306 0)>;
10307def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10308 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10309 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10310 0)>;
10311
10312def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10313 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10314 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10315 0)>;
10316def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10317 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10318 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10319 0)>;
10320
10321def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10322 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10323 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10324 0)>;
10325
10326def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10327 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10328 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10329 0)>;
10330}
10331
Craig Topperc2965212018-06-19 04:24:44 +000010332multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10333 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10334 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10335 // instantiation of this class.
10336 let ExeDomain = _.ExeDomain in {
10337 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10338 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10339 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10340 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10341 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10342 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10343 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10344 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10345 (_.VT (X86VAlign _.RC:$src1,
10346 (bitconvert (_.LdFrag addr:$src2)),
10347 (i8 imm:$src3)))>,
10348 Sched<[sched.Folded, ReadAfterLd]>,
10349 EVEX2VEXOverride<"VPALIGNRrmi">;
10350
10351 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10352 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10353 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10354 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10355 (X86VAlign _.RC:$src1,
10356 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10357 (i8 imm:$src3))>, EVEX_B,
10358 Sched<[sched.Folded, ReadAfterLd]>;
10359 }
Igor Breger00d9f842015-06-08 14:03:17 +000010360}
10361
Craig Topperc2965212018-06-19 04:24:44 +000010362multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10363 AVX512VLVectorVTInfo _> {
10364 let Predicates = [HasAVX512] in {
10365 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10366 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10367 }
10368 let Predicates = [HasAVX512, HasVLX] in {
10369 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10370 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10371 // We can't really override the 256-bit version so change it back to unset.
10372 let EVEX2VEXOverride = ? in
10373 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10374 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10375 }
10376}
10377
10378defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10379 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10380defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10381 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10382 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010383
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010384defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10385 SchedWriteShuffle, avx512vl_i8_info,
10386 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010387
Craig Topper333897e2017-11-03 06:48:02 +000010388// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10389// into vpalignr.
10390def ValignqImm32XForm : SDNodeXForm<imm, [{
10391 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10392}]>;
10393def ValignqImm8XForm : SDNodeXForm<imm, [{
10394 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10395}]>;
10396def ValigndImm8XForm : SDNodeXForm<imm, [{
10397 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10398}]>;
10399
10400multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10401 X86VectorVTInfo From, X86VectorVTInfo To,
10402 SDNodeXForm ImmXForm> {
10403 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10404 (bitconvert
10405 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10406 imm:$src3))),
10407 To.RC:$src0)),
10408 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10409 To.RC:$src1, To.RC:$src2,
10410 (ImmXForm imm:$src3))>;
10411
10412 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10413 (bitconvert
10414 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10415 imm:$src3))),
10416 To.ImmAllZerosV)),
10417 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10418 To.RC:$src1, To.RC:$src2,
10419 (ImmXForm imm:$src3))>;
10420
10421 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10422 (bitconvert
10423 (From.VT (OpNode From.RC:$src1,
10424 (bitconvert (To.LdFrag addr:$src2)),
10425 imm:$src3))),
10426 To.RC:$src0)),
10427 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10428 To.RC:$src1, addr:$src2,
10429 (ImmXForm imm:$src3))>;
10430
10431 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10432 (bitconvert
10433 (From.VT (OpNode From.RC:$src1,
10434 (bitconvert (To.LdFrag addr:$src2)),
10435 imm:$src3))),
10436 To.ImmAllZerosV)),
10437 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10438 To.RC:$src1, addr:$src2,
10439 (ImmXForm imm:$src3))>;
10440}
10441
10442multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10443 X86VectorVTInfo From,
10444 X86VectorVTInfo To,
10445 SDNodeXForm ImmXForm> :
10446 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10447 def : Pat<(From.VT (OpNode From.RC:$src1,
10448 (bitconvert (To.VT (X86VBroadcast
10449 (To.ScalarLdFrag addr:$src2)))),
10450 imm:$src3)),
10451 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10452 (ImmXForm imm:$src3))>;
10453
10454 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10455 (bitconvert
10456 (From.VT (OpNode From.RC:$src1,
10457 (bitconvert
10458 (To.VT (X86VBroadcast
10459 (To.ScalarLdFrag addr:$src2)))),
10460 imm:$src3))),
10461 To.RC:$src0)),
10462 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10463 To.RC:$src1, addr:$src2,
10464 (ImmXForm imm:$src3))>;
10465
10466 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10467 (bitconvert
10468 (From.VT (OpNode From.RC:$src1,
10469 (bitconvert
10470 (To.VT (X86VBroadcast
10471 (To.ScalarLdFrag addr:$src2)))),
10472 imm:$src3))),
10473 To.ImmAllZerosV)),
10474 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10475 To.RC:$src1, addr:$src2,
10476 (ImmXForm imm:$src3))>;
10477}
10478
10479let Predicates = [HasAVX512] in {
10480 // For 512-bit we lower to the widest element type we can. So we only need
10481 // to handle converting valignq to valignd.
10482 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10483 v16i32_info, ValignqImm32XForm>;
10484}
10485
10486let Predicates = [HasVLX] in {
10487 // For 128-bit we lower to the widest element type we can. So we only need
10488 // to handle converting valignq to valignd.
10489 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10490 v4i32x_info, ValignqImm32XForm>;
10491 // For 256-bit we lower to the widest element type we can. So we only need
10492 // to handle converting valignq to valignd.
10493 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10494 v8i32x_info, ValignqImm32XForm>;
10495}
10496
10497let Predicates = [HasVLX, HasBWI] in {
10498 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10499 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10500 v16i8x_info, ValignqImm8XForm>;
10501 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10502 v16i8x_info, ValigndImm8XForm>;
10503}
10504
Simon Pilgrim36be8522017-11-29 18:52:20 +000010505defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010506 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000010507 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000010508
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010509multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010510 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010511 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010512 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010513 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010514 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010515 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010516 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010517
Craig Toppere1cac152016-06-07 07:27:54 +000010518 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10519 (ins _.MemOp:$src1), OpcodeStr,
10520 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010521 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010522 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010523 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010524 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010525}
10526
10527multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010528 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10529 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010530 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10531 (ins _.ScalarMemOp:$src1), OpcodeStr,
10532 "${src1}"##_.BroadcastStr,
10533 "${src1}"##_.BroadcastStr,
10534 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010535 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010536 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010537 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010538}
10539
10540multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010541 X86SchedWriteWidths sched,
10542 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010543 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010544 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010545 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010546
10547 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010548 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010549 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010550 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010551 EVEX_V128;
10552 }
10553}
10554
10555multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010556 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010557 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010558 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010559 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010560 EVEX_V512;
10561
10562 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010563 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010564 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010565 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010566 EVEX_V128;
10567 }
10568}
10569
10570multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010571 SDNode OpNode, X86SchedWriteWidths sched,
10572 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010573 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010574 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010575 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010576 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010577}
10578
10579multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010580 SDNode OpNode, X86SchedWriteWidths sched,
10581 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010582 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010583 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010584 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010585 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010586}
10587
10588multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10589 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010590 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010591 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010592 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010593 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010594 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010595 HasBWI>;
10596}
10597
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010598defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10599 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010600
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010601// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10602let Predicates = [HasAVX512, NoVLX] in {
10603 def : Pat<(v4i64 (abs VR256X:$src)),
10604 (EXTRACT_SUBREG
10605 (VPABSQZrr
10606 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10607 sub_ymm)>;
10608 def : Pat<(v2i64 (abs VR128X:$src)),
10609 (EXTRACT_SUBREG
10610 (VPABSQZrr
10611 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10612 sub_xmm)>;
10613}
10614
Craig Topperc0896052017-12-16 02:40:28 +000010615// Use 512bit version to implement 128/256 bit.
10616multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10617 AVX512VLVectorVTInfo _, Predicate prd> {
10618 let Predicates = [prd, NoVLX] in {
10619 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10620 (EXTRACT_SUBREG
10621 (!cast<Instruction>(InstrStr # "Zrr")
10622 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10623 _.info256.RC:$src1,
10624 _.info256.SubRegIdx)),
10625 _.info256.SubRegIdx)>;
10626
10627 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10628 (EXTRACT_SUBREG
10629 (!cast<Instruction>(InstrStr # "Zrr")
10630 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10631 _.info128.RC:$src1,
10632 _.info128.SubRegIdx)),
10633 _.info128.SubRegIdx)>;
10634 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010635}
10636
Craig Topperc0896052017-12-16 02:40:28 +000010637defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010638 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010639
Simon Pilgrim21e89792018-04-13 14:36:59 +000010640// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010641defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010642 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010643
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010644// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010645defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10646defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010647
Igor Breger24cab0f2015-11-16 07:22:00 +000010648//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010649// Counts number of ones - VPOPCNTD and VPOPCNTQ
10650//===---------------------------------------------------------------------===//
10651
Simon Pilgrim21e89792018-04-13 14:36:59 +000010652// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010653defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010654 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010655
Craig Topperc0896052017-12-16 02:40:28 +000010656defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10657defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010658
10659//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010660// Replicate Single FP - MOVSHDUP and MOVSLDUP
10661//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010662
Simon Pilgrim756348c2017-11-29 13:49:51 +000010663multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010664 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010665 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010666 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010667}
10668
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010669defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10670 SchedWriteFShuffle>;
10671defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10672 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010673
10674//===----------------------------------------------------------------------===//
10675// AVX-512 - MOVDDUP
10676//===----------------------------------------------------------------------===//
10677
10678multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010679 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010680 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010681 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10682 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010683 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010684 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010685 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10686 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10687 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010688 (_.ScalarLdFrag addr:$src)))))>,
10689 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010690 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010691 }
Igor Breger1f782962015-11-19 08:26:56 +000010692}
10693
10694multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010695 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10696 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10697 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010698
10699 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010700 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10701 VTInfo.info256>, EVEX_V256;
10702 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10703 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010704 }
10705}
10706
Simon Pilgrim756348c2017-11-29 13:49:51 +000010707multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010708 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010709 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010710 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010711}
10712
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010713defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010714
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010715let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010716def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010717 (VMOVDDUPZ128rm addr:$src)>;
10718def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10719 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010720def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10721 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010722
10723def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10724 (v2f64 VR128X:$src0)),
10725 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10726 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10727def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10728 (bitconvert (v4i32 immAllZerosV))),
10729 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10730
10731def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10732 (v2f64 VR128X:$src0)),
10733 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10734def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10735 (bitconvert (v4i32 immAllZerosV))),
10736 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010737
10738def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10739 (v2f64 VR128X:$src0)),
10740 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10741def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10742 (bitconvert (v4i32 immAllZerosV))),
10743 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010744}
Igor Breger1f782962015-11-19 08:26:56 +000010745
Igor Bregerf2460112015-07-26 14:41:44 +000010746//===----------------------------------------------------------------------===//
10747// AVX-512 - Unpack Instructions
10748//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010749
Craig Topper9433f972016-08-02 06:16:53 +000010750defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010751 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010752defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010753 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010754
10755defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010756 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010757defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010758 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010759defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010760 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010761defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010762 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010763
10764defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010765 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010766defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010767 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010768defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010769 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010770defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010771 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010772
10773//===----------------------------------------------------------------------===//
10774// AVX-512 - Extract & Insert Integer Instructions
10775//===----------------------------------------------------------------------===//
10776
10777multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10778 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010779 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10780 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10781 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010782 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10783 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010784 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010785}
10786
10787multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10788 let Predicates = [HasBWI] in {
10789 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10790 (ins _.RC:$src1, u8imm:$src2),
10791 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10792 [(set GR32orGR64:$dst,
10793 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010794 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010795
10796 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10797 }
10798}
10799
10800multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10801 let Predicates = [HasBWI] in {
10802 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10803 (ins _.RC:$src1, u8imm:$src2),
10804 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10805 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010806 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010807 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010808
Craig Topper916d0cf2018-06-18 01:28:05 +000010809 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000010810 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10811 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000010812 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010813 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010814 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010815
Igor Bregerdefab3c2015-10-08 12:55:01 +000010816 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10817 }
10818}
10819
10820multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10821 RegisterClass GRC> {
10822 let Predicates = [HasDQI] in {
10823 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10824 (ins _.RC:$src1, u8imm:$src2),
10825 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10826 [(set GRC:$dst,
10827 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010828 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010829
Craig Toppere1cac152016-06-07 07:27:54 +000010830 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10831 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10832 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10833 [(store (extractelt (_.VT _.RC:$src1),
10834 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010835 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010836 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010837 }
10838}
10839
Craig Toppera33846a2017-10-22 06:18:23 +000010840defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10841defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010842defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10843defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10844
10845multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10846 X86VectorVTInfo _, PatFrag LdFrag> {
10847 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10848 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10849 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10850 [(set _.RC:$dst,
10851 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010852 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010853}
10854
10855multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10856 X86VectorVTInfo _, PatFrag LdFrag> {
10857 let Predicates = [HasBWI] in {
10858 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10859 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10860 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10861 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010862 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010863 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010864
10865 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10866 }
10867}
10868
10869multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10870 X86VectorVTInfo _, RegisterClass GRC> {
10871 let Predicates = [HasDQI] in {
10872 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10873 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10874 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10875 [(set _.RC:$dst,
10876 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010877 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010878
10879 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10880 _.ScalarLdFrag>, TAPD;
10881 }
10882}
10883
10884defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010885 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010886defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010887 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010888defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10889defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010890
Igor Bregera6297c72015-09-02 10:50:58 +000010891//===----------------------------------------------------------------------===//
10892// VSHUFPS - VSHUFPD Operations
10893//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010894
Igor Bregera6297c72015-09-02 10:50:58 +000010895multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010896 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010897 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010898 SchedWriteFShuffle>,
10899 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10900 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010901}
10902
10903defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10904defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010905
Asaf Badouhd2c35992015-09-02 14:21:54 +000010906//===----------------------------------------------------------------------===//
10907// AVX-512 - Byte shift Left/Right
10908//===----------------------------------------------------------------------===//
10909
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010910// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010911multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010912 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010913 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010914 def rr : AVX512<opc, MRMr,
10915 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10916 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010917 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010918 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010919 def rm : AVX512<opc, MRMm,
10920 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10921 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10922 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010923 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010924 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010925 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010926}
10927
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010928multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010929 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010930 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010931 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010932 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10933 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010934 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010935 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10936 sched.YMM, v32i8x_info>, EVEX_V256;
10937 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10938 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010939 }
10940}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010941defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010942 SchedWriteShuffle, HasBWI>,
10943 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010944defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010945 SchedWriteShuffle, HasBWI>,
10946 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010947
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010948multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010949 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010950 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010951 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010952 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010953 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010954 [(set _dst.RC:$dst,(_dst.VT
10955 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010956 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010957 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010958 def rm : AVX512BI<opc, MRMSrcMem,
10959 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10960 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10961 [(set _dst.RC:$dst,(_dst.VT
10962 (OpNode (_src.VT _src.RC:$src1),
10963 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010964 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010965 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010966}
10967
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010968multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010969 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010970 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010971 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010972 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10973 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010974 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010975 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10976 v4i64x_info, v32i8x_info>, EVEX_V256;
10977 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10978 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010979 }
10980}
10981
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010982defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010983 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010984
Craig Topper4e794c72017-02-19 19:36:58 +000010985// Transforms to swizzle an immediate to enable better matching when
10986// memory operand isn't in the right place.
10987def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10988 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10989 uint8_t Imm = N->getZExtValue();
10990 // Swap bits 1/4 and 3/6.
10991 uint8_t NewImm = Imm & 0xa5;
10992 if (Imm & 0x02) NewImm |= 0x10;
10993 if (Imm & 0x10) NewImm |= 0x02;
10994 if (Imm & 0x08) NewImm |= 0x40;
10995 if (Imm & 0x40) NewImm |= 0x08;
10996 return getI8Imm(NewImm, SDLoc(N));
10997}]>;
10998def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10999 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11000 uint8_t Imm = N->getZExtValue();
11001 // Swap bits 2/4 and 3/5.
11002 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011003 if (Imm & 0x04) NewImm |= 0x10;
11004 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011005 if (Imm & 0x08) NewImm |= 0x20;
11006 if (Imm & 0x20) NewImm |= 0x08;
11007 return getI8Imm(NewImm, SDLoc(N));
11008}]>;
Craig Topper48905772017-02-19 21:32:15 +000011009def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11010 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11011 uint8_t Imm = N->getZExtValue();
11012 // Swap bits 1/2 and 5/6.
11013 uint8_t NewImm = Imm & 0x99;
11014 if (Imm & 0x02) NewImm |= 0x04;
11015 if (Imm & 0x04) NewImm |= 0x02;
11016 if (Imm & 0x20) NewImm |= 0x40;
11017 if (Imm & 0x40) NewImm |= 0x20;
11018 return getI8Imm(NewImm, SDLoc(N));
11019}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011020def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11021 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11022 uint8_t Imm = N->getZExtValue();
11023 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11024 uint8_t NewImm = Imm & 0x81;
11025 if (Imm & 0x02) NewImm |= 0x04;
11026 if (Imm & 0x04) NewImm |= 0x10;
11027 if (Imm & 0x08) NewImm |= 0x40;
11028 if (Imm & 0x10) NewImm |= 0x02;
11029 if (Imm & 0x20) NewImm |= 0x08;
11030 if (Imm & 0x40) NewImm |= 0x20;
11031 return getI8Imm(NewImm, SDLoc(N));
11032}]>;
11033def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11034 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11035 uint8_t Imm = N->getZExtValue();
11036 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11037 uint8_t NewImm = Imm & 0x81;
11038 if (Imm & 0x02) NewImm |= 0x10;
11039 if (Imm & 0x04) NewImm |= 0x02;
11040 if (Imm & 0x08) NewImm |= 0x20;
11041 if (Imm & 0x10) NewImm |= 0x04;
11042 if (Imm & 0x20) NewImm |= 0x40;
11043 if (Imm & 0x40) NewImm |= 0x08;
11044 return getI8Imm(NewImm, SDLoc(N));
11045}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011046
Igor Bregerb4bb1902015-10-15 12:33:24 +000011047multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011048 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11049 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011050 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011051 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11052 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011053 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011054 (OpNode (_.VT _.RC:$src1),
11055 (_.VT _.RC:$src2),
11056 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011057 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011058 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011059 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11060 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11061 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11062 (OpNode (_.VT _.RC:$src1),
11063 (_.VT _.RC:$src2),
11064 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011065 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011066 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011067 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011068 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11069 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11070 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11071 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11072 (OpNode (_.VT _.RC:$src1),
11073 (_.VT _.RC:$src2),
11074 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011075 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011076 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011077 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011078 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011079
11080 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011081 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11082 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11083 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011084 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011085 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11086 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11087 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11088 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011089 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011090 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011091
11092 // Additional patterns for matching loads in other positions.
11093 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11094 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011095 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011096 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11097 def : Pat<(_.VT (OpNode _.RC:$src1,
11098 (bitconvert (_.LdFrag addr:$src3)),
11099 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011100 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011101 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11102
11103 // Additional patterns for matching zero masking with loads in other
11104 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011105 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11106 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11107 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11108 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011109 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011110 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11111 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11112 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11113 _.RC:$src2, (i8 imm:$src4)),
11114 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011115 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011116 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011117
11118 // Additional patterns for matching masked loads with different
11119 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011120 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11121 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11122 _.RC:$src2, (i8 imm:$src4)),
11123 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011124 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011125 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011126 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11127 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11128 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11129 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011130 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011131 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11132 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11133 (OpNode _.RC:$src2, _.RC:$src1,
11134 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11135 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011136 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011137 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11138 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11139 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11140 _.RC:$src1, (i8 imm:$src4)),
11141 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011142 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011143 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11144 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11145 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11146 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11147 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011148 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011149 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011150
11151 // Additional patterns for matching broadcasts in other positions.
11152 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11153 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011154 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011155 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11156 def : Pat<(_.VT (OpNode _.RC:$src1,
11157 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11158 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011159 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011160 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11161
11162 // Additional patterns for matching zero masking with broadcasts in other
11163 // positions.
11164 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11165 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11166 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11167 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011168 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011169 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11170 (VPTERNLOG321_imm8 imm:$src4))>;
11171 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11172 (OpNode _.RC:$src1,
11173 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11174 _.RC:$src2, (i8 imm:$src4)),
11175 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011176 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011177 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11178 (VPTERNLOG132_imm8 imm:$src4))>;
11179
11180 // Additional patterns for matching masked broadcasts with different
11181 // operand orders.
11182 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11183 (OpNode _.RC:$src1,
11184 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11185 _.RC:$src2, (i8 imm:$src4)),
11186 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011187 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011188 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011189 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11190 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11191 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11192 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011193 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011194 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11195 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11196 (OpNode _.RC:$src2, _.RC:$src1,
11197 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11198 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011199 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011200 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11201 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11202 (OpNode _.RC:$src2,
11203 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11204 _.RC:$src1, (i8 imm:$src4)),
11205 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011206 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011207 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11208 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11209 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11210 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11211 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011212 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011213 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011214}
11215
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011216multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011217 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011218 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011219 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011220 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011221 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011222 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011223 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011224 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011225 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011226 }
11227}
11228
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011229defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011230 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011231defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011232 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011233
Craig Topper8a444ee2018-01-26 22:17:40 +000011234// Patterns to implement vnot using vpternlog instead of creating all ones
11235// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11236// so that the result is only dependent on src0. But we use the same source
11237// for all operands to prevent a false dependency.
11238// TODO: We should maybe have a more generalized algorithm for folding to
11239// vpternlog.
11240let Predicates = [HasAVX512] in {
11241 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
11242 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11243}
11244
11245let Predicates = [HasAVX512, NoVLX] in {
11246 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11247 (EXTRACT_SUBREG
11248 (VPTERNLOGQZrri
11249 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11250 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11251 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11252 (i8 15)), sub_xmm)>;
11253 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11254 (EXTRACT_SUBREG
11255 (VPTERNLOGQZrri
11256 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11257 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11258 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11259 (i8 15)), sub_ymm)>;
11260}
11261
11262let Predicates = [HasVLX] in {
11263 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11264 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11265 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11266 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11267}
11268
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011269//===----------------------------------------------------------------------===//
11270// AVX-512 - FixupImm
11271//===----------------------------------------------------------------------===//
11272
11273multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011274 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000011275 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011276 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11277 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11278 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11279 (OpNode (_.VT _.RC:$src1),
11280 (_.VT _.RC:$src2),
11281 (_.IntVT _.RC:$src3),
11282 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011283 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011284 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11285 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11286 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11287 (OpNode (_.VT _.RC:$src1),
11288 (_.VT _.RC:$src2),
11289 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
11290 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011291 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011292 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011293 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11294 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11295 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11296 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11297 (OpNode (_.VT _.RC:$src1),
11298 (_.VT _.RC:$src2),
11299 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
11300 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011301 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011302 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011303 } // Constraints = "$src1 = $dst"
11304}
11305
11306multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011307 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011308 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000011309let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011310 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11311 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011312 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011313 "$src2, $src3, {sae}, $src4",
11314 (OpNode (_.VT _.RC:$src1),
11315 (_.VT _.RC:$src2),
11316 (_.IntVT _.RC:$src3),
11317 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011318 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011319 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011320 }
11321}
11322
11323multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011324 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011325 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011326 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11327 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011328 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11329 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11330 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11331 (OpNode (_.VT _.RC:$src1),
11332 (_.VT _.RC:$src2),
11333 (_src3VT.VT _src3VT.RC:$src3),
11334 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011335 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011336 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11337 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11338 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11339 "$src2, $src3, {sae}, $src4",
11340 (OpNode (_.VT _.RC:$src1),
11341 (_.VT _.RC:$src2),
11342 (_src3VT.VT _src3VT.RC:$src3),
11343 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011344 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011345 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011346 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11347 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11348 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11349 (OpNode (_.VT _.RC:$src1),
11350 (_.VT _.RC:$src2),
11351 (_src3VT.VT (scalar_to_vector
11352 (_src3VT.ScalarLdFrag addr:$src3))),
11353 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011354 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011355 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011356 }
11357}
11358
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011359multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
11360 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011361 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011362 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011363 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011364 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011365 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011366 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011367 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011368 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011369 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011370 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011371 }
11372}
11373
Craig Topperf43807d2018-06-15 04:42:54 +000011374defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11375 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11376 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11377defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11378 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11379 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011380defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011381 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011382defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011383 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011384
Craig Topper5625d242016-07-29 06:06:00 +000011385// Patterns used to select SSE scalar fp arithmetic instructions from
11386// either:
11387//
11388// (1) a scalar fp operation followed by a blend
11389//
11390// The effect is that the backend no longer emits unnecessary vector
11391// insert instructions immediately after SSE scalar fp instructions
11392// like addss or mulss.
11393//
11394// For example, given the following code:
11395// __m128 foo(__m128 A, __m128 B) {
11396// A[0] += B[0];
11397// return A;
11398// }
11399//
11400// Previously we generated:
11401// addss %xmm0, %xmm1
11402// movss %xmm1, %xmm0
11403//
11404// We now generate:
11405// addss %xmm1, %xmm0
11406//
11407// (2) a vector packed single/double fp operation followed by a vector insert
11408//
11409// The effect is that the backend converts the packed fp instruction
11410// followed by a vector insert into a single SSE scalar fp instruction.
11411//
11412// For example, given the following code:
11413// __m128 foo(__m128 A, __m128 B) {
11414// __m128 C = A + B;
11415// return (__m128) {c[0], a[1], a[2], a[3]};
11416// }
11417//
11418// Previously we generated:
11419// addps %xmm0, %xmm1
11420// movss %xmm1, %xmm0
11421//
11422// We now generate:
11423// addss %xmm1, %xmm0
11424
11425// TODO: Some canonicalization in lowering would simplify the number of
11426// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011427multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11428 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011429 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011430 // extracted scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011431 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector
11432 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11433 _.FRC:$src))))),
11434 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
11435 (COPY_TO_REGCLASS _.FRC:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011436
Craig Topper5625d242016-07-29 06:06:00 +000011437 // vector math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011438 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst),
11439 (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))),
11440 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>;
Craig Topper5625d242016-07-29 06:06:00 +000011441
Craig Topper83f21452016-12-27 01:56:24 +000011442 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011443 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011444 (scalar_to_vector
11445 (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011446 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11447 _.FRC:$src2),
11448 _.FRC:$src0))),
11449 (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X),
11450 VK1WM:$mask, _.VT:$src1,
11451 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
11452
11453 // extracted masked scalar math op with insert via movss
11454 def : Pat<(MoveNode (_.VT VR128X:$src1),
11455 (scalar_to_vector
11456 (X86selects VK1WM:$mask,
11457 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11458 _.FRC:$src2), (_.EltVT ZeroFP)))),
11459 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11460 VK1WM:$mask, _.VT:$src1,
11461 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000011462 }
11463}
11464
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011465defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11466defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11467defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11468defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011469
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011470defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11471defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11472defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11473defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011474
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011475
11476//===----------------------------------------------------------------------===//
11477// AES instructions
11478//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011479
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011480multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11481 let Predicates = [HasVLX, HasVAES] in {
11482 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11483 !cast<Intrinsic>(IntPrefix),
11484 loadv2i64, 0, VR128X, i128mem>,
11485 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11486 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11487 !cast<Intrinsic>(IntPrefix##"_256"),
11488 loadv4i64, 0, VR256X, i256mem>,
11489 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11490 }
11491 let Predicates = [HasAVX512, HasVAES] in
11492 defm Z : AESI_binop_rm_int<Op, OpStr,
11493 !cast<Intrinsic>(IntPrefix##"_512"),
11494 loadv8i64, 0, VR512, i512mem>,
11495 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11496}
11497
11498defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11499defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11500defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11501defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11502
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011503//===----------------------------------------------------------------------===//
11504// PCLMUL instructions - Carry less multiplication
11505//===----------------------------------------------------------------------===//
11506
11507let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11508defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11509 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11510
11511let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11512defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11513 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11514
11515defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11516 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11517 EVEX_CD8<64, CD8VF>, VEX_WIG;
11518}
11519
11520// Aliases
11521defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11522defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11523defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11524
Coby Tayree71e37cc2017-11-21 09:48:44 +000011525//===----------------------------------------------------------------------===//
11526// VBMI2
11527//===----------------------------------------------------------------------===//
11528
11529multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011530 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011531 let Constraints = "$src1 = $dst",
11532 ExeDomain = VTI.ExeDomain in {
11533 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11534 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11535 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011536 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011537 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011538 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11539 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11540 "$src3, $src2", "$src2, $src3",
11541 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011542 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11543 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011544 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011545 }
11546}
11547
11548multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011549 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11550 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011551 let Constraints = "$src1 = $dst",
11552 ExeDomain = VTI.ExeDomain in
11553 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11554 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11555 "${src3}"##VTI.BroadcastStr##", $src2",
11556 "$src2, ${src3}"##VTI.BroadcastStr,
11557 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011558 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11559 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011560 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011561}
11562
11563multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011564 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011565 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011566 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11567 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011568 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011569 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11570 EVEX_V256;
11571 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11572 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011573 }
11574}
11575
11576multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011577 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011578 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011579 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11580 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011581 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011582 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11583 EVEX_V256;
11584 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11585 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011586 }
11587}
11588multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011589 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011590 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011591 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011592 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011593 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011594 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011595 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11596}
11597
11598multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011599 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011600 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011601 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11602 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011603 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011604 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011605 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011606 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011607}
11608
11609// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011610defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11611defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11612defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11613defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011614
Coby Tayree71e37cc2017-11-21 09:48:44 +000011615// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011616defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011617 avx512vl_i8_info, HasVBMI2>, EVEX,
11618 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011619defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011620 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
11621 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011622// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011623defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011624 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011625defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011626 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011627
Coby Tayree3880f2a2017-11-21 10:04:28 +000011628//===----------------------------------------------------------------------===//
11629// VNNI
11630//===----------------------------------------------------------------------===//
11631
11632let Constraints = "$src1 = $dst" in
11633multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011634 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011635 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11636 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11637 "$src3, $src2", "$src2, $src3",
11638 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011639 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011640 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011641 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11642 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11643 "$src3, $src2", "$src2, $src3",
11644 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11645 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011646 (VTI.LdFrag addr:$src3)))))>,
11647 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011648 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011649 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11650 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11651 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11652 "$src2, ${src3}"##VTI.BroadcastStr,
11653 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11654 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011655 (VTI.ScalarLdFrag addr:$src3))))>,
11656 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011657 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011658}
11659
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011660multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11661 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011662 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011663 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011664 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011665 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11666 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011667 }
11668}
11669
Simon Pilgrim21e89792018-04-13 14:36:59 +000011670// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011671defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11672defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11673defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11674defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011675
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011676//===----------------------------------------------------------------------===//
11677// Bit Algorithms
11678//===----------------------------------------------------------------------===//
11679
Simon Pilgrim21e89792018-04-13 14:36:59 +000011680// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011681defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011682 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011683defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011684 avx512vl_i16_info, HasBITALG>, VEX_W;
11685
11686defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11687defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011688
Simon Pilgrim21e89792018-04-13 14:36:59 +000011689multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011690 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11691 (ins VTI.RC:$src1, VTI.RC:$src2),
11692 "vpshufbitqmb",
11693 "$src2, $src1", "$src1, $src2",
11694 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011695 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011696 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011697 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11698 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11699 "vpshufbitqmb",
11700 "$src2, $src1", "$src1, $src2",
11701 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011702 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11703 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011704 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011705}
11706
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011707multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011708 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011709 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011710 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011711 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11712 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011713 }
11714}
11715
Simon Pilgrim21e89792018-04-13 14:36:59 +000011716// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011717defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011718
Coby Tayreed8b17be2017-11-26 09:36:41 +000011719//===----------------------------------------------------------------------===//
11720// GFNI
11721//===----------------------------------------------------------------------===//
11722
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011723multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11724 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011725 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011726 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11727 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011728 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011729 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11730 EVEX_V256;
11731 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11732 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011733 }
11734}
11735
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011736defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11737 SchedWriteVecALU>,
11738 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011739
11740multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011741 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011742 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011743 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011744 let ExeDomain = VTI.ExeDomain in
11745 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11746 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11747 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11748 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11749 (OpNode (VTI.VT VTI.RC:$src1),
11750 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011751 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011752 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011753}
11754
Simon Pilgrim36be8522017-11-29 18:52:20 +000011755multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011756 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011757 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011758 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11759 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011760 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011761 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11762 v32i8x_info, v4i64x_info>, EVEX_V256;
11763 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11764 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011765 }
11766}
11767
Craig Topperb18d6222018-01-06 07:18:08 +000011768defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011769 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011770 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11771defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011772 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011773 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011774
11775
11776//===----------------------------------------------------------------------===//
11777// AVX5124FMAPS
11778//===----------------------------------------------------------------------===//
11779
Craig Topper93d8fbd2018-06-02 16:30:39 +000011780let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11781 Constraints = "$src1 = $dst" in {
11782defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11783 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11784 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011785 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11786 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011787
Craig Topper93d8fbd2018-06-02 16:30:39 +000011788defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11789 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11790 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011791 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11792 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011793
Craig Topper93d8fbd2018-06-02 16:30:39 +000011794defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11795 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11796 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011797 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11798 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011799
Craig Topper93d8fbd2018-06-02 16:30:39 +000011800defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11801 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11802 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011803 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11804 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011805}
11806
11807//===----------------------------------------------------------------------===//
11808// AVX5124VNNIW
11809//===----------------------------------------------------------------------===//
11810
Craig Topper93d8fbd2018-06-02 16:30:39 +000011811let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11812 Constraints = "$src1 = $dst" in {
11813defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11814 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11815 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011816 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11817 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011818
Craig Topper93d8fbd2018-06-02 16:30:39 +000011819defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11820 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11821 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011822 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11823 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011824}
11825