blob: 217b33152980c5355cf5155fc0a198a7b4bbaf02 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The string to specify embedded broadcast in assembly.
94 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000095
Adam Nemet449b3f02014-10-15 23:42:09 +000096 // 8-bit compressed displacement tuple/subvector format. This is only
97 // defined for NumElts <= 8.
98 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
99 !cast<CD8VForm>("CD8VT" # NumElts), ?);
100
Adam Nemet55536c62014-09-25 23:48:45 +0000101 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
102 !if (!eq (Size, 256), sub_ymm, ?));
103
104 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
105 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
106 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000107
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000108 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
109
Craig Topperabe80cc2016-08-28 06:06:28 +0000110 // A vector tye of the same width with element type i64. This is used to
111 // create patterns for logic ops.
112 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
113
Adam Nemet09377232014-10-08 23:25:31 +0000114 // A vector type of the same width with element type i32. This is used to
115 // create the canonical constant zero node ImmAllZerosV.
116 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
117 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000118
119 string ZSuffix = !if (!eq (Size, 128), "Z128",
120 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000121}
122
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000123def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
124def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000125def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
126def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000127def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
128def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130// "x" in v32i8x_info means RC = VR256X
131def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
132def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
133def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
134def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000135def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
136def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137
138def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
139def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
140def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
141def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
143def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000145// We map scalar types to the smallest (128-bit) vector type
146// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000147def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
148def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000149def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
150def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
151
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
153 X86VectorVTInfo i128> {
154 X86VectorVTInfo info512 = i512;
155 X86VectorVTInfo info256 = i256;
156 X86VectorVTInfo info128 = i128;
157}
158
159def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
160 v16i8x_info>;
161def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
162 v8i16x_info>;
163def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
164 v4i32x_info>;
165def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
166 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000167def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
168 v4f32x_info>;
169def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
170 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000171
Ayman Musa721d97f2017-06-27 12:08:37 +0000172class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
173 ValueType _vt> {
174 RegisterClass KRC = _krc;
175 RegisterClass KRCWM = _krcwm;
176 ValueType KVT = _vt;
177}
178
Michael Zuckerman9e588312017-10-31 10:00:19 +0000179def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000180def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
181def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
182def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
183def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
184def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
185def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000200 bit IsCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000201 bit IsKCommutable = 0,
202 bit IsKZCommutable = IsCommutable> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000207 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208
209 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000210 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000214 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper92ea7a72018-07-18 07:31:32 +0000222 let isCommutable = IsKZCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000226 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 EVEX_KZ;
228}
229
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000230
Adam Nemet34801422014-10-08 23:25:39 +0000231// Common base class of AVX512_maskable and AVX512_maskable_3src.
232multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
233 dag Outs,
234 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
235 string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
237 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000238 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000239 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000240 bit IsCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000241 bit IsKCommutable = 0,
242 bit IsKZCommutable = IsCommutable> :
Adam Nemet34801422014-10-08 23:25:39 +0000243 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
244 AttSrcAsm, IntelSrcAsm,
245 [(set _.RC:$dst, RHS)],
246 [(set _.RC:$dst, MaskingRHS)],
247 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000248 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000249 MaskingConstraint, IsCommutable,
Craig Topper92ea7a72018-07-18 07:31:32 +0000250 IsKCommutable, IsKZCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000251
Adam Nemet2e91ee52014-08-14 17:13:19 +0000252// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000254// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000255// This version uses a separate dag for non-masking and masking.
256multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
259 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000260 bit IsCommutable = 0, bit IsKCommutable = 0,
261 SDNode Select = vselect> :
262 AVX512_maskable_custom<O, F, Outs, Ins,
263 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
264 !con((ins _.KRCWM:$mask), Ins),
265 OpcodeStr, AttSrcAsm, IntelSrcAsm,
266 [(set _.RC:$dst, RHS)],
267 [(set _.RC:$dst,
268 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
269 [(set _.RC:$dst,
270 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000271 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000272
273// This multiclass generates the unconditional/non-masking, the masking and
274// the zero-masking variant of the vector instruction. In the masking case, the
275// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000276multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
277 dag Outs, dag Ins, string OpcodeStr,
278 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000279 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000280 bit IsCommutable = 0, bit IsKCommutable = 0,
Craig Topper92ea7a72018-07-18 07:31:32 +0000281 bit IsKZCommutable = IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000282 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000283 AVX512_maskable_common<O, F, _, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000287 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Craig Topper92ea7a72018-07-18 07:31:32 +0000288 Select, "$src0 = $dst", IsCommutable, IsKCommutable,
289 IsKZCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the scalar instruction.
293multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000297 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000298 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Craig Topper92ea7a72018-07-18 07:31:32 +0000299 RHS, IsCommutable, 0, IsCommutable, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000300
Adam Nemet34801422014-10-08 23:25:39 +0000301// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000302// ($src1) is already tied to $dst so we just use that for the preserved
303// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
304// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000305multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000308 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000309 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000311 SDNode Select = vselect,
312 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000313 AVX512_maskable_common<O, F, _, Outs,
314 !con((ins _.RC:$src1), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000317 OpcodeStr, AttSrcAsm, IntelSrcAsm,
318 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000319 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000320 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000321
Craig Topper26bc8482018-05-28 05:37:25 +0000322// Similar to AVX512_maskable_3src but in this case the input VT for the tied
323// operand differs from the output VT. This requires a bitconvert on
324// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000325// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000326multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
327 X86VectorVTInfo InVT,
328 dag Outs, dag NonTiedIns, string OpcodeStr,
329 string AttSrcAsm, string IntelSrcAsm,
330 dag RHS, bit IsCommutable = 0> :
331 AVX512_maskable_common<O, F, OutVT, Outs,
332 !con((ins InVT.RC:$src1), NonTiedIns),
333 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
334 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000336 (vselect InVT.KRCWM:$mask, RHS,
337 (bitconvert InVT.RC:$src1)),
338 vselect, "", IsCommutable>;
339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000343 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000348 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000355 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000356 AVX512_maskable_custom<O, F, Outs, Ins,
357 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
358 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000359 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000360 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000361
Craig Topper93d8fbd2018-06-02 16:30:39 +0000362multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag NonTiedIns,
364 string OpcodeStr,
365 string AttSrcAsm, string IntelSrcAsm,
366 list<dag> Pattern> :
367 AVX512_maskable_custom<O, F, Outs,
368 !con((ins _.RC:$src1), NonTiedIns),
369 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
370 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
371 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
372 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
374// Instruction with mask that puts result in mask register,
375// like "compare" and "vptest"
376multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
377 dag Outs,
378 dag Ins, dag MaskingIns,
379 string OpcodeStr,
380 string AttSrcAsm, string IntelSrcAsm,
381 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000382 list<dag> MaskingPattern,
383 bit IsCommutable = 0> {
384 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000386 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
387 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000388 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389
390 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000391 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
392 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000393 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000394}
395
396multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
397 dag Outs,
398 dag Ins, dag MaskingIns,
399 string OpcodeStr,
400 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 dag RHS, dag MaskingRHS,
402 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000403 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
404 AttSrcAsm, IntelSrcAsm,
405 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000406 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000407
408multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
409 dag Outs, dag Ins, string OpcodeStr,
410 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000411 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000412 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
413 !con((ins _.KRCWM:$mask), Ins),
414 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000415 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000416
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000417multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
418 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000419 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000420 AVX512_maskable_custom_cmp<O, F, Outs,
421 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000422 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000423
Craig Topperabe80cc2016-08-28 06:06:28 +0000424// This multiclass generates the unconditional/non-masking, the masking and
425// the zero-masking variant of the vector instruction. In the masking case, the
426// perserved vector elements come from a new dummy input operand tied to $dst.
427multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
428 dag Outs, dag Ins, string OpcodeStr,
429 string AttSrcAsm, string IntelSrcAsm,
430 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000431 bit IsCommutable = 0, SDNode Select = vselect> :
432 AVX512_maskable_custom<O, F, Outs, Ins,
433 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
434 !con((ins _.KRCWM:$mask), Ins),
435 OpcodeStr, AttSrcAsm, IntelSrcAsm,
436 [(set _.RC:$dst, RHS)],
437 [(set _.RC:$dst,
438 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
439 [(set _.RC:$dst,
440 (Select _.KRCWM:$mask, MaskedRHS,
441 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000442 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000443
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper9d9251b2016-05-08 20:10:20 +0000445// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
446// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000447// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000448// We set canFoldAsLoad because this can be converted to a constant-pool
449// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000450let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000451 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000453 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000454def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
455 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000456}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457
Craig Topper6393afc2017-01-09 02:44:34 +0000458// Alias instructions that allow VPTERNLOG to be used with a mask to create
459// a mix of all ones and all zeros elements. This is done this way to force
460// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000461let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000462def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
463 (ins VK16WM:$mask), "",
464 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
465 (v16i32 immAllOnesV),
466 (v16i32 immAllZerosV)))]>;
467def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
468 (ins VK8WM:$mask), "",
469 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
470 (bc_v8i64 (v16i32 immAllOnesV)),
471 (bc_v8i64 (v16i32 immAllZerosV))))]>;
472}
473
Craig Toppere5ce84a2016-05-08 21:33:53 +0000474let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000475 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000476def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
477 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
478def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
479 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
480}
481
Craig Topperadd9cc62016-12-18 06:23:14 +0000482// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
483// This is expanded by ExpandPostRAPseudos.
484let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000485 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000486 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
487 [(set FR32X:$dst, fp32imm0)]>;
488 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
489 [(set FR64X:$dst, fpimm0)]>;
490}
491
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000492//===----------------------------------------------------------------------===//
493// AVX-512 - VECTOR INSERT
494//
Craig Topper3a622a12017-08-17 15:40:25 +0000495
496// Supports two different pattern operators for mask and unmasked ops. Allows
497// null_frag to be passed for one.
498multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
499 X86VectorVTInfo To,
500 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000501 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000502 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000503 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000504 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000505 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000506 "vinsert" # From.EltTypeName # "x" # From.NumElts,
507 "$src3, $src2, $src1", "$src1, $src2, $src3",
508 (vinsert_insert:$src3 (To.VT To.RC:$src1),
509 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000510 (iPTR imm)),
511 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
512 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000513 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000514 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000515 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000516 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000517 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 "vinsert" # From.EltTypeName # "x" # From.NumElts,
519 "$src3, $src2, $src1", "$src1, $src2, $src3",
520 (vinsert_insert:$src3 (To.VT To.RC:$src1),
521 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000522 (iPTR imm)),
523 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
524 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000525 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000526 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000527 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000528 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000529}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530
Craig Topper3a622a12017-08-17 15:40:25 +0000531// Passes the same pattern operator for masked and unmasked ops.
532multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
533 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000534 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000535 X86FoldableSchedWrite sched> :
536 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000537
Igor Breger0ede3cb2015-09-20 06:52:42 +0000538multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
539 X86VectorVTInfo To, PatFrag vinsert_insert,
540 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
541 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000542 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
544 (To.VT (!cast<Instruction>(InstrStr#"rr")
545 To.RC:$src1, From.RC:$src2,
546 (INSERT_get_vinsert_imm To.RC:$ins)))>;
547
548 def : Pat<(vinsert_insert:$ins
549 (To.VT To.RC:$src1),
550 (From.VT (bitconvert (From.LdFrag addr:$src2))),
551 (iPTR imm)),
552 (To.VT (!cast<Instruction>(InstrStr#"rm")
553 To.RC:$src1, addr:$src2,
554 (INSERT_get_vinsert_imm To.RC:$ins)))>;
555 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000556}
557
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000558multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000559 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000560 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561
562 let Predicates = [HasVLX] in
563 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 4, EltVT32, VR128X>,
565 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000566 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
568 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569 X86VectorVTInfo< 4, EltVT32, VR128X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000571 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572
573 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000574 X86VectorVTInfo< 4, EltVT64, VR256X>,
575 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000576 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577
Craig Topper3a622a12017-08-17 15:40:25 +0000578 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000580 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581 X86VectorVTInfo< 2, EltVT64, VR128X>,
582 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000583 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000584 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585
Craig Topper3a622a12017-08-17 15:40:25 +0000586 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000588 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589 X86VectorVTInfo< 2, EltVT64, VR128X>,
590 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000591 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000592 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593
Craig Topper3a622a12017-08-17 15:40:25 +0000594 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595 X86VectorVTInfo< 8, EltVT32, VR256X>,
596 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000597 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000598 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000600}
601
Simon Pilgrim21e89792018-04-13 14:36:59 +0000602// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
603defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
604defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000607// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612
613defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000614 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000615defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000616 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000617
618defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000619 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000620defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000621 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000622
623// Codegen pattern with the alternative types insert VEC128 into VEC256
624defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
625 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
626defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
627 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
628// Codegen pattern with the alternative types insert VEC128 into VEC512
629defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
630 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
631defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
632 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
633// Codegen pattern with the alternative types insert VEC256 into VEC512
634defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
635 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
636defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
637 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
638
Craig Topperf7a19db2017-10-08 01:33:40 +0000639
640multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
641 X86VectorVTInfo To, X86VectorVTInfo Cast,
642 PatFrag vinsert_insert,
643 SDNodeXForm INSERT_get_vinsert_imm,
644 list<Predicate> p> {
645let Predicates = p in {
646 def : Pat<(Cast.VT
647 (vselect Cast.KRCWM:$mask,
648 (bitconvert
649 (vinsert_insert:$ins (To.VT To.RC:$src1),
650 (From.VT From.RC:$src2),
651 (iPTR imm))),
652 Cast.RC:$src0)),
653 (!cast<Instruction>(InstrStr#"rrk")
654 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
655 (INSERT_get_vinsert_imm To.RC:$ins))>;
656 def : Pat<(Cast.VT
657 (vselect Cast.KRCWM:$mask,
658 (bitconvert
659 (vinsert_insert:$ins (To.VT To.RC:$src1),
660 (From.VT
661 (bitconvert
662 (From.LdFrag addr:$src2))),
663 (iPTR imm))),
664 Cast.RC:$src0)),
665 (!cast<Instruction>(InstrStr#"rmk")
666 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
667 (INSERT_get_vinsert_imm To.RC:$ins))>;
668
669 def : Pat<(Cast.VT
670 (vselect Cast.KRCWM:$mask,
671 (bitconvert
672 (vinsert_insert:$ins (To.VT To.RC:$src1),
673 (From.VT From.RC:$src2),
674 (iPTR imm))),
675 Cast.ImmAllZerosV)),
676 (!cast<Instruction>(InstrStr#"rrkz")
677 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
678 (INSERT_get_vinsert_imm To.RC:$ins))>;
679 def : Pat<(Cast.VT
680 (vselect Cast.KRCWM:$mask,
681 (bitconvert
682 (vinsert_insert:$ins (To.VT To.RC:$src1),
683 (From.VT
684 (bitconvert
685 (From.LdFrag addr:$src2))),
686 (iPTR imm))),
687 Cast.ImmAllZerosV)),
688 (!cast<Instruction>(InstrStr#"rmkz")
689 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
690 (INSERT_get_vinsert_imm To.RC:$ins))>;
691}
692}
693
694defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
695 v8f32x_info, vinsert128_insert,
696 INSERT_get_vinsert128_imm, [HasVLX]>;
697defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
698 v4f64x_info, vinsert128_insert,
699 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
700
701defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
702 v8i32x_info, vinsert128_insert,
703 INSERT_get_vinsert128_imm, [HasVLX]>;
704defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
705 v8i32x_info, vinsert128_insert,
706 INSERT_get_vinsert128_imm, [HasVLX]>;
707defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
708 v8i32x_info, vinsert128_insert,
709 INSERT_get_vinsert128_imm, [HasVLX]>;
710defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
711 v4i64x_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
713defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
714 v4i64x_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
716defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
717 v4i64x_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
719
720defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
721 v16f32_info, vinsert128_insert,
722 INSERT_get_vinsert128_imm, [HasAVX512]>;
723defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
724 v8f64_info, vinsert128_insert,
725 INSERT_get_vinsert128_imm, [HasDQI]>;
726
727defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
728 v16i32_info, vinsert128_insert,
729 INSERT_get_vinsert128_imm, [HasAVX512]>;
730defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
731 v16i32_info, vinsert128_insert,
732 INSERT_get_vinsert128_imm, [HasAVX512]>;
733defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
734 v16i32_info, vinsert128_insert,
735 INSERT_get_vinsert128_imm, [HasAVX512]>;
736defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
737 v8i64_info, vinsert128_insert,
738 INSERT_get_vinsert128_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
740 v8i64_info, vinsert128_insert,
741 INSERT_get_vinsert128_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
743 v8i64_info, vinsert128_insert,
744 INSERT_get_vinsert128_imm, [HasDQI]>;
745
746defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
747 v16f32_info, vinsert256_insert,
748 INSERT_get_vinsert256_imm, [HasDQI]>;
749defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
750 v8f64_info, vinsert256_insert,
751 INSERT_get_vinsert256_imm, [HasAVX512]>;
752
753defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
754 v16i32_info, vinsert256_insert,
755 INSERT_get_vinsert256_imm, [HasDQI]>;
756defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
757 v16i32_info, vinsert256_insert,
758 INSERT_get_vinsert256_imm, [HasDQI]>;
759defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
760 v16i32_info, vinsert256_insert,
761 INSERT_get_vinsert256_imm, [HasDQI]>;
762defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
763 v8i64_info, vinsert256_insert,
764 INSERT_get_vinsert256_imm, [HasAVX512]>;
765defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
766 v8i64_info, vinsert256_insert,
767 INSERT_get_vinsert256_imm, [HasAVX512]>;
768defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
769 v8i64_info, vinsert256_insert,
770 INSERT_get_vinsert256_imm, [HasAVX512]>;
771
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000773let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000774def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000775 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000776 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000777 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000778 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000779def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000780 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000781 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000782 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000784 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000785 EVEX_4V, EVEX_CD8<32, CD8VT1>,
786 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000787}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788
789//===----------------------------------------------------------------------===//
790// AVX-512 VECTOR EXTRACT
791//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000792
Craig Topper3a622a12017-08-17 15:40:25 +0000793// Supports two different pattern operators for mask and unmasked ops. Allows
794// null_frag to be passed for one.
795multiclass vextract_for_size_split<int Opcode,
796 X86VectorVTInfo From, X86VectorVTInfo To,
797 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000798 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000799 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000800
801 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000802 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000803 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000804 "vextract" # To.EltTypeName # "x" # To.NumElts,
805 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000806 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000807 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
808 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000809
Craig Toppere1cac152016-06-07 07:27:54 +0000810 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000811 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000812 "vextract" # To.EltTypeName # "x" # To.NumElts #
813 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
814 [(store (To.VT (vextract_extract:$idx
815 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000816 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000817 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000818
Craig Toppere1cac152016-06-07 07:27:54 +0000819 let mayStore = 1, hasSideEffects = 0 in
820 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
821 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000822 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000823 "vextract" # To.EltTypeName # "x" # To.NumElts #
824 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000825 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000826 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000827 }
Igor Bregerac29a822015-09-09 14:35:09 +0000828}
829
Craig Topper3a622a12017-08-17 15:40:25 +0000830// Passes the same pattern operator for masked and unmasked ops.
831multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
832 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000833 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000834 SchedWrite SchedRR, SchedWrite SchedMR> :
835 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000836
Igor Bregerdefab3c2015-10-08 12:55:01 +0000837// Codegen pattern for the alternative types
838multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
839 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000840 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000841 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000842 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
843 (To.VT (!cast<Instruction>(InstrStr#"rr")
844 From.RC:$src1,
845 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000846 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
847 (iPTR imm))), addr:$dst),
848 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
849 (EXTRACT_get_vextract_imm To.RC:$ext))>;
850 }
Igor Breger7f69a992015-09-10 12:54:54 +0000851}
852
853multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000854 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000855 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000856 let Predicates = [HasAVX512] in {
857 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
858 X86VectorVTInfo<16, EltVT32, VR512>,
859 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000860 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000861 EVEX_V512, EVEX_CD8<32, CD8VT4>;
862 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
863 X86VectorVTInfo< 8, EltVT64, VR512>,
864 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000865 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000866 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
867 }
Igor Breger7f69a992015-09-10 12:54:54 +0000868 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000869 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000870 X86VectorVTInfo< 8, EltVT32, VR256X>,
871 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000872 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000874
875 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000876 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000877 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000878 X86VectorVTInfo< 4, EltVT64, VR256X>,
879 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000880 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000881 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000882
883 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000884 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000885 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000886 X86VectorVTInfo< 8, EltVT64, VR512>,
887 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000888 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000889 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000890 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000891 X86VectorVTInfo<16, EltVT32, VR512>,
892 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000893 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000894 EVEX_V512, EVEX_CD8<32, CD8VT8>;
895 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896}
897
Simon Pilgrimead11e42018-05-11 12:46:54 +0000898// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000899defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
900defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901
Igor Bregerdefab3c2015-10-08 12:55:01 +0000902// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000903// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000904defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000905 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000906defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000907 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000908
909defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000910 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000911defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000912 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000913
914defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000915 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918
Craig Topper08a68572016-05-21 22:50:04 +0000919// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000920defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
921 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
922defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
923 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
924
925// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000926defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
930// Codegen pattern with the alternative types extract VEC256 from VEC512
931defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
932 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
933defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
934 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
935
Craig Topper5f3fef82016-05-22 07:40:58 +0000936
Craig Topper48a79172017-08-30 07:26:12 +0000937// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
938// smaller extract to enable EVEX->VEX.
939let Predicates = [NoVLX] in {
940def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
941 (v2i64 (VEXTRACTI128rr
942 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
945 (v2f64 (VEXTRACTF128rr
946 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
949 (v4i32 (VEXTRACTI128rr
950 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
953 (v4f32 (VEXTRACTF128rr
954 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
957 (v8i16 (VEXTRACTI128rr
958 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
961 (v16i8 (VEXTRACTI128rr
962 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964}
965
966// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
967// smaller extract to enable EVEX->VEX.
968let Predicates = [HasVLX] in {
969def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
970 (v2i64 (VEXTRACTI32x4Z256rr
971 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
972 (iPTR 1)))>;
973def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
974 (v2f64 (VEXTRACTF32x4Z256rr
975 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
976 (iPTR 1)))>;
977def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
978 (v4i32 (VEXTRACTI32x4Z256rr
979 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
980 (iPTR 1)))>;
981def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
982 (v4f32 (VEXTRACTF32x4Z256rr
983 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
986 (v8i16 (VEXTRACTI32x4Z256rr
987 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
990 (v16i8 (VEXTRACTI32x4Z256rr
991 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993}
994
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000995
Craig Toppera0883622017-08-26 22:24:57 +0000996// Additional patterns for handling a bitcast between the vselect and the
997// extract_subvector.
998multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
999 X86VectorVTInfo To, X86VectorVTInfo Cast,
1000 PatFrag vextract_extract,
1001 SDNodeXForm EXTRACT_get_vextract_imm,
1002 list<Predicate> p> {
1003let Predicates = p in {
1004 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1005 (bitconvert
1006 (To.VT (vextract_extract:$ext
1007 (From.VT From.RC:$src), (iPTR imm)))),
1008 To.RC:$src0)),
1009 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1010 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1011 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1012
1013 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1014 (bitconvert
1015 (To.VT (vextract_extract:$ext
1016 (From.VT From.RC:$src), (iPTR imm)))),
1017 Cast.ImmAllZerosV)),
1018 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1019 Cast.KRCWM:$mask, From.RC:$src,
1020 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1021}
1022}
1023
1024defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1025 v4f32x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasVLX]>;
1027defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1028 v2f64x_info, vextract128_extract,
1029 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1030
1031defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1032 v4i32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasVLX]>;
1034defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1035 v4i32x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasVLX]>;
1037defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1038 v4i32x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasVLX]>;
1040defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1041 v2i64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1044 v2i64x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1047 v2i64x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1049
1050defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1051 v4f32x_info, vextract128_extract,
1052 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1053defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1054 v2f64x_info, vextract128_extract,
1055 EXTRACT_get_vextract128_imm, [HasDQI]>;
1056
1057defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1058 v4i32x_info, vextract128_extract,
1059 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1060defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1061 v4i32x_info, vextract128_extract,
1062 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1063defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1064 v4i32x_info, vextract128_extract,
1065 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1067 v2i64x_info, vextract128_extract,
1068 EXTRACT_get_vextract128_imm, [HasDQI]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1070 v2i64x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasDQI]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1073 v2i64x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasDQI]>;
1075
1076defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1077 v8f32x_info, vextract256_extract,
1078 EXTRACT_get_vextract256_imm, [HasDQI]>;
1079defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1080 v4f64x_info, vextract256_extract,
1081 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1082
1083defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1084 v8i32x_info, vextract256_extract,
1085 EXTRACT_get_vextract256_imm, [HasDQI]>;
1086defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1087 v8i32x_info, vextract256_extract,
1088 EXTRACT_get_vextract256_imm, [HasDQI]>;
1089defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1090 v8i32x_info, vextract256_extract,
1091 EXTRACT_get_vextract256_imm, [HasDQI]>;
1092defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1093 v4i64x_info, vextract256_extract,
1094 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1095defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1096 v4i64x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1099 v4i64x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001103def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001104 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001105 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001106 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001107 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108
Craig Topper03b849e2016-05-21 22:50:11 +00001109def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001110 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001111 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001112 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001113 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001114 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115
1116//===---------------------------------------------------------------------===//
1117// AVX-512 BROADCAST
1118//---
Igor Breger131008f2016-05-01 08:40:00 +00001119// broadcast with a scalar argument.
1120multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001121 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001122 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001123 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001124 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topper07a17872018-07-16 06:56:09 +00001125 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001126 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1127 (X86VBroadcast SrcInfo.FRC:$src),
1128 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001129 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001130 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00001131 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001132 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1133 (X86VBroadcast SrcInfo.FRC:$src),
1134 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001135 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topper07a17872018-07-16 06:56:09 +00001136 DestInfo.KRCWM:$mask, (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Igor Breger131008f2016-05-01 08:40:00 +00001137}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001138
Craig Topper17854ec2017-08-30 07:48:39 +00001139// Split version to allow mask and broadcast node to be different types. This
1140// helps support the 32x2 broadcasts.
1141multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001142 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001143 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001144 X86VectorVTInfo MaskInfo,
1145 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001146 X86VectorVTInfo SrcInfo,
1147 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1148 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1149 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1150 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001151 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001152 (MaskInfo.VT
1153 (bitconvert
1154 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001155 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1156 (MaskInfo.VT
1157 (bitconvert
1158 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001159 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1160 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001161 let mayLoad = 1 in
1162 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1163 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001164 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001165 (MaskInfo.VT
1166 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001167 (DestInfo.VT (UnmaskedOp
1168 (SrcInfo.ScalarLdFrag addr:$src))))),
1169 (MaskInfo.VT
1170 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001171 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001172 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1173 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001174 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001175 }
Craig Toppere1cac152016-06-07 07:27:54 +00001176
Craig Topper17854ec2017-08-30 07:48:39 +00001177 def : Pat<(MaskInfo.VT
1178 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001179 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001180 (SrcInfo.VT (scalar_to_vector
1181 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001182 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001183 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1184 (bitconvert
1185 (DestInfo.VT
1186 (X86VBroadcast
1187 (SrcInfo.VT (scalar_to_vector
1188 (SrcInfo.ScalarLdFrag addr:$src)))))),
1189 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001190 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001191 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1192 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1193 (bitconvert
1194 (DestInfo.VT
1195 (X86VBroadcast
1196 (SrcInfo.VT (scalar_to_vector
1197 (SrcInfo.ScalarLdFrag addr:$src)))))),
1198 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001199 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001200 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001201}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001202
Craig Topper17854ec2017-08-30 07:48:39 +00001203// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001204multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001206 X86VectorVTInfo DestInfo,
1207 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001208 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001209 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001210
Craig Topper80934372016-07-16 03:42:59 +00001211multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001212 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001213 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001214 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001215 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001216 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1217 _.info128>,
1218 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001219 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001220
1221 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001222 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001223 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001224 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1225 _.info128>,
1226 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001227 }
1228}
1229
Craig Topper80934372016-07-16 03:42:59 +00001230multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1231 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001232 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001233 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001234 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001235 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1236 _.info128>,
1237 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001238 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239
Craig Topper80934372016-07-16 03:42:59 +00001240 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001241 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001242 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001243 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1244 _.info128>,
1245 EVEX_V256;
1246 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001247 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001248 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1249 _.info128>,
1250 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001251 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252}
Craig Topper80934372016-07-16 03:42:59 +00001253defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1254 avx512vl_f32_info>;
1255defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001256 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001258multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1259 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001260 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001261 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001262 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001263 (ins SrcRC:$src),
1264 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001265 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001266 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001267}
1268
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001269multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001270 X86VectorVTInfo _, SDPatternOperator OpNode,
1271 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001272 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001273 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1274 (outs _.RC:$dst), (ins GR32:$src),
1275 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1276 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1277 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001278 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001279
1280 def : Pat <(_.VT (OpNode SrcRC:$src)),
1281 (!cast<Instruction>(Name#r)
1282 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1283
1284 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1285 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1286 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1287
1288 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1289 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1290 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1291}
1292
1293multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1294 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1295 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1296 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001297 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1298 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001299 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001300 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1301 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1302 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1303 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001304 }
1305}
1306
Robert Khasanovcbc57032014-12-09 16:38:41 +00001307multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001308 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 RegisterClass SrcRC, Predicate prd> {
1310 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001311 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1312 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001313 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001314 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1315 SrcRC>, EVEX_V256;
1316 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1317 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001318 }
1319}
1320
Guy Blank7f60c992017-08-09 17:21:01 +00001321defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1322 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1323defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1324 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1325 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001326defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1327 X86VBroadcast, GR32, HasAVX512>;
1328defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1329 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001330
Igor Breger21296d22015-10-20 11:56:42 +00001331// Provide aliases for broadcast from the same register class that
1332// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001333multiclass avx512_int_broadcast_rm_lowering<string Name,
1334 X86VectorVTInfo DestInfo,
Craig Topper07a17872018-07-16 06:56:09 +00001335 X86VectorVTInfo SrcInfo,
1336 X86VectorVTInfo ExtInfo> {
Igor Breger21296d22015-10-20 11:56:42 +00001337 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001338 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Craig Topper07a17872018-07-16 06:56:09 +00001339 (ExtInfo.VT (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm)))>;
Igor Breger21296d22015-10-20 11:56:42 +00001340}
1341
1342multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1343 AVX512VLVectorVTInfo _, Predicate prd> {
1344 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001345 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001346 WriteShuffle256Ld, _.info512, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001347 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001348 EVEX_V512;
1349 // Defined separately to avoid redefinition.
Craig Topper07a17872018-07-16 06:56:09 +00001350 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512, _.info128>;
Igor Breger21296d22015-10-20 11:56:42 +00001351 }
1352 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001353 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001354 WriteShuffle256Ld, _.info256, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001355 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001356 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001357 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001358 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001359 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001360 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361}
1362
Igor Breger21296d22015-10-20 11:56:42 +00001363defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1364 avx512vl_i8_info, HasBWI>;
1365defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1366 avx512vl_i16_info, HasBWI>;
1367defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1368 avx512vl_i32_info, HasAVX512>;
1369defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001370 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001372multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1373 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001374 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001375 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1376 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001377 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001378 Sched<[SchedWriteShuffle.YMM.Folded]>,
1379 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001380}
1381
Craig Topperd6f4be92017-08-21 05:29:02 +00001382// This should be used for the AVX512DQ broadcast instructions. It disables
1383// the unmasked patterns so that we only use the DQ instructions when masking
1384// is requested.
1385multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1386 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001387 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001388 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1389 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1390 (null_frag),
1391 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001392 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001393 Sched<[SchedWriteShuffle.YMM.Folded]>,
1394 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001395}
1396
Simon Pilgrim79195582017-02-21 16:41:44 +00001397let Predicates = [HasAVX512] in {
1398 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1399 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1400 (VPBROADCASTQZm addr:$src)>;
1401}
1402
Craig Topperad3d0312017-10-10 21:07:14 +00001403let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001404 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1405 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1406 (VPBROADCASTQZ128m addr:$src)>;
1407 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1408 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001409}
1410let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001411 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1412 // This means we'll encounter truncated i32 loads; match that here.
1413 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1414 (VPBROADCASTWZ128m addr:$src)>;
1415 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1416 (VPBROADCASTWZ256m addr:$src)>;
1417 def : Pat<(v8i16 (X86VBroadcast
1418 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1419 (VPBROADCASTWZ128m addr:$src)>;
1420 def : Pat<(v16i16 (X86VBroadcast
1421 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1422 (VPBROADCASTWZ256m addr:$src)>;
1423}
1424
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001425//===----------------------------------------------------------------------===//
1426// AVX-512 BROADCAST SUBVECTORS
1427//
1428
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001429defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1430 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001431 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001432defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1433 v16f32_info, v4f32x_info>,
1434 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1435defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1436 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001437 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001438defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1439 v8f64_info, v4f64x_info>, VEX_W,
1440 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1441
Craig Topper715ad7f2016-10-16 23:29:51 +00001442let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001443def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1444 (VBROADCASTF64X4rm addr:$src)>;
1445def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1446 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001447def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1448 (VBROADCASTI64X4rm addr:$src)>;
1449def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1450 (VBROADCASTI64X4rm addr:$src)>;
1451
1452// Provide fallback in case the load node that is used in the patterns above
1453// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001454def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1455 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001456 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001457def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1458 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1459 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001460def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1461 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001462 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001463def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1464 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1465 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001466def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1467 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1468 (v16i16 VR256X:$src), 1)>;
1469def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1470 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1471 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001472
Craig Topperd6f4be92017-08-21 05:29:02 +00001473def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1474 (VBROADCASTF32X4rm addr:$src)>;
1475def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1476 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001477def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1478 (VBROADCASTI32X4rm addr:$src)>;
1479def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1480 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001481
1482// Patterns for selects of bitcasted operations.
1483def : Pat<(vselect VK16WM:$mask,
1484 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1485 (bc_v16f32 (v16i32 immAllZerosV))),
1486 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1487def : Pat<(vselect VK16WM:$mask,
1488 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1489 VR512:$src0),
1490 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1491def : Pat<(vselect VK16WM:$mask,
1492 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1493 (v16i32 immAllZerosV)),
1494 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1495def : Pat<(vselect VK16WM:$mask,
1496 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1497 VR512:$src0),
1498 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1499
1500def : Pat<(vselect VK8WM:$mask,
1501 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1502 (bc_v8f64 (v16i32 immAllZerosV))),
1503 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1504def : Pat<(vselect VK8WM:$mask,
1505 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1506 VR512:$src0),
1507 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1508def : Pat<(vselect VK8WM:$mask,
1509 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1510 (bc_v8i64 (v16i32 immAllZerosV))),
1511 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1512def : Pat<(vselect VK8WM:$mask,
1513 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1514 VR512:$src0),
1515 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001516}
1517
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001518let Predicates = [HasVLX] in {
1519defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1520 v8i32x_info, v4i32x_info>,
1521 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1522defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1523 v8f32x_info, v4f32x_info>,
1524 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001525
Craig Topperd6f4be92017-08-21 05:29:02 +00001526def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1527 (VBROADCASTF32X4Z256rm addr:$src)>;
1528def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1529 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001530def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1531 (VBROADCASTI32X4Z256rm addr:$src)>;
1532def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1533 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001534
Craig Topper5a2bd992018-02-05 08:37:37 +00001535// Patterns for selects of bitcasted operations.
1536def : Pat<(vselect VK8WM:$mask,
1537 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1538 (bc_v8f32 (v8i32 immAllZerosV))),
1539 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1540def : Pat<(vselect VK8WM:$mask,
1541 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1542 VR256X:$src0),
1543 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1544def : Pat<(vselect VK8WM:$mask,
1545 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1546 (v8i32 immAllZerosV)),
1547 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1548def : Pat<(vselect VK8WM:$mask,
1549 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1550 VR256X:$src0),
1551 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1552
1553
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001554// Provide fallback in case the load node that is used in the patterns above
1555// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001556def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1557 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1558 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001559def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001560 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001561 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001562def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1563 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1564 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001565def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001566 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001567 (v4i32 VR128X:$src), 1)>;
1568def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001569 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001570 (v8i16 VR128X:$src), 1)>;
1571def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001572 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001573 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001574}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001575
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001576let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001577defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001578 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001579 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001580defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001581 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001582 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001583
1584// Patterns for selects of bitcasted operations.
1585def : Pat<(vselect VK4WM:$mask,
1586 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1587 (bc_v4f64 (v8i32 immAllZerosV))),
1588 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1589def : Pat<(vselect VK4WM:$mask,
1590 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1591 VR256X:$src0),
1592 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1593def : Pat<(vselect VK4WM:$mask,
1594 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1595 (bc_v4i64 (v8i32 immAllZerosV))),
1596 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1597def : Pat<(vselect VK4WM:$mask,
1598 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1599 VR256X:$src0),
1600 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001601}
1602
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001603let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001604defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001605 v8i64_info, v2i64x_info>, VEX_W,
1606 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001607defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001608 v16i32_info, v8i32x_info>,
1609 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001610defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001611 v8f64_info, v2f64x_info>, VEX_W,
1612 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001613defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001614 v16f32_info, v8f32x_info>,
1615 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001616
1617// Patterns for selects of bitcasted operations.
1618def : Pat<(vselect VK16WM:$mask,
1619 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1620 (bc_v16f32 (v16i32 immAllZerosV))),
1621 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1622def : Pat<(vselect VK16WM:$mask,
1623 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1624 VR512:$src0),
1625 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1626def : Pat<(vselect VK16WM:$mask,
1627 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1628 (v16i32 immAllZerosV)),
1629 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1630def : Pat<(vselect VK16WM:$mask,
1631 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1632 VR512:$src0),
1633 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1634
1635def : Pat<(vselect VK8WM:$mask,
1636 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1637 (bc_v8f64 (v16i32 immAllZerosV))),
1638 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1639def : Pat<(vselect VK8WM:$mask,
1640 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1641 VR512:$src0),
1642 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1643def : Pat<(vselect VK8WM:$mask,
1644 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1645 (bc_v8i64 (v16i32 immAllZerosV))),
1646 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1647def : Pat<(vselect VK8WM:$mask,
1648 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1649 VR512:$src0),
1650 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001651}
Adam Nemet73f72e12014-06-27 00:43:38 +00001652
Igor Bregerfa798a92015-11-02 07:39:36 +00001653multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001654 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001655 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001656 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001657 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001658 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001659 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001660 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001661 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001662 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001663 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001664 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001665}
1666
1667multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001668 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1669 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001670
1671 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001672 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001673 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001674 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001675 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001676}
1677
Craig Topper51e052f2016-10-15 16:26:02 +00001678defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1679 avx512vl_i32_info, avx512vl_i64_info>;
1680defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1681 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001682
Craig Topper52317e82017-01-15 05:47:45 +00001683let Predicates = [HasVLX] in {
1684def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001685 (VBROADCASTSSZ256r (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001686def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001687 (VBROADCASTSDZ256r (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001688}
1689
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001690def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001691 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001692def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001693 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001694
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001695def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001696 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001697def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001698 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001699
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700//===----------------------------------------------------------------------===//
1701// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1702//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001703multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1704 X86VectorVTInfo _, RegisterClass KRC> {
1705 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001706 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001707 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1708 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709}
1710
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001711multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001712 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1713 let Predicates = [HasCDI] in
1714 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1715 let Predicates = [HasCDI, HasVLX] in {
1716 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1717 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1718 }
1719}
1720
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001721defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001722 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001723defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001724 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725
1726//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001727// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001728multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001729 X86FoldableSchedWrite sched,
1730 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001731let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1732 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001733 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001734 (ins _.RC:$src2, _.RC:$src3),
1735 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001736 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001737 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001739 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001740 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001741 (ins _.RC:$src2, _.MemOp:$src3),
1742 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001743 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001744 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001745 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746 }
1747}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001748
Simon Pilgrim21e89792018-04-13 14:36:59 +00001749multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001750 X86FoldableSchedWrite sched,
1751 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001752 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1753 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001754 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001755 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1756 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1757 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001758 (_.VT (X86VPermt2 _.RC:$src2,
1759 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001760 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001761 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001762}
1763
Simon Pilgrim21e89792018-04-13 14:36:59 +00001764multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1765 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001766 AVX512VLVectorVTInfo VTInfo,
1767 AVX512VLVectorVTInfo ShuffleMask> {
1768 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1769 ShuffleMask.info512>,
1770 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1771 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001772 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001773 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1774 ShuffleMask.info128>,
1775 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1776 ShuffleMask.info128>, EVEX_V128;
1777 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1778 ShuffleMask.info256>,
1779 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1780 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001781 }
1782}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001783
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001784multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001785 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001786 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001787 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001788 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001789 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001790 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1791 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001792 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001793 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1794 Idx.info128>, EVEX_V128;
1795 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1796 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001797 }
1798}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001799
Simon Pilgrim21e89792018-04-13 14:36:59 +00001800defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001801 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001802defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001803 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001804defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001805 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1806 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001807defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001808 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1809 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001810defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001811 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001812defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001813 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1814
1815// Extra patterns to deal with extra bitcasts due to passthru and index being
1816// different types on the fp versions.
1817multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1818 X86VectorVTInfo IdxVT,
1819 X86VectorVTInfo CastVT> {
1820 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001821 (X86VPermt2 (_.VT _.RC:$src2),
1822 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001823 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1824 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1825 _.RC:$src2, _.RC:$src3)>;
1826 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001827 (X86VPermt2 _.RC:$src2,
1828 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1829 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001830 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1831 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1832 _.RC:$src2, addr:$src3)>;
1833 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001834 (X86VPermt2 _.RC:$src2,
1835 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1836 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001837 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1838 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1839 _.RC:$src2, addr:$src3)>;
1840}
1841
1842// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1843defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1844defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1845defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001846
Craig Topperaad5f112015-11-30 00:13:24 +00001847// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001848multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1849 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001850 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001851let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001852 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1853 (ins IdxVT.RC:$src2, _.RC:$src3),
1854 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001855 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001856 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001857
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001858 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1859 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1860 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001861 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001862 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001863 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001864 }
1865}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001866multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1867 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001868 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001869 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001870 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1871 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1872 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1873 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001874 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001875 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1876 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001877 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001878}
1879
Simon Pilgrim21e89792018-04-13 14:36:59 +00001880multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1881 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001882 AVX512VLVectorVTInfo VTInfo,
1883 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001884 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001885 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001886 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001887 ShuffleMask.info512>, EVEX_V512;
1888 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001889 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001890 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001891 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001892 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001893 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001894 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001895 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001896 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001897 }
1898}
1899
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1901 X86FoldableSchedWrite sched,
1902 AVX512VLVectorVTInfo VTInfo,
1903 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001904 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001905 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001906 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001907 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001908 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001909 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001910 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001911 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001912 }
1913}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001914
Simon Pilgrim21e89792018-04-13 14:36:59 +00001915defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001916 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001917defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001918 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001919defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001920 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1921 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001922defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001923 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1924 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001925defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001926 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001927defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001928 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001929
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930//===----------------------------------------------------------------------===//
1931// AVX-512 - BLEND using mask
1932//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001933
Simon Pilgrim21e89792018-04-13 14:36:59 +00001934multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1935 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001936 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001937 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1938 (ins _.RC:$src1, _.RC:$src2),
1939 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001940 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001941 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001942 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1943 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001944 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001945 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001946 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001947 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1948 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1949 !strconcat(OpcodeStr,
1950 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001951 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001952 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001953 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1954 (ins _.RC:$src1, _.MemOp:$src2),
1955 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001956 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001957 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001958 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001959 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1960 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001961 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001962 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001963 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001964 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001965 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1966 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1967 !strconcat(OpcodeStr,
1968 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001969 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001970 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001971 }
Craig Toppera74e3082017-01-07 22:20:34 +00001972 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001973}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001974multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1975 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001976 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001977 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1978 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1979 !strconcat(OpcodeStr,
1980 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001981 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1982 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001983 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001984
Craig Topper16b20242018-02-23 20:48:44 +00001985 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1986 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1987 !strconcat(OpcodeStr,
1988 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001989 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1990 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001991 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00001992
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001993 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1994 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1995 !strconcat(OpcodeStr,
1996 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001997 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1998 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001999 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00002000 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001}
2002
Simon Pilgrim3c354082018-04-30 18:18:38 +00002003multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002004 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002005 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2006 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2007 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002009 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002010 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2011 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2012 EVEX_V256;
2013 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2014 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2015 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002016 }
2017}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002018
Simon Pilgrim3c354082018-04-30 18:18:38 +00002019multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002020 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002021 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002022 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2023 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002024
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002025 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002026 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2027 EVEX_V256;
2028 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2029 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002030 }
2031}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032
Simon Pilgrim3c354082018-04-30 18:18:38 +00002033defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002034 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002035defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002036 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002037defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002038 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002039defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002040 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002041defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002042 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002043defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002044 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002045
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002046//===----------------------------------------------------------------------===//
2047// Compare Instructions
2048//===----------------------------------------------------------------------===//
2049
2050// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002051
Simon Pilgrim71660c62017-12-05 14:34:42 +00002052multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002053 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002054 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2055 (outs _.KRC:$dst),
2056 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2057 "vcmp${cc}"#_.Suffix,
2058 "$src2, $src1", "$src1, $src2",
2059 (OpNode (_.VT _.RC:$src1),
2060 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002061 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002062 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002063 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2064 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002065 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002066 "vcmp${cc}"#_.Suffix,
2067 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002068 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002069 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002070 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002071
2072 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2073 (outs _.KRC:$dst),
2074 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2075 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002076 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002077 (OpNodeRnd (_.VT _.RC:$src1),
2078 (_.VT _.RC:$src2),
2079 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002080 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002081 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002082 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002083 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002084 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2085 (outs VK1:$dst),
2086 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2087 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002088 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002089 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002090 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002091 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2092 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002093 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002094 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002095 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002096 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Craig Topper29f22d72018-06-16 23:25:50 +00002097 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002098
2099 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2100 (outs _.KRC:$dst),
2101 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2102 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002103 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002104 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002105 }// let isAsmParserOnly = 1, hasSideEffects = 0
2106
2107 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002108 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002109 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2110 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2111 !strconcat("vcmp${cc}", _.Suffix,
2112 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2113 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2114 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002115 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002116 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002117 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2118 (outs _.KRC:$dst),
2119 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2120 !strconcat("vcmp${cc}", _.Suffix,
2121 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2122 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2123 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002124 imm:$cc))]>,
2125 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002126 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002127 }
2128}
2129
2130let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002131 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002132 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002133 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002134 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002135 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002136 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002137}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138
Craig Topper513d3fa2018-01-27 20:19:02 +00002139multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002140 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2141 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002142 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002144 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2145 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002146 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002147 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002149 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2150 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2151 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc2696d52018-06-20 21:05:02 +00002152 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002153 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002154 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002155 def rrk : AVX512BI<opc, MRMSrcReg,
2156 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2157 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2158 "$dst {${mask}}, $src1, $src2}"),
2159 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002160 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002161 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002162 def rmk : AVX512BI<opc, MRMSrcMem,
2163 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2164 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2165 "$dst {${mask}}, $src1, $src2}"),
2166 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2167 (OpNode (_.VT _.RC:$src1),
2168 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002169 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002170 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171}
2172
Craig Topper513d3fa2018-01-27 20:19:02 +00002173multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002174 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2175 bit IsCommutable> :
2176 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002177 def rmb : AVX512BI<opc, MRMSrcMem,
2178 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2179 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2180 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2181 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002182 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002183 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002184 def rmbk : AVX512BI<opc, MRMSrcMem,
2185 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2186 _.ScalarMemOp:$src2),
2187 !strconcat(OpcodeStr,
2188 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2189 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2190 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2191 (OpNode (_.VT _.RC:$src1),
2192 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002193 (_.ScalarLdFrag addr:$src2)))))]>,
2194 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002195 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002196}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002197
Craig Topper513d3fa2018-01-27 20:19:02 +00002198multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002199 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002200 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2201 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002202 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002203 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2204 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002205
2206 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002207 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2208 VTInfo.info256, IsCommutable>, EVEX_V256;
2209 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2210 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002211 }
2212}
2213
2214multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002215 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002216 AVX512VLVectorVTInfo VTInfo,
2217 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002218 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002219 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2220 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002221
2222 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002223 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2224 VTInfo.info256, IsCommutable>, EVEX_V256;
2225 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2226 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002227 }
2228}
2229
Craig Topper9471a7c2018-02-19 19:23:31 +00002230// This fragment treats X86cmpm as commutable to help match loads in both
2231// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002232def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002233def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002234 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002235def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002236 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002237
Craig Topperc2696d52018-06-20 21:05:02 +00002238// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2239// increase the pattern complexity the way an immediate would.
2240let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002241// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002242defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002243 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002244 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002245
Craig Topper9471a7c2018-02-19 19:23:31 +00002246defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002247 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002248 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002249
Craig Topper9471a7c2018-02-19 19:23:31 +00002250defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002251 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002252 EVEX_CD8<32, CD8VF>;
2253
Craig Topper9471a7c2018-02-19 19:23:31 +00002254defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002255 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002256 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2257
2258defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002259 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002260 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002261
2262defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002263 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002264 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002265
Robert Khasanovf70f7982014-09-18 14:06:55 +00002266defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002267 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002268 EVEX_CD8<32, CD8VF>;
2269
Robert Khasanovf70f7982014-09-18 14:06:55 +00002270defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002271 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002272 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274
Craig Topperc2696d52018-06-20 21:05:02 +00002275multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2276 PatFrag CommFrag, X86FoldableSchedWrite sched,
2277 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002278 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002280 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002281 !strconcat("vpcmp${cc}", Suffix,
2282 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002283 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2284 (_.VT _.RC:$src2),
2285 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002286 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002288 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002289 !strconcat("vpcmp${cc}", Suffix,
2290 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002291 [(set _.KRC:$dst, (_.KVT
2292 (Frag:$cc
2293 (_.VT _.RC:$src1),
2294 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2295 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002296 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002297 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002298 def rrik : AVX512AIi8<opc, MRMSrcReg,
2299 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002300 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002301 !strconcat("vpcmp${cc}", Suffix,
2302 "\t{$src2, $src1, $dst {${mask}}|",
2303 "$dst {${mask}}, $src1, $src2}"),
2304 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002305 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2306 (_.VT _.RC:$src2),
2307 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002308 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 def rmik : AVX512AIi8<opc, MRMSrcMem,
2310 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002311 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002312 !strconcat("vpcmp${cc}", Suffix,
2313 "\t{$src2, $src1, $dst {${mask}}|",
2314 "$dst {${mask}}, $src1, $src2}"),
2315 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002316 (_.KVT
2317 (Frag:$cc
2318 (_.VT _.RC:$src1),
2319 (_.VT (bitconvert
2320 (_.LdFrag addr:$src2))),
2321 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002322 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002325 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002327 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002329 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002330 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002331 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002333 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002334 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002335 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002336 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002337 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2338 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002339 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002340 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002341 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002342 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002343 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002344 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002345 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2346 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002347 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002348 !strconcat("vpcmp", Suffix,
2349 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002350 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002351 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>,
2352 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353 }
Craig Toppera88306e2017-10-10 06:36:46 +00002354
Craig Topperc2696d52018-06-20 21:05:02 +00002355 def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2356 (_.VT _.RC:$src1), cond)),
2357 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2358 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002359
Craig Topperc2696d52018-06-20 21:05:02 +00002360 def : Pat<(and _.KRCWM:$mask,
2361 (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2362 (_.VT _.RC:$src1), cond))),
2363 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2364 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2365 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366}
2367
Craig Topperc2696d52018-06-20 21:05:02 +00002368multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2369 PatFrag CommFrag, X86FoldableSchedWrite sched,
2370 X86VectorVTInfo _, string Name> :
2371 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002372 def rmib : AVX512AIi8<opc, MRMSrcMem,
2373 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002374 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002375 !strconcat("vpcmp${cc}", Suffix,
2376 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2377 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002378 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2379 (_.VT _.RC:$src1),
2380 (X86VBroadcast
2381 (_.ScalarLdFrag addr:$src2)),
2382 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002383 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002384 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2385 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002386 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002387 !strconcat("vpcmp${cc}", Suffix,
2388 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2389 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2390 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002391 (_.KVT (Frag:$cc
2392 (_.VT _.RC:$src1),
2393 (X86VBroadcast
2394 (_.ScalarLdFrag addr:$src2)),
2395 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002396 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397
Robert Khasanov29e3b962014-08-27 09:34:37 +00002398 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002399 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002400 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2401 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002402 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002403 !strconcat("vpcmp", Suffix,
2404 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002405 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002406 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2407 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002408 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2409 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002410 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002411 !strconcat("vpcmp", Suffix,
2412 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002413 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002414 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2415 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002416 }
Craig Toppera88306e2017-10-10 06:36:46 +00002417
Craig Topperc2696d52018-06-20 21:05:02 +00002418 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2419 (_.VT _.RC:$src1), cond)),
2420 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2421 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002422
Craig Topperc2696d52018-06-20 21:05:02 +00002423 def : Pat<(and _.KRCWM:$mask,
2424 (_.KVT (CommFrag:$cc (X86VBroadcast
2425 (_.ScalarLdFrag addr:$src2)),
2426 (_.VT _.RC:$src1), cond))),
2427 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2428 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2429 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002430}
2431
Craig Topperc2696d52018-06-20 21:05:02 +00002432multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2433 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002434 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002435 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002436 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2437 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002438
2439 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002440 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2441 VTInfo.info256, NAME>, EVEX_V256;
2442 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2443 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002444 }
2445}
2446
Craig Topperc2696d52018-06-20 21:05:02 +00002447multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2448 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002449 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002450 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002451 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002452 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002453
2454 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002455 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002456 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002457 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002458 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002459 }
2460}
2461
Craig Topperc2696d52018-06-20 21:05:02 +00002462def X86pcmpm_imm : SDNodeXForm<setcc, [{
2463 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2464 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2465 return getI8Imm(SSECC, SDLoc(N));
2466}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002467
Craig Topperc2696d52018-06-20 21:05:02 +00002468// Swapped operand version of the above.
2469def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2470 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2471 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2472 SSECC = X86::getSwappedVPCMPImm(SSECC);
2473 return getI8Imm(SSECC, SDLoc(N));
2474}]>;
2475
2476def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2477 (setcc node:$src1, node:$src2, node:$cc), [{
2478 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2479 return !ISD::isUnsignedIntSetCC(CC);
2480}], X86pcmpm_imm>;
2481
2482// Same as above, but commutes immediate. Use for load folding.
2483def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2484 (setcc node:$src1, node:$src2, node:$cc), [{
2485 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2486 return !ISD::isUnsignedIntSetCC(CC);
2487}], X86pcmpm_imm_commute>;
2488
2489def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2490 (setcc node:$src1, node:$src2, node:$cc), [{
2491 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2492 return ISD::isUnsignedIntSetCC(CC);
2493}], X86pcmpm_imm>;
2494
2495// Same as above, but commutes immediate. Use for load folding.
2496def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2497 (setcc node:$src1, node:$src2, node:$cc), [{
2498 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2499 return ISD::isUnsignedIntSetCC(CC);
2500}], X86pcmpm_imm_commute>;
2501
2502// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2503defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2504 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2505 EVEX_CD8<8, CD8VF>;
2506defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2507 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2508 EVEX_CD8<8, CD8VF>;
2509
2510defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2511 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002512 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002513defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2514 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002515 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002516
Craig Topperc2696d52018-06-20 21:05:02 +00002517defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2518 SchedWriteVecALU, avx512vl_i32_info,
2519 HasAVX512>, EVEX_CD8<32, CD8VF>;
2520defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2521 SchedWriteVecALU, avx512vl_i32_info,
2522 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002523
Craig Topperc2696d52018-06-20 21:05:02 +00002524defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2525 SchedWriteVecALU, avx512vl_i64_info,
2526 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2527defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2528 SchedWriteVecALU, avx512vl_i64_info,
2529 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002531multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2532 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002533 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2534 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2535 "vcmp${cc}"#_.Suffix,
2536 "$src2, $src1", "$src1, $src2",
2537 (X86cmpm (_.VT _.RC:$src1),
2538 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002539 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002540 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002541
Craig Toppere1cac152016-06-07 07:27:54 +00002542 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2543 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2544 "vcmp${cc}"#_.Suffix,
2545 "$src2, $src1", "$src1, $src2",
2546 (X86cmpm (_.VT _.RC:$src1),
2547 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002548 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002549 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002550
Craig Toppere1cac152016-06-07 07:27:54 +00002551 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2552 (outs _.KRC:$dst),
2553 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2554 "vcmp${cc}"#_.Suffix,
2555 "${src2}"##_.BroadcastStr##", $src1",
2556 "$src1, ${src2}"##_.BroadcastStr,
2557 (X86cmpm (_.VT _.RC:$src1),
2558 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002559 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002560 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002562 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002563 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2564 (outs _.KRC:$dst),
2565 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2566 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002567 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002568 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002569
2570 let mayLoad = 1 in {
2571 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2572 (outs _.KRC:$dst),
2573 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2574 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002575 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002576 Sched<[sched.Folded, ReadAfterLd]>,
2577 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002578
2579 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2580 (outs _.KRC:$dst),
2581 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2582 "vcmp"#_.Suffix,
2583 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002584 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002585 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2586 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002587 }
Craig Topper61956982017-09-30 17:02:39 +00002588 }
2589
2590 // Patterns for selecting with loads in other operand.
2591 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2592 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002593 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002594 imm:$cc)>;
2595
2596 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2597 (_.VT _.RC:$src1),
2598 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002599 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002600 _.RC:$src1, addr:$src2,
2601 imm:$cc)>;
2602
2603 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2604 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002605 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002606 imm:$cc)>;
2607
2608 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2609 (_.ScalarLdFrag addr:$src2)),
2610 (_.VT _.RC:$src1),
2611 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002612 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002613 _.RC:$src1, addr:$src2,
2614 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002615}
2616
Simon Pilgrim21e89792018-04-13 14:36:59 +00002617multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002618 // comparison code form (VCMP[EQ/LT/LE/...]
2619 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2620 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2621 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002622 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002623 (X86cmpmRnd (_.VT _.RC:$src1),
2624 (_.VT _.RC:$src2),
2625 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002626 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002627 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002628
2629 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2630 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2631 (outs _.KRC:$dst),
2632 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2633 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002634 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002635 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002636 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002637 }
2638}
2639
Simon Pilgrimc546f942018-05-01 16:50:16 +00002640multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002641 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002642 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002643 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002644
2645 }
2646 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002647 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2648 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 }
2650}
2651
Simon Pilgrimc546f942018-05-01 16:50:16 +00002652defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002653 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002654defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002655 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656
Craig Topper61956982017-09-30 17:02:39 +00002657// Patterns to select fp compares with load as first operand.
2658let Predicates = [HasAVX512] in {
2659 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2660 CommutableCMPCC:$cc)),
2661 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2662
2663 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2664 CommutableCMPCC:$cc)),
2665 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2666}
2667
Asaf Badouh572bbce2015-09-20 08:46:07 +00002668// ----------------------------------------------------------------
2669// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002670//handle fpclass instruction mask = op(reg_scalar,imm)
2671// op(mem_scalar,imm)
2672multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002673 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002674 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002675 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002676 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002677 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002678 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002679 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002680 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002681 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002682 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2683 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2684 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002685 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002686 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002687 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002688 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002689 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002690 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002691 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002692 OpcodeStr##_.Suffix##
2693 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2694 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002695 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002696 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002697 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002698 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002699 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002700 OpcodeStr##_.Suffix##
2701 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002702 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002703 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002704 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002705 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002706 }
2707}
2708
Asaf Badouh572bbce2015-09-20 08:46:07 +00002709//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2710// fpclass(reg_vec, mem_vec, imm)
2711// fpclass(reg_vec, broadcast(eltVt), imm)
2712multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002713 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002714 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002715 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002716 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2717 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002718 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002719 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002720 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002721 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002722 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2723 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2724 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002725 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002726 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002727 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002728 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002729 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002730 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2731 (ins _.MemOp:$src1, i32u8imm:$src2),
2732 OpcodeStr##_.Suffix##mem#
2733 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002734 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002735 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002736 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002737 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002738 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2739 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2740 OpcodeStr##_.Suffix##mem#
2741 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002742 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002743 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002744 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002745 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002746 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2747 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2748 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2749 _.BroadcastStr##", $dst|$dst, ${src1}"
2750 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002751 [(set _.KRC:$dst,(OpNode
2752 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002753 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002754 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002755 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002756 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2757 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2758 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2759 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2760 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002761 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002762 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002763 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002764 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002765 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002766 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002767}
2768
Simon Pilgrim54c60832017-12-01 16:51:48 +00002769multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2770 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002771 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002772 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002773 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002774 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002775 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002776 }
2777 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002778 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002779 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002780 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002781 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002782 }
2783}
2784
2785multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002786 bits<8> opcScalar, SDNode VecOpNode,
2787 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2788 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002789 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002790 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002791 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002792 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002793 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002794 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002795 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2796 sched.Scl, f32x_info, prd>,
2797 EVEX_CD8<32, CD8VT1>;
2798 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2799 sched.Scl, f64x_info, prd>,
2800 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002801}
2802
Asaf Badouh696e8e02015-10-18 11:04:38 +00002803defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002804 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002805 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002806
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002807//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808// Mask register copy, including
2809// - copy between mask registers
2810// - load/store mask registers
2811// - copy from GPR to mask register and vice versa
2812//
2813multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2814 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002815 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002816 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002817 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002818 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2819 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002820 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002822 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002823 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002824 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2825 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002826 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002827 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828}
2829
2830multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2831 string OpcodeStr,
2832 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002833 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002835 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2836 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002838 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2839 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840 }
2841}
2842
Robert Khasanov74acbb72014-07-23 14:49:42 +00002843let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002844 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002845 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2846 VEX, PD;
2847
2848let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002849 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002850 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002851 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002852
2853let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002854 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2855 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002856 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2857 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002858 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2859 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002860 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2861 VEX, XD, VEX_W;
2862}
2863
2864// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002865def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002866 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002867def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002868 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002869
2870def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002871 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002872def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002873 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002874
2875def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002876 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002877def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002878 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002879
2880def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002881 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002882def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002883 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002884
2885def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2886 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2887def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2888 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2889def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2890 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2891def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2892 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893
Robert Khasanov74acbb72014-07-23 14:49:42 +00002894// Load/store kreg
2895let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002896 def : Pat<(store VK1:$src, addr:$dst),
2897 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002898
Craig Topperbe315852018-03-04 01:48:00 +00002899 def : Pat<(v1i1 (load addr:$src)),
2900 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002901 def : Pat<(v2i1 (load addr:$src)),
2902 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2903 def : Pat<(v4i1 (load addr:$src)),
2904 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002905}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002906
Robert Khasanov74acbb72014-07-23 14:49:42 +00002907let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002908 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2909 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002910}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002911
Robert Khasanov74acbb72014-07-23 14:49:42 +00002912let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002913 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2914 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2915 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002916
Guy Blank548e22a2017-05-19 12:35:15 +00002917 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2918 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002919 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002920
Guy Blank548e22a2017-05-19 12:35:15 +00002921 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2922 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2923 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2924 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2925 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2926 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2927 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002928
Craig Topper26a701f2018-01-23 05:36:53 +00002929 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2930 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002931 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002932 (KMOVWkr (AND32ri8
2933 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2934 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936
2937// Mask unary operation
2938// - KNOT
2939multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002940 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002941 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002942 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002944 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002945 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002946 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002947}
2948
Robert Khasanov74acbb72014-07-23 14:49:42 +00002949multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002950 SDPatternOperator OpNode,
2951 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002952 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002953 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002954 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002955 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002956 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002957 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002958 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002959 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960}
2961
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002962// TODO - do we need a X86SchedWriteWidths::KMASK type?
2963defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964
Robert Khasanov74acbb72014-07-23 14:49:42 +00002965// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002966let Predicates = [HasAVX512, NoDQI] in
2967def : Pat<(vnot VK8:$src),
2968 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2969
2970def : Pat<(vnot VK4:$src),
2971 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2972def : Pat<(vnot VK2:$src),
2973 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974
2975// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002976// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002978 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002979 X86FoldableSchedWrite sched, Predicate prd,
2980 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002981 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2983 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002984 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002985 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002986 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987}
2988
Robert Khasanov595683d2014-07-28 13:46:45 +00002989multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002990 SDPatternOperator OpNode,
2991 X86FoldableSchedWrite sched, bit IsCommutable,
2992 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002993 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002994 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002995 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002996 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002997 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002998 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002999 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003000 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001}
3002
3003def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3004def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003005// These nodes use 'vnot' instead of 'not' to support vectors.
3006def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3007def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003009// TODO - do we need a X86SchedWriteWidths::KMASK type?
3010defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
3011defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
3012defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
3013defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
3014defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
3015defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003016
Craig Topper7b9cc142016-11-03 06:04:28 +00003017multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3018 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003019 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3020 // for the DQI set, this type is legal and KxxxB instruction is used
3021 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003022 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003023 (COPY_TO_REGCLASS
3024 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3025 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3026
3027 // All types smaller than 8 bits require conversion anyway
3028 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3029 (COPY_TO_REGCLASS (Inst
3030 (COPY_TO_REGCLASS VK1:$src1, VK16),
3031 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003032 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003033 (COPY_TO_REGCLASS (Inst
3034 (COPY_TO_REGCLASS VK2:$src1, VK16),
3035 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003036 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003037 (COPY_TO_REGCLASS (Inst
3038 (COPY_TO_REGCLASS VK4:$src1, VK16),
3039 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040}
3041
Craig Topper7b9cc142016-11-03 06:04:28 +00003042defm : avx512_binop_pat<and, and, KANDWrr>;
3043defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3044defm : avx512_binop_pat<or, or, KORWrr>;
3045defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3046defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003049multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003050 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3051 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003052 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003053 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003054 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3055 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003056 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003057 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003058
3059 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3060 (!cast<Instruction>(NAME##rr)
3061 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3062 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3063 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064}
3065
Simon Pilgrim21e89792018-04-13 14:36:59 +00003066defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3067defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3068defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070// Mask bit testing
3071multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003072 SDNode OpNode, X86FoldableSchedWrite sched,
3073 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003074 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003076 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003077 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003078 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079}
3080
Igor Breger5ea0a6812015-08-31 13:30:19 +00003081multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003082 X86FoldableSchedWrite sched,
3083 Predicate prdW = HasAVX512> {
3084 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003085 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003086 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003087 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003088 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003089 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003090 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003091 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092}
3093
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003094// TODO - do we need a X86SchedWriteWidths::KMASK type?
3095defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3096defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098// Mask shift
3099multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003100 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003102 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003104 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003105 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003106 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107}
3108
3109multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003110 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003111 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003112 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003113 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003114 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003115 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003116 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003117 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003118 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003119 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003120 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003121 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122}
3123
Simon Pilgrim21e89792018-04-13 14:36:59 +00003124defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3125defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126
Craig Topperc2696d52018-06-20 21:05:02 +00003127// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003128multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003129 X86VectorVTInfo Narrow,
3130 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003131 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003132 (Narrow.VT Narrow.RC:$src2))),
3133 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003134 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003135 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3136 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3137 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003138
Craig Topper5e4b4532018-01-27 23:49:14 +00003139 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3140 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003141 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003142 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003143 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003144 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3145 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3146 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3147 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003148}
3149
Craig Topperc2696d52018-06-20 21:05:02 +00003150// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3151multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3152 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003153 X86VectorVTInfo Narrow,
3154 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003155def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3156 (Narrow.VT Narrow.RC:$src2), cond)),
3157 (COPY_TO_REGCLASS
3158 (!cast<Instruction>(InstStr##Zrri)
3159 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3160 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3161 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3162
3163def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3164 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3165 (Narrow.VT Narrow.RC:$src2),
3166 cond)))),
3167 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3168 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3169 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3170 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3171 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3172}
3173
3174// Same as above, but for fp types which don't use PatFrags.
3175multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3176 X86VectorVTInfo Narrow,
3177 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003178def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3179 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3180 (COPY_TO_REGCLASS
3181 (!cast<Instruction>(InstStr##Zrri)
3182 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3183 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3184 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003185
Craig Topperd58c1652018-01-07 18:20:37 +00003186def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3187 (OpNode (Narrow.VT Narrow.RC:$src1),
3188 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3189 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3190 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3191 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3192 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3193 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003194}
3195
3196let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003197 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3198 // increase the pattern complexity the way an immediate would.
3199 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003200 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003201 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003202
Craig Topperd58c1652018-01-07 18:20:37 +00003203 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003204 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003205
3206 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003207 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003208
3209 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003210 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003211 }
Craig Topperd58c1652018-01-07 18:20:37 +00003212
Craig Topperc2696d52018-06-20 21:05:02 +00003213 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3214 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003215
Craig Topperc2696d52018-06-20 21:05:02 +00003216 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3217 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003218
Craig Topperc2696d52018-06-20 21:05:02 +00003219 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3220 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003221
Craig Topperc2696d52018-06-20 21:05:02 +00003222 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3223 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3224
3225 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3226 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3227 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3228 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003229}
3230
Craig Toppera2018e792018-01-08 06:53:52 +00003231let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003232 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3233 // increase the pattern complexity the way an immediate would.
3234 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003235 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003236 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003237
3238 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003239 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003240
3241 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003242 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003243
3244 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003245 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003246 }
Craig Toppera2018e792018-01-08 06:53:52 +00003247
Craig Topperc2696d52018-06-20 21:05:02 +00003248 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3249 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003250
Craig Topperc2696d52018-06-20 21:05:02 +00003251 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3252 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003253
Craig Topperc2696d52018-06-20 21:05:02 +00003254 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3255 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003256
Craig Topperc2696d52018-06-20 21:05:02 +00003257 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3258 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003259}
3260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003261// Mask setting all 0s or 1s
3262multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3263 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003264 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3265 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3267 [(set KRC:$dst, (VT Val))]>;
3268}
3269
3270multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003271 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003272 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3273 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274}
3275
3276defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3277defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3278
3279// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3280let Predicates = [HasAVX512] in {
3281 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003282 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3283 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003284 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003286 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3287 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003288 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003290
3291// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3292multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3293 RegisterClass RC, ValueType VT> {
3294 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3295 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003296
Igor Bregerf1bd7612016-03-06 07:46:03 +00003297 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003298 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003299}
Guy Blank548e22a2017-05-19 12:35:15 +00003300defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3301defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3302defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3303defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3304defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3305defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003306
3307defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3308defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3309defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3310defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3311defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3312
3313defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3314defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3315defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3316defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3317
3318defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3319defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3320defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3321
3322defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3323defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3324
3325defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327//===----------------------------------------------------------------------===//
3328// AVX-512 - Aligned and unaligned load and store
3329//
3330
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003331multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003332 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003333 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3334 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003335 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003336 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003337 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003338 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003339 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003340 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3341 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003342 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3343 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003344 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003345 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003346 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003347 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003348 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003349 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003350
Simon Pilgrimdf052512017-12-06 17:59:26 +00003351 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003352 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003353 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003354 !if(NoRMPattern, [],
3355 [(set _.RC:$dst,
3356 (_.VT (bitconvert (ld_frag addr:$src))))]),
Craig Topperc2965212018-06-19 04:24:44 +00003357 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3358 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003359
Craig Topper63e2cd62017-01-14 07:50:52 +00003360 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003361 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3362 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3363 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3364 "${dst} {${mask}}, $src1}"),
3365 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3366 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003367 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003368 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003369 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3370 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003371 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3372 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003373 [(set _.RC:$dst, (_.VT
3374 (vselect _.KRCWM:$mask,
3375 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003376 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003377 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003378 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003379 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3380 (ins _.KRCWM:$mask, _.MemOp:$src),
3381 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3382 "${dst} {${mask}} {z}, $src}",
3383 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3384 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003385 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003386 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003387 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003388 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003389
3390 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003391 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003392
3393 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003394 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003395 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396}
3397
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003398multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003399 AVX512VLVectorVTInfo _, Predicate prd,
3400 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003401 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003402 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003403 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003404 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003405 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003406
3407 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003408 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003409 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003410 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003411 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003412 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003413 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003414 }
3415}
3416
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003417multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003418 AVX512VLVectorVTInfo _, Predicate prd,
3419 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003420 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003421 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003422 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003423 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003424 masked_load_unaligned, Sched.ZMM, "",
3425 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003426
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003427 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003428 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003429 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3430 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003431 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003432 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3433 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003434 }
3435}
3436
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003437multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003438 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003439 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003440 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003441 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003442 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003443 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003444 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3445 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003446 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3447 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003448 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3449 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003450 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003451 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003452 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003453 FoldGenData<BaseName#_.ZSuffix#rrk>,
3454 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003455 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003457 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003458 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003459 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003460 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3461 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003462 }
Igor Breger81b79de2015-11-19 07:43:43 +00003463
Craig Topper2462a712017-08-01 15:31:24 +00003464 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003465 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003466 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003467 !if(NoMRPattern, [],
3468 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003469 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3470 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003471 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003472 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3473 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003474 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3475 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003476
3477 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Craig Topper916d0cf2018-06-18 01:28:05 +00003478 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003479 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003480
3481 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3482 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3483 _.RC:$dst, _.RC:$src), 0>;
3484 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3485 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3486 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3487 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3488 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3489 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003490}
3491
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003492multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003493 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003494 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003495 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003496 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003497 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003498 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003499 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003500 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003501 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003502 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003503 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003504 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003505 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003506 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003507 }
3508}
3509
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003510multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003511 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003512 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003513 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003514 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003515 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003516 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003517 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003518
3519 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003520 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003521 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003522 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003523 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003524 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003525 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526 }
3527}
3528
3529defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003530 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003531 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003532 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003533 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003534
3535defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003536 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003537 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003538 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003539 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003540
Craig Topperc9293492016-02-26 06:50:29 +00003541defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003542 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003543 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003544 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003545 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003546
Craig Topper4e7b8882016-10-03 02:00:29 +00003547defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003548 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003549 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003550 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003552
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003553defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003554 HasAVX512, SchedWriteVecMoveLS,
3555 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003556 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003557 HasAVX512, SchedWriteVecMoveLS,
3558 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003559 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003560
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003561defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003562 HasAVX512, SchedWriteVecMoveLS,
3563 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003564 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003565 HasAVX512, SchedWriteVecMoveLS,
3566 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003567 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003568
Craig Topper9eec2022018-04-05 18:38:45 +00003569defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003570 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003571 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003572 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003573 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003574
Craig Topper9eec2022018-04-05 18:38:45 +00003575defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003576 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003577 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003578 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003579 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003580
Craig Topperc9293492016-02-26 06:50:29 +00003581defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003582 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003583 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003584 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003585 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003586
Craig Topperc9293492016-02-26 06:50:29 +00003587defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003588 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003589 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003590 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003591 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003592
Craig Topperd875d6b2016-09-29 06:07:09 +00003593// Special instructions to help with spilling when we don't have VLX. We need
3594// to load or store from a ZMM register instead. These are converted in
3595// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003596let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003597 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003598def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003599 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003600def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003601 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003602def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003603 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003604def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003605 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003606}
3607
Simon Pilgrimd749b322018-05-18 13:13:59 +00003608let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003609def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003610 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003611def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003612 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003613def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003614 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003615def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003616 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003617}
3618
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003619def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003620 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003621 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003622 VK8), VR512:$src)>;
3623
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003624def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003625 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003626 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003627
Craig Topper33c550c2016-05-22 00:39:30 +00003628// These patterns exist to prevent the above patterns from introducing a second
3629// mask inversion when one already exists.
3630def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3631 (bc_v8i64 (v16i32 immAllZerosV)),
3632 (v8i64 VR512:$src))),
3633 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3634def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3635 (v16i32 immAllZerosV),
3636 (v16i32 VR512:$src))),
3637 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3638
Craig Topperfc3ce492018-01-01 01:11:29 +00003639multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3640 X86VectorVTInfo Wide> {
3641 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3642 Narrow.RC:$src1, Narrow.RC:$src0)),
3643 (EXTRACT_SUBREG
3644 (Wide.VT
3645 (!cast<Instruction>(InstrStr#"rrk")
3646 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3647 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3648 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3649 Narrow.SubRegIdx)>;
3650
3651 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3652 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3653 (EXTRACT_SUBREG
3654 (Wide.VT
3655 (!cast<Instruction>(InstrStr#"rrkz")
3656 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3657 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3658 Narrow.SubRegIdx)>;
3659}
3660
Craig Topper96ab6fd2017-01-09 04:19:34 +00003661// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3662// available. Use a 512-bit operation and extract.
3663let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003664 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3665 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003666 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3667 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003668
3669 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3670 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3671 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3672 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003673}
3674
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003675let Predicates = [HasBWI, NoVLX] in {
3676 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3677 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3678
3679 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3680 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3681}
3682
Craig Topper2462a712017-08-01 15:31:24 +00003683let Predicates = [HasAVX512] in {
3684 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003685 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3686 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003687 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003688 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003689 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003690 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3691 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3692 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003693 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003694 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003695 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003696 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003697}
3698
3699let Predicates = [HasVLX] in {
3700 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003701 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3702 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003703 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003704 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003705 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003706 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3707 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3708 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003709 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003710 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003711 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003712 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003713
Craig Topper2462a712017-08-01 15:31:24 +00003714 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003715 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3716 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003717 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003718 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003719 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003720 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3721 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3722 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003723 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003724 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003725 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003726 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003727}
3728
Craig Topper80075a52017-08-27 19:03:36 +00003729multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3730 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3731 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3732 (bitconvert
3733 (To.VT (extract_subvector
3734 (From.VT From.RC:$src), (iPTR 0)))),
3735 To.RC:$src0)),
3736 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3737 Cast.RC:$src0, Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003738 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003739
3740 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3741 (bitconvert
3742 (To.VT (extract_subvector
3743 (From.VT From.RC:$src), (iPTR 0)))),
3744 Cast.ImmAllZerosV)),
3745 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3746 Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003747 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003748}
3749
3750
Craig Topperd27386a2017-08-25 23:34:59 +00003751let Predicates = [HasVLX] in {
3752// A masked extract from the first 128-bits of a 256-bit vector can be
3753// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003754defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3755defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3756defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3757defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3758defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3759defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3760defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3761defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3762defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3763defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3764defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3765defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003766
3767// A masked extract from the first 128-bits of a 512-bit vector can be
3768// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003769defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3770defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3771defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3772defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3773defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3774defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3775defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3776defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3777defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3778defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3779defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3780defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003781
3782// A masked extract from the first 256-bits of a 512-bit vector can be
3783// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003784defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3785defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3786defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3787defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3788defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3789defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3790defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3791defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3792defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3793defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3794defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3795defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003796}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003797
3798// Move Int Doubleword to Packed Double Int
3799//
3800let ExeDomain = SSEPackedInt in {
3801def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3802 "vmovd\t{$src, $dst|$dst, $src}",
3803 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003804 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003805 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003806def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003807 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003809 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003810 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003811def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003812 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003813 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003814 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003815 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003816let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3817def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3818 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003819 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003820 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003821let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003822def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003823 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003824 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003825 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003826def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3827 "vmovq\t{$src, $dst|$dst, $src}",
3828 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003829 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003830def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003831 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003832 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003833 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003834def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003835 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003836 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003837 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003838 EVEX_CD8<64, CD8VT1>;
3839}
3840} // ExeDomain = SSEPackedInt
3841
3842// Move Int Doubleword to Single Scalar
3843//
3844let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3845def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3846 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003847 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003848 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003850def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003851 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003852 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003853 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003854} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3855
3856// Move doubleword from xmm register to r/m32
3857//
3858let ExeDomain = SSEPackedInt in {
3859def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3860 "vmovd\t{$src, $dst|$dst, $src}",
3861 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003862 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003863 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003864def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003865 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003866 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003867 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003868 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003869 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003870} // ExeDomain = SSEPackedInt
3871
3872// Move quadword from xmm1 register to r/m64
3873//
3874let ExeDomain = SSEPackedInt in {
3875def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3876 "vmovq\t{$src, $dst|$dst, $src}",
3877 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003878 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003879 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003880 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003881
Craig Topperc648c9b2015-12-28 06:11:42 +00003882let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3883def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003884 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003885 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003886 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887
Craig Topperc648c9b2015-12-28 06:11:42 +00003888def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3889 (ins i64mem:$dst, VR128X:$src),
3890 "vmovq\t{$src, $dst|$dst, $src}",
3891 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003892 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003893 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003894 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003895
Craig Topper916d0cf2018-06-18 01:28:05 +00003896let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003897def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003898 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003899 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003900 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003901} // ExeDomain = SSEPackedInt
3902
Craig Topper916d0cf2018-06-18 01:28:05 +00003903def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3904 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3905
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003906// Move Scalar Single to Double Int
3907//
3908let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3909def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3910 (ins FR32X:$src),
3911 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003912 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003913 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003914def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003916 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003917 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003918 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003919} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3920
3921// Move Quadword Int to Packed Quadword Int
3922//
3923let ExeDomain = SSEPackedInt in {
3924def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3925 (ins i64mem:$src),
3926 "vmovq\t{$src, $dst|$dst, $src}",
3927 [(set VR128X:$dst,
3928 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003929 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003930} // ExeDomain = SSEPackedInt
3931
Craig Topper29476ab2018-01-05 21:57:23 +00003932// Allow "vmovd" but print "vmovq".
3933def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3934 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3935def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3936 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3937
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003938//===----------------------------------------------------------------------===//
3939// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003940//===----------------------------------------------------------------------===//
3941
Craig Topperc7de3a12016-07-29 02:49:08 +00003942multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003943 X86VectorVTInfo _> {
Craig Topperf0b16442018-07-14 02:05:08 +00003944 let Predicates = [HasAVX512, OptForSize] in
Craig Topperc7de3a12016-07-29 02:49:08 +00003945 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003946 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003947 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003948 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003949 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003950 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003951 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003952 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3953 "$dst {${mask}} {z}, $src1, $src2}"),
3954 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003955 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003956 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003957 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003958 let Constraints = "$src0 = $dst" in
3959 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003960 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003961 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3962 "$dst {${mask}}, $src1, $src2}"),
3963 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003964 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003965 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003966 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003967 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003968 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3969 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3970 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003971 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003972 let mayLoad = 1, hasSideEffects = 0 in {
3973 let Constraints = "$src0 = $dst" in
3974 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3975 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3976 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3977 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003978 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003979 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3980 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3981 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3982 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003983 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003984 }
Craig Toppere1cac152016-06-07 07:27:54 +00003985 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3986 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003987 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003988 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003989 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003990 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3991 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3992 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00003993 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
3994 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995}
3996
Asaf Badouh41ecf462015-12-06 13:26:56 +00003997defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3998 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999
Asaf Badouh41ecf462015-12-06 13:26:56 +00004000defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4001 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004002
Ayman Musa46af8f92016-11-13 14:29:32 +00004003
4004multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4005 PatLeaf ZeroFP, X86VectorVTInfo _> {
4006
4007def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004008 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004009 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004010 (_.EltVT _.FRC:$src1),
4011 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004012 (!cast<Instruction>(InstrStr#rrk)
Craig Topper07a17872018-07-16 06:56:09 +00004013 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, _.RC)),
Craig Topper7bcac492018-02-24 00:15:05 +00004014 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004015 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004016 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004017
4018def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004019 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004020 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004021 (_.EltVT _.FRC:$src1),
4022 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004023 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004024 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004025 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004026 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004027}
4028
4029multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4030 dag Mask, RegisterClass MaskRC> {
4031
4032def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004033 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004034 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004035 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004036 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004037 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004038 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004039
4040}
4041
Craig Topper058f2f62017-03-28 16:35:29 +00004042multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4043 AVX512VLVectorVTInfo _,
4044 dag Mask, RegisterClass MaskRC,
4045 SubRegIndex subreg> {
4046
4047def : Pat<(masked_store addr:$dst, Mask,
4048 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004049 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00004050 (iPTR 0)))),
4051 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004052 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004053 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4054
4055}
4056
Craig Topper1ee19ae2018-05-10 21:49:16 +00004057// This matches the more recent codegen from clang that avoids emitting a 512
4058// bit masked store directly. Codegen will widen 128-bit masked store to 512
4059// bits on AVX512F only targets.
4060multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4061 AVX512VLVectorVTInfo _,
4062 dag Mask512, dag Mask128,
4063 RegisterClass MaskRC,
4064 SubRegIndex subreg> {
4065
4066// AVX512F pattern.
4067def : Pat<(masked_store addr:$dst, Mask512,
4068 (_.info512.VT (insert_subvector undef,
4069 (_.info128.VT _.info128.RC:$src),
4070 (iPTR 0)))),
4071 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4072 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4073 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4074
4075// AVX512VL pattern.
4076def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
4077 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4078 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4079 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4080}
4081
Ayman Musa46af8f92016-11-13 14:29:32 +00004082multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4083 dag Mask, RegisterClass MaskRC> {
4084
4085def : Pat<(_.info128.VT (extract_subvector
4086 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004087 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004088 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004089 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004090 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004091 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004092 addr:$srcAddr)>;
4093
4094def : Pat<(_.info128.VT (extract_subvector
4095 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4096 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004097 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004098 (iPTR 0))))),
4099 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004100 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004101 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004102 addr:$srcAddr)>;
4103
4104}
4105
Craig Topper058f2f62017-03-28 16:35:29 +00004106multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4107 AVX512VLVectorVTInfo _,
4108 dag Mask, RegisterClass MaskRC,
4109 SubRegIndex subreg> {
4110
4111def : Pat<(_.info128.VT (extract_subvector
4112 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4113 (_.info512.VT (bitconvert
4114 (v16i32 immAllZerosV))))),
4115 (iPTR 0))),
4116 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004117 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004118 addr:$srcAddr)>;
4119
4120def : Pat<(_.info128.VT (extract_subvector
4121 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4122 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004123 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004124 (iPTR 0))))),
4125 (iPTR 0))),
4126 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004127 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004128 addr:$srcAddr)>;
4129
4130}
4131
Craig Topper1ee19ae2018-05-10 21:49:16 +00004132// This matches the more recent codegen from clang that avoids emitting a 512
4133// bit masked load directly. Codegen will widen 128-bit masked load to 512
4134// bits on AVX512F only targets.
4135multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4136 AVX512VLVectorVTInfo _,
4137 dag Mask512, dag Mask128,
4138 RegisterClass MaskRC,
4139 SubRegIndex subreg> {
4140// AVX512F patterns.
4141def : Pat<(_.info128.VT (extract_subvector
4142 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4143 (_.info512.VT (bitconvert
4144 (v16i32 immAllZerosV))))),
4145 (iPTR 0))),
4146 (!cast<Instruction>(InstrStr#rmkz)
4147 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4148 addr:$srcAddr)>;
4149
4150def : Pat<(_.info128.VT (extract_subvector
4151 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4152 (_.info512.VT (insert_subvector undef,
4153 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4154 (iPTR 0))))),
4155 (iPTR 0))),
4156 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4157 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4158 addr:$srcAddr)>;
4159
4160// AVX512Vl patterns.
4161def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4162 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4163 (!cast<Instruction>(InstrStr#rmkz)
4164 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4165 addr:$srcAddr)>;
4166
4167def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4168 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4169 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4170 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4171 addr:$srcAddr)>;
4172}
4173
Ayman Musa46af8f92016-11-13 14:29:32 +00004174defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4175defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4176
4177defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4178 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004179defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4180 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4181defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4182 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004183
Craig Topper1ee19ae2018-05-10 21:49:16 +00004184defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4185 (v16i1 (insert_subvector
4186 (v16i1 immAllZerosV),
4187 (v4i1 (extract_subvector
4188 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4189 (iPTR 0))),
4190 (iPTR 0))),
4191 (v4i1 (extract_subvector
4192 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4193 (iPTR 0))), GR8, sub_8bit>;
4194defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4195 (v8i1
4196 (extract_subvector
4197 (v16i1
4198 (insert_subvector
4199 (v16i1 immAllZerosV),
4200 (v2i1 (extract_subvector
4201 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4202 (iPTR 0))),
4203 (iPTR 0))),
4204 (iPTR 0))),
4205 (v2i1 (extract_subvector
4206 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4207 (iPTR 0))), GR8, sub_8bit>;
4208
Ayman Musa46af8f92016-11-13 14:29:32 +00004209defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4210 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004211defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4212 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4213defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4214 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004215
Craig Topper1ee19ae2018-05-10 21:49:16 +00004216defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4217 (v16i1 (insert_subvector
4218 (v16i1 immAllZerosV),
4219 (v4i1 (extract_subvector
4220 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4221 (iPTR 0))),
4222 (iPTR 0))),
4223 (v4i1 (extract_subvector
4224 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4225 (iPTR 0))), GR8, sub_8bit>;
4226defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4227 (v8i1
4228 (extract_subvector
4229 (v16i1
4230 (insert_subvector
4231 (v16i1 immAllZerosV),
4232 (v2i1 (extract_subvector
4233 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4234 (iPTR 0))),
4235 (iPTR 0))),
4236 (iPTR 0))),
4237 (v2i1 (extract_subvector
4238 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4239 (iPTR 0))), GR8, sub_8bit>;
4240
Craig Topper74ed0872016-05-18 06:55:59 +00004241def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004242 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrk
4243 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004244 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004245 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004246
Craig Topperbe996bd2018-07-12 00:54:40 +00004247def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), fp32imm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004248 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrkz VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4249 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004250
Craig Topper74ed0872016-05-18 06:55:59 +00004251def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004252 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrk
4253 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004254 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004255 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256
Craig Topperbe996bd2018-07-12 00:54:40 +00004257def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), fpimm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004258 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrkz VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4259 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004260
Craig Topper916d0cf2018-06-18 01:28:05 +00004261let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004262 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004263 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004264 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004265 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004266 FoldGenData<"VMOVSSZrr">,
4267 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004268
Craig Topper916d0cf2018-06-18 01:28:05 +00004269 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004270 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4271 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004272 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004273 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004274 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004275 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004276 FoldGenData<"VMOVSSZrrk">,
4277 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004278
4279 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004280 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004281 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004282 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004283 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004284 FoldGenData<"VMOVSSZrrkz">,
4285 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004286
Simon Pilgrim64fff142017-07-16 18:37:23 +00004287 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004288 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004289 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004290 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004291 FoldGenData<"VMOVSDZrr">,
4292 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004293
Craig Topper916d0cf2018-06-18 01:28:05 +00004294 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004295 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4296 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004297 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004298 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004299 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004300 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004301 VEX_W, FoldGenData<"VMOVSDZrrk">,
4302 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004303
Simon Pilgrim64fff142017-07-16 18:37:23 +00004304 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4305 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004306 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004307 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004308 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004309 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004310 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4311 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004312}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313
Craig Topper916d0cf2018-06-18 01:28:05 +00004314def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4315 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4316def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4317 "$dst {${mask}}, $src1, $src2}",
4318 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4319 VR128X:$src1, VR128X:$src2), 0>;
4320def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4321 "$dst {${mask}} {z}, $src1, $src2}",
4322 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4323 VR128X:$src1, VR128X:$src2), 0>;
4324def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4325 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4326def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4327 "$dst {${mask}}, $src1, $src2}",
4328 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4329 VR128X:$src1, VR128X:$src2), 0>;
4330def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4331 "$dst {${mask}} {z}, $src1, $src2}",
4332 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4333 VR128X:$src1, VR128X:$src2), 0>;
4334
Craig Topperf0b16442018-07-14 02:05:08 +00004335let Predicates = [HasAVX512, OptForSize] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004337 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004338 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004339 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340
4341 // Move low f32 and clear high bits.
4342 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4343 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004344 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4345 (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4347 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004348 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4349 (v4i32 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004350
4351 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4352 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004353 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4354 (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004355 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004356 (SUBREG_TO_REG (i32 0),
4357 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4358 (v2i64 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004359
Craig Topper600685d2016-08-13 05:33:12 +00004360 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4361 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004362 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4363 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004364 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4365 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004366 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4367 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368
Craig Topperec003832018-07-15 18:51:08 +00004369 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4370 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004371 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4372 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004373
4374 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004375 (SUBREG_TO_REG (i32 0),
4376 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4377 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004378
4379}
4380
4381// Use 128-bit blends for OptForSpeed since BLENDs have better throughput than
4382// VMOVSS/SD. Unfortunately, loses the ability to use XMM16-31.
4383let Predicates = [HasAVX512, OptForSpeed] in {
4384 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4385 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004386 (v4f32 (VBLENDPSrri (v4f32 (V_SET0)),
4387 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)),
4388 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004389 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4390 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004391 (v4i32 (VPBLENDWrri (v4i32 (V_SET0)),
4392 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)),
4393 (i8 3))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004394
4395 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4396 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004397 (v2f64 (VBLENDPDrri (v2f64 (V_SET0)),
4398 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)),
4399 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004400 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
4401 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004402 (v2i64 (VPBLENDWrri (v2i64 (V_SET0)),
4403 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)),
4404 (i8 0xf))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004405}
4406
4407let Predicates = [HasAVX512] in {
4408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409 // MOVSSrm zeros the high parts of the register; represent this
4410 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4411 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4412 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004413 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4414 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004415 def : Pat<(v4f32 (X86vzload addr:$src)),
4416 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417
4418 // MOVSDrm zeros the high parts of the register; represent this
4419 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4420 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4421 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004422 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4423 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4424 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4425 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4426 def : Pat<(v2f64 (X86vzload addr:$src)),
4427 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4428
4429 // Represent the same patterns above but in the form they appear for
4430 // 256-bit types
4431 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4432 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004433 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4435 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4436 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004437 def : Pat<(v8f32 (X86vzload addr:$src)),
4438 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4440 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4441 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004442 def : Pat<(v4f64 (X86vzload addr:$src)),
4443 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004444
4445 // Represent the same patterns above but in the form they appear for
4446 // 512-bit types
4447 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4448 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004449 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004450 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4451 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4452 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004453 def : Pat<(v16f32 (X86vzload addr:$src)),
4454 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004455 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4456 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4457 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004458 def : Pat<(v8f64 (X86vzload addr:$src)),
4459 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004460
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004461 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4462 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004463 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004466 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004467 addr:$dst),
4468 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Craig Topperf0b16442018-07-14 02:05:08 +00004469}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004471let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4473 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004474 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004475 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004476 (v2i64 VR128X:$src))))]>,
4477 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004478}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480let Predicates = [HasAVX512] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00004481 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4482 (VMOVDI2PDIZrr GR32:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004483
Craig Topper27c77fe2018-07-10 22:23:54 +00004484 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4485 (VMOV64toPQIZrr GR64:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004486
Craig Topper27c77fe2018-07-10 22:23:54 +00004487 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4488 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004489 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004490
Craig Topper27c77fe2018-07-10 22:23:54 +00004491 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4492 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004493 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
Craig Topper27c77fe2018-07-10 22:23:54 +00004496 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4497 (VMOVDI2PDIZrm addr:$src)>;
4498 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4499 (VMOVDI2PDIZrm addr:$src)>;
4500 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4501 (VMOVDI2PDIZrm addr:$src)>;
4502 def : Pat<(v4i32 (X86vzload addr:$src)),
4503 (VMOVDI2PDIZrm addr:$src)>;
4504 def : Pat<(v8i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004505 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004506 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
4507 (VMOVQI2PQIZrm addr:$src)>;
4508 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
4509 (VMOVZPQILo2PQIZrr VR128X:$src)>;
4510 def : Pat<(v2i64 (X86vzload addr:$src)),
4511 (VMOVQI2PQIZrm addr:$src)>;
4512 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004513 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4516 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4517 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004518 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004519 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4520 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004521 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004522
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004523 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004524 def : Pat<(v16i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004525 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004526 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004527 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004529
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004531// AVX-512 - Non-temporals
4532//===----------------------------------------------------------------------===//
4533
Simon Pilgrimead11e42018-05-11 12:46:54 +00004534def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4535 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4536 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4537 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004538
Simon Pilgrimead11e42018-05-11 12:46:54 +00004539let Predicates = [HasVLX] in {
4540 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4541 (ins i256mem:$src),
4542 "vmovntdqa\t{$src, $dst|$dst, $src}",
4543 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4544 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4545
4546 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4547 (ins i128mem:$src),
4548 "vmovntdqa\t{$src, $dst|$dst, $src}",
4549 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4550 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004551}
4552
Igor Bregerd3341f52016-01-20 13:11:47 +00004553multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004554 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004555 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004556 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004557 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004558 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004559 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004560 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004561}
4562
Igor Bregerd3341f52016-01-20 13:11:47 +00004563multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004564 AVX512VLVectorVTInfo VTInfo,
4565 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004566 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004567 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004568
Igor Bregerd3341f52016-01-20 13:11:47 +00004569 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004570 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4571 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004572 }
4573}
4574
Simon Pilgrimead11e42018-05-11 12:46:54 +00004575defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004576 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004577defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004578 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004579defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004580 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004581
Craig Topper707c89c2016-05-08 23:43:17 +00004582let Predicates = [HasAVX512], AddedComplexity = 400 in {
4583 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4584 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4585 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4586 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4587 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4588 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004589
4590 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4591 (VMOVNTDQAZrm addr:$src)>;
4592 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4593 (VMOVNTDQAZrm addr:$src)>;
4594 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4595 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004596}
4597
Craig Topperc41320d2016-05-08 23:08:45 +00004598let Predicates = [HasVLX], AddedComplexity = 400 in {
4599 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4600 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4601 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4602 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4603 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4604 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4605
Simon Pilgrim9a896232016-06-07 13:34:24 +00004606 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4607 (VMOVNTDQAZ256rm addr:$src)>;
4608 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4609 (VMOVNTDQAZ256rm addr:$src)>;
4610 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4611 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004612
Craig Topperc41320d2016-05-08 23:08:45 +00004613 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4614 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4615 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4616 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4617 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4618 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004619
4620 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4621 (VMOVNTDQAZ128rm addr:$src)>;
4622 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4623 (VMOVNTDQAZ128rm addr:$src)>;
4624 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4625 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004626}
4627
Adam Nemet7f62b232014-06-10 16:39:53 +00004628//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629// AVX-512 - Integer arithmetic
4630//
4631multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004632 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004633 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004634 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004635 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004636 "$src2, $src1", "$src1, $src2",
4637 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004638 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004639 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004640
Craig Toppere1cac152016-06-07 07:27:54 +00004641 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4642 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4643 "$src2, $src1", "$src1, $src2",
4644 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004645 (bitconvert (_.LdFrag addr:$src2))))>,
4646 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004647 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004648}
4649
4650multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004651 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004652 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004653 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004654 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4655 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4656 "${src2}"##_.BroadcastStr##", $src1",
4657 "$src1, ${src2}"##_.BroadcastStr,
4658 (_.VT (OpNode _.RC:$src1,
4659 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004660 (_.ScalarLdFrag addr:$src2))))>,
4661 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004662 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004663}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004664
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004665multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004666 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004667 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004668 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004669 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004670 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004671 IsCommutable>, EVEX_V512;
4672
4673 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004674 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4675 sched.YMM, IsCommutable>, EVEX_V256;
4676 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4677 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004678 }
4679}
4680
Robert Khasanov545d1b72014-10-14 14:36:19 +00004681multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004682 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004683 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004684 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004685 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004686 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004687 IsCommutable>, EVEX_V512;
4688
4689 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004690 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4691 sched.YMM, IsCommutable>, EVEX_V256;
4692 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4693 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004694 }
4695}
4696
4697multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004698 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004699 bit IsCommutable = 0> {
4700 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004701 sched, prd, IsCommutable>,
4702 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004703}
4704
4705multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004706 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004707 bit IsCommutable = 0> {
4708 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004709 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004710}
4711
4712multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004713 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004714 bit IsCommutable = 0> {
4715 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004716 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4717 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004718}
4719
4720multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004721 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004722 bit IsCommutable = 0> {
4723 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004724 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4725 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004726}
4727
4728multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004729 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004730 Predicate prd, bit IsCommutable = 0> {
4731 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004732 IsCommutable>;
4733
Simon Pilgrim21e89792018-04-13 14:36:59 +00004734 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004735 IsCommutable>;
4736}
4737
4738multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004739 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004740 Predicate prd, bit IsCommutable = 0> {
4741 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004742 IsCommutable>;
4743
Simon Pilgrim21e89792018-04-13 14:36:59 +00004744 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004745 IsCommutable>;
4746}
4747
4748multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4749 bits<8> opc_d, bits<8> opc_q,
4750 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004751 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004752 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004753 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004754 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004755 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004756 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004757}
4758
Simon Pilgrim21e89792018-04-13 14:36:59 +00004759multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4760 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004761 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004762 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4763 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004764 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004765 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004766 "$src2, $src1","$src1, $src2",
4767 (_Dst.VT (OpNode
4768 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004769 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004770 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004771 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004772 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4773 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4774 "$src2, $src1", "$src1, $src2",
4775 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004776 (bitconvert (_Src.LdFrag addr:$src2))))>,
4777 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004778 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004779
4780 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004781 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004782 OpcodeStr,
4783 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004784 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004785 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4786 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004787 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4788 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004789 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790}
4791
Robert Khasanov545d1b72014-10-14 14:36:19 +00004792defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004793 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004794defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004795 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004796defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004797 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004798defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004799 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004800defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004801 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004802defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004803 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004804defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004805 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004806defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004807 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004808defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004809 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4810 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004811defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004812 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004813defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004814 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004815defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4816 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004817defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004818 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004819defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004820 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004821defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004822 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004823
Simon Pilgrim21e89792018-04-13 14:36:59 +00004824multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004825 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004826 AVX512VLVectorVTInfo _SrcVTInfo,
4827 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004828 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4829 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004830 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004831 _SrcVTInfo.info512, _DstVTInfo.info512,
4832 v8i64_info, IsCommutable>,
4833 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4834 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004835 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004836 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004837 v4i64x_info, IsCommutable>,
4838 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004839 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004840 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004841 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004842 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4843 }
Michael Liao66233b72015-08-06 09:06:20 +00004844}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004845
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004846defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004847 avx512vl_i8_info, avx512vl_i8_info,
4848 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004849
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004850multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004851 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004852 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004853 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4854 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4855 OpcodeStr,
4856 "${src2}"##_Src.BroadcastStr##", $src1",
4857 "$src1, ${src2}"##_Src.BroadcastStr,
4858 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4859 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004860 (_Src.ScalarLdFrag addr:$src2))))))>,
4861 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004862 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004863}
4864
Michael Liao66233b72015-08-06 09:06:20 +00004865multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4866 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004867 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004868 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004869 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004870 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004871 "$src2, $src1","$src1, $src2",
4872 (_Dst.VT (OpNode
4873 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004874 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004875 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004876 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004877 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4878 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4879 "$src2, $src1", "$src1, $src2",
4880 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004881 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004882 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004883 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004884}
4885
4886multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4887 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004888 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004889 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004890 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004891 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004892 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004893 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004894 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004895 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004896 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004897 v16i16x_info, SchedWriteShuffle.YMM>,
4898 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004899 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004900 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004901 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004902 v8i16x_info, SchedWriteShuffle.XMM>,
4903 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004904 }
4905}
4906multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4907 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004908 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004909 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4910 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004911 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004912 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004913 v32i8x_info, SchedWriteShuffle.YMM>,
4914 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004915 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004916 v16i8x_info, SchedWriteShuffle.XMM>,
4917 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004918 }
4919}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004920
4921multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4922 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004923 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004924 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004925 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004926 _Dst.info512, SchedWriteVecIMul.ZMM,
4927 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004928 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004929 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004930 _Dst.info256, SchedWriteVecIMul.YMM,
4931 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004932 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004933 _Dst.info128, SchedWriteVecIMul.XMM,
4934 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004935 }
4936}
4937
Craig Topperb6da6542016-05-01 17:38:32 +00004938defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4939defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4940defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4941defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004942
Craig Topper5acb5a12016-05-01 06:24:57 +00004943defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004944 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004945defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004946 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004947
Igor Bregerf2460112015-07-26 14:41:44 +00004948defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004949 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004950defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004951 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004952defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004953 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004954defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4955 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4956 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004957
Igor Bregerf2460112015-07-26 14:41:44 +00004958defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004959 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004960defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004961 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004962defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004963 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004964defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
4965 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4966 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004967
Igor Bregerf2460112015-07-26 14:41:44 +00004968defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004969 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004970defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004971 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004972defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004973 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004974defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
4975 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4976 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004977
Igor Bregerf2460112015-07-26 14:41:44 +00004978defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004979 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004980defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004981 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004982defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004983 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004984defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
4985 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4986 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00004987
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004988// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4989let Predicates = [HasDQI, NoVLX] in {
4990 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4991 (EXTRACT_SUBREG
4992 (VPMULLQZrr
4993 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4994 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4995 sub_ymm)>;
4996
4997 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4998 (EXTRACT_SUBREG
4999 (VPMULLQZrr
5000 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5001 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5002 sub_xmm)>;
5003}
5004
Craig Topper4520d4f2017-12-04 07:21:01 +00005005// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5006let Predicates = [HasDQI, NoVLX] in {
5007 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5008 (EXTRACT_SUBREG
5009 (VPMULLQZrr
5010 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5011 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5012 sub_ymm)>;
5013
5014 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5015 (EXTRACT_SUBREG
5016 (VPMULLQZrr
5017 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5018 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5019 sub_xmm)>;
5020}
5021
5022multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
5023 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
5024 (EXTRACT_SUBREG
5025 (Instr
5026 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5027 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5028 sub_ymm)>;
5029
5030 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
5031 (EXTRACT_SUBREG
5032 (Instr
5033 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5034 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5035 sub_xmm)>;
5036}
5037
Craig Topper694c73a2018-01-01 01:11:32 +00005038let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005039 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5040 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5041 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5042 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5043}
5044
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005045//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005046// AVX-512 Logical Instructions
5047//===----------------------------------------------------------------------===//
5048
Craig Topperafce0ba2017-08-30 16:38:33 +00005049// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5050// be set to null_frag for 32-bit elements.
5051multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5052 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005053 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
5054 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005055 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005056 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5057 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5058 "$src2, $src1", "$src1, $src2",
5059 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5060 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005061 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5062 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005063 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005064 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005065
Craig Topperafce0ba2017-08-30 16:38:33 +00005066 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005067 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5068 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5069 "$src2, $src1", "$src1, $src2",
5070 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5071 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005072 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005073 (bitconvert (_.LdFrag addr:$src2))))))>,
5074 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005075 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005076}
5077
Craig Topperafce0ba2017-08-30 16:38:33 +00005078// OpNodeMsk is the OpNode to use where element size is important. So use
5079// for all of the broadcast patterns.
5080multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5081 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005082 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00005083 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00005084 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005085 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005086 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5087 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5088 "${src2}"##_.BroadcastStr##", $src1",
5089 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005090 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005091 (bitconvert
5092 (_.VT (X86VBroadcast
5093 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005094 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005095 (bitconvert
5096 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005097 (_.ScalarLdFrag addr:$src2))))))))>,
5098 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005099 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005100}
5101
Craig Topperafce0ba2017-08-30 16:38:33 +00005102multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5103 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005104 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005105 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005106 bit IsCommutable = 0> {
5107 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005108 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005109 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00005110
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005111 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005112 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005113 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005114 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005115 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005116 }
5117}
5118
Craig Topperabe80cc2016-08-28 06:06:28 +00005119multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005120 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005121 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005122 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005123 avx512vl_i64_info, IsCommutable>,
5124 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005125 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005126 avx512vl_i32_info, IsCommutable>,
5127 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005128}
5129
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005130defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5131 SchedWriteVecLogic, 1>;
5132defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5133 SchedWriteVecLogic, 1>;
5134defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5135 SchedWriteVecLogic, 1>;
5136defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5137 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138
5139//===----------------------------------------------------------------------===//
5140// AVX-512 FP arithmetic
5141//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005142
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005143multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005144 SDNode OpNode, SDNode VecNode,
5145 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005146 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005147 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5148 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5149 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005150 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005151 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005152 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005153
5154 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005155 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005156 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005157 (_.VT (VecNode _.RC:$src1,
5158 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005159 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005160 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005161 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005162 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005163 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005164 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005165 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005166 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005167 let isCommutable = IsCommutable;
5168 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005169 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005170 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005171 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5172 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005173 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005174 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005175 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005176 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177}
5178
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005179multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005180 SDNode VecNode, X86FoldableSchedWrite sched,
5181 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005182 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005183 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005184 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5185 "$rc, $src2, $src1", "$src1, $src2, $rc",
5186 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005187 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005188 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005190multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005191 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005192 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005193 let ExeDomain = _.ExeDomain in {
5194 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5195 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5196 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005197 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005198 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005199
5200 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5201 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5202 "$src2, $src1", "$src1, $src2",
5203 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005204 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005205 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005206
5207 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5208 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5209 (ins _.FRC:$src1, _.FRC:$src2),
5210 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005211 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005212 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005213 let isCommutable = IsCommutable;
5214 }
5215 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5216 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5217 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5218 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005219 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005220 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005221 }
5222
Craig Topperda7e78e2017-12-10 04:07:28 +00005223 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005224 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005225 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005226 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005227 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005228 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005229 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005230}
5231
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005232multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005233 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005234 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005235 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005236 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005237 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005238 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005239 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5240 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005241 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005242 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005243 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005244 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5245}
5246
5247multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005248 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005249 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005250 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005251 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005252 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005253 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005254 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005255 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5256}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005257defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005258 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005259defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005260 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005261defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005262 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005263defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005264 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005265defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005266 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005267defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005268 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005269
5270// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5271// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5272multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005273 X86VectorVTInfo _, SDNode OpNode,
5274 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005275 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005276 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5277 (ins _.FRC:$src1, _.FRC:$src2),
5278 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005279 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005280 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005281 let isCommutable = 1;
5282 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005283 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5284 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5285 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5286 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005287 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005288 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005289 }
5290}
5291defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005292 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5293 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005294
5295defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005296 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5297 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005298
5299defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005300 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5301 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005302
5303defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005304 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5305 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005306
Craig Topper375aa902016-12-19 00:42:28 +00005307multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005308 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper92ea7a72018-07-18 07:31:32 +00005309 bit IsCommutable,
5310 bit IsKZCommutable = IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005311 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005312 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5313 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5314 "$src2, $src1", "$src1, $src2",
Craig Topper92ea7a72018-07-18 07:31:32 +00005315 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable, 0,
5316 IsKZCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005317 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005318 let mayLoad = 1 in {
5319 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5320 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5321 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005322 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005323 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005324 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5325 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5326 "${src2}"##_.BroadcastStr##", $src1",
5327 "$src1, ${src2}"##_.BroadcastStr,
5328 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005329 (_.ScalarLdFrag addr:$src2))))>,
5330 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005331 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005332 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005333 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005334}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005335
Simon Pilgrim21e89792018-04-13 14:36:59 +00005336multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5337 SDPatternOperator OpNodeRnd,
5338 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005339 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005340 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005341 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5342 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005343 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005344 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005345}
5346
Simon Pilgrim21e89792018-04-13 14:36:59 +00005347multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5348 SDPatternOperator OpNodeRnd,
5349 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005350 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005351 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005352 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5353 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005354 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005355 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005356}
5357
Craig Topper375aa902016-12-19 00:42:28 +00005358multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005359 Predicate prd, X86SchedWriteSizes sched,
Craig Topper92ea7a72018-07-18 07:31:32 +00005360 bit IsCommutable = 0,
5361 bit IsPD128Commutable = IsCommutable> {
Craig Topperdb290662016-05-01 05:57:06 +00005362 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005363 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005364 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005365 EVEX_CD8<32, CD8VF>;
5366 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005367 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005368 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005369 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005370
Robert Khasanov595e5982014-10-29 15:43:02 +00005371 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005372 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005373 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005374 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005375 EVEX_CD8<32, CD8VF>;
5376 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005377 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005378 EVEX_CD8<32, CD8VF>;
5379 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper92ea7a72018-07-18 07:31:32 +00005380 sched.PD.XMM, IsPD128Commutable,
5381 IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005382 EVEX_CD8<64, CD8VF>;
5383 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005384 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005385 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005386 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005387}
5388
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005389multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005390 X86SchedWriteSizes sched> {
5391 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005392 v16f32_info>,
5393 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005394 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005395 v8f64_info>,
5396 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005397}
5398
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005399multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005400 X86SchedWriteSizes sched> {
5401 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005402 v16f32_info>,
5403 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005404 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005405 v8f64_info>,
5406 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005407}
5408
Craig Topper9433f972016-08-02 06:16:53 +00005409defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005410 SchedWriteFAddSizes, 1>,
5411 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005412defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005413 SchedWriteFMulSizes, 1>,
5414 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005415defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005416 SchedWriteFAddSizes>,
5417 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005418defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005419 SchedWriteFDivSizes>,
5420 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005421defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005422 SchedWriteFCmpSizes, 0>,
5423 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005424defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005425 SchedWriteFCmpSizes, 0>,
5426 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005427let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005428 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005429 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005430 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005431 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005432}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005433defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005434 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005435defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005436 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005437defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005438 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005439defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005440 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005441
Craig Topper8f6827c2016-08-31 05:37:52 +00005442// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005443multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5444 X86VectorVTInfo _, Predicate prd> {
5445let Predicates = [prd] in {
5446 // Masked register-register logical operations.
5447 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5448 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5449 _.RC:$src0)),
5450 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5451 _.RC:$src1, _.RC:$src2)>;
5452 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5453 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5454 _.ImmAllZerosV)),
5455 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5456 _.RC:$src2)>;
5457 // Masked register-memory logical operations.
5458 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5459 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5460 (load addr:$src2)))),
5461 _.RC:$src0)),
5462 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5463 _.RC:$src1, addr:$src2)>;
5464 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5465 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5466 _.ImmAllZerosV)),
5467 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5468 addr:$src2)>;
5469 // Register-broadcast logical operations.
5470 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5471 (bitconvert (_.VT (X86VBroadcast
5472 (_.ScalarLdFrag addr:$src2)))))),
5473 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5474 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5475 (bitconvert
5476 (_.i64VT (OpNode _.RC:$src1,
5477 (bitconvert (_.VT
5478 (X86VBroadcast
5479 (_.ScalarLdFrag addr:$src2))))))),
5480 _.RC:$src0)),
5481 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5482 _.RC:$src1, addr:$src2)>;
5483 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5484 (bitconvert
5485 (_.i64VT (OpNode _.RC:$src1,
5486 (bitconvert (_.VT
5487 (X86VBroadcast
5488 (_.ScalarLdFrag addr:$src2))))))),
5489 _.ImmAllZerosV)),
5490 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5491 _.RC:$src1, addr:$src2)>;
5492}
Craig Topper8f6827c2016-08-31 05:37:52 +00005493}
5494
Craig Topper45d65032016-09-02 05:29:13 +00005495multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5496 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5497 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5498 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5499 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5500 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5501 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005502}
5503
Craig Topper45d65032016-09-02 05:29:13 +00005504defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5505defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5506defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5507defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5508
Craig Topper2baef8f2016-12-18 04:17:00 +00005509let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005510 // Use packed logical operations for scalar ops.
5511 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005512 (COPY_TO_REGCLASS
5513 (v2f64 (VANDPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5514 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5515 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005516 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005517 (COPY_TO_REGCLASS
5518 (v2f64 (VORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5519 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5520 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005521 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005522 (COPY_TO_REGCLASS
5523 (v2f64 (VXORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5524 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5525 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005526 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005527 (COPY_TO_REGCLASS
5528 (v2f64 (VANDNPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5529 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5530 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005531
5532 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005533 (COPY_TO_REGCLASS
5534 (v4f32 (VANDPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5535 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5536 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005537 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005538 (COPY_TO_REGCLASS
5539 (v4f32 (VORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5540 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5541 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005542 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005543 (COPY_TO_REGCLASS
5544 (v4f32 (VXORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5545 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5546 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005547 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005548 (COPY_TO_REGCLASS
5549 (v4f32 (VANDNPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5550 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5551 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005552}
5553
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005554multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005555 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005556 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005557 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5558 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5559 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005560 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005561 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005562 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5563 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5564 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005565 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005566 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005567 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5568 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5569 "${src2}"##_.BroadcastStr##", $src1",
5570 "$src1, ${src2}"##_.BroadcastStr,
5571 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005572 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005573 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005574 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005575 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005576}
5577
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005578multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005579 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005580 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005581 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5582 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5583 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005584 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005585 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005586 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005587 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005588 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005589 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005590 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005591 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005592 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005593}
5594
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005595multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5596 SDNode OpNode, SDNode OpNodeScal,
5597 X86SchedWriteWidths sched> {
5598 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5599 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005600 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005601 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5602 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005603 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005604 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5605 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5606 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5607 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5608 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5609 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005610
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005611 // Define only if AVX512VL feature is present.
5612 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005613 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005614 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005615 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005616 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005617 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005618 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005619 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005620 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5621 }
5622}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005623defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005624 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005625
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005626//===----------------------------------------------------------------------===//
5627// AVX-512 VPTESTM instructions
5628//===----------------------------------------------------------------------===//
5629
Craig Topper15d69732018-01-28 00:56:30 +00005630multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005631 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005632 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005633 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005634 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005635 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5636 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5637 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005638 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005639 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005640 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005641 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5642 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5643 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005644 (OpNode (bitconvert
5645 (_.i64VT (and _.RC:$src1,
5646 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005647 _.ImmAllZerosV)>,
5648 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005649 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005650 }
Craig Topper15d69732018-01-28 00:56:30 +00005651
5652 // Patterns for compare with 0 that just use the same source twice.
5653 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005654 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005655 _.RC:$src, _.RC:$src))>;
5656
5657 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005658 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005659 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005660}
5661
Craig Topper15d69732018-01-28 00:56:30 +00005662multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005663 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005664 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005665 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5666 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5667 "${src2}"##_.BroadcastStr##", $src1",
5668 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005669 (OpNode (and _.RC:$src1,
5670 (X86VBroadcast
5671 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005672 _.ImmAllZerosV)>,
5673 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005674 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005675}
Igor Bregerfca0a342016-01-28 13:19:25 +00005676
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005677// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005678multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005679 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005680 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5681 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005682 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005683 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005684 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5685 _.RC:$src1, _.SubRegIdx),
5686 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5687 _.RC:$src2, _.SubRegIdx)),
5688 _.KRC))>;
5689
5690 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005691 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5692 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005693 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005694 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005695 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5696 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5697 _.RC:$src1, _.SubRegIdx),
5698 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5699 _.RC:$src2, _.SubRegIdx)),
5700 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005701
5702 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5703 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005704 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005705 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5706 _.RC:$src, _.SubRegIdx),
5707 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5708 _.RC:$src, _.SubRegIdx)),
5709 _.KRC))>;
5710
5711 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5712 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005713 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005714 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5715 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5716 _.RC:$src, _.SubRegIdx),
5717 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5718 _.RC:$src, _.SubRegIdx)),
5719 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005720}
5721
Craig Topper15d69732018-01-28 00:56:30 +00005722multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005723 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005724 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005725 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005726 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005727
5728 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005729 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005730 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005731 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005732 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005733 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005734 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005735 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5736 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005737 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005738}
5739
Craig Topper15d69732018-01-28 00:56:30 +00005740multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005741 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005742 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005743 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005744 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005745 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005746}
5747
5748multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005749 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005750 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005751 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005752 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005753 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005754 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005755 }
5756 let Predicates = [HasVLX, HasBWI] in {
5757
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005758 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005759 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005760 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005761 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005762 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005763 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005764 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005765 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005766 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005767
Igor Bregerfca0a342016-01-28 13:19:25 +00005768 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005769 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5770 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5771 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5772 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005773 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005774}
5775
Craig Topper9471a7c2018-02-19 19:23:31 +00005776// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5777// as commutable here because we already canonicalized all zeros vectors to the
5778// RHS during lowering.
5779def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005780 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005781def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005782 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005783
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005784multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005785 PatFrag OpNode, X86SchedWriteWidths sched> :
5786 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005787 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005788
Craig Topper15d69732018-01-28 00:56:30 +00005789defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005790 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005791defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005792 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005793
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794//===----------------------------------------------------------------------===//
5795// AVX-512 Shift instructions
5796//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005797
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005799 string OpcodeStr, SDNode OpNode,
5800 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005801 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005802 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005803 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005804 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005805 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005806 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005807 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005808 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005809 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005810 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005811 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005812 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005813 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005814}
5815
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005816multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005817 string OpcodeStr, SDNode OpNode,
5818 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005819 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005820 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5821 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5822 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005823 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00005824 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005825}
5826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005827multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005828 X86FoldableSchedWrite sched, ValueType SrcVT,
5829 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005830 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005831 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005832 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5833 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5834 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005835 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005836 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005837 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5838 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5839 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005840 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5841 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005842 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005843 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005844}
5845
Cameron McInally5fb084e2014-12-11 17:13:05 +00005846multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005847 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005848 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5849 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005850 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005851 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5852 bc_frag, VTInfo.info512>, EVEX_V512,
5853 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005854 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005855 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5856 bc_frag, VTInfo.info256>, EVEX_V256,
5857 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5858 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5859 bc_frag, VTInfo.info128>, EVEX_V128,
5860 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005861 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005862}
5863
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005864multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005865 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005866 X86SchedWriteWidths sched,
5867 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005868 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005869 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005870 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005871 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005872 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005873 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005874 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005875}
5876
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005877multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005878 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005879 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005880 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005881 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005882 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5883 sched.ZMM, VTInfo.info512>,
5884 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005885 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005886 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005887 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5888 sched.YMM, VTInfo.info256>,
5889 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005890 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005891 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5892 sched.XMM, VTInfo.info128>,
5893 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005894 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005895 }
5896}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005897
Simon Pilgrim21e89792018-04-13 14:36:59 +00005898multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5899 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005900 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005901 let Predicates = [HasBWI] in
5902 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005903 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005904 let Predicates = [HasVLX, HasBWI] in {
5905 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005906 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005907 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005908 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005909 }
5910}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005911
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005912multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005913 Format ImmFormR, Format ImmFormM,
5914 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005915 X86SchedWriteWidths sched,
5916 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005917 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005918 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005919 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005920 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005921 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005922}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005923
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005924defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005925 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005926 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005927 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005928
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005929defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005930 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005931 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005932 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005933
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005934defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00005935 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005936 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005937 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005938
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005939defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005940 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005941defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005942 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005943
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005944defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5945 SchedWriteVecShift>;
5946defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00005947 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005948defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5949 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005950
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005951// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5952let Predicates = [HasAVX512, NoVLX] in {
5953 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5954 (EXTRACT_SUBREG (v8i64
5955 (VPSRAQZrr
5956 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5957 VR128X:$src2)), sub_ymm)>;
5958
5959 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5960 (EXTRACT_SUBREG (v8i64
5961 (VPSRAQZrr
5962 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5963 VR128X:$src2)), sub_xmm)>;
5964
5965 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5966 (EXTRACT_SUBREG (v8i64
5967 (VPSRAQZri
5968 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5969 imm:$src2)), sub_ymm)>;
5970
5971 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5972 (EXTRACT_SUBREG (v8i64
5973 (VPSRAQZri
5974 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5975 imm:$src2)), sub_xmm)>;
5976}
5977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005978//===-------------------------------------------------------------------===//
5979// Variable Bit Shifts
5980//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005981
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005982multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005983 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005984 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005985 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5986 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5987 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005988 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005989 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005990 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5991 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5992 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005993 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005994 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5995 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005996 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005997 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005998}
5999
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006000multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006001 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006002 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006003 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6004 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6005 "${src2}"##_.BroadcastStr##", $src1",
6006 "$src1, ${src2}"##_.BroadcastStr,
6007 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006008 (_.ScalarLdFrag addr:$src2)))))>,
6009 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006010 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006011}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006012
Cameron McInally5fb084e2014-12-11 17:13:05 +00006013multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006014 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006015 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006016 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
6017 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006018
6019 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006020 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
6021 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
6022 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
6023 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006024 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006025}
6026
6027multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006028 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006029 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006030 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006031 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006032 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006033}
6034
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006035// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006036multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6037 SDNode OpNode, list<Predicate> p> {
6038 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006039 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006040 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006041 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006042 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006043 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6044 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6045 sub_ymm)>;
6046
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006047 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006048 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006049 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006050 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006051 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6052 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6053 sub_xmm)>;
6054 }
6055}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006056multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006057 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006058 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006059 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006060 EVEX_V512, VEX_W;
6061 let Predicates = [HasVLX, HasBWI] in {
6062
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006063 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006064 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006065 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006066 EVEX_V128, VEX_W;
6067 }
6068}
6069
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006070defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6071 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006072
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006073defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6074 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006075
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006076defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6077 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006078
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006079defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6080defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006081
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006082defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6083defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6084defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6085defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6086
Craig Topper05629d02016-07-24 07:32:45 +00006087// Special handing for handling VPSRAV intrinsics.
6088multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6089 list<Predicate> p> {
6090 let Predicates = p in {
6091 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6092 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6093 _.RC:$src2)>;
6094 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6095 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6096 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006097 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6098 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6099 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6100 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6101 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6102 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6103 _.RC:$src0)),
6104 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6105 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006106 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6107 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6108 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6109 _.RC:$src1, _.RC:$src2)>;
6110 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6111 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6112 _.ImmAllZerosV)),
6113 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6114 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006115 }
6116}
6117
6118multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6119 list<Predicate> p> :
6120 avx512_var_shift_int_lowering<InstrStr, _, p> {
6121 let Predicates = p in {
6122 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6123 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6124 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6125 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006126 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6127 (X86vsrav _.RC:$src1,
6128 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6129 _.RC:$src0)),
6130 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6131 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006132 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6133 (X86vsrav _.RC:$src1,
6134 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6135 _.ImmAllZerosV)),
6136 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6137 _.RC:$src1, addr:$src2)>;
6138 }
6139}
6140
6141defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6142defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6143defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6144defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6145defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6146defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6147defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6148defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6149defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6150
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006151// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6152let Predicates = [HasAVX512, NoVLX] in {
6153 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6154 (EXTRACT_SUBREG (v8i64
6155 (VPROLVQZrr
6156 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006157 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006158 sub_xmm)>;
6159 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6160 (EXTRACT_SUBREG (v8i64
6161 (VPROLVQZrr
6162 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006163 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006164 sub_ymm)>;
6165
6166 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6167 (EXTRACT_SUBREG (v16i32
6168 (VPROLVDZrr
6169 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006170 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006171 sub_xmm)>;
6172 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6173 (EXTRACT_SUBREG (v16i32
6174 (VPROLVDZrr
6175 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006176 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006177 sub_ymm)>;
6178
6179 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6180 (EXTRACT_SUBREG (v8i64
6181 (VPROLQZri
6182 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6183 imm:$src2)), sub_xmm)>;
6184 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6185 (EXTRACT_SUBREG (v8i64
6186 (VPROLQZri
6187 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6188 imm:$src2)), sub_ymm)>;
6189
6190 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6191 (EXTRACT_SUBREG (v16i32
6192 (VPROLDZri
6193 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6194 imm:$src2)), sub_xmm)>;
6195 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6196 (EXTRACT_SUBREG (v16i32
6197 (VPROLDZri
6198 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6199 imm:$src2)), sub_ymm)>;
6200}
6201
6202// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6203let Predicates = [HasAVX512, NoVLX] in {
6204 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6205 (EXTRACT_SUBREG (v8i64
6206 (VPRORVQZrr
6207 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006208 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006209 sub_xmm)>;
6210 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6211 (EXTRACT_SUBREG (v8i64
6212 (VPRORVQZrr
6213 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006214 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006215 sub_ymm)>;
6216
6217 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6218 (EXTRACT_SUBREG (v16i32
6219 (VPRORVDZrr
6220 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006221 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006222 sub_xmm)>;
6223 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6224 (EXTRACT_SUBREG (v16i32
6225 (VPRORVDZrr
6226 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006227 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006228 sub_ymm)>;
6229
6230 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6231 (EXTRACT_SUBREG (v8i64
6232 (VPRORQZri
6233 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6234 imm:$src2)), sub_xmm)>;
6235 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6236 (EXTRACT_SUBREG (v8i64
6237 (VPRORQZri
6238 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6239 imm:$src2)), sub_ymm)>;
6240
6241 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6242 (EXTRACT_SUBREG (v16i32
6243 (VPRORDZri
6244 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6245 imm:$src2)), sub_xmm)>;
6246 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6247 (EXTRACT_SUBREG (v16i32
6248 (VPRORDZri
6249 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6250 imm:$src2)), sub_ymm)>;
6251}
6252
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006253//===-------------------------------------------------------------------===//
6254// 1-src variable permutation VPERMW/D/Q
6255//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006256
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006257multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006258 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006259 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006260 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6261 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006262
6263 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006264 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6265 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006266}
6267
6268multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6269 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006270 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006271 let Predicates = [HasAVX512] in
6272 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006273 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006274 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006275 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006276 let Predicates = [HasAVX512, HasVLX] in
6277 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006278 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006279 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006280 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006281}
6282
Michael Zuckermand9cac592016-01-19 17:07:43 +00006283multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6284 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006285 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006286 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006287 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006288 EVEX_V512 ;
6289 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006290 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006291 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006292 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006293 EVEX_V128 ;
6294 }
6295}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006296
Michael Zuckermand9cac592016-01-19 17:07:43 +00006297defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006298 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006299defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006300 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006301
6302defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006303 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006304defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006305 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006306defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006307 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006308defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006309 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006310
6311defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006312 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006313 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6314defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006315 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006316 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006317
Igor Breger78741a12015-10-04 07:20:41 +00006318//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006319// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006320//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006321
Simon Pilgrim1401a752017-11-29 14:58:34 +00006322multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006323 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006324 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006325 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6326 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6327 "$src2, $src1", "$src1, $src2",
6328 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006329 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006330 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006331 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6332 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6333 "$src2, $src1", "$src1, $src2",
6334 (_.VT (OpNode
6335 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006336 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6337 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006338 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006339 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6340 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6341 "${src2}"##_.BroadcastStr##", $src1",
6342 "$src1, ${src2}"##_.BroadcastStr,
6343 (_.VT (OpNode
6344 _.RC:$src1,
6345 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006346 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6347 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006348 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006349}
6350
6351multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006352 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006353 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006354 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006355 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006356 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006357 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006358 }
6359 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006360 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006361 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006362 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006363 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006364 }
6365}
6366
6367multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6368 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006369 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6370 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006371 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006372 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006373 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006374}
6375
Craig Topper05948fb2016-08-02 05:11:15 +00006376let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006377defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6378 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006379let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006380defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006381 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006383//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006384// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6385//===----------------------------------------------------------------------===//
6386
6387defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006388 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006389 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6390defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006391 X86PShufhw, SchedWriteShuffle>,
6392 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006393defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006394 X86PShuflw, SchedWriteShuffle>,
6395 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006396
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006397//===----------------------------------------------------------------------===//
6398// AVX-512 - VPSHUFB
6399//===----------------------------------------------------------------------===//
6400
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006401multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006402 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006403 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006404 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6405 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006406
6407 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006408 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6409 EVEX_V256;
6410 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6411 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006412 }
6413}
6414
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006415defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6416 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006417
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006418//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006419// Move Low to High and High to Low packed FP Instructions
6420//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006421
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6423 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006424 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006425 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006426 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Craig Topper92ea7a72018-07-18 07:31:32 +00006427let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006428def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6429 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006430 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006431 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006432 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006433
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006434//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006435// VMOVHPS/PD VMOVLPS Instructions
6436// All patterns was taken from SSS implementation.
6437//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006438
Craig Topperdea0b882018-07-10 21:00:22 +00006439multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr,
6440 SDPatternOperator OpNode,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006441 X86VectorVTInfo _> {
Andrea Di Biagio483db142018-07-11 15:27:50 +00006442 let hasSideEffects = 0, mayLoad = 1, ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006443 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6444 (ins _.RC:$src1, f64mem:$src2),
6445 !strconcat(OpcodeStr,
6446 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6447 [(set _.RC:$dst,
6448 (OpNode _.RC:$src1,
6449 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006450 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006451 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006452}
6453
Craig Topper9ef92862018-07-17 20:16:18 +00006454// No patterns for MOVLPS/MOVHPS as the Movlhps node should only be created in
6455// SSE1. And MOVLPS pattern is even more complex.
6456defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006457 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006458defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006459 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
Craig Topperdea0b882018-07-10 21:00:22 +00006460defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006461 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper9187bca2018-07-17 16:24:33 +00006462defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movsd,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006463 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6464
6465let Predicates = [HasAVX512] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006466 // VMOVHPD patterns
6467 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006468 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6469 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006470}
6471
Simon Pilgrimd749b322018-05-18 13:13:59 +00006472let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006473def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6474 (ins f64mem:$dst, VR128X:$src),
6475 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006476 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006477 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6478 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006479 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006480 EVEX, EVEX_CD8<32, CD8VT2>;
6481def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6482 (ins f64mem:$dst, VR128X:$src),
6483 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006484 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006485 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006486 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006487 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6488def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6489 (ins f64mem:$dst, VR128X:$src),
6490 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006491 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006492 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006493 EVEX, EVEX_CD8<32, CD8VT2>;
6494def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6495 (ins f64mem:$dst, VR128X:$src),
6496 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006497 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006498 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006499 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006500} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006501
Igor Bregerb6b27af2015-11-10 07:09:07 +00006502let Predicates = [HasAVX512] in {
6503 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006504 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006505 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6506 (iPTR 0))), addr:$dst),
6507 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006508}
6509//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006510// FMA - Fused Multiply Operations
6511//
Adam Nemet26371ce2014-10-24 00:02:55 +00006512
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006513multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006514 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006515 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006516 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006517 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006518 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006519 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006520 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006521 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006522
Craig Toppere1cac152016-06-07 07:27:54 +00006523 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6524 (ins _.RC:$src2, _.MemOp:$src3),
6525 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006526 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006527 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006528
Craig Toppere1cac152016-06-07 07:27:54 +00006529 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6530 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6531 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6532 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006533 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006534 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006535 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006536 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006537}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006538
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006539multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006540 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006541 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006542 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006543 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006544 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6545 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006546 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006547 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006548}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006549
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006550multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006551 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6552 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006553 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006554 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006555 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006556 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006557 _.info512, Suff>,
6558 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006559 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006560 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006561 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006562 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006563 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006564 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006565 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006566 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568}
6569
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006570multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006571 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006572 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006573 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006574 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006575 SchedWriteFMA, avx512vl_f64_info, "PD">,
6576 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006577}
6578
Craig Topperaf0b9922017-09-04 06:59:50 +00006579defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006580defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6581defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6582defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6583defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6584defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6585
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006586
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006587multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006588 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006589 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006590 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006591 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6592 (ins _.RC:$src2, _.RC:$src3),
6593 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006594 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006595 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006596
Craig Toppere1cac152016-06-07 07:27:54 +00006597 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6598 (ins _.RC:$src2, _.MemOp:$src3),
6599 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006600 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006601 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006602
Craig Toppere1cac152016-06-07 07:27:54 +00006603 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6604 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6605 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6606 "$src2, ${src3}"##_.BroadcastStr,
6607 (_.VT (OpNode _.RC:$src2,
6608 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006609 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006610 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006611 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006612}
6613
6614multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006615 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006616 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006617 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006618 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6619 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6620 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006621 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006622 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006623 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006624}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006625
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006626multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006627 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6628 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006629 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006630 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006631 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006632 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006633 _.info512, Suff>,
6634 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006635 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006636 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006637 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006638 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006639 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006640 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006641 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006642 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006643 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006644}
6645
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006646multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006647 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006648 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006649 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006650 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006651 SchedWriteFMA, avx512vl_f64_info, "PD">,
6652 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006653}
6654
Craig Topperaf0b9922017-09-04 06:59:50 +00006655defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006656defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6657defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6658defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6659defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6660defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6661
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006662multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006663 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006664 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006665 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006666 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006667 (ins _.RC:$src2, _.RC:$src3),
6668 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006669 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006670 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006671
Craig Topper69e22782017-09-04 07:35:05 +00006672 // Pattern is 312 order so that the load is in a different place from the
6673 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006674 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006675 (ins _.RC:$src2, _.MemOp:$src3),
6676 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006677 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006678 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006679
Craig Topper69e22782017-09-04 07:35:05 +00006680 // Pattern is 312 order so that the load is in a different place from the
6681 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006682 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006683 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6684 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6685 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006686 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006687 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006688 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006689 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006690}
6691
6692multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006693 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006694 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006695 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006696 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006697 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6698 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006699 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006700 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006701 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006702}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006703
6704multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006705 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6706 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006707 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006708 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006709 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006710 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006711 _.info512, Suff>,
6712 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006713 }
6714 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006715 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006716 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006717 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006718 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006719 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006720 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6721 }
6722}
6723
6724multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006725 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006726 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006727 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006728 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006729 SchedWriteFMA, avx512vl_f64_info, "PD">,
6730 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006731}
6732
Craig Topperaf0b9922017-09-04 06:59:50 +00006733defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006734defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6735defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6736defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6737defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6738defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006739
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006740// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006741multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006742 dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006743let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006744 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6745 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00006746 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006747 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006748
Craig Topper73347ec2018-07-12 03:42:41 +00006749 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00006750 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006751 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00006752 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006753 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006754
6755 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6756 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper73347ec2018-07-12 03:42:41 +00006757 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006758 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006759
Craig Toppereafdbec2016-08-13 06:48:41 +00006760 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006761 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006762 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6763 !strconcat(OpcodeStr,
6764 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006765 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006766 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006767 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6768 !strconcat(OpcodeStr,
6769 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006770 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006771
6772 def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
6773 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc),
6774 !strconcat(OpcodeStr,
6775 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6776 !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC,
6777 Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006778 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006779}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006780}
Igor Breger15820b02015-07-01 13:24:28 +00006781
6782multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006783 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
Craig Topper73347ec2018-07-12 03:42:41 +00006784 X86VectorVTInfo _, string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006785 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006786 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006787 // Operands for intrinsic are in 123 order to preserve passthu
6788 // semantics.
Igor Breger15820b02015-07-01 13:24:28 +00006789 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6790 _.FRC:$src3))),
6791 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006792 (_.ScalarLdFrag addr:$src3)))),
6793 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1,
6794 _.FRC:$src3, (i32 imm:$rc)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006795
Craig Topperb16598d2017-09-01 07:58:16 +00006796 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00006797 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6798 _.FRC:$src1))),
6799 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006800 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))),
6801 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3,
6802 _.FRC:$src1, (i32 imm:$rc)))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006803
Craig Toppereec768b2017-09-06 03:35:58 +00006804 // One pattern is 312 order so that the load is in a different place from the
6805 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006806 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00006807 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6808 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006809 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006810 _.FRC:$src1, _.FRC:$src2))),
6811 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3,
6812 _.FRC:$src2, (i32 imm:$rc)))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006813 }
Igor Breger15820b02015-07-01 13:24:28 +00006814}
6815
6816multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper73347ec2018-07-12 03:42:41 +00006817 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd> {
Igor Breger15820b02015-07-01 13:24:28 +00006818 let Predicates = [HasAVX512] in {
6819 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00006820 OpNodeRnd, f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006821 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006822 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00006823 OpNodeRnd, f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006824 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006825 }
6826}
6827
Craig Topper73347ec2018-07-12 03:42:41 +00006828defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
6829defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
6830defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
6831defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006832
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006833multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix,
6834 string Suffix, SDNode Move,
6835 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006836 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006837 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6838 (Op _.FRC:$src2,
6839 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6840 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006841 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006842 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6843 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006844
Craig Topper5989db02018-05-29 22:52:09 +00006845 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006846 (Op _.FRC:$src2, _.FRC:$src3,
6847 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6848 (!cast<I>(Prefix#"231"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006849 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6850 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topper034adf22018-07-12 00:29:56 +00006851
6852 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper77edbff2018-07-06 18:47:55 +00006853 (Op _.FRC:$src2,
6854 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6855 (_.ScalarLdFrag addr:$src3)))))),
6856 (!cast<I>(Prefix#"213"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006857 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00006858 addr:$src3)>;
6859
6860 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6861 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6862 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))),
6863 (!cast<I>(Prefix#"132"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006864 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00006865 addr:$src3)>;
6866
Craig Topper77edbff2018-07-06 18:47:55 +00006867 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006868 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6869 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6870 (!cast<I>(Prefix#"231"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006871 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper034adf22018-07-12 00:29:56 +00006872 addr:$src3)>;
6873
6874 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006875 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006876 (Op _.FRC:$src2,
6877 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6878 _.FRC:$src3),
6879 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006880 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006881 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006882 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6883 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006884
Craig Topper5989db02018-05-29 22:52:09 +00006885 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006886 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006887 (Op _.FRC:$src2,
6888 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6889 (_.ScalarLdFrag addr:$src3)),
6890 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6891 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk")
6892 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006893 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006894
6895 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6896 (X86selects VK1WM:$mask,
6897 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6898 (_.ScalarLdFrag addr:$src3), _.FRC:$src2),
6899 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6900 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk")
6901 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006902 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006903
6904 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6905 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006906 (Op _.FRC:$src2, _.FRC:$src3,
6907 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6908 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006909 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006910 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006911 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6912 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006913
Craig Topper5989db02018-05-29 22:52:09 +00006914 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006915 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006916 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6917 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6918 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6919 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk")
6920 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006921 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006922
6923 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6924 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006925 (Op _.FRC:$src2,
6926 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6927 _.FRC:$src3),
6928 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006929 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006930 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006931 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6932 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006933
6934 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6935 (X86selects VK1WM:$mask,
6936 (Op _.FRC:$src2, _.FRC:$src3,
6937 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6938 (_.EltVT ZeroFP)))))),
6939 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz")
6940 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006941 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6942 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006943
6944 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6945 (X86selects VK1WM:$mask,
6946 (Op _.FRC:$src2,
6947 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6948 (_.ScalarLdFrag addr:$src3)),
6949 (_.EltVT ZeroFP)))))),
6950 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz")
6951 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006952 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006953
6954 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6955 (X86selects VK1WM:$mask,
6956 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6957 _.FRC:$src2, (_.ScalarLdFrag addr:$src3)),
6958 (_.EltVT ZeroFP)))))),
6959 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz")
6960 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006961 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006962
6963 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6964 (X86selects VK1WM:$mask,
6965 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6966 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6967 (_.EltVT ZeroFP)))))),
6968 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz")
6969 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006970 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006971
6972 // Patterns with rounding mode.
6973 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6974 (RndOp _.FRC:$src2,
6975 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6976 _.FRC:$src3, (i32 imm:$rc)))))),
6977 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006978 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6979 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006980
6981 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006982 (RndOp _.FRC:$src2, _.FRC:$src3,
6983 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6984 (i32 imm:$rc)))))),
6985 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006986 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6987 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topper034adf22018-07-12 00:29:56 +00006988
6989 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006990 (X86selects VK1WM:$mask,
6991 (RndOp _.FRC:$src2,
6992 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6993 _.FRC:$src3, (i32 imm:$rc)),
6994 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6995 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk")
6996 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006997 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6998 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006999
7000 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7001 (X86selects VK1WM:$mask,
7002 (RndOp _.FRC:$src2, _.FRC:$src3,
7003 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7004 (i32 imm:$rc)),
7005 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7006 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk")
7007 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007008 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7009 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007010
7011 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7012 (X86selects VK1WM:$mask,
7013 (RndOp _.FRC:$src2,
7014 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7015 _.FRC:$src3, (i32 imm:$rc)),
7016 (_.EltVT ZeroFP)))))),
7017 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz")
7018 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007019 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7020 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007021
7022 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7023 (X86selects VK1WM:$mask,
7024 (RndOp _.FRC:$src2, _.FRC:$src3,
7025 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7026 (i32 imm:$rc)),
7027 (_.EltVT ZeroFP)))))),
7028 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz")
7029 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007030 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7031 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007032 }
7033}
7034
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007035defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS",
7036 X86Movss, v4f32x_info, fp32imm0>;
7037defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS",
7038 X86Movss, v4f32x_info, fp32imm0>;
7039defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS",
7040 X86Movss, v4f32x_info, fp32imm0>;
7041defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS",
7042 X86Movss, v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007043
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007044defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD",
7045 X86Movsd, v2f64x_info, fp64imm0>;
7046defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD",
7047 X86Movsd, v2f64x_info, fp64imm0>;
7048defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD",
7049 X86Movsd, v2f64x_info, fp64imm0>;
7050defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD",
7051 X86Movsd, v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007052
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007053//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00007054// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
7055//===----------------------------------------------------------------------===//
7056let Constraints = "$src1 = $dst" in {
7057multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007058 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00007059 // NOTE: The SDNode have the multiply operands first with the add last.
7060 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00007061 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007062 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7063 (ins _.RC:$src2, _.RC:$src3),
7064 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007065 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007066 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007067
Craig Toppere1cac152016-06-07 07:27:54 +00007068 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7069 (ins _.RC:$src2, _.MemOp:$src3),
7070 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007071 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007072 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007073
Craig Toppere1cac152016-06-07 07:27:54 +00007074 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7075 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7076 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7077 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00007078 (OpNode _.RC:$src2,
7079 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007080 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007081 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00007082 }
Asaf Badouh655822a2016-01-25 11:14:24 +00007083}
7084} // Constraints = "$src1 = $dst"
7085
7086multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007087 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00007088 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007089 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007090 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7091 }
7092 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007093 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007094 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007095 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007096 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7097 }
7098}
7099
7100defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007101 SchedWriteVecIMul, avx512vl_i64_info>,
7102 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007103defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007104 SchedWriteVecIMul, avx512vl_i64_info>,
7105 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007106
7107//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007108// AVX-512 Scalar convert from sign integer to float/double
7109//===----------------------------------------------------------------------===//
7110
Simon Pilgrim21e89792018-04-13 14:36:59 +00007111multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007112 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7113 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007114 let hasSideEffects = 0 in {
7115 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7116 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007117 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007118 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007119 let mayLoad = 1 in
7120 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7121 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007122 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007123 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007124 } // hasSideEffects = 0
7125 let isCodeGenOnly = 1 in {
7126 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7127 (ins DstVT.RC:$src1, SrcRC:$src2),
7128 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7129 [(set DstVT.RC:$dst,
7130 (OpNode (DstVT.VT DstVT.RC:$src1),
7131 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007132 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007133 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007134
7135 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7136 (ins DstVT.RC:$src1, x86memop:$src2),
7137 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7138 [(set DstVT.RC:$dst,
7139 (OpNode (DstVT.VT DstVT.RC:$src1),
7140 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007141 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007142 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007143 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007144}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007145
Simon Pilgrim21e89792018-04-13 14:36:59 +00007146multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7147 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7148 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007149 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7150 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007151 !strconcat(asm,
7152 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007153 [(set DstVT.RC:$dst,
7154 (OpNode (DstVT.VT DstVT.RC:$src1),
7155 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007156 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007157 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007158}
7159
Simon Pilgrim21e89792018-04-13 14:36:59 +00007160multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7161 X86FoldableSchedWrite sched,
7162 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7163 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7164 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7165 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007166 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007167}
7168
Andrew Trick15a47742013-10-09 05:11:10 +00007169let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007170defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007171 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7172 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007173defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007174 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7175 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007176defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007177 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7178 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007179defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007180 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7181 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007182
Craig Topper8f85ad12016-11-14 02:46:58 +00007183def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007184 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007185def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007186 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007187
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007188def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7189 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7190def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007191 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007192def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7193 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7194def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007195 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007196
7197def : Pat<(f32 (sint_to_fp GR32:$src)),
7198 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7199def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007200 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007201def : Pat<(f64 (sint_to_fp GR32:$src)),
7202 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7203def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007204 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7205
Simon Pilgrim5647e892018-05-16 10:53:45 +00007206defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007207 v4f32x_info, i32mem, loadi32,
7208 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007209defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007210 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7211 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007212defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007213 i32mem, loadi32, "cvtusi2sd{l}">,
7214 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007215defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007216 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7217 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007218
Craig Topper8f85ad12016-11-14 02:46:58 +00007219def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007220 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007221def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007222 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007223
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007224def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7225 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7226def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7227 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7228def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7229 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7230def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7231 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7232
7233def : Pat<(f32 (uint_to_fp GR32:$src)),
7234 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7235def : Pat<(f32 (uint_to_fp GR64:$src)),
7236 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7237def : Pat<(f64 (uint_to_fp GR32:$src)),
7238 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7239def : Pat<(f64 (uint_to_fp GR64:$src)),
7240 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007241}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007242
7243//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007244// AVX-512 Scalar convert from float/double to integer
7245//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007246
7247multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7248 X86VectorVTInfo DstVT, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007249 SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007250 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007251 string aliasStr,
7252 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007253 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007254 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007255 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007256 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007257 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007258 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007259 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Craig Topper633fe982018-08-15 01:23:00 +00007260 [(set DstVT.RC:$dst, (OpNodeRnd (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007261 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007262 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007263 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007264 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007265 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007266 [(set DstVT.RC:$dst, (OpNode
Craig Topper633fe982018-08-15 01:23:00 +00007267 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007268 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007269
7270 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007271 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007272 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007273 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007274 } // Predicates = [HasAVX512]
7275}
7276
7277multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7278 X86VectorVTInfo DstVT, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007279 SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007280 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007281 string aliasStr> :
Craig Topper633fe982018-08-15 01:23:00 +00007282 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, OpNodeRnd, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007283 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007284 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7285 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007286 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007287 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007288}
Asaf Badouh2744d212015-09-20 14:31:19 +00007289
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007290// Convert float/double to signed/unsigned int 32/64
Craig Topper633fe982018-08-15 01:23:00 +00007291defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,X86cvts2si,
7292 X86cvts2siRnd, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007293 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007294defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, X86cvts2si,
7295 X86cvts2siRnd, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007296 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007297defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info, X86cvts2usi,
7298 X86cvts2usiRnd, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007299 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007300defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info, X86cvts2usi,
7301 X86cvts2usiRnd, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007302 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007303defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, X86cvts2si,
7304 X86cvts2siRnd, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007305 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007306defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, X86cvts2si,
7307 X86cvts2siRnd, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007308 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007309defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info, X86cvts2usi,
7310 X86cvts2usiRnd, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007311 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper633fe982018-08-15 01:23:00 +00007312defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info, X86cvts2usi,
7313 X86cvts2usiRnd, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007314 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007315
Elad Cohen0c260102017-01-11 09:11:48 +00007316// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7317// which produce unnecessary vmovs{s,d} instructions
7318let Predicates = [HasAVX512] in {
7319def : Pat<(v4f32 (X86Movss
7320 (v4f32 VR128X:$dst),
7321 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7322 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7323
7324def : Pat<(v4f32 (X86Movss
7325 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007326 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7327 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7328
7329def : Pat<(v4f32 (X86Movss
7330 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007331 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7332 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7333
Craig Topper38b713d2018-05-13 01:54:33 +00007334def : Pat<(v4f32 (X86Movss
7335 (v4f32 VR128X:$dst),
7336 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7337 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7338
Elad Cohen0c260102017-01-11 09:11:48 +00007339def : Pat<(v2f64 (X86Movsd
7340 (v2f64 VR128X:$dst),
7341 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7342 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7343
7344def : Pat<(v2f64 (X86Movsd
7345 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007346 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7347 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7348
7349def : Pat<(v2f64 (X86Movsd
7350 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007351 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7352 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007353
7354def : Pat<(v2f64 (X86Movsd
7355 (v2f64 VR128X:$dst),
7356 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7357 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007358
7359def : Pat<(v4f32 (X86Movss
7360 (v4f32 VR128X:$dst),
7361 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7362 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7363
7364def : Pat<(v4f32 (X86Movss
7365 (v4f32 VR128X:$dst),
7366 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7367 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7368
7369def : Pat<(v4f32 (X86Movss
7370 (v4f32 VR128X:$dst),
7371 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7372 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7373
7374def : Pat<(v4f32 (X86Movss
7375 (v4f32 VR128X:$dst),
7376 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7377 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7378
7379def : Pat<(v2f64 (X86Movsd
7380 (v2f64 VR128X:$dst),
7381 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7382 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7383
7384def : Pat<(v2f64 (X86Movsd
7385 (v2f64 VR128X:$dst),
7386 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7387 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7388
7389def : Pat<(v2f64 (X86Movsd
7390 (v2f64 VR128X:$dst),
7391 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7392 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7393
7394def : Pat<(v2f64 (X86Movsd
7395 (v2f64 VR128X:$dst),
7396 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7397 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007398} // Predicates = [HasAVX512]
7399
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007400// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007401multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7402 X86VectorVTInfo _DstRC, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007403 SDNode OpNodeInt, SDNode OpNodeRnd,
7404 X86FoldableSchedWrite sched, string aliasStr,
7405 bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007406let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007407 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007408 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007409 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007410 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007411 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007412 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007413 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007414 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007415 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007416 }
7417
7418 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7419 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007420 [(set _DstRC.RC:$dst, (OpNodeInt (_SrcRC.VT _SrcRC.RC:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007421 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007422 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7423 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7424 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007425 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007426 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007427 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007428 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7429 (ins _SrcRC.IntScalarMemOp:$src),
7430 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper633fe982018-08-15 01:23:00 +00007431 [(set _DstRC.RC:$dst,
7432 (OpNodeInt (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007433 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007434
Igor Bregerc59b3a22016-08-03 10:58:05 +00007435 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007436 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007437 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007438 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007439} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007440}
7441
Craig Topper61d8a602018-01-06 21:27:25 +00007442multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7443 X86VectorVTInfo _SrcRC,
7444 X86VectorVTInfo _DstRC, SDNode OpNode,
Craig Topper633fe982018-08-15 01:23:00 +00007445 SDNode OpNodeInt, SDNode OpNodeRnd,
7446 X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007447 string aliasStr> :
Craig Topper633fe982018-08-15 01:23:00 +00007448 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeInt, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007449 aliasStr, 0> {
7450let Predicates = [HasAVX512] in {
7451 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7452 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007453 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007454}
7455}
Asaf Badouh2744d212015-09-20 14:31:19 +00007456
Igor Bregerc59b3a22016-08-03 10:58:05 +00007457defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007458 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSS2I,
7459 "{l}">, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007460defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007461 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSS2I,
7462 "{q}">, VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007463defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007464 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSD2I,
7465 "{l}">, XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007466defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007467 fp_to_sint, X86cvtts2Int, X86cvtts2IntRnd, WriteCvtSD2I,
7468 "{q}">, VEX_W, XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007469
Craig Topper61d8a602018-01-06 21:27:25 +00007470defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007471 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSS2I,
7472 "{l}">, XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007473defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007474 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSS2I,
7475 "{q}">, XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007476defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007477 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSD2I,
7478 "{l}">, XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007479defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Craig Topper633fe982018-08-15 01:23:00 +00007480 fp_to_uint, X86cvtts2UInt, X86cvtts2UIntRnd, WriteCvtSD2I,
7481 "{q}">, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007482
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007483//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007484// AVX-512 Convert form float to double and back
7485//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007486
Asaf Badouh2744d212015-09-20 14:31:19 +00007487multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007488 X86VectorVTInfo _Src, SDNode OpNode,
7489 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007490 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007491 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007492 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007493 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007494 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007495 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007496 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007497 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007498 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007499 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007500 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007501 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007502 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007503 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007504 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007505
Craig Topperd2011e32017-02-25 18:43:42 +00007506 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7507 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7508 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007509 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007510 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007511 let mayLoad = 1 in
7512 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7513 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007514 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007515 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007516 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007517}
7518
Asaf Badouh2744d212015-09-20 14:31:19 +00007519// Scalar Coversion with SAE - suppress all exceptions
7520multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007521 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7522 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007523 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007524 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007525 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007526 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007527 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007528 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007529 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007530}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007531
Asaf Badouh2744d212015-09-20 14:31:19 +00007532// Scalar Conversion with rounding control (RC)
7533multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007534 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7535 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007536 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007537 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007538 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007539 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007540 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007541 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007542 EVEX_B, EVEX_RC;
7543}
Craig Toppera02e3942016-09-23 06:24:43 +00007544multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007545 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007546 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007547 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007548 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007549 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007550 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007551 }
7552}
7553
Simon Pilgrim21e89792018-04-13 14:36:59 +00007554multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7555 X86FoldableSchedWrite sched,
7556 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007557 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007558 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7559 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007560 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007561 }
7562}
Craig Toppera02e3942016-09-23 06:24:43 +00007563defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007564 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007565 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007566defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007567 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007568 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007569
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007570def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007571 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007572 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007573def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007574 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007575 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007576
7577def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007578 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007579 Requires<[HasAVX512, OptForSize]>;
7580
Asaf Badouh2744d212015-09-20 14:31:19 +00007581def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007582 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007583 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007584
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007585def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007586 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007587 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007588
7589def : Pat<(v4f32 (X86Movss
7590 (v4f32 VR128X:$dst),
7591 (v4f32 (scalar_to_vector
7592 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007593 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007594 Requires<[HasAVX512]>;
7595
7596def : Pat<(v2f64 (X86Movsd
7597 (v2f64 VR128X:$dst),
7598 (v2f64 (scalar_to_vector
7599 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007600 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007601 Requires<[HasAVX512]>;
7602
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007603//===----------------------------------------------------------------------===//
7604// AVX-512 Vector convert from signed/unsigned integer to float/double
7605// and from float/double to signed/unsigned integer
7606//===----------------------------------------------------------------------===//
7607
7608multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007609 X86VectorVTInfo _Src, SDNode OpNode,
7610 X86FoldableSchedWrite sched,
7611 string Broadcast = _.BroadcastStr,
7612 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007613
7614 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7615 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007616 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007617 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007618
7619 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007620 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007621 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007622 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007623 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007624
7625 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007626 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007627 "${src}"##Broadcast, "${src}"##Broadcast,
7628 (_.VT (OpNode (_Src.VT
7629 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007630 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007631 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007632}
7633// Coversion with SAE - suppress all exceptions
7634multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007635 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007636 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007637 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7638 (ins _Src.RC:$src), OpcodeStr,
7639 "{sae}, $src", "$src, {sae}",
7640 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007641 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007642 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007643}
7644
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007645// Conversion with rounding control (RC)
7646multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007647 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007648 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007649 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7650 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7651 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007652 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007653 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007654}
7655
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007656// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007657multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007658 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007659 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007660 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007661 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007662 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007663 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007664 }
7665 let Predicates = [HasVLX] in {
7666 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007667 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007668 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007669 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007670 }
7671}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007672
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007673// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007674multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007675 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007676 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007677 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007678 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007679 }
7680 let Predicates = [HasVLX] in {
7681 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007682 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007683 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007684 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007685
7686 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7687 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7688 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007689 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007690 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7691 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7692 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007693 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007694 }
7695}
7696
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007697defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007698 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007699defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007700 PS, EVEX_CD8<32, CD8VH>;
7701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007702def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7703 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007704
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007705let Predicates = [HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00007706 def : Pat<(X86vzmovl (v2f64 (bitconvert
7707 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7708 (VCVTPD2PSZ128rr VR128X:$src)>;
7709 def : Pat<(X86vzmovl (v2f64 (bitconvert
7710 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7711 (VCVTPD2PSZ128rm addr:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007712 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7713 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007714 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7715 (VCVTPS2PDZ256rm addr:$src)>;
7716}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007717
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007718// Convert Signed/Unsigned Doubleword to Double
7719multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007720 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007721 // No rounding in this op
7722 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007723 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007724 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007725
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007726 let Predicates = [HasVLX] in {
7727 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007728 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007729 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007730 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007731 }
7732}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007733
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007734// Convert Signed/Unsigned Doubleword to Float
7735multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007736 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007737 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007738 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007739 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007740 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007741 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007742
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007743 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007744 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007745 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007746 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007747 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007748 }
7749}
7750
7751// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007752multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007753 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007754 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007755 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007756 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007757 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007758 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007759 }
7760 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007761 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007762 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007763 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007764 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007765 }
7766}
7767
7768// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007769multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007770 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007771 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007772 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007773 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007774 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007775 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007776 }
7777 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007778 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007779 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007780 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007781 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007782 }
7783}
7784
7785// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007786multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007787 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007788 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007789 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007790 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007791 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007792 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007793 }
7794 let Predicates = [HasVLX] in {
7795 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007796 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007797 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7798 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007799 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00007800 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007801 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007802 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007803
7804 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7805 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7806 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007807 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007808 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7809 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7810 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007811 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007812 }
7813}
7814
7815// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007816multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007817 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007818 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007819 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007820 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007821 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007822 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007823 }
7824 let Predicates = [HasVLX] in {
7825 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7826 // memory forms of these instructions in Asm Parcer. They have the same
7827 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7828 // due to the same reason.
7829 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007830 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007832 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007833
7834 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7835 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7836 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007837 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007838 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7839 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7840 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007841 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007842 }
7843}
7844
7845// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007846multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007847 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007848 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007849 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007850 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007851 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007852 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007853 }
7854 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007855 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007856 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007857 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007858 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007859 }
7860}
7861
7862// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007863multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007864 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007865 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007866 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007867 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007868 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007869 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007870 }
7871 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007872 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007873 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007874 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007875 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007876 }
7877}
7878
7879// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007880multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007881 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007882 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007883 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007884 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007885 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007886 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007887 }
7888 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007889 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007890 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007891 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007892 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007893 }
7894}
7895
7896// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007897multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007898 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007899 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007900 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007901 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007902 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007903 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007904 }
7905 let Predicates = [HasDQI, HasVLX] in {
7906 // Explicitly specified broadcast string, since we take only 2 elements
7907 // from v4f32x_info source
7908 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007909 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007910 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007911 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007912 }
7913}
7914
7915// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007916multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007917 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007918 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007919 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007920 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007921 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007922 }
7923 let Predicates = [HasDQI, HasVLX] in {
7924 // Explicitly specified broadcast string, since we take only 2 elements
7925 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00007926 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007927 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007928 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007929 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007930 }
7931}
7932
7933// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007934multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007935 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007936 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007937 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007938 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007939 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007940 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007941 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007942 }
7943 let Predicates = [HasDQI, HasVLX] in {
7944 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7945 // memory forms of these instructions in Asm Parcer. They have the same
7946 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7947 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007948 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00007949 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
7950 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007951 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007952 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
7953 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00007954
7955 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7956 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7957 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007958 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007959 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7960 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7961 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007962 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007963 }
7964}
7965
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007966defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007967 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007968
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007969defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007970 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007971 PS, EVEX_CD8<32, CD8VF>;
7972
Craig Topperb2552e12018-06-14 03:16:58 +00007973defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007974 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007975 XS, EVEX_CD8<32, CD8VF>;
7976
Craig Topperb2552e12018-06-14 03:16:58 +00007977defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007978 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007979 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7980
Craig Topperb2552e12018-06-14 03:16:58 +00007981defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007982 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007983 EVEX_CD8<32, CD8VF>;
7984
Craig Topperb2552e12018-06-14 03:16:58 +00007985defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
7986 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007987 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007988
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007989defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007990 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007991 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007992
7993defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007994 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007995 EVEX_CD8<32, CD8VF>;
7996
Craig Topper19e04b62016-05-19 06:13:58 +00007997defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007998 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007999 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008000
Craig Topper19e04b62016-05-19 06:13:58 +00008001defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008002 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008003 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008004
Craig Topper19e04b62016-05-19 06:13:58 +00008005defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008006 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008007 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008008
Craig Topper19e04b62016-05-19 06:13:58 +00008009defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008010 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008011 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008012
Craig Topper19e04b62016-05-19 06:13:58 +00008013defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008014 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008015 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008016
Craig Topper19e04b62016-05-19 06:13:58 +00008017defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008018 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008019 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008020
Craig Topper19e04b62016-05-19 06:13:58 +00008021defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008022 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008023 PD, EVEX_CD8<64, CD8VF>;
8024
Craig Topper19e04b62016-05-19 06:13:58 +00008025defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008026 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008027 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008028
Craig Topperb2552e12018-06-14 03:16:58 +00008029defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008030 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008031 PD, EVEX_CD8<64, CD8VF>;
8032
Craig Topperb2552e12018-06-14 03:16:58 +00008033defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008034 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008035 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008036
Craig Topperb2552e12018-06-14 03:16:58 +00008037defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008038 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008039 PD, EVEX_CD8<64, CD8VF>;
8040
Craig Topperb2552e12018-06-14 03:16:58 +00008041defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008042 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008043 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008044
8045defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008046 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008047 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008048
8049defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008050 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008051 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008052
Simon Pilgrima3af7962016-11-24 12:13:46 +00008053defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008054 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008055 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008056
Simon Pilgrima3af7962016-11-24 12:13:46 +00008057defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008058 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008059 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008060
Craig Topperb2552e12018-06-14 03:16:58 +00008061let Predicates = [HasAVX512] in {
8062 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
8063 (VCVTTPS2DQZrr VR512:$src)>;
8064 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
8065 (VCVTTPS2DQZrm addr:$src)>;
8066
8067 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
8068 (VCVTTPS2UDQZrr VR512:$src)>;
8069 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
8070 (VCVTTPS2UDQZrm addr:$src)>;
8071
8072 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
8073 (VCVTTPD2DQZrr VR512:$src)>;
8074 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8075 (VCVTTPD2DQZrm addr:$src)>;
8076
8077 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8078 (VCVTTPD2UDQZrr VR512:$src)>;
8079 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8080 (VCVTTPD2UDQZrm addr:$src)>;
8081}
8082
8083let Predicates = [HasVLX] in {
8084 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8085 (VCVTTPS2DQZ128rr VR128X:$src)>;
8086 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8087 (VCVTTPS2DQZ128rm addr:$src)>;
8088
8089 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8090 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8091 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8092 (VCVTTPS2UDQZ128rm addr:$src)>;
8093
8094 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8095 (VCVTTPS2DQZ256rr VR256X:$src)>;
8096 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8097 (VCVTTPS2DQZ256rm addr:$src)>;
8098
8099 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8100 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8101 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8102 (VCVTTPS2UDQZ256rm addr:$src)>;
8103
8104 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8105 (VCVTTPD2DQZ256rr VR256X:$src)>;
8106 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8107 (VCVTTPD2DQZ256rm addr:$src)>;
8108
8109 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8110 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8111 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8112 (VCVTTPD2UDQZ256rm addr:$src)>;
8113}
8114
8115let Predicates = [HasDQI] in {
8116 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8117 (VCVTTPS2QQZrr VR256X:$src)>;
8118 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8119 (VCVTTPS2QQZrm addr:$src)>;
8120
8121 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8122 (VCVTTPS2UQQZrr VR256X:$src)>;
8123 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8124 (VCVTTPS2UQQZrm addr:$src)>;
8125
8126 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8127 (VCVTTPD2QQZrr VR512:$src)>;
8128 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8129 (VCVTTPD2QQZrm addr:$src)>;
8130
8131 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8132 (VCVTTPD2UQQZrr VR512:$src)>;
8133 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8134 (VCVTTPD2UQQZrm addr:$src)>;
8135}
8136
8137let Predicates = [HasDQI, HasVLX] in {
8138 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8139 (VCVTTPS2QQZ256rr VR128X:$src)>;
8140 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8141 (VCVTTPS2QQZ256rm addr:$src)>;
8142
8143 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8144 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8145 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8146 (VCVTTPS2UQQZ256rm addr:$src)>;
8147
8148 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8149 (VCVTTPD2QQZ128rr VR128X:$src)>;
8150 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8151 (VCVTTPD2QQZ128rm addr:$src)>;
8152
8153 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8154 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8155 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8156 (VCVTTPD2UQQZ128rm addr:$src)>;
8157
8158 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8159 (VCVTTPD2QQZ256rr VR256X:$src)>;
8160 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8161 (VCVTTPD2QQZ256rm addr:$src)>;
8162
8163 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8164 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8165 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8166 (VCVTTPD2UQQZ256rm addr:$src)>;
8167}
8168
Craig Toppere38c57a2015-11-27 05:44:02 +00008169let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008170def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008171 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008172 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8173 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008174
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008175def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8176 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008177 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8178 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008179
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008180def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8181 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008182 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8183 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008184
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008185def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8186 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008187 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8188 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008189
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008190def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8191 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008192 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8193 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008194
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008195def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8196 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008197 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8198 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008199
Simon Pilgrima3af7962016-11-24 12:13:46 +00008200def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008201 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8202 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8203 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008204}
8205
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008206let Predicates = [HasAVX512, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008207 def : Pat<(X86vzmovl (v2i64 (bitconvert
8208 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
8209 (VCVTPD2DQZ128rr VR128X:$src)>;
8210 def : Pat<(X86vzmovl (v2i64 (bitconvert
8211 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8212 (VCVTPD2DQZ128rm addr:$src)>;
8213 def : Pat<(X86vzmovl (v2i64 (bitconvert
8214 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
8215 (VCVTPD2UDQZ128rr VR128X:$src)>;
8216 def : Pat<(X86vzmovl (v2i64 (bitconvert
8217 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
8218 (VCVTTPD2DQZ128rr VR128X:$src)>;
8219 def : Pat<(X86vzmovl (v2i64 (bitconvert
8220 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8221 (VCVTTPD2DQZ128rm addr:$src)>;
8222 def : Pat<(X86vzmovl (v2i64 (bitconvert
8223 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
8224 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Craig Topperd7467472017-10-14 04:18:09 +00008225
8226 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8227 (VCVTDQ2PDZ128rm addr:$src)>;
8228 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8229 (VCVTDQ2PDZ128rm addr:$src)>;
8230
8231 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8232 (VCVTUDQ2PDZ128rm addr:$src)>;
8233 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8234 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008235}
8236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008237let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008238 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008239 (VCVTPD2PSZrm addr:$src)>;
8240 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8241 (VCVTPS2PDZrm addr:$src)>;
8242}
8243
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008244let Predicates = [HasDQI, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008245 def : Pat<(X86vzmovl (v2f64 (bitconvert
8246 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
8247 (VCVTQQ2PSZ128rr VR128X:$src)>;
8248 def : Pat<(X86vzmovl (v2f64 (bitconvert
8249 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
8250 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008251}
8252
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008253let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008254def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8255 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8256 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8257 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8258
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008259def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8260 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8261 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8262 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8263
8264def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8265 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8266 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8267 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8268
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008269def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8270 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8271 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8272 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8273
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008274def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8275 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8276 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8277 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8278
8279def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8280 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8281 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8282 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8283
8284def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8285 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8286 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8287 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8288
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008289def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8290 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8291 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8292 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8293
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008294def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8295 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8296 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8297 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8298
8299def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8300 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8301 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8302 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8303
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008304def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8305 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8306 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8307 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8308
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008309def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8310 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8311 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8312 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8313}
8314
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008315//===----------------------------------------------------------------------===//
8316// Half precision conversion instructions
8317//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008318
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008319multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008320 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008321 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008322 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8323 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008324 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008325 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008326 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8327 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8328 (X86cvtph2ps (_src.VT
8329 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008330 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008331 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008332}
8333
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008334multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008335 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008336 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8337 (ins _src.RC:$src), "vcvtph2ps",
8338 "{sae}, $src", "$src, {sae}",
8339 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008340 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008341 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008342}
8343
Craig Toppere7fb3002017-11-07 07:13:07 +00008344let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008345 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008346 WriteCvtPH2PSZ>,
8347 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008348 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008349
8350let Predicates = [HasVLX] in {
8351 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008352 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008353 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008354 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008355 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008356 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008357
8358 // Pattern match vcvtph2ps of a scalar i64 load.
8359 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8360 (VCVTPH2PSZ128rm addr:$src)>;
8361 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8362 (VCVTPH2PSZ128rm addr:$src)>;
8363 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8364 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8365 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008366}
8367
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008368multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008369 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008370 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008371 (ins _src.RC:$src1, i32u8imm:$src2),
8372 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008373 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008374 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008375 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008376 let hasSideEffects = 0, mayStore = 1 in {
8377 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8378 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008379 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008380 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008381 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8382 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008383 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008384 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008385 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008386}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008387
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008388multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8389 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008390 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008391 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008392 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008393 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008394 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008395 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008396}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008397
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008398let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008399 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008400 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8401 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008402 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008403 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008404 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8405 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008406 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008407 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8408 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008409 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008410 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008411
8412 def : Pat<(store (f64 (extractelt
8413 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8414 (iPTR 0))), addr:$dst),
8415 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8416 def : Pat<(store (i64 (extractelt
8417 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8418 (iPTR 0))), addr:$dst),
8419 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8420 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8421 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8422 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8423 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008424}
Asaf Badouh2489f352015-12-02 08:17:51 +00008425
Craig Topper9820e342016-09-20 05:44:47 +00008426// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008427let Predicates = [HasVLX] in {
8428 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8429 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8430 // configurations we support (the default). However, falling back to MXCSR is
8431 // more consistent with other instructions, which are always controlled by it.
8432 // It's encoded as 0b100.
8433 def : Pat<(fp_to_f16 FR32X:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008434 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (v8i16 (VCVTPS2PHZ128rr
8435 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4))), sub_16bit))>;
Craig Topperb3b50332016-09-19 02:53:37 +00008436
8437 def : Pat<(f16_to_fp GR16:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008438 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8439 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008440
8441 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00008442 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8443 (v8i16 (VCVTPS2PHZ128rr
8444 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008445}
8446
Asaf Badouh2489f352015-12-02 08:17:51 +00008447// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008448multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008449 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008450 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008451 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008452 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008453 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008454}
8455
8456let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008457 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008458 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008459 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008460 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008461 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008462 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008463 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008464 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8465}
8466
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008467let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8468 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008469 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008470 EVEX_CD8<32, CD8VT1>;
8471 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008472 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008473 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8474 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008475 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008476 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008477 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008478 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008479 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008480 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8481 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008482 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008483 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008484 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008485 EVEX_CD8<32, CD8VT1>;
8486 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008487 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008488 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008489
Craig Topper00265772018-01-23 21:37:51 +00008490 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008491 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008492 EVEX_CD8<32, CD8VT1>;
8493 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008494 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008495 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008497}
Michael Liao5bf95782014-12-04 05:20:33 +00008498
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008499/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008500multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008501 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008502 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008503 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8504 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8505 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008506 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008507 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008508 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008509 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008510 "$src2, $src1", "$src1, $src2",
8511 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008512 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008513 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008514}
8515}
8516
Craig Topperf43807d2018-06-15 04:42:54 +00008517defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8518 f32x_info>, EVEX_CD8<32, CD8VT1>,
8519 T8PD;
8520defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8521 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8522 T8PD;
8523defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8524 SchedWriteFRsqrt.Scl, f32x_info>,
8525 EVEX_CD8<32, CD8VT1>, T8PD;
8526defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8527 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8528 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008529
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008530/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8531multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008532 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008533 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008534 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8535 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008536 (_.VT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008537 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008538 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8539 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008540 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008541 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008542 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008543 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8544 (ins _.ScalarMemOp:$src), OpcodeStr,
8545 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008546 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008547 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008548 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008549 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008550}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008551
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008552multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008553 X86SchedWriteWidths sched> {
8554 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008555 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008556 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008557 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008558
8559 // Define only if AVX512VL feature is present.
8560 let Predicates = [HasVLX] in {
8561 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008562 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008563 EVEX_V128, EVEX_CD8<32, CD8VF>;
8564 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008565 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008566 EVEX_V256, EVEX_CD8<32, CD8VF>;
8567 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008568 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008569 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8570 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008571 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008572 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8573 }
8574}
8575
Simon Pilgrimc7088682018-05-01 18:06:07 +00008576defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8577defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008578
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008579/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008580multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008581 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008582 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008583 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8584 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8585 "$src2, $src1", "$src1, $src2",
8586 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008587 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008588 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008589
8590 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8591 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008592 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008593 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008594 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008595 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008596
8597 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008598 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008599 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008600 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008601 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008602 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008603 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008604}
8605
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008606multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008607 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008608 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8609 EVEX_CD8<32, CD8VT1>;
8610 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8611 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008612}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008613
Craig Toppere1cac152016-06-07 07:27:54 +00008614let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008615 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008616 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008617 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8618 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008619}
Igor Breger8352a0d2015-07-28 06:53:28 +00008620
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008621defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008622 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008623/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008624
8625multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008626 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008627 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008628 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8629 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008630 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008631 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008632
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008633 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8634 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008635 (OpNode (_.VT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008636 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008637 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008638 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008639
8640 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008641 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008642 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008643 (OpNode (_.VT
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008644 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008645 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008646 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008647 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008648}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008649multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008650 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008651 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008652 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8653 (ins _.RC:$src), OpcodeStr,
8654 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008655 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008656 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008657}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008658
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008659multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008660 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008661 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8662 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8663 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
8664 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8665 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8666 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008667}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008668
Asaf Badouh402ebb32015-06-03 13:41:48 +00008669multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008670 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008671 // Define only if AVX512VL feature is present.
8672 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008673 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008674 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008675 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008676 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008677 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008678 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008679 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008680 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8681 }
8682}
Michael Liao5bf95782014-12-04 05:20:33 +00008683
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008684let Predicates = [HasERI] in {
8685 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8686 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8687 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008688}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008689defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008690 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008691 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008692
Simon Pilgrim21e89792018-04-13 14:36:59 +00008693multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8694 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008695 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008696 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8697 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008698 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008699 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008700}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008701
Simon Pilgrim21e89792018-04-13 14:36:59 +00008702multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8703 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008704 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008705 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008706 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008707 (_.VT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008708 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008709 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8710 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008711 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008712 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008713 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008714 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8715 (ins _.ScalarMemOp:$src), OpcodeStr,
8716 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008717 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008718 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008719 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008720 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008721}
8722
Simon Pilgrimc7088682018-05-01 18:06:07 +00008723multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008724 X86SchedWriteSizes sched> {
8725 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8726 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008727 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008728 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8729 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008730 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8731 // Define only if AVX512VL feature is present.
8732 let Predicates = [HasVLX] in {
8733 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008734 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008735 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8736 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008737 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008738 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8739 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008740 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008741 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8742 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008743 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008744 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8745 }
8746}
8747
Simon Pilgrimc7088682018-05-01 18:06:07 +00008748multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008749 X86SchedWriteSizes sched> {
8750 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8751 sched.PS.ZMM, v16f32_info>,
8752 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8753 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8754 sched.PD.ZMM, v8f64_info>,
8755 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008756}
8757
Simon Pilgrim21e89792018-04-13 14:36:59 +00008758multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00008759 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00008760 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008761 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008762 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8763 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008764 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008765 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008766 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008767 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008768 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8769 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8770 "$src2, $src1", "$src1, $src2",
8771 (X86fsqrtRnds (_.VT _.RC:$src1),
8772 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008773 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008774 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008775 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008776 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8777 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008778 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008779 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008780 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008781 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008782
Clement Courbet41a13742018-01-15 12:05:33 +00008783 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8784 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008785 (ins _.FRC:$src1, _.FRC:$src2),
8786 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008787 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008788 let mayLoad = 1 in
8789 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008790 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8791 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008792 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008793 }
Craig Topper176f3312017-02-25 19:18:11 +00008794 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008795
Clement Courbet41a13742018-01-15 12:05:33 +00008796 let Predicates = [HasAVX512] in {
8797 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008798 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008799 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008800 }
Craig Toppereff606c2017-11-06 04:04:01 +00008801
Clement Courbet41a13742018-01-15 12:05:33 +00008802 let Predicates = [HasAVX512, OptForSize] in {
8803 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008804 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008805 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008806 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008807}
Igor Breger4c4cd782015-09-20 09:13:41 +00008808
Simon Pilgrimc7088682018-05-01 18:06:07 +00008809multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008810 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00008811 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00008812 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00008813 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00008814 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00008815}
8816
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008817defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8818 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008819
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008820defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008821
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008822multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008823 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008824 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008825 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008826 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8827 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008828 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008829 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008830 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008831
Craig Topper0ccec702017-11-11 08:24:15 +00008832 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008833 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008834 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008835 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008836 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008837 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008838
Craig Topper0ccec702017-11-11 08:24:15 +00008839 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008840 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008841 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008842 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008843 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008844 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008845 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008846
Clement Courbetda1fad32018-01-15 14:24:07 +00008847 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008848 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8849 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8850 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008851 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008852
8853 let mayLoad = 1 in
8854 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8855 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8856 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008857 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008858 }
8859 }
8860
8861 let Predicates = [HasAVX512] in {
8862 def : Pat<(ffloor _.FRC:$src),
8863 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8864 _.FRC:$src, (i32 0x9)))>;
8865 def : Pat<(fceil _.FRC:$src),
8866 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8867 _.FRC:$src, (i32 0xa)))>;
8868 def : Pat<(ftrunc _.FRC:$src),
8869 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8870 _.FRC:$src, (i32 0xb)))>;
8871 def : Pat<(frint _.FRC:$src),
8872 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8873 _.FRC:$src, (i32 0x4)))>;
8874 def : Pat<(fnearbyint _.FRC:$src),
8875 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8876 _.FRC:$src, (i32 0xc)))>;
8877 }
8878
8879 let Predicates = [HasAVX512, OptForSize] in {
8880 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8881 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8882 addr:$src, (i32 0x9)))>;
8883 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8884 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8885 addr:$src, (i32 0xa)))>;
8886 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8887 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8888 addr:$src, (i32 0xb)))>;
8889 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8890 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8891 addr:$src, (i32 0x4)))>;
8892 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8893 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8894 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008895 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008896}
8897
Craig Topperf43807d2018-06-15 04:42:54 +00008898defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
8899 SchedWriteFRnd.Scl, f32x_info>,
8900 AVX512AIi8Base, EVEX_4V,
8901 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008902
Craig Topperf43807d2018-06-15 04:42:54 +00008903defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8904 SchedWriteFRnd.Scl, f64x_info>,
8905 VEX_W, AVX512AIi8Base, EVEX_4V,
8906 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008907
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008908multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8909 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8910 dag OutMask, Predicate BasePredicate> {
8911 let Predicates = [BasePredicate] in {
8912 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8913 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8914 (extractelt _.VT:$dst, (iPTR 0))))),
8915 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8916 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8917
8918 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8919 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8920 ZeroFP))),
8921 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8922 OutMask, _.VT:$src2, _.VT:$src1)>;
8923 }
8924}
8925
Tomasz Krupabcaab532018-06-15 18:05:24 +00008926defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
8927 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
8928 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8929defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
8930 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
8931 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8932
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008933multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008934 X86VectorVTInfo _, PatLeaf ZeroFP,
8935 bits<8> ImmV, Predicate BasePredicate> {
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008936 let Predicates = [BasePredicate] in {
Craig Topperecf7c5b2018-06-25 00:05:09 +00008937 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008938 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8939 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008940 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008941 _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008942
Craig Topperecf7c5b2018-06-25 00:05:09 +00008943 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008944 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008945 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008946 VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008947 }
8948}
8949
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008950defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008951 v4f32x_info, fp32imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008952defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008953 v4f32x_info, fp32imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008954defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008955 v2f64x_info, fp64imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008956defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008957 v2f64x_info, fp64imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008958
8959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008960//-------------------------------------------------
8961// Integer truncate and extend operations
8962//-------------------------------------------------
8963
Igor Breger074a64e2015-07-24 17:24:15 +00008964multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008965 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008966 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008967 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008968 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8969 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008970 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008971 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008972
Craig Topper3a34c352018-06-12 19:59:08 +00008973 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008974 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8975 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008976 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008977 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008978
Igor Breger074a64e2015-07-24 17:24:15 +00008979 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8980 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008981 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008982 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
8983 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008984}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008985
Igor Breger074a64e2015-07-24 17:24:15 +00008986multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8987 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008988 PatFrag truncFrag, PatFrag mtruncFrag,
8989 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008990
Igor Breger074a64e2015-07-24 17:24:15 +00008991 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008992 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00008993 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008994
Igor Breger074a64e2015-07-24 17:24:15 +00008995 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8996 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008997 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00008998 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8999}
9000
Craig Topperb2868232018-01-14 08:11:36 +00009001multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009002 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00009003 AVX512VLVectorVTInfo VTSrcInfo,
9004 X86VectorVTInfo DestInfoZ128,
9005 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
9006 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
9007 X86MemOperand x86memopZ, PatFrag truncFrag,
9008 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00009009
9010 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009011 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009012 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00009013 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009014 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00009015
Simon Pilgrim21e89792018-04-13 14:36:59 +00009016 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009017 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00009018 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009019 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00009020 }
9021 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009022 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009023 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00009024 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009025 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00009026}
9027
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009028multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009029 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009030 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009031 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009032 avx512vl_i64_info, v16i8x_info, v16i8x_info,
9033 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
9034 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00009035}
9036
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009037multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009038 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009039 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009040 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009041 avx512vl_i64_info, v8i16x_info, v8i16x_info,
9042 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
9043 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009044}
9045
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009046multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009047 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009048 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009049 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009050 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9051 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9052 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009053}
9054
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009055multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009056 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009057 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009058 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009059 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9060 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9061 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009062}
9063
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009064multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009065 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009066 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009067 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009068 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9069 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9070 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009071}
9072
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009073multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009074 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009075 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9076 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009077 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009078 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9079 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009080}
9081
Simon Pilgrim21e89792018-04-13 14:36:59 +00009082defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009083 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009084defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009085 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009086defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009087 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009088
Simon Pilgrim21e89792018-04-13 14:36:59 +00009089defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009090 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009091defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009092 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009093defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009094 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009095
Simon Pilgrim21e89792018-04-13 14:36:59 +00009096defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009097 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009098defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009099 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009100defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009101 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009102
Simon Pilgrim21e89792018-04-13 14:36:59 +00009103defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009104 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009105defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009106 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009107defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009108 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009109
Simon Pilgrim21e89792018-04-13 14:36:59 +00009110defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009111 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009112defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009113 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009114defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009115 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009116
Simon Pilgrim21e89792018-04-13 14:36:59 +00009117defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009118 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009119defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009120 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009121defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009122 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009123
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009124let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009125def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009126 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009127 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009128 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009129def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009130 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009131 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009132 VR256X:$src, sub_ymm)))), sub_xmm))>;
9133}
9134
9135let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009136def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009137 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009138 VR256X:$src, sub_ymm))), sub_xmm))>;
9139}
9140
Simon Pilgrim21e89792018-04-13 14:36:59 +00009141multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009142 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009143 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009144 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009145 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9146 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009147 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009148 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009149
Craig Toppere1cac152016-06-07 07:27:54 +00009150 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9151 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009152 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009153 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009154 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009155}
9156
Simon Pilgrim21e89792018-04-13 14:36:59 +00009157multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009158 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009159 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009160 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009161 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009162 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009163 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009164
Simon Pilgrim21e89792018-04-13 14:36:59 +00009165 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009166 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009167 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009168 }
9169 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009170 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009171 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009172 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009173 }
9174}
9175
Simon Pilgrim21e89792018-04-13 14:36:59 +00009176multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009177 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009178 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009179 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009180 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009181 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009182 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009183
Simon Pilgrim21e89792018-04-13 14:36:59 +00009184 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009185 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009186 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009187 }
9188 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009189 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009190 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009191 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009192 }
9193}
9194
Simon Pilgrim21e89792018-04-13 14:36:59 +00009195multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009196 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009197 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009198 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009199 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009200 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009201 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009202
Simon Pilgrim21e89792018-04-13 14:36:59 +00009203 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009204 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009205 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009206 }
9207 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009208 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009209 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009210 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009211 }
9212}
9213
Simon Pilgrim21e89792018-04-13 14:36:59 +00009214multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009215 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009216 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009217 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009218 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009219 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009220 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009221
Simon Pilgrim21e89792018-04-13 14:36:59 +00009222 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009223 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009224 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009225 }
9226 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009227 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009228 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009229 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009230 }
9231}
9232
Simon Pilgrim21e89792018-04-13 14:36:59 +00009233multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009234 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009235 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009236 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009237 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009238 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009239 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009240
Simon Pilgrim21e89792018-04-13 14:36:59 +00009241 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009242 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009243 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009244 }
9245 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009246 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009247 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009248 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009249 }
9250}
9251
Simon Pilgrim21e89792018-04-13 14:36:59 +00009252multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009253 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009254 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009255
9256 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009257 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009258 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009259 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9260
Simon Pilgrim21e89792018-04-13 14:36:59 +00009261 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009262 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009263 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9264 }
9265 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009266 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009267 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009268 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9269 }
9270}
9271
Simon Pilgrim21e89792018-04-13 14:36:59 +00009272defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
9273defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
9274defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
9275defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
9276defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
9277defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009278
Simon Pilgrim21e89792018-04-13 14:36:59 +00009279defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
9280defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
9281defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
9282defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
9283defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
9284defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009286
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009287multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00009288 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009289 // 128-bit patterns
9290 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009291 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009292 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009293 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009294 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009295 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009296 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009297 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009298 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009299 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009300 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9301 }
9302 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009303 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009304 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009305 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009306 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009307 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009308 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009309 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009310 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9311
Craig Toppera30db992018-04-04 07:00:24 +00009312 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009313 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009314 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009315 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009316 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009317 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009318 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009319 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9320
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009321 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009322 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009323 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009324 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009325 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009326 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009327 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009328 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009329 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009330 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9331
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009332 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009333 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009334 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009335 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009336 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009337 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009338 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009339 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9340
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009341 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009342 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009343 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009344 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009345 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009346 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009347 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009348 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009349 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009350 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9351 }
9352 // 256-bit patterns
9353 let Predicates = [HasVLX, HasBWI] in {
9354 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9355 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9356 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9357 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9358 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9359 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9360 }
9361 let Predicates = [HasVLX] in {
9362 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9363 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9364 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9365 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9366 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9367 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9368 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9369 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9370
9371 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9372 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9373 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9374 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9375 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9376 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9377 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9378 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9379
9380 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9381 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9382 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9383 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9384 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9385 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9386
9387 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9388 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9389 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9390 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9391 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9392 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9393 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9394 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9395
9396 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9397 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9398 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9399 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9400 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9401 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9402 }
9403 // 512-bit patterns
9404 let Predicates = [HasBWI] in {
9405 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9406 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9407 }
9408 let Predicates = [HasAVX512] in {
9409 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9410 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9411
9412 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9413 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009414 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9415 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009416
9417 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9418 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9419
9420 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9421 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9422
9423 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9424 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9425 }
9426}
9427
Craig Toppera30db992018-04-04 07:00:24 +00009428defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9429defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009431//===----------------------------------------------------------------------===//
9432// GATHER - SCATTER Operations
9433
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009434// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009435multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009436 X86MemOperand memop, PatFrag GatherNode,
9437 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009438 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9439 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009440 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9441 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009442 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009443 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009444 [(set _.RC:$dst, MaskRC:$mask_wb,
9445 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009446 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009447 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009448}
Cameron McInally45325962014-03-26 13:50:50 +00009449
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009450multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9451 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9452 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009453 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009454 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009455 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009456let Predicates = [HasVLX] in {
9457 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009458 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009459 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009460 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009461 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009462 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009463 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009464 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009465}
Cameron McInally45325962014-03-26 13:50:50 +00009466}
9467
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009468multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9469 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009470 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009471 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009472 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009473 mgatherv8i64>, EVEX_V512;
9474let Predicates = [HasVLX] in {
9475 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009476 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009477 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009478 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009479 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009480 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009481 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009482 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009483 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009484}
Cameron McInally45325962014-03-26 13:50:50 +00009485}
Michael Liao5bf95782014-12-04 05:20:33 +00009486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009487
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009488defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9489 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9490
9491defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9492 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009493
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009494multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009495 X86MemOperand memop, PatFrag ScatterNode,
9496 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009497
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009498let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009499
Craig Topper0b590342018-01-11 06:31:28 +00009500 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9501 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009502 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009503 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009504 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9505 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009506 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9507 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009508}
9509
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009510multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9511 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9512 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009513 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009514 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009515 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009516let Predicates = [HasVLX] in {
9517 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009518 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009519 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009520 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009521 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009522 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009523 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009524 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009525}
Cameron McInally45325962014-03-26 13:50:50 +00009526}
9527
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009528multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9529 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009530 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009531 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009532 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009533 mscatterv8i64>, EVEX_V512;
9534let Predicates = [HasVLX] in {
9535 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009536 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009537 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009538 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009539 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009540 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009541 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009542 vx64xmem, mscatterv2i64, VK2WM>,
9543 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009544}
Cameron McInally45325962014-03-26 13:50:50 +00009545}
9546
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009547defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9548 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009549
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009550defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9551 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009552
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009553// prefetch
9554multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9555 RegisterClass KRC, X86MemOperand memop> {
Chandler Carruthcdf0add2018-07-16 04:17:51 +00009556 let Predicates = [HasPFI], mayLoad = 1, mayStore = 1 in
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009557 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009558 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9559 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009560}
9561
9562defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009563 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009564
9565defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009566 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009567
9568defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009569 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009570
9571defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009572 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009573
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009574defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009575 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009576
9577defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009578 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009579
9580defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009581 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009582
9583defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009584 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009585
9586defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009587 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009588
9589defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009590 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009591
9592defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009593 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009594
9595defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009596 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009597
9598defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009599 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009600
9601defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009602 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009603
9604defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009605 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009606
9607defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009608 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009609
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009610multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009611def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009612 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009613 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009614 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009615}
Michael Liao5bf95782014-12-04 05:20:33 +00009616
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009617multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9618 string OpcodeStr, Predicate prd> {
9619let Predicates = [prd] in
9620 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9621
9622 let Predicates = [prd, HasVLX] in {
9623 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9624 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9625 }
9626}
9627
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009628defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9629defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9630defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9631defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009632
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009633multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009634 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9635 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009636 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9637 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009638}
9639
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009640// Use 512bit version to implement 128/256 bit in case NoVLX.
9641multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009642 X86VectorVTInfo _,
9643 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009644
Craig Topperf090e8a2018-01-08 06:53:54 +00009645 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009646 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009647 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009648 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009649 _.RC:$src, _.SubRegIdx)),
9650 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009651}
9652
9653multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009654 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9655 let Predicates = [prd] in
9656 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9657 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009658
9659 let Predicates = [prd, HasVLX] in {
9660 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009661 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009662 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009663 EVEX_V128;
9664 }
9665 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009666 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9667 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009668 }
9669}
9670
9671defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9672 avx512vl_i8_info, HasBWI>;
9673defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9674 avx512vl_i16_info, HasBWI>, VEX_W;
9675defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9676 avx512vl_i32_info, HasDQI>;
9677defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9678 avx512vl_i64_info, HasDQI>, VEX_W;
9679
Craig Topper0321ebc2018-01-24 04:51:17 +00009680// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9681// is available, but BWI is not. We can't handle this in lowering because
9682// a target independent DAG combine likes to combine sext and trunc.
9683let Predicates = [HasDQI, NoBWI] in {
9684 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9685 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9686 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9687 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9688}
9689
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009690//===----------------------------------------------------------------------===//
9691// AVX-512 - COMPRESS and EXPAND
9692//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009693
Ayman Musad7a5ed42016-09-26 06:22:08 +00009694multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009695 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009696 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009697 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009698 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009699 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009700
Craig Toppere1cac152016-06-07 07:27:54 +00009701 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009702 def mr : AVX5128I<opc, MRMDestMem, (outs),
9703 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009704 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009705 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009706 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009707
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009708 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9709 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009710 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009711 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009712 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009713 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009714}
9715
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009716multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009717 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9718 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009719 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009720 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9721}
9722
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009723multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009724 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009725 AVX512VLVectorVTInfo VTInfo,
9726 Predicate Pred = HasAVX512> {
9727 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009728 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009729 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009730
Coby Tayree71e37cc2017-11-21 09:48:44 +00009731 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009732 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009733 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009734 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009735 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009736 }
9737}
9738
Simon Pilgrim21e89792018-04-13 14:36:59 +00009739// FIXME: Is there a better scheduler class for VPCOMPRESS?
9740defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009741 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009742defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009743 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009744defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009745 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009746defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009747 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009748
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009749// expand
9750multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009751 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009752 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009753 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009754 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009755 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009756
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009757 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9758 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9759 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009760 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009761 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009762 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009763}
9764
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009765multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009766
9767 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009768 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009769 _.KRCWM:$mask, addr:$src)>;
9770
Craig Topperaa747412018-06-01 22:28:28 +00009771 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009772 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009773 _.KRCWM:$mask, addr:$src)>;
9774
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009775 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9776 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009777 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009778 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9779}
9780
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009781multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009782 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009783 AVX512VLVectorVTInfo VTInfo,
9784 Predicate Pred = HasAVX512> {
9785 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009786 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009787 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009788
Coby Tayree71e37cc2017-11-21 09:48:44 +00009789 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009790 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009791 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009792 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009793 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009794 }
9795}
9796
Simon Pilgrim21e89792018-04-13 14:36:59 +00009797// FIXME: Is there a better scheduler class for VPEXPAND?
9798defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009799 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009800defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009801 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009802defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009803 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009804defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009805 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009806
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009807//handle instruction reg_vec1 = op(reg_vec,imm)
9808// op(mem_vec,imm)
9809// op(broadcast(eltVt),imm)
9810//all instruction created with FROUND_CURRENT
9811multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009812 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009813 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009814 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9815 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009816 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009817 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009818 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009819 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9820 (ins _.MemOp:$src1, i32u8imm:$src2),
9821 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9822 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009823 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009824 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009825 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9826 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9827 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9828 "${src1}"##_.BroadcastStr##", $src2",
9829 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009830 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009831 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009832 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009833}
9834
9835//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9836multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009837 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009838 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009839 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009840 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9841 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009842 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009843 "$src1, {sae}, $src2",
9844 (OpNode (_.VT _.RC:$src1),
9845 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009846 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009847 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009848}
9849
9850multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009851 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009852 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009853 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009854 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009855 _.info512>,
9856 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009857 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009858 }
9859 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009860 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009861 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009862 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009863 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009864 }
9865}
9866
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009867//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9868// op(reg_vec2,mem_vec,imm)
9869// op(reg_vec2,broadcast(eltVt),imm)
9870//all instruction created with FROUND_CURRENT
9871multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009872 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009873 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009874 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009875 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009876 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9877 (OpNode (_.VT _.RC:$src1),
9878 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009879 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009880 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009881 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9882 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9883 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9884 (OpNode (_.VT _.RC:$src1),
9885 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009886 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009887 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009888 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9889 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9890 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9891 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9892 (OpNode (_.VT _.RC:$src1),
9893 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009894 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009895 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009896 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009897}
9898
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009899//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9900// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009901multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009902 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009903 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009904 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009905 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9906 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9907 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9908 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9909 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009910 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009911 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009912 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9913 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9914 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9915 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9916 (SrcInfo.VT (bitconvert
9917 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009918 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009919 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009920 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009921}
9922
9923//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9924// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009925// op(reg_vec2,broadcast(eltVt),imm)
9926multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009927 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9928 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009929
Craig Topper05948fb2016-08-02 05:11:15 +00009930 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009931 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9932 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9933 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9934 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9935 (OpNode (_.VT _.RC:$src1),
9936 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009937 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009938 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009939}
9940
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009941//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9942// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009943multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009944 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009945 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009946 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009947 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009948 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9949 (OpNode (_.VT _.RC:$src1),
9950 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009951 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009952 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009953 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009954 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009955 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9956 (OpNode (_.VT _.RC:$src1),
9957 (_.VT (scalar_to_vector
9958 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009959 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009960 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009961 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009962}
9963
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009964//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9965multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009966 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009967 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009968 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009969 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009970 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009971 OpcodeStr, "$src3, {sae}, $src2, $src1",
9972 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009973 (OpNode (_.VT _.RC:$src1),
9974 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009975 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009976 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009977 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009978}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009979
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009980//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009981multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009982 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009983 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009984 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9985 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009986 OpcodeStr, "$src3, {sae}, $src2, $src1",
9987 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009988 (OpNode (_.VT _.RC:$src1),
9989 (_.VT _.RC:$src2),
9990 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009991 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009992 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009993}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009994
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009995multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009996 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009997 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009998 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009999 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10000 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010001 EVEX_V512;
10002
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010003 }
10004 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010005 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010006 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010007 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010008 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010009 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010010}
10011
Igor Breger2ae0fe32015-08-31 11:14:02 +000010012multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010013 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010014 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010015 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010016 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010017 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
10018 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010019 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010020 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010021 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010022 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010023 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
10024 }
10025}
10026
Igor Breger00d9f842015-06-08 14:03:17 +000010027multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010028 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010029 Predicate Pred = HasAVX512> {
10030 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010031 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10032 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +000010033 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010034 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010035 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
10036 EVEX_V128;
10037 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
10038 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +000010039 }
10040}
10041
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010042multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010043 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010044 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010045 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +000010046 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10047 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010048 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010049}
10050
Igor Breger1e58e8a2015-09-02 11:18:55 +000010051multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010052 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010053 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010054 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010055 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010056 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010057 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010058 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010059 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010060}
10061
Igor Breger1e58e8a2015-09-02 11:18:55 +000010062defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010063 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010064 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010065defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010066 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010067 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010068defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010069 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010070 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010071
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010072defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010073 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010074 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010075 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10076defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010077 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010078 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010079 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10080
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010081defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010082 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010083 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10084defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010085 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010086 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10087
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010088defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010089 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010090 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10091defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010092 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010093 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010094
Igor Breger1e58e8a2015-09-02 11:18:55 +000010095defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010096 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010097 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10098defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010099 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010100 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10101
Craig Topperc376a192018-07-17 05:48:48 +000010102
10103multiclass AVX512_rndscale_lowering<X86VectorVTInfo _, string Suffix> {
10104 // Register
10105 def : Pat<(_.VT (ffloor _.RC:$src)),
10106 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10107 _.RC:$src, (i32 0x9))>;
10108 def : Pat<(_.VT (fnearbyint _.RC:$src)),
10109 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10110 _.RC:$src, (i32 0xC))>;
10111 def : Pat<(_.VT (fceil _.RC:$src)),
10112 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10113 _.RC:$src, (i32 0xA))>;
10114 def : Pat<(_.VT (frint _.RC:$src)),
10115 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10116 _.RC:$src, (i32 0x4))>;
10117 def : Pat<(_.VT (ftrunc _.RC:$src)),
10118 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rri")
10119 _.RC:$src, (i32 0xB))>;
10120
10121 // Merge-masking
10122 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor _.RC:$src), _.RC:$dst)),
10123 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10124 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0x9))>;
10125 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint _.RC:$src), _.RC:$dst)),
10126 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10127 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xC))>;
10128 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil _.RC:$src), _.RC:$dst)),
10129 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10130 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xA))>;
10131 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint _.RC:$src), _.RC:$dst)),
10132 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10133 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0x4))>;
10134 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc _.RC:$src), _.RC:$dst)),
10135 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrik")
10136 _.RC:$dst, _.KRCWM:$mask, _.RC:$src, (i32 0xB))>;
10137
10138 // Zero-masking
10139 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor _.RC:$src),
10140 _.ImmAllZerosV)),
10141 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10142 _.KRCWM:$mask, _.RC:$src, (i32 0x9))>;
10143 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint _.RC:$src),
10144 _.ImmAllZerosV)),
10145 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10146 _.KRCWM:$mask, _.RC:$src, (i32 0xC))>;
10147 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil _.RC:$src),
10148 _.ImmAllZerosV)),
10149 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10150 _.KRCWM:$mask, _.RC:$src, (i32 0xA))>;
10151 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint _.RC:$src),
10152 _.ImmAllZerosV)),
10153 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10154 _.KRCWM:$mask, _.RC:$src, (i32 0x4))>;
10155 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc _.RC:$src),
10156 _.ImmAllZerosV)),
10157 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rrikz")
10158 _.KRCWM:$mask, _.RC:$src, (i32 0xB))>;
10159
10160 // Load
10161 def : Pat<(_.VT (ffloor (_.LdFrag addr:$src))),
10162 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10163 addr:$src, (i32 0x9))>;
10164 def : Pat<(_.VT (fnearbyint (_.LdFrag addr:$src))),
10165 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10166 addr:$src, (i32 0xC))>;
10167 def : Pat<(_.VT (fceil (_.LdFrag addr:$src))),
10168 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10169 addr:$src, (i32 0xA))>;
10170 def : Pat<(_.VT (frint (_.LdFrag addr:$src))),
10171 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10172 addr:$src, (i32 0x4))>;
10173 def : Pat<(_.VT (ftrunc (_.LdFrag addr:$src))),
10174 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmi")
10175 addr:$src, (i32 0xB))>;
10176
10177 // Merge-masking + load
10178 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor (_.LdFrag addr:$src)),
10179 _.RC:$dst)),
10180 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10181 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10182 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint (_.LdFrag addr:$src)),
10183 _.RC:$dst)),
10184 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10185 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10186 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil (_.LdFrag addr:$src)),
10187 _.RC:$dst)),
10188 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10189 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10190 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint (_.LdFrag addr:$src)),
10191 _.RC:$dst)),
10192 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10193 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10194 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc (_.LdFrag addr:$src)),
10195 _.RC:$dst)),
10196 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmik")
10197 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10198
10199 // Zero-masking + load
10200 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ffloor (_.LdFrag addr:$src)),
10201 _.ImmAllZerosV)),
10202 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10203 _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10204 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fnearbyint (_.LdFrag addr:$src)),
10205 _.ImmAllZerosV)),
10206 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10207 _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10208 def : Pat<(_.VT (vselect _.KRCWM:$mask, (fceil (_.LdFrag addr:$src)),
10209 _.ImmAllZerosV)),
10210 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10211 _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10212 def : Pat<(_.VT (vselect _.KRCWM:$mask, (frint (_.LdFrag addr:$src)),
10213 _.ImmAllZerosV)),
10214 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10215 _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10216 def : Pat<(_.VT (vselect _.KRCWM:$mask, (ftrunc (_.LdFrag addr:$src)),
10217 _.ImmAllZerosV)),
10218 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmikz")
10219 _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10220
10221 // Broadcast load
10222 def : Pat<(_.VT (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10223 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10224 addr:$src, (i32 0x9))>;
10225 def : Pat<(_.VT (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10226 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10227 addr:$src, (i32 0xC))>;
10228 def : Pat<(_.VT (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10229 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10230 addr:$src, (i32 0xA))>;
10231 def : Pat<(_.VT (frint (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10232 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10233 addr:$src, (i32 0x4))>;
10234 def : Pat<(_.VT (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src)))),
10235 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbi")
10236 addr:$src, (i32 0xB))>;
10237
10238 // Merge-masking + broadcast load
10239 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10240 (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10241 _.RC:$dst)),
10242 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10243 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10244 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10245 (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10246 _.RC:$dst)),
10247 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10248 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10249 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10250 (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10251 _.RC:$dst)),
10252 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10253 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10254 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10255 (frint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10256 _.RC:$dst)),
10257 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10258 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10259 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10260 (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10261 _.RC:$dst)),
10262 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbik")
10263 _.RC:$dst, _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10264
10265 // Zero-masking + broadcast load
10266 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10267 (ffloor (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10268 _.ImmAllZerosV)),
10269 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10270 _.KRCWM:$mask, addr:$src, (i32 0x9))>;
10271 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10272 (fnearbyint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10273 _.ImmAllZerosV)),
10274 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10275 _.KRCWM:$mask, addr:$src, (i32 0xC))>;
10276 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10277 (fceil (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10278 _.ImmAllZerosV)),
10279 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10280 _.KRCWM:$mask, addr:$src, (i32 0xA))>;
10281 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10282 (frint (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10283 _.ImmAllZerosV)),
10284 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10285 _.KRCWM:$mask, addr:$src, (i32 0x4))>;
10286 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10287 (ftrunc (X86VBroadcast (_.ScalarLdFrag addr:$src))),
10288 _.ImmAllZerosV)),
10289 (!cast<Instruction>("VRNDSCALE"#Suffix#_.ZSuffix#"rmbikz")
10290 _.KRCWM:$mask, addr:$src, (i32 0xB))>;
10291}
10292
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010293let Predicates = [HasAVX512] in {
Craig Topperc376a192018-07-17 05:48:48 +000010294 defm : AVX512_rndscale_lowering<v16f32_info, "PS">;
10295 defm : AVX512_rndscale_lowering<v8f64_info, "PD">;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010296}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010297
Craig Topperac2508252017-11-11 21:44:51 +000010298let Predicates = [HasVLX] in {
Craig Topperc376a192018-07-17 05:48:48 +000010299 defm : AVX512_rndscale_lowering<v8f32x_info, "PS">;
10300 defm : AVX512_rndscale_lowering<v4f64x_info, "PD">;
10301 defm : AVX512_rndscale_lowering<v4f32x_info, "PS">;
10302 defm : AVX512_rndscale_lowering<v2f64x_info, "PD">;
Craig Topperac2508252017-11-11 21:44:51 +000010303}
10304
Craig Topper25ceba72018-02-05 06:00:23 +000010305multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010306 X86FoldableSchedWrite sched,
10307 X86VectorVTInfo _,
10308 X86VectorVTInfo CastInfo,
10309 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010310 let ExeDomain = _.ExeDomain in {
10311 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10312 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10313 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10314 (_.VT (bitconvert
10315 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010316 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010317 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010318 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10319 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10320 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10321 (_.VT
10322 (bitconvert
10323 (CastInfo.VT (X86Shuf128 _.RC:$src1,
10324 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010325 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010326 Sched<[sched.Folded, ReadAfterLd]>,
10327 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010328 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10329 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10330 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10331 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10332 (_.VT
10333 (bitconvert
10334 (CastInfo.VT
10335 (X86Shuf128 _.RC:$src1,
10336 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010337 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010338 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +000010339 }
10340}
10341
Simon Pilgrim21e89792018-04-13 14:36:59 +000010342multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010343 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010344 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10345 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010346 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010347 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010348 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010349
10350 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010351 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010352 _.info256, CastInfo.info256,
10353 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010354}
10355
Simon Pilgrim21e89792018-04-13 14:36:59 +000010356defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010357 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010358defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010359 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010360defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010361 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010362defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010363 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010364
Craig Topperb561e662017-01-19 02:34:29 +000010365let Predicates = [HasAVX512] in {
10366// Provide fallback in case the load node that is used in the broadcast
10367// patterns above is used by additional users, which prevents the pattern
10368// selection.
10369def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10370 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10371 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10372 0)>;
10373def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10374 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10375 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10376 0)>;
10377
10378def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10379 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10380 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10381 0)>;
10382def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10383 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10384 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10385 0)>;
10386
10387def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10388 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10389 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10390 0)>;
10391
10392def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10393 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10394 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10395 0)>;
10396}
10397
Craig Topperc2965212018-06-19 04:24:44 +000010398multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10399 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10400 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10401 // instantiation of this class.
10402 let ExeDomain = _.ExeDomain in {
10403 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10404 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10405 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10406 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10407 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10408 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10409 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10410 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10411 (_.VT (X86VAlign _.RC:$src1,
10412 (bitconvert (_.LdFrag addr:$src2)),
10413 (i8 imm:$src3)))>,
10414 Sched<[sched.Folded, ReadAfterLd]>,
10415 EVEX2VEXOverride<"VPALIGNRrmi">;
10416
10417 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10418 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10419 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10420 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10421 (X86VAlign _.RC:$src1,
10422 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10423 (i8 imm:$src3))>, EVEX_B,
10424 Sched<[sched.Folded, ReadAfterLd]>;
10425 }
Igor Breger00d9f842015-06-08 14:03:17 +000010426}
10427
Craig Topperc2965212018-06-19 04:24:44 +000010428multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10429 AVX512VLVectorVTInfo _> {
10430 let Predicates = [HasAVX512] in {
10431 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10432 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10433 }
10434 let Predicates = [HasAVX512, HasVLX] in {
10435 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10436 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10437 // We can't really override the 256-bit version so change it back to unset.
10438 let EVEX2VEXOverride = ? in
10439 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10440 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10441 }
10442}
10443
10444defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10445 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10446defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10447 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10448 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010449
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010450defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10451 SchedWriteShuffle, avx512vl_i8_info,
10452 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010453
Craig Topper333897e2017-11-03 06:48:02 +000010454// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10455// into vpalignr.
10456def ValignqImm32XForm : SDNodeXForm<imm, [{
10457 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10458}]>;
10459def ValignqImm8XForm : SDNodeXForm<imm, [{
10460 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10461}]>;
10462def ValigndImm8XForm : SDNodeXForm<imm, [{
10463 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10464}]>;
10465
10466multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10467 X86VectorVTInfo From, X86VectorVTInfo To,
10468 SDNodeXForm ImmXForm> {
10469 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10470 (bitconvert
10471 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10472 imm:$src3))),
10473 To.RC:$src0)),
10474 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10475 To.RC:$src1, To.RC:$src2,
10476 (ImmXForm imm:$src3))>;
10477
10478 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10479 (bitconvert
10480 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10481 imm:$src3))),
10482 To.ImmAllZerosV)),
10483 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10484 To.RC:$src1, To.RC:$src2,
10485 (ImmXForm imm:$src3))>;
10486
10487 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10488 (bitconvert
10489 (From.VT (OpNode From.RC:$src1,
10490 (bitconvert (To.LdFrag addr:$src2)),
10491 imm:$src3))),
10492 To.RC:$src0)),
10493 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10494 To.RC:$src1, addr:$src2,
10495 (ImmXForm imm:$src3))>;
10496
10497 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10498 (bitconvert
10499 (From.VT (OpNode From.RC:$src1,
10500 (bitconvert (To.LdFrag addr:$src2)),
10501 imm:$src3))),
10502 To.ImmAllZerosV)),
10503 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10504 To.RC:$src1, addr:$src2,
10505 (ImmXForm imm:$src3))>;
10506}
10507
10508multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10509 X86VectorVTInfo From,
10510 X86VectorVTInfo To,
10511 SDNodeXForm ImmXForm> :
10512 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10513 def : Pat<(From.VT (OpNode From.RC:$src1,
10514 (bitconvert (To.VT (X86VBroadcast
10515 (To.ScalarLdFrag addr:$src2)))),
10516 imm:$src3)),
10517 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10518 (ImmXForm imm:$src3))>;
10519
10520 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10521 (bitconvert
10522 (From.VT (OpNode From.RC:$src1,
10523 (bitconvert
10524 (To.VT (X86VBroadcast
10525 (To.ScalarLdFrag addr:$src2)))),
10526 imm:$src3))),
10527 To.RC:$src0)),
10528 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10529 To.RC:$src1, addr:$src2,
10530 (ImmXForm imm:$src3))>;
10531
10532 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10533 (bitconvert
10534 (From.VT (OpNode From.RC:$src1,
10535 (bitconvert
10536 (To.VT (X86VBroadcast
10537 (To.ScalarLdFrag addr:$src2)))),
10538 imm:$src3))),
10539 To.ImmAllZerosV)),
10540 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10541 To.RC:$src1, addr:$src2,
10542 (ImmXForm imm:$src3))>;
10543}
10544
10545let Predicates = [HasAVX512] in {
10546 // For 512-bit we lower to the widest element type we can. So we only need
10547 // to handle converting valignq to valignd.
10548 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10549 v16i32_info, ValignqImm32XForm>;
10550}
10551
10552let Predicates = [HasVLX] in {
10553 // For 128-bit we lower to the widest element type we can. So we only need
10554 // to handle converting valignq to valignd.
10555 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10556 v4i32x_info, ValignqImm32XForm>;
10557 // For 256-bit we lower to the widest element type we can. So we only need
10558 // to handle converting valignq to valignd.
10559 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10560 v8i32x_info, ValignqImm32XForm>;
10561}
10562
10563let Predicates = [HasVLX, HasBWI] in {
10564 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10565 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10566 v16i8x_info, ValignqImm8XForm>;
10567 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10568 v16i8x_info, ValigndImm8XForm>;
10569}
10570
Simon Pilgrim36be8522017-11-29 18:52:20 +000010571defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010572 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000010573 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000010574
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010575multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010576 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010577 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010578 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010579 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010580 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010581 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010582 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010583
Craig Toppere1cac152016-06-07 07:27:54 +000010584 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10585 (ins _.MemOp:$src1), OpcodeStr,
10586 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010587 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010588 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010589 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010590 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010591}
10592
10593multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010594 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10595 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010596 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10597 (ins _.ScalarMemOp:$src1), OpcodeStr,
10598 "${src1}"##_.BroadcastStr,
10599 "${src1}"##_.BroadcastStr,
10600 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010601 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010602 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010603 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010604}
10605
10606multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010607 X86SchedWriteWidths sched,
10608 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010609 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010610 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010611 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010612
10613 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010614 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010615 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010616 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010617 EVEX_V128;
10618 }
10619}
10620
10621multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010622 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010623 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010624 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010625 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010626 EVEX_V512;
10627
10628 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010629 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010630 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010631 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010632 EVEX_V128;
10633 }
10634}
10635
10636multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010637 SDNode OpNode, X86SchedWriteWidths sched,
10638 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010639 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010640 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010641 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010642 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010643}
10644
10645multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010646 SDNode OpNode, X86SchedWriteWidths sched,
10647 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010648 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010649 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010650 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010651 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010652}
10653
10654multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10655 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010656 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010657 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010658 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010659 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010660 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010661 HasBWI>;
10662}
10663
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010664defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10665 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010666
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010667// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10668let Predicates = [HasAVX512, NoVLX] in {
10669 def : Pat<(v4i64 (abs VR256X:$src)),
10670 (EXTRACT_SUBREG
10671 (VPABSQZrr
10672 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10673 sub_ymm)>;
10674 def : Pat<(v2i64 (abs VR128X:$src)),
10675 (EXTRACT_SUBREG
10676 (VPABSQZrr
10677 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10678 sub_xmm)>;
10679}
10680
Craig Topperc0896052017-12-16 02:40:28 +000010681// Use 512bit version to implement 128/256 bit.
10682multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10683 AVX512VLVectorVTInfo _, Predicate prd> {
10684 let Predicates = [prd, NoVLX] in {
10685 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10686 (EXTRACT_SUBREG
10687 (!cast<Instruction>(InstrStr # "Zrr")
10688 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10689 _.info256.RC:$src1,
10690 _.info256.SubRegIdx)),
10691 _.info256.SubRegIdx)>;
10692
10693 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10694 (EXTRACT_SUBREG
10695 (!cast<Instruction>(InstrStr # "Zrr")
10696 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10697 _.info128.RC:$src1,
10698 _.info128.SubRegIdx)),
10699 _.info128.SubRegIdx)>;
10700 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010701}
10702
Craig Topperc0896052017-12-16 02:40:28 +000010703defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010704 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010705
Simon Pilgrim21e89792018-04-13 14:36:59 +000010706// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010707defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010708 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010709
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010710// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010711defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10712defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010713
Igor Breger24cab0f2015-11-16 07:22:00 +000010714//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010715// Counts number of ones - VPOPCNTD and VPOPCNTQ
10716//===---------------------------------------------------------------------===//
10717
Simon Pilgrim21e89792018-04-13 14:36:59 +000010718// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010719defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010720 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010721
Craig Topperc0896052017-12-16 02:40:28 +000010722defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10723defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010724
10725//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010726// Replicate Single FP - MOVSHDUP and MOVSLDUP
10727//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010728
Simon Pilgrim756348c2017-11-29 13:49:51 +000010729multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010730 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010731 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010732 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010733}
10734
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010735defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10736 SchedWriteFShuffle>;
10737defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10738 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010739
10740//===----------------------------------------------------------------------===//
10741// AVX-512 - MOVDDUP
10742//===----------------------------------------------------------------------===//
10743
10744multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010745 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010746 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010747 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10748 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010749 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010750 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010751 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10752 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10753 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010754 (_.ScalarLdFrag addr:$src)))))>,
10755 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010756 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010757 }
Igor Breger1f782962015-11-19 08:26:56 +000010758}
10759
10760multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010761 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10762 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10763 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010764
10765 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010766 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10767 VTInfo.info256>, EVEX_V256;
10768 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10769 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010770 }
10771}
10772
Simon Pilgrim756348c2017-11-29 13:49:51 +000010773multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010774 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010775 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010776 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010777}
10778
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010779defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010780
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010781let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010782def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010783 (VMOVDDUPZ128rm addr:$src)>;
10784def : Pat<(v2f64 (X86VBroadcast f64:$src)),
Craig Topper07a17872018-07-16 06:56:09 +000010785 (VMOVDDUPZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010786def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10787 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010788
10789def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10790 (v2f64 VR128X:$src0)),
10791 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +000010792 (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010793def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10794 (bitconvert (v4i32 immAllZerosV))),
Craig Topper07a17872018-07-16 06:56:09 +000010795 (VMOVDDUPZ128rrkz VK2WM:$mask, (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010796
10797def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10798 (v2f64 VR128X:$src0)),
10799 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10800def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10801 (bitconvert (v4i32 immAllZerosV))),
10802 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010803
10804def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10805 (v2f64 VR128X:$src0)),
10806 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10807def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10808 (bitconvert (v4i32 immAllZerosV))),
10809 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010810}
Igor Breger1f782962015-11-19 08:26:56 +000010811
Igor Bregerf2460112015-07-26 14:41:44 +000010812//===----------------------------------------------------------------------===//
10813// AVX-512 - Unpack Instructions
10814//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010815
Craig Topper9433f972016-08-02 06:16:53 +000010816defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Craig Topper92ea7a72018-07-18 07:31:32 +000010817 SchedWriteFShuffleSizes, 0, 1>;
Craig Topper9433f972016-08-02 06:16:53 +000010818defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010819 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010820
10821defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010822 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010823defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010824 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010825defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010826 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010827defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010828 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010829
10830defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010831 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010832defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010833 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010834defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010835 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010836defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010837 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010838
10839//===----------------------------------------------------------------------===//
10840// AVX-512 - Extract & Insert Integer Instructions
10841//===----------------------------------------------------------------------===//
10842
10843multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10844 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010845 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10846 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10847 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010848 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10849 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010850 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010851}
10852
10853multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10854 let Predicates = [HasBWI] in {
10855 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10856 (ins _.RC:$src1, u8imm:$src2),
10857 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10858 [(set GR32orGR64:$dst,
10859 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010860 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010861
10862 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10863 }
10864}
10865
10866multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10867 let Predicates = [HasBWI] in {
10868 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10869 (ins _.RC:$src1, u8imm:$src2),
10870 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10871 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010872 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010873 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010874
Craig Topper916d0cf2018-06-18 01:28:05 +000010875 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000010876 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10877 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000010878 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010879 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010880 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010881
Igor Bregerdefab3c2015-10-08 12:55:01 +000010882 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10883 }
10884}
10885
10886multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10887 RegisterClass GRC> {
10888 let Predicates = [HasDQI] in {
10889 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10890 (ins _.RC:$src1, u8imm:$src2),
10891 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10892 [(set GRC:$dst,
10893 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010894 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010895
Craig Toppere1cac152016-06-07 07:27:54 +000010896 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10897 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10898 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10899 [(store (extractelt (_.VT _.RC:$src1),
10900 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010901 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010902 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010903 }
10904}
10905
Craig Toppera33846a2017-10-22 06:18:23 +000010906defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10907defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010908defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10909defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10910
10911multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10912 X86VectorVTInfo _, PatFrag LdFrag> {
10913 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10914 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10915 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10916 [(set _.RC:$dst,
10917 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010918 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010919}
10920
10921multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10922 X86VectorVTInfo _, PatFrag LdFrag> {
10923 let Predicates = [HasBWI] in {
10924 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10925 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10926 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10927 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010928 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010929 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010930
10931 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10932 }
10933}
10934
10935multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10936 X86VectorVTInfo _, RegisterClass GRC> {
10937 let Predicates = [HasDQI] in {
10938 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10939 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10940 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10941 [(set _.RC:$dst,
10942 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010943 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010944
10945 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10946 _.ScalarLdFrag>, TAPD;
10947 }
10948}
10949
10950defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010951 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010952defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010953 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010954defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10955defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010956
Igor Bregera6297c72015-09-02 10:50:58 +000010957//===----------------------------------------------------------------------===//
10958// VSHUFPS - VSHUFPD Operations
10959//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010960
Igor Bregera6297c72015-09-02 10:50:58 +000010961multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010962 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010963 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010964 SchedWriteFShuffle>,
10965 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10966 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010967}
10968
10969defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10970defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010971
Asaf Badouhd2c35992015-09-02 14:21:54 +000010972//===----------------------------------------------------------------------===//
10973// AVX-512 - Byte shift Left/Right
10974//===----------------------------------------------------------------------===//
10975
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010976// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010977multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010978 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010979 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010980 def rr : AVX512<opc, MRMr,
10981 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10982 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010983 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010984 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010985 def rm : AVX512<opc, MRMm,
10986 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10987 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10988 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010989 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010990 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010991 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010992}
10993
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010994multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010995 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010996 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010997 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010998 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10999 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011000 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011001 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11002 sched.YMM, v32i8x_info>, EVEX_V256;
11003 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11004 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011005 }
11006}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011007defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011008 SchedWriteShuffle, HasBWI>,
11009 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011010defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011011 SchedWriteShuffle, HasBWI>,
11012 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011013
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011014multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011015 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011016 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011017 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000011018 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000011019 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000011020 [(set _dst.RC:$dst,(_dst.VT
11021 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011022 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011023 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011024 def rm : AVX512BI<opc, MRMSrcMem,
11025 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
11026 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11027 [(set _dst.RC:$dst,(_dst.VT
11028 (OpNode (_src.VT _src.RC:$src1),
11029 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011030 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011031 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011032}
11033
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011034multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011035 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011036 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011037 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011038 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
11039 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011040 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011041 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
11042 v4i64x_info, v32i8x_info>, EVEX_V256;
11043 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
11044 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011045 }
11046}
11047
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011048defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011049 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011050
Craig Topper4e794c72017-02-19 19:36:58 +000011051// Transforms to swizzle an immediate to enable better matching when
11052// memory operand isn't in the right place.
11053def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
11054 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
11055 uint8_t Imm = N->getZExtValue();
11056 // Swap bits 1/4 and 3/6.
11057 uint8_t NewImm = Imm & 0xa5;
11058 if (Imm & 0x02) NewImm |= 0x10;
11059 if (Imm & 0x10) NewImm |= 0x02;
11060 if (Imm & 0x08) NewImm |= 0x40;
11061 if (Imm & 0x40) NewImm |= 0x08;
11062 return getI8Imm(NewImm, SDLoc(N));
11063}]>;
11064def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
11065 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11066 uint8_t Imm = N->getZExtValue();
11067 // Swap bits 2/4 and 3/5.
11068 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011069 if (Imm & 0x04) NewImm |= 0x10;
11070 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011071 if (Imm & 0x08) NewImm |= 0x20;
11072 if (Imm & 0x20) NewImm |= 0x08;
11073 return getI8Imm(NewImm, SDLoc(N));
11074}]>;
Craig Topper48905772017-02-19 21:32:15 +000011075def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11076 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11077 uint8_t Imm = N->getZExtValue();
11078 // Swap bits 1/2 and 5/6.
11079 uint8_t NewImm = Imm & 0x99;
11080 if (Imm & 0x02) NewImm |= 0x04;
11081 if (Imm & 0x04) NewImm |= 0x02;
11082 if (Imm & 0x20) NewImm |= 0x40;
11083 if (Imm & 0x40) NewImm |= 0x20;
11084 return getI8Imm(NewImm, SDLoc(N));
11085}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011086def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11087 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11088 uint8_t Imm = N->getZExtValue();
11089 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11090 uint8_t NewImm = Imm & 0x81;
11091 if (Imm & 0x02) NewImm |= 0x04;
11092 if (Imm & 0x04) NewImm |= 0x10;
11093 if (Imm & 0x08) NewImm |= 0x40;
11094 if (Imm & 0x10) NewImm |= 0x02;
11095 if (Imm & 0x20) NewImm |= 0x08;
11096 if (Imm & 0x40) NewImm |= 0x20;
11097 return getI8Imm(NewImm, SDLoc(N));
11098}]>;
11099def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11100 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11101 uint8_t Imm = N->getZExtValue();
11102 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11103 uint8_t NewImm = Imm & 0x81;
11104 if (Imm & 0x02) NewImm |= 0x10;
11105 if (Imm & 0x04) NewImm |= 0x02;
11106 if (Imm & 0x08) NewImm |= 0x20;
11107 if (Imm & 0x10) NewImm |= 0x04;
11108 if (Imm & 0x20) NewImm |= 0x40;
11109 if (Imm & 0x40) NewImm |= 0x08;
11110 return getI8Imm(NewImm, SDLoc(N));
11111}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011112
Igor Bregerb4bb1902015-10-15 12:33:24 +000011113multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011114 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11115 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011116 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011117 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11118 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011119 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011120 (OpNode (_.VT _.RC:$src1),
11121 (_.VT _.RC:$src2),
11122 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011123 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011124 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011125 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11126 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11127 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11128 (OpNode (_.VT _.RC:$src1),
11129 (_.VT _.RC:$src2),
11130 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011131 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011132 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011133 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011134 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11135 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11136 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11137 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11138 (OpNode (_.VT _.RC:$src1),
11139 (_.VT _.RC:$src2),
11140 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011141 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011142 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011143 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011144 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011145
11146 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011147 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11148 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11149 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011150 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011151 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11153 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11154 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011155 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011156 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011157
11158 // Additional patterns for matching loads in other positions.
11159 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11160 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011161 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011162 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11163 def : Pat<(_.VT (OpNode _.RC:$src1,
11164 (bitconvert (_.LdFrag addr:$src3)),
11165 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011166 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011167 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11168
11169 // Additional patterns for matching zero masking with loads in other
11170 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011171 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11172 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11173 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11174 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011175 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011176 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11178 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11179 _.RC:$src2, (i8 imm:$src4)),
11180 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011181 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011182 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011183
11184 // Additional patterns for matching masked loads with different
11185 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011186 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11187 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11188 _.RC:$src2, (i8 imm:$src4)),
11189 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011190 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011191 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011192 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11193 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11194 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11195 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011196 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011197 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11198 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11199 (OpNode _.RC:$src2, _.RC:$src1,
11200 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11201 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011202 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011203 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11204 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11205 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11206 _.RC:$src1, (i8 imm:$src4)),
11207 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011208 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011209 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11210 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11211 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11212 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11213 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011214 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011215 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011216
11217 // Additional patterns for matching broadcasts in other positions.
11218 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11219 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011220 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011221 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11222 def : Pat<(_.VT (OpNode _.RC:$src1,
11223 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11224 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011225 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011226 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11227
11228 // Additional patterns for matching zero masking with broadcasts in other
11229 // positions.
11230 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11231 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11232 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11233 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011234 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011235 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11236 (VPTERNLOG321_imm8 imm:$src4))>;
11237 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11238 (OpNode _.RC:$src1,
11239 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11240 _.RC:$src2, (i8 imm:$src4)),
11241 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011242 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011243 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11244 (VPTERNLOG132_imm8 imm:$src4))>;
11245
11246 // Additional patterns for matching masked broadcasts with different
11247 // operand orders.
11248 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11249 (OpNode _.RC:$src1,
11250 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11251 _.RC:$src2, (i8 imm:$src4)),
11252 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011253 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011254 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011255 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11256 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11257 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11258 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011259 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011260 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11261 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11262 (OpNode _.RC:$src2, _.RC:$src1,
11263 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11264 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011265 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011266 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11267 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11268 (OpNode _.RC:$src2,
11269 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11270 _.RC:$src1, (i8 imm:$src4)),
11271 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011272 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011273 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11274 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11275 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11276 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11277 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011278 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011279 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011280}
11281
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011282multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011283 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011284 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011285 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011286 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011287 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011288 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011289 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011290 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011291 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011292 }
11293}
11294
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011295defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011296 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011297defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011298 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011299
Craig Topper8a444ee2018-01-26 22:17:40 +000011300// Patterns to implement vnot using vpternlog instead of creating all ones
11301// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11302// so that the result is only dependent on src0. But we use the same source
11303// for all operands to prevent a false dependency.
11304// TODO: We should maybe have a more generalized algorithm for folding to
11305// vpternlog.
11306let Predicates = [HasAVX512] in {
11307 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
11308 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11309}
11310
11311let Predicates = [HasAVX512, NoVLX] in {
11312 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11313 (EXTRACT_SUBREG
11314 (VPTERNLOGQZrri
11315 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11316 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11317 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11318 (i8 15)), sub_xmm)>;
11319 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11320 (EXTRACT_SUBREG
11321 (VPTERNLOGQZrri
11322 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11323 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11324 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11325 (i8 15)), sub_ymm)>;
11326}
11327
11328let Predicates = [HasVLX] in {
11329 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11330 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11331 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11332 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11333}
11334
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011335//===----------------------------------------------------------------------===//
11336// AVX-512 - FixupImm
11337//===----------------------------------------------------------------------===//
11338
11339multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper866a3772018-07-10 00:49:49 +000011340 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11341 X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011342 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011343 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11344 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11345 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11346 (OpNode (_.VT _.RC:$src1),
11347 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011348 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011349 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011350 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011351 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11352 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11353 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11354 (OpNode (_.VT _.RC:$src1),
11355 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011356 (TblVT.VT (bitconvert (TblVT.LdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011357 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011358 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011359 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011360 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11361 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11362 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11363 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11364 (OpNode (_.VT _.RC:$src1),
11365 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011366 (TblVT.VT (X86VBroadcast(TblVT.ScalarLdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011367 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011368 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011369 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011370 } // Constraints = "$src1 = $dst"
11371}
11372
11373multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011374 SDNode OpNode, X86FoldableSchedWrite sched,
Craig Topper866a3772018-07-10 00:49:49 +000011375 X86VectorVTInfo _, X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011376let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011377 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11378 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011379 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011380 "$src2, $src3, {sae}, $src4",
11381 (OpNode (_.VT _.RC:$src1),
11382 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011383 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011384 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011385 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011386 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011387 }
11388}
11389
11390multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011391 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011392 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011393 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11394 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011395 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11396 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11397 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11398 (OpNode (_.VT _.RC:$src1),
11399 (_.VT _.RC:$src2),
11400 (_src3VT.VT _src3VT.RC:$src3),
11401 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011402 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011403 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11404 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11405 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11406 "$src2, $src3, {sae}, $src4",
11407 (OpNode (_.VT _.RC:$src1),
11408 (_.VT _.RC:$src2),
11409 (_src3VT.VT _src3VT.RC:$src3),
11410 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011411 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011412 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011413 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11414 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11415 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11416 (OpNode (_.VT _.RC:$src1),
11417 (_.VT _.RC:$src2),
11418 (_src3VT.VT (scalar_to_vector
11419 (_src3VT.ScalarLdFrag addr:$src3))),
11420 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011421 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011422 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011423 }
11424}
11425
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011426multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
Craig Topper866a3772018-07-10 00:49:49 +000011427 AVX512VLVectorVTInfo _Vec,
11428 AVX512VLVectorVTInfo _Tbl> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011429 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011430 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011431 _Vec.info512, _Tbl.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011432 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011433 _Vec.info512, _Tbl.info512>, AVX512AIi8Base,
11434 EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011435 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011436 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Craig Topper866a3772018-07-10 00:49:49 +000011437 _Vec.info128, _Tbl.info128>, AVX512AIi8Base,
11438 EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011439 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Craig Topper866a3772018-07-10 00:49:49 +000011440 _Vec.info256, _Tbl.info256>, AVX512AIi8Base,
11441 EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011442 }
11443}
11444
Craig Topperf43807d2018-06-15 04:42:54 +000011445defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11446 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11447 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11448defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11449 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11450 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Topper866a3772018-07-10 00:49:49 +000011451defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info,
11452 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
11453defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info,
11454 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011455
Craig Topper5625d242016-07-29 06:06:00 +000011456// Patterns used to select SSE scalar fp arithmetic instructions from
11457// either:
11458//
11459// (1) a scalar fp operation followed by a blend
11460//
11461// The effect is that the backend no longer emits unnecessary vector
11462// insert instructions immediately after SSE scalar fp instructions
11463// like addss or mulss.
11464//
11465// For example, given the following code:
11466// __m128 foo(__m128 A, __m128 B) {
11467// A[0] += B[0];
11468// return A;
11469// }
11470//
11471// Previously we generated:
11472// addss %xmm0, %xmm1
11473// movss %xmm1, %xmm0
11474//
11475// We now generate:
11476// addss %xmm1, %xmm0
11477//
11478// (2) a vector packed single/double fp operation followed by a vector insert
11479//
11480// The effect is that the backend converts the packed fp instruction
11481// followed by a vector insert into a single SSE scalar fp instruction.
11482//
11483// For example, given the following code:
11484// __m128 foo(__m128 A, __m128 B) {
11485// __m128 C = A + B;
11486// return (__m128) {c[0], a[1], a[2], a[3]};
11487// }
11488//
11489// Previously we generated:
11490// addps %xmm0, %xmm1
11491// movss %xmm1, %xmm0
11492//
11493// We now generate:
11494// addss %xmm1, %xmm0
11495
11496// TODO: Some canonicalization in lowering would simplify the number of
11497// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011498multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11499 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011500 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011501 // extracted scalar math op with insert via movss
Craig Topper2ab325b2018-07-13 04:50:39 +000011502 def : Pat<(MoveNode
11503 (_.VT VR128X:$dst),
11504 (_.VT (scalar_to_vector
11505 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11506 _.FRC:$src)))),
11507 (!cast<Instruction>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
Craig Topper07a17872018-07-16 06:56:09 +000011508 (_.VT (COPY_TO_REGCLASS _.FRC:$src, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000011509
Craig Topper83f21452016-12-27 01:56:24 +000011510 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011511 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011512 (scalar_to_vector
11513 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000011514 (Op (_.EltVT
11515 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011516 _.FRC:$src2),
11517 _.FRC:$src0))),
Craig Topper2ab325b2018-07-13 04:50:39 +000011518 (!cast<Instruction>("V"#OpcPrefix#Zrr_Intk)
Craig Topper07a17872018-07-16 06:56:09 +000011519 (_.VT (COPY_TO_REGCLASS _.FRC:$src0, VR128X)),
Craig Topper2ab325b2018-07-13 04:50:39 +000011520 VK1WM:$mask, _.VT:$src1,
Craig Topper07a17872018-07-16 06:56:09 +000011521 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper3a134772018-07-12 22:14:10 +000011522
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011523 // extracted masked scalar math op with insert via movss
11524 def : Pat<(MoveNode (_.VT VR128X:$src1),
11525 (scalar_to_vector
11526 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000011527 (Op (_.EltVT
11528 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011529 _.FRC:$src2), (_.EltVT ZeroFP)))),
Craig Topper07a17872018-07-16 06:56:09 +000011530 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11531 VK1WM:$mask, _.VT:$src1,
11532 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000011533 }
11534}
11535
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011536defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11537defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11538defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11539defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011540
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011541defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11542defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11543defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11544defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011545
Craig Topper3a134772018-07-12 22:14:10 +000011546multiclass AVX512_scalar_unary_math_patterns<SDNode OpNode, string OpcPrefix,
11547 SDNode Move, X86VectorVTInfo _> {
11548 let Predicates = [HasAVX512] in {
11549 def : Pat<(_.VT (Move _.VT:$dst,
11550 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
11551 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src)>;
11552 }
11553}
11554
11555defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSS", X86Movss, v4f32x_info>;
11556defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSD", X86Movsd, v2f64x_info>;
11557
11558multiclass AVX512_scalar_unary_math_imm_patterns<SDNode OpNode, string OpcPrefix,
11559 SDNode Move, X86VectorVTInfo _,
11560 bits<8> ImmV> {
11561 let Predicates = [HasAVX512] in {
11562 def : Pat<(_.VT (Move _.VT:$dst,
11563 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
11564 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src,
11565 (i32 ImmV))>;
11566 }
11567}
11568
11569defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESS", X86Movss,
11570 v4f32x_info, 0x01>;
11571defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESS", X86Movss,
11572 v4f32x_info, 0x02>;
11573defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESD", X86Movsd,
11574 v2f64x_info, 0x01>;
11575defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESD", X86Movsd,
11576 v2f64x_info, 0x02>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011577
11578//===----------------------------------------------------------------------===//
11579// AES instructions
11580//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011581
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011582multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11583 let Predicates = [HasVLX, HasVAES] in {
11584 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11585 !cast<Intrinsic>(IntPrefix),
11586 loadv2i64, 0, VR128X, i128mem>,
11587 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11588 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11589 !cast<Intrinsic>(IntPrefix##"_256"),
11590 loadv4i64, 0, VR256X, i256mem>,
11591 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11592 }
11593 let Predicates = [HasAVX512, HasVAES] in
11594 defm Z : AESI_binop_rm_int<Op, OpStr,
11595 !cast<Intrinsic>(IntPrefix##"_512"),
11596 loadv8i64, 0, VR512, i512mem>,
11597 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11598}
11599
11600defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11601defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11602defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11603defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11604
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011605//===----------------------------------------------------------------------===//
11606// PCLMUL instructions - Carry less multiplication
11607//===----------------------------------------------------------------------===//
11608
11609let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11610defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11611 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11612
11613let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11614defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11615 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11616
11617defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11618 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11619 EVEX_CD8<64, CD8VF>, VEX_WIG;
11620}
11621
11622// Aliases
11623defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11624defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11625defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11626
Coby Tayree71e37cc2017-11-21 09:48:44 +000011627//===----------------------------------------------------------------------===//
11628// VBMI2
11629//===----------------------------------------------------------------------===//
11630
11631multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011632 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011633 let Constraints = "$src1 = $dst",
11634 ExeDomain = VTI.ExeDomain in {
11635 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11636 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11637 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011638 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011639 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011640 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11641 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11642 "$src3, $src2", "$src2, $src3",
11643 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011644 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11645 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011646 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011647 }
11648}
11649
11650multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011651 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11652 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011653 let Constraints = "$src1 = $dst",
11654 ExeDomain = VTI.ExeDomain in
11655 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11656 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11657 "${src3}"##VTI.BroadcastStr##", $src2",
11658 "$src2, ${src3}"##VTI.BroadcastStr,
11659 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011660 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11661 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011662 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011663}
11664
11665multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011666 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011667 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011668 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11669 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011670 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011671 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11672 EVEX_V256;
11673 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11674 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011675 }
11676}
11677
11678multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011679 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011680 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011681 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11682 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011683 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011684 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11685 EVEX_V256;
11686 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11687 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011688 }
11689}
11690multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011691 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011692 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011693 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011694 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011695 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011696 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011697 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11698}
11699
11700multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011701 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011702 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011703 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11704 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011705 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011706 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011707 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011708 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011709}
11710
11711// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011712defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11713defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11714defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11715defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011716
Coby Tayree71e37cc2017-11-21 09:48:44 +000011717// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011718defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011719 avx512vl_i8_info, HasVBMI2>, EVEX,
11720 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011721defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011722 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
11723 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011724// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011725defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011726 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011727defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011728 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011729
Coby Tayree3880f2a2017-11-21 10:04:28 +000011730//===----------------------------------------------------------------------===//
11731// VNNI
11732//===----------------------------------------------------------------------===//
11733
11734let Constraints = "$src1 = $dst" in
11735multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011736 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011737 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11738 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11739 "$src3, $src2", "$src2, $src3",
11740 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011741 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011742 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011743 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11744 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11745 "$src3, $src2", "$src2, $src3",
11746 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11747 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011748 (VTI.LdFrag addr:$src3)))))>,
11749 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011750 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011751 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11752 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11753 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11754 "$src2, ${src3}"##VTI.BroadcastStr,
11755 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11756 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011757 (VTI.ScalarLdFrag addr:$src3))))>,
11758 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011759 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011760}
11761
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011762multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11763 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011764 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011765 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011766 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011767 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11768 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011769 }
11770}
11771
Simon Pilgrim21e89792018-04-13 14:36:59 +000011772// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011773defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11774defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11775defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11776defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011777
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011778//===----------------------------------------------------------------------===//
11779// Bit Algorithms
11780//===----------------------------------------------------------------------===//
11781
Simon Pilgrim21e89792018-04-13 14:36:59 +000011782// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011783defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011784 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011785defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011786 avx512vl_i16_info, HasBITALG>, VEX_W;
11787
11788defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11789defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011790
Simon Pilgrim21e89792018-04-13 14:36:59 +000011791multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011792 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11793 (ins VTI.RC:$src1, VTI.RC:$src2),
11794 "vpshufbitqmb",
11795 "$src2, $src1", "$src1, $src2",
11796 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011797 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011798 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011799 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11800 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11801 "vpshufbitqmb",
11802 "$src2, $src1", "$src1, $src2",
11803 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011804 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11805 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011806 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011807}
11808
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011809multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011810 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011811 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011812 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011813 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11814 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011815 }
11816}
11817
Simon Pilgrim21e89792018-04-13 14:36:59 +000011818// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011819defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011820
Coby Tayreed8b17be2017-11-26 09:36:41 +000011821//===----------------------------------------------------------------------===//
11822// GFNI
11823//===----------------------------------------------------------------------===//
11824
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011825multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11826 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011827 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011828 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11829 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011830 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011831 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11832 EVEX_V256;
11833 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11834 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011835 }
11836}
11837
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011838defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11839 SchedWriteVecALU>,
11840 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011841
11842multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011843 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011844 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011845 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011846 let ExeDomain = VTI.ExeDomain in
11847 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11848 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11849 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11850 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11851 (OpNode (VTI.VT VTI.RC:$src1),
11852 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011853 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011854 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011855}
11856
Simon Pilgrim36be8522017-11-29 18:52:20 +000011857multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011858 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011859 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011860 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11861 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011862 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011863 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11864 v32i8x_info, v4i64x_info>, EVEX_V256;
11865 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11866 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011867 }
11868}
11869
Craig Topperb18d6222018-01-06 07:18:08 +000011870defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011871 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011872 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11873defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011874 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011875 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011876
11877
11878//===----------------------------------------------------------------------===//
11879// AVX5124FMAPS
11880//===----------------------------------------------------------------------===//
11881
Craig Topper93d8fbd2018-06-02 16:30:39 +000011882let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11883 Constraints = "$src1 = $dst" in {
11884defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11885 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11886 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011887 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11888 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011889
Craig Topper93d8fbd2018-06-02 16:30:39 +000011890defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11891 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11892 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011893 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11894 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011895
Craig Topper93d8fbd2018-06-02 16:30:39 +000011896defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11897 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11898 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011899 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11900 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011901
Craig Topper93d8fbd2018-06-02 16:30:39 +000011902defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11903 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11904 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011905 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11906 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011907}
11908
11909//===----------------------------------------------------------------------===//
11910// AVX5124VNNIW
11911//===----------------------------------------------------------------------===//
11912
Craig Topper93d8fbd2018-06-02 16:30:39 +000011913let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11914 Constraints = "$src1 = $dst" in {
11915defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11916 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11917 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011918 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11919 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011920
Craig Topper93d8fbd2018-06-02 16:30:39 +000011921defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11922 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11923 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011924 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11925 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011926}
11927