blob: f1a5e925dea2cfcb976b986d934d63fc6bc66415 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001588 if (Copy->getOpcode() == ISD::CopyToReg) {
1589 // If the copy has a glue operand, we conservatively assume it isn't safe to
1590 // perform a tail call.
1591 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1592 return false;
1593 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001594 return false;
1595
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001845 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001930 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001933 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002126 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002329 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002519 // Add a register mask operand representing the call-preserved registers.
2520 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2521 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2522 assert(Mask && "Missing call preserved mask for calling convention");
2523 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002524
Gabor Greifba36cb52008-08-28 21:40:38 +00002525 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002526 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002527
Dan Gohman98ca4f22009-08-05 01:29:28 +00002528 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002529 // We used to do:
2530 //// If this is the first return lowered for this function, add the regs
2531 //// to the liveout set for the function.
2532 // This isn't right, although it's probably harmless on x86; liveouts
2533 // should be computed from returns not tail calls. Consider a void
2534 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 return DAG.getNode(X86ISD::TC_RETURN, dl,
2536 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002537 }
2538
Dale Johannesenace16102009-02-03 19:33:06 +00002539 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002540 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002541
Chris Lattner2d297092006-05-23 18:50:38 +00002542 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002544 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2545 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002547 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2548 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002549 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002550 // pops the hidden struct pointer, so we have to push it back.
2551 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002552 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002554 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002556
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002558 if (!IsSibcall) {
2559 Chain = DAG.getCALLSEQ_END(Chain,
2560 DAG.getIntPtrConstant(NumBytes, true),
2561 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2562 true),
2563 InFlag);
2564 InFlag = Chain.getValue(1);
2565 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002566
Chris Lattner3085e152007-02-25 08:59:22 +00002567 // Handle result values, copying them out of physregs into vregs that we
2568 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2570 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002571}
2572
Evan Cheng25ab6902006-09-08 06:48:29 +00002573
2574//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002575// Fast Calling Convention (tail call) implementation
2576//===----------------------------------------------------------------------===//
2577
2578// Like std call, callee cleans arguments, convention except that ECX is
2579// reserved for storing the tail called function address. Only 2 registers are
2580// free for argument passing (inreg). Tail call optimization is performed
2581// provided:
2582// * tailcallopt is enabled
2583// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002584// On X86_64 architecture with GOT-style position independent code only local
2585// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002586// To keep the stack aligned according to platform abi the function
2587// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2588// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// If a tail called function callee has more arguments than the caller the
2590// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002591// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// original REtADDR, but before the saved framepointer or the spilled registers
2593// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2594// stack layout:
2595// arg1
2596// arg2
2597// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002598// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// move area ]
2600// (possible EBP)
2601// ESI
2602// EDI
2603// local1 ..
2604
2605/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2606/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002607unsigned
2608X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2609 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 MachineFunction &MF = DAG.getMachineFunction();
2611 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002612 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002616 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2618 // Number smaller than 12 so just add the difference.
2619 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2620 } else {
2621 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002622 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002624 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626}
2627
Evan Cheng5f941932010-02-05 02:21:12 +00002628/// MatchingStackOffset - Return true if the given stack call argument is
2629/// already available in the same position (relatively) of the caller's
2630/// incoming argument stack.
2631static
2632bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2633 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2634 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002635 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2636 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002637 if (Arg.getOpcode() == ISD::CopyFromReg) {
2638 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002639 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002640 return false;
2641 MachineInstr *Def = MRI->getVRegDef(VR);
2642 if (!Def)
2643 return false;
2644 if (!Flags.isByVal()) {
2645 if (!TII->isLoadFromStackSlot(Def, FI))
2646 return false;
2647 } else {
2648 unsigned Opcode = Def->getOpcode();
2649 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2650 Def->getOperand(1).isFI()) {
2651 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002653 } else
2654 return false;
2655 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2657 if (Flags.isByVal())
2658 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002659 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 // define @foo(%struct.X* %A) {
2661 // tail call @bar(%struct.X* byval %A)
2662 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002663 return false;
2664 SDValue Ptr = Ld->getBasePtr();
2665 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2666 if (!FINode)
2667 return false;
2668 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002669 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002670 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 FI = FINode->getIndex();
2672 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 } else
2674 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002675
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002677 if (!MFI->isFixedObjectIndex(FI))
2678 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002680}
2681
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2683/// for tail call optimization. Targets which want to do tail call
2684/// optimization should implement this function.
2685bool
2686X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002687 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002689 bool isCalleeStructRet,
2690 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002691 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002692 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002695 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002696 CalleeCC != CallingConv::C)
2697 return false;
2698
Evan Cheng7096ae42010-01-29 06:45:59 +00002699 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002700 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002702 CallingConv::ID CallerCC = CallerF->getCallingConv();
2703 bool CCMatch = CallerCC == CalleeCC;
2704
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002706 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002707 return true;
2708 return false;
2709 }
2710
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002711 // Look for obvious safe cases to perform tail call optimization that do not
2712 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002713
Evan Cheng2c12cb42010-03-26 16:26:03 +00002714 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2715 // emit a special epilogue.
2716 if (RegInfo->needsStackRealignment(MF))
2717 return false;
2718
Evan Chenga375d472010-03-15 18:54:48 +00002719 // Also avoid sibcall optimization if either caller or callee uses struct
2720 // return semantics.
2721 if (isCalleeStructRet || isCallerStructRet)
2722 return false;
2723
Chad Rosier2416da32011-06-24 21:15:36 +00002724 // An stdcall caller is expected to clean up its arguments; the callee
2725 // isn't going to do that.
2726 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2727 return false;
2728
Chad Rosier871f6642011-05-18 19:59:50 +00002729 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002730 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002731 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002732
2733 // Optimizing for varargs on Win64 is unlikely to be safe without
2734 // additional testing.
2735 if (Subtarget->isTargetWin64())
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002739 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2740 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002741
Chad Rosier871f6642011-05-18 19:59:50 +00002742 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2743 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2744 if (!ArgLocs[i].isRegLoc())
2745 return false;
2746 }
2747
Chad Rosier30450e82011-12-22 22:35:21 +00002748 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2749 // stack. Therefore, if it's not used by the call it is not safe to optimize
2750 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002751 bool Unused = false;
2752 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2753 if (!Ins[i].Used) {
2754 Unused = true;
2755 break;
2756 }
2757 }
2758 if (Unused) {
2759 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002760 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2761 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002762 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002763 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCValAssign &VA = RVLocs[i];
2765 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2766 return false;
2767 }
2768 }
2769
Evan Cheng13617962010-04-30 01:12:32 +00002770 // If the calling conventions do not match, then we'd better make sure the
2771 // results are returned in the same way as what the caller expects.
2772 if (!CCMatch) {
2773 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2775 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002776 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2777
2778 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2780 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002781 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2782
2783 if (RVLocs1.size() != RVLocs2.size())
2784 return false;
2785 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2786 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2787 return false;
2788 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2789 return false;
2790 if (RVLocs1[i].isRegLoc()) {
2791 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2792 return false;
2793 } else {
2794 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2795 return false;
2796 }
2797 }
2798 }
2799
Evan Chenga6bff982010-01-30 01:22:00 +00002800 // If the callee takes no arguments then go on to check the results of the
2801 // call.
2802 if (!Outs.empty()) {
2803 // Check if stack adjustment is needed. For now, do not do this if any
2804 // argument is passed on the stack.
2805 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002806 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2807 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002808
2809 // Allocate shadow area for Win64
2810 if (Subtarget->isTargetWin64()) {
2811 CCInfo.AllocateStack(32, 8);
2812 }
2813
Duncan Sands45907662010-10-31 13:21:44 +00002814 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002815 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2818 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002819
2820 // Check if the arguments are already laid out in the right way as
2821 // the caller's fixed stack objects.
2822 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002823 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2824 const X86InstrInfo *TII =
2825 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002826 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2827 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002829 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002830 if (VA.getLocInfo() == CCValAssign::Indirect)
2831 return false;
2832 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002833 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2834 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002835 return false;
2836 }
2837 }
2838 }
Evan Cheng9c044672010-05-29 01:35:22 +00002839
2840 // If the tailcall address may be in a register, then make sure it's
2841 // possible to register allocate for it. In 32-bit, the call address can
2842 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002843 // callee-saved registers are restored. These happen to be the same
2844 // registers used to pass 'inreg' arguments so watch out for those.
2845 if (!Subtarget->is64Bit() &&
2846 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002847 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002848 unsigned NumInRegs = 0;
2849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2850 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002851 if (!VA.isRegLoc())
2852 continue;
2853 unsigned Reg = VA.getLocReg();
2854 switch (Reg) {
2855 default: break;
2856 case X86::EAX: case X86::EDX: case X86::ECX:
2857 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002858 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002859 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002860 }
2861 }
2862 }
Evan Chenga6bff982010-01-30 01:22:00 +00002863 }
Evan Chengb1712452010-01-27 06:25:16 +00002864
Evan Cheng86809cc2010-02-03 03:28:02 +00002865 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002866}
2867
Dan Gohman3df24e62008-09-03 23:12:08 +00002868FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002869X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2870 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002871}
2872
2873
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002874//===----------------------------------------------------------------------===//
2875// Other Lowering Hooks
2876//===----------------------------------------------------------------------===//
2877
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002878static bool MayFoldLoad(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2880}
2881
2882static bool MayFoldIntoStore(SDValue Op) {
2883 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2884}
2885
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002886static bool isTargetShuffle(unsigned Opcode) {
2887 switch(Opcode) {
2888 default: return false;
2889 case X86ISD::PSHUFD:
2890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002892 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002893 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002895 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002896 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLPS:
2898 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902 case X86ISD::MOVSS:
2903 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002904 case X86ISD::UNPCKL:
2905 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002906 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002907 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 return true;
2909 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910}
2911
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002913 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002914 switch(Opc) {
2915 default: llvm_unreachable("Unknown x86 shuffle node");
2916 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002917 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002918 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 return DAG.getNode(Opc, dl, VT, V1);
2920 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921}
2922
2923static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002924 SDValue V1, unsigned TargetMask,
2925 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002926 switch(Opc) {
2927 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002928 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929 case X86ISD::PSHUFHW:
2930 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002931 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2933 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002935
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002936static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002937 SDValue V1, SDValue V2, unsigned TargetMask,
2938 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002941 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002942 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002943 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 return DAG.getNode(Opc, dl, VT, V1, V2,
2945 DAG.getConstant(TargetMask, MVT::i8));
2946 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947}
2948
2949static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2950 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2951 switch(Opc) {
2952 default: llvm_unreachable("Unknown x86 shuffle node");
2953 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002954 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002955 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002956 case X86ISD::MOVLPS:
2957 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002958 case X86ISD::MOVSS:
2959 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002960 case X86ISD::UNPCKL:
2961 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962 return DAG.getNode(Opc, dl, VT, V1, V2);
2963 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002964}
2965
Dan Gohmand858e902010-04-17 15:26:15 +00002966SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002967 MachineFunction &MF = DAG.getMachineFunction();
2968 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2969 int ReturnAddrIndex = FuncInfo->getRAIndex();
2970
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 if (ReturnAddrIndex == 0) {
2972 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002973 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002974 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002975 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002976 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002977 }
2978
Evan Cheng25ab6902006-09-08 06:48:29 +00002979 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002980}
2981
2982
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002983bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2984 bool hasSymbolicDisplacement) {
2985 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002986 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002987 return false;
2988
2989 // If we don't have a symbolic displacement - we don't have any extra
2990 // restrictions.
2991 if (!hasSymbolicDisplacement)
2992 return true;
2993
2994 // FIXME: Some tweaks might be needed for medium code model.
2995 if (M != CodeModel::Small && M != CodeModel::Kernel)
2996 return false;
2997
2998 // For small code model we assume that latest object is 16MB before end of 31
2999 // bits boundary. We may also accept pretty large negative constants knowing
3000 // that all objects are in the positive half of address space.
3001 if (M == CodeModel::Small && Offset < 16*1024*1024)
3002 return true;
3003
3004 // For kernel code model we know that all object resist in the negative half
3005 // of 32bits address space. We may not accept negative offsets, since they may
3006 // be just off and we may accept pretty large positive ones.
3007 if (M == CodeModel::Kernel && Offset > 0)
3008 return true;
3009
3010 return false;
3011}
3012
Evan Chengef41ff62011-06-23 17:54:54 +00003013/// isCalleePop - Determines whether the callee is required to pop its
3014/// own arguments. Callee pop is necessary to support tail calls.
3015bool X86::isCalleePop(CallingConv::ID CallingConv,
3016 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3017 if (IsVarArg)
3018 return false;
3019
3020 switch (CallingConv) {
3021 default:
3022 return false;
3023 case CallingConv::X86_StdCall:
3024 return !is64Bit;
3025 case CallingConv::X86_FastCall:
3026 return !is64Bit;
3027 case CallingConv::X86_ThisCall:
3028 return !is64Bit;
3029 case CallingConv::Fast:
3030 return TailCallOpt;
3031 case CallingConv::GHC:
3032 return TailCallOpt;
3033 }
3034}
3035
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3037/// specific condition code, returning the condition code and the LHS/RHS of the
3038/// comparison to make.
3039static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3040 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003041 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3043 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3044 // X > -1 -> X == 0, jump !sign.
3045 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3048 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003049 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003050 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003051 // X < 1 -> X <= 0
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003055 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003056
Evan Chengd9558e02006-01-06 00:43:03 +00003057 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 case ISD::SETEQ: return X86::COND_E;
3060 case ISD::SETGT: return X86::COND_G;
3061 case ISD::SETGE: return X86::COND_GE;
3062 case ISD::SETLT: return X86::COND_L;
3063 case ISD::SETLE: return X86::COND_LE;
3064 case ISD::SETNE: return X86::COND_NE;
3065 case ISD::SETULT: return X86::COND_B;
3066 case ISD::SETUGT: return X86::COND_A;
3067 case ISD::SETULE: return X86::COND_BE;
3068 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003069 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003073
Chris Lattner4c78e022008-12-23 23:42:27 +00003074 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003075 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3076 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3078 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003079 }
3080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 switch (SetCCOpcode) {
3082 default: break;
3083 case ISD::SETOLT:
3084 case ISD::SETOLE:
3085 case ISD::SETUGT:
3086 case ISD::SETUGE:
3087 std::swap(LHS, RHS);
3088 break;
3089 }
3090
3091 // On a floating point condition, the flags are set as follows:
3092 // ZF PF CF op
3093 // 0 | 0 | 0 | X > Y
3094 // 0 | 0 | 1 | X < Y
3095 // 1 | 0 | 0 | X == Y
3096 // 1 | 1 | 1 | unordered
3097 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003098 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETOLT: // flipped
3102 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETOLE: // flipped
3105 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUGT: // flipped
3108 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETUGE: // flipped
3111 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETNE: return X86::COND_NE;
3115 case ISD::SETUO: return X86::COND_P;
3116 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003117 case ISD::SETOEQ:
3118 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 }
Evan Chengd9558e02006-01-06 00:43:03 +00003120}
3121
Evan Cheng4a460802006-01-11 00:33:36 +00003122/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3123/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003125static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003126 switch (X86CC) {
3127 default:
3128 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003129 case X86::COND_B:
3130 case X86::COND_BE:
3131 case X86::COND_E:
3132 case X86::COND_P:
3133 case X86::COND_A:
3134 case X86::COND_AE:
3135 case X86::COND_NE:
3136 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003137 return true;
3138 }
3139}
3140
Evan Chengeb2f9692009-10-27 19:56:55 +00003141/// isFPImmLegal - Returns true if the target can instruction select the
3142/// specified FP immediate natively. If false, the legalizer will
3143/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003144bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003145 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3146 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3147 return true;
3148 }
3149 return false;
3150}
3151
Nate Begeman9008ca62009-04-27 18:41:29 +00003152/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3153/// the specified range (L, H].
3154static bool isUndefOrInRange(int Val, int Low, int Hi) {
3155 return (Val < 0) || (Val >= Low && Val < Hi);
3156}
3157
3158/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3159/// specified value.
3160static bool isUndefOrEqual(int Val, int CmpVal) {
3161 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003162 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003164}
3165
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003166/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3167/// from position Pos and ending in Pos+Size, falls within the specified
3168/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003169static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003170 int Pos, int Size, int Low) {
3171 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3172 if (!isUndefOrEqual(Mask[i], Low))
3173 return false;
3174 return true;
3175}
3176
Nate Begeman9008ca62009-04-27 18:41:29 +00003177/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3178/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3179/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003180static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003181 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 return (Mask[0] < 2 && Mask[1] < 2);
3185 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186}
3187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3189/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003190static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003192 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003195 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003199 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3207/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003208static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Rafael Espindola15684b22009-04-24 12:40:33 +00003212 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003213 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Rafael Espindola15684b22009-04-24 12:40:33 +00003216 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003217 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003222}
3223
Nate Begemana09008b2009-10-19 02:17:23 +00003224/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3225/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003226static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3227 const X86Subtarget *Subtarget) {
3228 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3229 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003230 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003231
Craig Topper0e2037b2012-01-20 05:53:00 +00003232 unsigned NumElts = VT.getVectorNumElements();
3233 unsigned NumLanes = VT.getSizeInBits()/128;
3234 unsigned NumLaneElts = NumElts/NumLanes;
3235
3236 // Do not handle 64-bit element shuffles with palignr.
3237 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003238 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003239
Craig Topper0e2037b2012-01-20 05:53:00 +00003240 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3241 unsigned i;
3242 for (i = 0; i != NumLaneElts; ++i) {
3243 if (Mask[i+l] >= 0)
3244 break;
3245 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 // Lane is all undef, go to next lane
3248 if (i == NumLaneElts)
3249 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003250
Craig Topper0e2037b2012-01-20 05:53:00 +00003251 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Make sure its in this lane in one of the sources
3254 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3255 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003256 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003257
3258 // If not lane 0, then we must match lane 0
3259 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3260 return false;
3261
3262 // Correct second source to be contiguous with first source
3263 if (Start >= (int)NumElts)
3264 Start -= NumElts - NumLaneElts;
3265
3266 // Make sure we're shifting in the right direction.
3267 if (Start <= (int)(i+l))
3268 return false;
3269
3270 Start -= i;
3271
3272 // Check the rest of the elements to see if they are consecutive.
3273 for (++i; i != NumLaneElts; ++i) {
3274 int Idx = Mask[i+l];
3275
3276 // Make sure its in this lane
3277 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3278 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3279 return false;
3280
3281 // If not lane 0, then we must match lane 0
3282 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3283 return false;
3284
3285 if (Idx >= (int)NumElts)
3286 Idx -= NumElts - NumLaneElts;
3287
3288 if (!isUndefOrEqual(Idx, Start+i))
3289 return false;
3290
3291 }
Nate Begemana09008b2009-10-19 02:17:23 +00003292 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003293
Nate Begemana09008b2009-10-19 02:17:23 +00003294 return true;
3295}
3296
Craig Topper1a7700a2012-01-19 08:19:12 +00003297/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3298/// the two vector operands have swapped position.
3299static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3300 unsigned NumElems) {
3301 for (unsigned i = 0; i != NumElems; ++i) {
3302 int idx = Mask[i];
3303 if (idx < 0)
3304 continue;
3305 else if (idx < (int)NumElems)
3306 Mask[i] = idx + NumElems;
3307 else
3308 Mask[i] = idx - NumElems;
3309 }
3310}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003311
Craig Topper1a7700a2012-01-19 08:19:12 +00003312/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3313/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3314/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3315/// reverse of what x86 shuffles want.
3316static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3317 bool Commuted = false) {
3318 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319 return false;
3320
Craig Topper1a7700a2012-01-19 08:19:12 +00003321 unsigned NumElems = VT.getVectorNumElements();
3322 unsigned NumLanes = VT.getSizeInBits()/128;
3323 unsigned NumLaneElems = NumElems/NumLanes;
3324
3325 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 return false;
3327
3328 // VSHUFPSY divides the resulting vector into 4 chunks.
3329 // The sources are also splitted into 4 chunks, and each destination
3330 // chunk must come from a different source chunk.
3331 //
3332 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3333 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3334 //
3335 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3336 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3337 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003338 // VSHUFPDY divides the resulting vector into 4 chunks.
3339 // The sources are also splitted into 4 chunks, and each destination
3340 // chunk must come from a different source chunk.
3341 //
3342 // SRC1 => X3 X2 X1 X0
3343 // SRC2 => Y3 Y2 Y1 Y0
3344 //
3345 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3346 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003347 unsigned HalfLaneElems = NumLaneElems/2;
3348 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3349 for (unsigned i = 0; i != NumLaneElems; ++i) {
3350 int Idx = Mask[i+l];
3351 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3352 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3353 return false;
3354 // For VSHUFPSY, the mask of the second half must be the same as the
3355 // first but with the appropriate offsets. This works in the same way as
3356 // VPERMILPS works with masks.
3357 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3358 continue;
3359 if (!isUndefOrEqual(Idx, Mask[i]+l))
3360 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003361 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003362 }
3363
3364 return true;
3365}
3366
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003367/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3368/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003369static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003370 unsigned NumElems = VT.getVectorNumElements();
3371
3372 if (VT.getSizeInBits() != 128)
3373 return false;
3374
3375 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003376 return false;
3377
Evan Cheng2064a2b2006-03-28 06:50:32 +00003378 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003379 return isUndefOrEqual(Mask[0], 6) &&
3380 isUndefOrEqual(Mask[1], 7) &&
3381 isUndefOrEqual(Mask[2], 2) &&
3382 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003383}
3384
Nate Begeman0b10b912009-11-07 23:17:15 +00003385/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3386/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3387/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003388static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003389 unsigned NumElems = VT.getVectorNumElements();
3390
3391 if (VT.getSizeInBits() != 128)
3392 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003393
Nate Begeman0b10b912009-11-07 23:17:15 +00003394 if (NumElems != 4)
3395 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003396
Craig Topperdd637ae2012-02-19 05:41:45 +00003397 return isUndefOrEqual(Mask[0], 2) &&
3398 isUndefOrEqual(Mask[1], 3) &&
3399 isUndefOrEqual(Mask[2], 2) &&
3400 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003401}
3402
Evan Cheng5ced1d82006-04-06 23:23:56 +00003403/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3404/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003405static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003406 if (VT.getSizeInBits() != 128)
3407 return false;
3408
Craig Topperdd637ae2012-02-19 05:41:45 +00003409 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411 if (NumElems != 2 && NumElems != 4)
3412 return false;
3413
Craig Topperdd637ae2012-02-19 05:41:45 +00003414 for (unsigned i = 0; i != NumElems/2; ++i)
3415 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003416 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417
Craig Topperdd637ae2012-02-19 05:41:45 +00003418 for (unsigned i = NumElems/2; i != NumElems; ++i)
3419 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003420 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421
3422 return true;
3423}
3424
Nate Begeman0b10b912009-11-07 23:17:15 +00003425/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3426/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003427static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3428 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
David Greenea20244d2011-03-02 17:23:43 +00003430 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003431 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432 return false;
3433
Craig Topperdd637ae2012-02-19 05:41:45 +00003434 for (unsigned i = 0; i != NumElems/2; ++i)
3435 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003436 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
Craig Topperdd637ae2012-02-19 05:41:45 +00003438 for (unsigned i = 0; i != NumElems/2; ++i)
3439 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003440 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441
3442 return true;
3443}
3444
Evan Cheng0038e592006-03-28 00:39:58 +00003445/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003447static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003448 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003449 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003450
3451 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3452 "Unsupported vector type for unpckh");
3453
Craig Topper6347e862011-11-21 06:57:39 +00003454 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003455 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003456 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003457
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003458 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3459 // independently on 128-bit lanes.
3460 unsigned NumLanes = VT.getSizeInBits()/128;
3461 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003462
Craig Topper94438ba2011-12-16 08:06:31 +00003463 for (unsigned l = 0; l != NumLanes; ++l) {
3464 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3465 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003466 i += 2, ++j) {
3467 int BitI = Mask[i];
3468 int BitI1 = Mask[i+1];
3469 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003470 return false;
David Greenea20244d2011-03-02 17:23:43 +00003471 if (V2IsSplat) {
3472 if (!isUndefOrEqual(BitI1, NumElts))
3473 return false;
3474 } else {
3475 if (!isUndefOrEqual(BitI1, j + NumElts))
3476 return false;
3477 }
Evan Cheng39623da2006-04-20 08:58:49 +00003478 }
Evan Cheng0038e592006-03-28 00:39:58 +00003479 }
David Greenea20244d2011-03-02 17:23:43 +00003480
Evan Cheng0038e592006-03-28 00:39:58 +00003481 return true;
3482}
3483
Evan Cheng4fcb9222006-03-28 02:43:26 +00003484/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3485/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003486static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003487 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003488 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003489
3490 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3491 "Unsupported vector type for unpckh");
3492
Craig Topper6347e862011-11-21 06:57:39 +00003493 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003494 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003495 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003496
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3498 // independently on 128-bit lanes.
3499 unsigned NumLanes = VT.getSizeInBits()/128;
3500 unsigned NumLaneElts = NumElts/NumLanes;
3501
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003502 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003503 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3504 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 int BitI = Mask[i];
3506 int BitI1 = Mask[i+1];
3507 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003508 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003509 if (V2IsSplat) {
3510 if (isUndefOrEqual(BitI1, NumElts))
3511 return false;
3512 } else {
3513 if (!isUndefOrEqual(BitI1, j+NumElts))
3514 return false;
3515 }
Evan Cheng39623da2006-04-20 08:58:49 +00003516 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003517 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003518 return true;
3519}
3520
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003521/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3522/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3523/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003524static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003525 bool HasAVX2) {
3526 unsigned NumElts = VT.getVectorNumElements();
3527
3528 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3529 "Unsupported vector type for unpckh");
3530
3531 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3532 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003533 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003534
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003535 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3536 // FIXME: Need a better way to get rid of this, there's no latency difference
3537 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3538 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003539 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003540 return false;
3541
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3543 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003544 unsigned NumLanes = VT.getSizeInBits()/128;
3545 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003546
Craig Topper94438ba2011-12-16 08:06:31 +00003547 for (unsigned l = 0; l != NumLanes; ++l) {
3548 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3549 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003550 i += 2, ++j) {
3551 int BitI = Mask[i];
3552 int BitI1 = Mask[i+1];
3553
3554 if (!isUndefOrEqual(BitI, j))
3555 return false;
3556 if (!isUndefOrEqual(BitI1, j))
3557 return false;
3558 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003559 }
David Greenea20244d2011-03-02 17:23:43 +00003560
Rafael Espindola15684b22009-04-24 12:40:33 +00003561 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003562}
3563
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003564/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3565/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3566/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003567static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003568 unsigned NumElts = VT.getVectorNumElements();
3569
3570 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3571 "Unsupported vector type for unpckh");
3572
3573 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3574 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Craig Topper94438ba2011-12-16 08:06:31 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
3579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
3581
3582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3584 i != (l+1)*NumLaneElts; i += 2, ++j) {
3585 int BitI = Mask[i];
3586 int BitI1 = Mask[i+1];
3587 if (!isUndefOrEqual(BitI, j))
3588 return false;
3589 if (!isUndefOrEqual(BitI1, j))
3590 return false;
3591 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003592 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003593 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003594}
3595
Evan Cheng017dcc62006-04-21 01:05:10 +00003596/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3597/// specifies a shuffle of elements that is suitable for input to MOVSS,
3598/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003599static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003600 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003601 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003602 if (VT.getSizeInBits() == 256)
3603 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003604
Craig Topperc612d792012-01-02 09:17:37 +00003605 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003606
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003608 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003609
Craig Topperc612d792012-01-02 09:17:37 +00003610 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003612 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003613
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003614 return true;
3615}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616
Craig Topper70b883b2011-11-28 10:14:51 +00003617/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003618/// as permutations between 128-bit chunks or halves. As an example: this
3619/// shuffle bellow:
3620/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3621/// The first half comes from the second half of V1 and the second half from the
3622/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003623static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003624 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003625 return false;
3626
3627 // The shuffle result is divided into half A and half B. In total the two
3628 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3629 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003630 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003631 bool MatchA = false, MatchB = false;
3632
3633 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003634 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003635 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3636 MatchA = true;
3637 break;
3638 }
3639 }
3640
3641 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003642 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3644 MatchB = true;
3645 break;
3646 }
3647 }
3648
3649 return MatchA && MatchB;
3650}
3651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3653/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003654static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003655 EVT VT = SVOp->getValueType(0);
3656
Craig Topperc612d792012-01-02 09:17:37 +00003657 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003658
Craig Topperc612d792012-01-02 09:17:37 +00003659 unsigned FstHalf = 0, SndHalf = 0;
3660 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 if (SVOp->getMaskElt(i) > 0) {
3662 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3663 break;
3664 }
3665 }
Craig Topperc612d792012-01-02 09:17:37 +00003666 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667 if (SVOp->getMaskElt(i) > 0) {
3668 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3669 break;
3670 }
3671 }
3672
3673 return (FstHalf | (SndHalf << 4));
3674}
3675
Craig Topper70b883b2011-11-28 10:14:51 +00003676/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003677/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3678/// Note that VPERMIL mask matching is different depending whether theunderlying
3679/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3680/// to the same elements of the low, but to the higher half of the source.
3681/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003682/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003683static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003684 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003685 return false;
3686
Craig Topperc612d792012-01-02 09:17:37 +00003687 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003688 // Only match 256-bit with 32/64-bit types
3689 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003690 return false;
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned NumLanes = VT.getSizeInBits()/128;
3693 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003695 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003696 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003697 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003698 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003699 continue;
3700 // VPERMILPS handling
3701 if (Mask[i] < 0)
3702 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003704 return false;
3705 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003706 }
3707
3708 return true;
3709}
3710
Craig Topper5aaffa82012-02-19 02:53:47 +00003711/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003712/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003713/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003714static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003716 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003717 if (VT.getSizeInBits() == 256)
3718 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003719 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003721
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003723 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003724
Craig Topperc612d792012-01-02 09:17:37 +00003725 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3727 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3728 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Evan Cheng39623da2006-04-20 08:58:49 +00003731 return true;
3732}
3733
Evan Chengd9539472006-04-14 21:59:03 +00003734/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3735/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003736/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003737static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003738 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003739 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003740 return false;
3741
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003742 unsigned NumElems = VT.getVectorNumElements();
3743
3744 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3745 (VT.getSizeInBits() == 256 && NumElems != 8))
3746 return false;
3747
3748 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003749 for (unsigned i = 0; i != NumElems; i += 2)
3750 if (!isUndefOrEqual(Mask[i], i+1) ||
3751 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003753
3754 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003755}
3756
3757/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3758/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003759/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003760static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003761 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003762 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003763 return false;
3764
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003765 unsigned NumElems = VT.getVectorNumElements();
3766
3767 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3768 (VT.getSizeInBits() == 256 && NumElems != 8))
3769 return false;
3770
3771 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003772 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003773 if (!isUndefOrEqual(Mask[i], i) ||
3774 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003776
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003777 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003778}
3779
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003780/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to 256-bit
3782/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003783static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003784 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003785
Craig Topperbeabc6c2011-12-05 06:56:46 +00003786 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003787 return false;
3788
Craig Topperc612d792012-01-02 09:17:37 +00003789 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003790 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003792 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003793 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794 return false;
3795 return true;
3796}
3797
Evan Cheng0b457f02008-09-25 20:50:48 +00003798/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003799/// specifies a shuffle of elements that is suitable for input to 128-bit
3800/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003801static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003802 if (VT.getSizeInBits() != 128)
3803 return false;
3804
Craig Topperc612d792012-01-02 09:17:37 +00003805 unsigned e = VT.getVectorNumElements() / 2;
3806 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003807 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003808 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003809 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003810 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003811 return false;
3812 return true;
3813}
3814
David Greenec38a03e2011-02-03 15:50:00 +00003815/// isVEXTRACTF128Index - Return true if the specified
3816/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3817/// suitable for input to VEXTRACTF128.
3818bool X86::isVEXTRACTF128Index(SDNode *N) {
3819 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3820 return false;
3821
3822 // The index should be aligned on a 128-bit boundary.
3823 uint64_t Index =
3824 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3825
3826 unsigned VL = N->getValueType(0).getVectorNumElements();
3827 unsigned VBits = N->getValueType(0).getSizeInBits();
3828 unsigned ElSize = VBits / VL;
3829 bool Result = (Index * ElSize) % 128 == 0;
3830
3831 return Result;
3832}
3833
David Greeneccacdc12011-02-04 16:08:29 +00003834/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3835/// operand specifies a subvector insert that is suitable for input to
3836/// VINSERTF128.
3837bool X86::isVINSERTF128Index(SDNode *N) {
3838 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3839 return false;
3840
3841 // The index should be aligned on a 128-bit boundary.
3842 uint64_t Index =
3843 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3844
3845 unsigned VL = N->getValueType(0).getVectorNumElements();
3846 unsigned VBits = N->getValueType(0).getSizeInBits();
3847 unsigned ElSize = VBits / VL;
3848 bool Result = (Index * ElSize) % 128 == 0;
3849
3850 return Result;
3851}
3852
Evan Cheng63d33002006-03-22 08:01:21 +00003853/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003854/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003855/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003856static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003857 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003858
Craig Topper1a7700a2012-01-19 08:19:12 +00003859 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3860 "Unsupported vector type for PSHUF/SHUFP");
3861
3862 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3863 // independently on 128-bit lanes.
3864 unsigned NumElts = VT.getVectorNumElements();
3865 unsigned NumLanes = VT.getSizeInBits()/128;
3866 unsigned NumLaneElts = NumElts/NumLanes;
3867
3868 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3869 "Only supports 2 or 4 elements per lane");
3870
3871 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003872 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003873 for (unsigned i = 0; i != NumElts; ++i) {
3874 int Elt = N->getMaskElt(i);
3875 if (Elt < 0) continue;
3876 Elt %= NumLaneElts;
3877 unsigned ShAmt = i << Shift;
3878 if (ShAmt >= 8) ShAmt -= 8;
3879 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003880 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003881
Evan Cheng63d33002006-03-22 08:01:21 +00003882 return Mask;
3883}
3884
Evan Cheng506d3df2006-03-29 23:07:14 +00003885/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003886/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003887static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003888 unsigned Mask = 0;
3889 // 8 nodes, but we only care about the last 4.
3890 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003891 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003893 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003894 if (i != 4)
3895 Mask <<= 2;
3896 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003897 return Mask;
3898}
3899
3900/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003901/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003902static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 unsigned Mask = 0;
3904 // 8 nodes, but we only care about the first 4.
3905 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003906 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 if (Val >= 0)
3908 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003909 if (i != 0)
3910 Mask <<= 2;
3911 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003912 return Mask;
3913}
3914
Nate Begemana09008b2009-10-19 02:17:23 +00003915/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3916/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003917static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3918 EVT VT = SVOp->getValueType(0);
3919 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003920
Craig Topper0e2037b2012-01-20 05:53:00 +00003921 unsigned NumElts = VT.getVectorNumElements();
3922 unsigned NumLanes = VT.getSizeInBits()/128;
3923 unsigned NumLaneElts = NumElts/NumLanes;
3924
3925 int Val = 0;
3926 unsigned i;
3927 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003928 Val = SVOp->getMaskElt(i);
3929 if (Val >= 0)
3930 break;
3931 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003932 if (Val >= (int)NumElts)
3933 Val -= NumElts - NumLaneElts;
3934
Eli Friedman63f8dde2011-07-25 21:36:45 +00003935 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003936 return (Val - i) * EltSize;
3937}
3938
David Greenec38a03e2011-02-03 15:50:00 +00003939/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3940/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3941/// instructions.
3942unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3943 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3944 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3945
3946 uint64_t Index =
3947 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3948
3949 EVT VecVT = N->getOperand(0).getValueType();
3950 EVT ElVT = VecVT.getVectorElementType();
3951
3952 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003953 return Index / NumElemsPerChunk;
3954}
3955
David Greeneccacdc12011-02-04 16:08:29 +00003956/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3957/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3958/// instructions.
3959unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3960 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3961 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3962
3963 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003964 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003965
3966 EVT VecVT = N->getValueType(0);
3967 EVT ElVT = VecVT.getVectorElementType();
3968
3969 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003970 return Index / NumElemsPerChunk;
3971}
3972
Evan Cheng37b73872009-07-30 08:33:02 +00003973/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3974/// constant +0.0.
3975bool X86::isZeroNode(SDValue Elt) {
3976 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003977 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003978 (isa<ConstantFPSDNode>(Elt) &&
3979 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3980}
3981
Nate Begeman9008ca62009-04-27 18:41:29 +00003982/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3983/// their permute mask.
3984static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3985 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003986 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003987 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003989
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 int idx = SVOp->getMaskElt(i);
3992 if (idx < 0)
3993 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003994 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003996 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003998 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4000 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004001}
4002
Evan Cheng533a0aa2006-04-19 20:35:22 +00004003/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4004/// match movhlps. The lower half elements should come from upper half of
4005/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004006/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004007static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004008 if (VT.getSizeInBits() != 128)
4009 return false;
4010 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004011 return false;
4012 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004013 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004014 return false;
4015 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004016 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004017 return false;
4018 return true;
4019}
4020
Evan Cheng5ced1d82006-04-06 23:23:56 +00004021/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004022/// is promoted to a vector. It also returns the LoadSDNode by reference if
4023/// required.
4024static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004025 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4026 return false;
4027 N = N->getOperand(0).getNode();
4028 if (!ISD::isNON_EXTLoad(N))
4029 return false;
4030 if (LD)
4031 *LD = cast<LoadSDNode>(N);
4032 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004033}
4034
Dan Gohman65fd6562011-11-03 21:49:52 +00004035// Test whether the given value is a vector value which will be legalized
4036// into a load.
4037static bool WillBeConstantPoolLoad(SDNode *N) {
4038 if (N->getOpcode() != ISD::BUILD_VECTOR)
4039 return false;
4040
4041 // Check for any non-constant elements.
4042 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4043 switch (N->getOperand(i).getNode()->getOpcode()) {
4044 case ISD::UNDEF:
4045 case ISD::ConstantFP:
4046 case ISD::Constant:
4047 break;
4048 default:
4049 return false;
4050 }
4051
4052 // Vectors of all-zeros and all-ones are materialized with special
4053 // instructions rather than being loaded.
4054 return !ISD::isBuildVectorAllZeros(N) &&
4055 !ISD::isBuildVectorAllOnes(N);
4056}
4057
Evan Cheng533a0aa2006-04-19 20:35:22 +00004058/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4059/// match movlp{s|d}. The lower half elements should come from lower half of
4060/// V1 (and in order), and the upper half elements should come from the upper
4061/// half of V2 (and in order). And since V1 will become the source of the
4062/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004063static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004064 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004065 if (VT.getSizeInBits() != 128)
4066 return false;
4067
Evan Cheng466685d2006-10-09 20:57:25 +00004068 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004069 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004070 // Is V2 is a vector load, don't do this transformation. We will try to use
4071 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004072 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004073 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004075 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004076
Evan Cheng533a0aa2006-04-19 20:35:22 +00004077 if (NumElems != 2 && NumElems != 4)
4078 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004079 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004080 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004081 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004082 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004083 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084 return false;
4085 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004086}
4087
Evan Cheng39623da2006-04-20 08:58:49 +00004088/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4089/// all the same.
4090static bool isSplatVector(SDNode *N) {
4091 if (N->getOpcode() != ISD::BUILD_VECTOR)
4092 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004095 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4096 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004097 return false;
4098 return true;
4099}
4100
Evan Cheng213d2cf2007-05-17 18:45:50 +00004101/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004102/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004103/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004104static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004105 SDValue V1 = N->getOperand(0);
4106 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004107 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4108 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004110 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004112 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4113 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004114 if (Opc != ISD::BUILD_VECTOR ||
4115 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 return false;
4117 } else if (Idx >= 0) {
4118 unsigned Opc = V1.getOpcode();
4119 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4120 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004121 if (Opc != ISD::BUILD_VECTOR ||
4122 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004123 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004124 }
4125 }
4126 return true;
4127}
4128
4129/// getZeroVector - Returns a vector of specified type with all zero elements.
4130///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004131static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004132 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004133 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Dale Johannesen0488fb62010-09-30 23:57:10 +00004135 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004136 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004138 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004139 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004140 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4141 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4142 } else { // SSE1
4143 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4144 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4145 }
4146 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004147 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004148 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4149 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4150 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4151 } else {
4152 // 256-bit logic and arithmetic instructions in AVX are all
4153 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4154 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4155 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4157 }
Evan Chengf0df0312008-05-15 08:39:06 +00004158 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004160}
4161
Chris Lattner8a594482007-11-25 00:24:49 +00004162/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004163/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4164/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4165/// Then bitcast to their original type, ensuring they get CSE'd.
4166static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4167 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004168 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004169 assert((VT.is128BitVector() || VT.is256BitVector())
4170 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004173 SDValue Vec;
4174 if (VT.getSizeInBits() == 256) {
4175 if (HasAVX2) { // AVX2
4176 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4177 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4178 } else { // AVX
4179 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4180 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4181 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4182 Vec = Insert128BitVector(InsV, Vec,
4183 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4184 }
4185 } else {
4186 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004187 }
4188
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004190}
4191
Evan Cheng39623da2006-04-20 08:58:49 +00004192/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4193/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004194static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004195 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004196 if (Mask[i] > (int)NumElems) {
4197 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004198 }
Evan Cheng39623da2006-04-20 08:58:49 +00004199 }
Evan Cheng39623da2006-04-20 08:58:49 +00004200}
4201
Evan Cheng017dcc62006-04-21 01:05:10 +00004202/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4203/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004204static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 SDValue V2) {
4206 unsigned NumElems = VT.getVectorNumElements();
4207 SmallVector<int, 8> Mask;
4208 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004209 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 Mask.push_back(i);
4211 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004212}
4213
Nate Begeman9008ca62009-04-27 18:41:29 +00004214/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004215static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SDValue V2) {
4217 unsigned NumElems = VT.getVectorNumElements();
4218 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004219 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 Mask.push_back(i);
4221 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004222 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004224}
4225
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004226/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004227static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue V2) {
4229 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004230 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004232 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 Mask.push_back(i + Half);
4234 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004235 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004237}
4238
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004239// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004240// a generic shuffle instruction because the target has no such instructions.
4241// Generate shuffles which repeat i16 and i8 several times until they can be
4242// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004243static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004244 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004247
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 while (NumElems > 4) {
4249 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 EltNo -= NumElems/2;
4254 }
4255 NumElems >>= 1;
4256 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004257 return V;
4258}
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004260/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4261static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4262 EVT VT = V.getValueType();
4263 DebugLoc dl = V.getDebugLoc();
4264 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4265 && "Vector size not supported");
4266
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004267 if (VT.getSizeInBits() == 128) {
4268 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004270 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4271 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004272 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004273 // To use VPERMILPS to splat scalars, the second half of indicies must
4274 // refer to the higher part, which is a duplication of the lower one,
4275 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004276 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4277 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004278
4279 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4280 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4281 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 }
4283
4284 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4285}
4286
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004287/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004288static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4289 EVT SrcVT = SV->getValueType(0);
4290 SDValue V1 = SV->getOperand(0);
4291 DebugLoc dl = SV->getDebugLoc();
4292
4293 int EltNo = SV->getSplatIndex();
4294 int NumElems = SrcVT.getVectorNumElements();
4295 unsigned Size = SrcVT.getSizeInBits();
4296
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4298 "Unknown how to promote splat for type");
4299
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 // Extract the 128-bit part containing the splat element and update
4301 // the splat element index when it refers to the higher register.
4302 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004303 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004304 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4305 if (Idx > 0)
4306 EltNo -= NumElems/2;
4307 }
4308
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004309 // All i16 and i8 vector types can't be used directly by a generic shuffle
4310 // instruction because the target has no such instruction. Generate shuffles
4311 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004312 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004313 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004314 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004315 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316
4317 // Recreate the 256-bit vector and place the same 128-bit vector
4318 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004319 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004320 if (Size == 256) {
4321 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4322 DAG.getConstant(0, MVT::i32), DAG, dl);
4323 V1 = Insert128BitVector(InsV, V1,
4324 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4325 }
4326
4327 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004328}
4329
Evan Chengba05f722006-04-21 23:03:30 +00004330/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004331/// vector of zero or undef vector. This produces a shuffle where the low
4332/// element of V2 is swizzled into the zero/undef vector, landing at element
4333/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004334static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004335 bool IsZero,
4336 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004337 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004338 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004339 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004340 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 unsigned NumElems = VT.getVectorNumElements();
4342 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004343 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 // If this is the insertion idx, put the low elt of V2 here.
4345 MaskVec.push_back(i == Idx ? NumElems : i);
4346 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004347}
4348
Craig Toppera1ffc682012-03-20 06:42:26 +00004349/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4350/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004351/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004352static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004353 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004354 unsigned NumElems = VT.getVectorNumElements();
4355 SDValue ImmN;
4356
Craig Topper89f4e662012-03-20 07:17:59 +00004357 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004358 switch(N->getOpcode()) {
4359 case X86ISD::SHUFP:
4360 ImmN = N->getOperand(N->getNumOperands()-1);
4361 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4362 break;
4363 case X86ISD::UNPCKH:
4364 DecodeUNPCKHMask(VT, Mask);
4365 break;
4366 case X86ISD::UNPCKL:
4367 DecodeUNPCKLMask(VT, Mask);
4368 break;
4369 case X86ISD::MOVHLPS:
4370 DecodeMOVHLPSMask(NumElems, Mask);
4371 break;
4372 case X86ISD::MOVLHPS:
4373 DecodeMOVLHPSMask(NumElems, Mask);
4374 break;
4375 case X86ISD::PSHUFD:
4376 case X86ISD::VPERMILP:
4377 ImmN = N->getOperand(N->getNumOperands()-1);
4378 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004379 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004380 break;
4381 case X86ISD::PSHUFHW:
4382 ImmN = N->getOperand(N->getNumOperands()-1);
4383 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004384 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004385 break;
4386 case X86ISD::PSHUFLW:
4387 ImmN = N->getOperand(N->getNumOperands()-1);
4388 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004389 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004390 break;
4391 case X86ISD::MOVSS:
4392 case X86ISD::MOVSD: {
4393 // The index 0 always comes from the first element of the second source,
4394 // this is why MOVSS and MOVSD are used in the first place. The other
4395 // elements come from the other positions of the first source vector
4396 Mask.push_back(NumElems);
4397 for (unsigned i = 1; i != NumElems; ++i) {
4398 Mask.push_back(i);
4399 }
4400 break;
4401 }
4402 case X86ISD::VPERM2X128:
4403 ImmN = N->getOperand(N->getNumOperands()-1);
4404 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4405 break;
4406 case X86ISD::MOVDDUP:
4407 case X86ISD::MOVLHPD:
4408 case X86ISD::MOVLPD:
4409 case X86ISD::MOVLPS:
4410 case X86ISD::MOVSHDUP:
4411 case X86ISD::MOVSLDUP:
4412 case X86ISD::PALIGN:
4413 // Not yet implemented
4414 return false;
4415 default: llvm_unreachable("unknown target shuffle node");
4416 }
4417
4418 return true;
4419}
4420
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004421/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4422/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004423static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004424 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004425 if (Depth == 6)
4426 return SDValue(); // Limit search depth.
4427
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004428 SDValue V = SDValue(N, 0);
4429 EVT VT = V.getValueType();
4430 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004431
4432 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4433 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004434 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004435
Craig Topper3d092db2012-03-21 02:14:01 +00004436 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004437 return DAG.getUNDEF(VT.getVectorElementType());
4438
Craig Topperd156dc12012-02-06 07:17:51 +00004439 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004440 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4441 : SV->getOperand(1);
4442 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004443 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444
4445 // Recurse into target specific vector shuffles to find scalars.
4446 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004447 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004448 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004449 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004450 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004451
Craig Topper89f4e662012-03-20 07:17:59 +00004452 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004453 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004454
Craig Topper3d092db2012-03-21 02:14:01 +00004455 int Elt = ShuffleMask[Index];
4456 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004457 return DAG.getUNDEF(VT.getVectorElementType());
4458
Craig Topper3d092db2012-03-21 02:14:01 +00004459 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004460 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004461 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004462 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463 }
4464
4465 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467 V = V.getOperand(0);
4468 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004469 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004470
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004471 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472 return SDValue();
4473 }
4474
4475 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4476 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004477 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478
4479 if (V.getOpcode() == ISD::BUILD_VECTOR)
4480 return V.getOperand(Index);
4481
4482 return SDValue();
4483}
4484
4485/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4486/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004487/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004488static
Craig Topper3d092db2012-03-21 02:14:01 +00004489unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004491 unsigned i;
4492 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004493 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004494 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495 if (!(Elt.getNode() &&
4496 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4497 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004498 }
4499
4500 return i;
4501}
4502
Craig Topper3d092db2012-03-21 02:14:01 +00004503/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4504/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4506static
Craig Topper3d092db2012-03-21 02:14:01 +00004507bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4508 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4509 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004510 bool SeenV1 = false;
4511 bool SeenV2 = false;
4512
Craig Topper3d092db2012-03-21 02:14:01 +00004513 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004514 int Idx = SVOp->getMaskElt(i);
4515 // Ignore undef indicies
4516 if (Idx < 0)
4517 continue;
4518
Craig Topper3d092db2012-03-21 02:14:01 +00004519 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 SeenV1 = true;
4521 else
4522 SeenV2 = true;
4523
4524 // Only accept consecutive elements from the same vector
4525 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4526 return false;
4527 }
4528
4529 OpNum = SeenV1 ? 0 : 1;
4530 return true;
4531}
4532
4533/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4534/// logical left shift of a vector.
4535static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4536 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4537 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4538 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4539 false /* check zeros from right */, DAG);
4540 unsigned OpSrc;
4541
4542 if (!NumZeros)
4543 return false;
4544
4545 // Considering the elements in the mask that are not consecutive zeros,
4546 // check if they consecutively come from only one of the source vectors.
4547 //
4548 // V1 = {X, A, B, C} 0
4549 // \ \ \ /
4550 // vector_shuffle V1, V2 <1, 2, 3, X>
4551 //
4552 if (!isShuffleMaskConsecutive(SVOp,
4553 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004554 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004555 NumZeros, // Where to start looking in the src vector
4556 NumElems, // Number of elements in vector
4557 OpSrc)) // Which source operand ?
4558 return false;
4559
4560 isLeft = false;
4561 ShAmt = NumZeros;
4562 ShVal = SVOp->getOperand(OpSrc);
4563 return true;
4564}
4565
4566/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4567/// logical left shift of a vector.
4568static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4569 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4570 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4571 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4572 true /* check zeros from left */, DAG);
4573 unsigned OpSrc;
4574
4575 if (!NumZeros)
4576 return false;
4577
4578 // Considering the elements in the mask that are not consecutive zeros,
4579 // check if they consecutively come from only one of the source vectors.
4580 //
4581 // 0 { A, B, X, X } = V2
4582 // / \ / /
4583 // vector_shuffle V1, V2 <X, X, 4, 5>
4584 //
4585 if (!isShuffleMaskConsecutive(SVOp,
4586 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004587 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 0, // Where to start looking in the src vector
4589 NumElems, // Number of elements in vector
4590 OpSrc)) // Which source operand ?
4591 return false;
4592
4593 isLeft = true;
4594 ShAmt = NumZeros;
4595 ShVal = SVOp->getOperand(OpSrc);
4596 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004597}
4598
4599/// isVectorShift - Returns true if the shuffle can be implemented as a
4600/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004601static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004602 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004603 // Although the logic below support any bitwidth size, there are no
4604 // shift instructions which handle more than 128-bit vectors.
4605 if (SVOp->getValueType(0).getSizeInBits() > 128)
4606 return false;
4607
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4609 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4610 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004611
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004612 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004613}
4614
Evan Chengc78d3b42006-04-24 18:01:45 +00004615/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4616///
Dan Gohman475871a2008-07-27 21:46:04 +00004617static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004618 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004619 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004620 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004621 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004622 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004623 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004624
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004625 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004626 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004627 bool First = true;
4628 for (unsigned i = 0; i < 16; ++i) {
4629 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4630 if (ThisIsNonZero && First) {
4631 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004632 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004633 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004635 First = false;
4636 }
4637
4638 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004639 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004640 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4641 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004642 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004644 }
4645 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4647 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4648 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 } else
4652 ThisElt = LastElt;
4653
Gabor Greifba36cb52008-08-28 21:40:38 +00004654 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004656 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004657 }
4658 }
4659
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004660 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004661}
4662
Bill Wendlinga348c562007-03-22 18:42:45 +00004663/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004664///
Dan Gohman475871a2008-07-27 21:46:04 +00004665static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004666 unsigned NumNonZero, unsigned NumZero,
4667 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004668 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004669 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004670 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004671 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004672
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004673 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004674 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004675 bool First = true;
4676 for (unsigned i = 0; i < 8; ++i) {
4677 bool isNonZero = (NonZeros & (1 << i)) != 0;
4678 if (isNonZero) {
4679 if (First) {
4680 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004681 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004684 First = false;
4685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004686 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004688 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004689 }
4690 }
4691
4692 return V;
4693}
4694
Evan Chengf26ffe92008-05-29 08:22:04 +00004695/// getVShift - Return a vector logical shift node.
4696///
Owen Andersone50ed302009-08-10 22:56:29 +00004697static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 unsigned NumBits, SelectionDAG &DAG,
4699 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004700 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004701 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004702 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004703 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4704 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004705 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004706 DAG.getConstant(NumBits,
4707 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004708}
4709
Dan Gohman475871a2008-07-27 21:46:04 +00004710SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004711X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004712 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004713
Evan Chengc3630942009-12-09 21:00:30 +00004714 // Check if the scalar load can be widened into a vector load. And if
4715 // the address is "base + cst" see if the cst can be "absorbed" into
4716 // the shuffle mask.
4717 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4718 SDValue Ptr = LD->getBasePtr();
4719 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4720 return SDValue();
4721 EVT PVT = LD->getValueType(0);
4722 if (PVT != MVT::i32 && PVT != MVT::f32)
4723 return SDValue();
4724
4725 int FI = -1;
4726 int64_t Offset = 0;
4727 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4728 FI = FINode->getIndex();
4729 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004730 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004731 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4732 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4733 Offset = Ptr.getConstantOperandVal(1);
4734 Ptr = Ptr.getOperand(0);
4735 } else {
4736 return SDValue();
4737 }
4738
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004739 // FIXME: 256-bit vector instructions don't require a strict alignment,
4740 // improve this code to support it better.
4741 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004742 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004743 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004744 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004745 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004746 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004747 // Can't change the alignment. FIXME: It's possible to compute
4748 // the exact stack offset and reference FI + adjust offset instead.
4749 // If someone *really* cares about this. That's the way to implement it.
4750 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004751 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004752 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004753 }
4754 }
4755
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004756 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004757 // Ptr + (Offset & ~15).
4758 if (Offset < 0)
4759 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004760 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004761 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004762 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004763 if (StartOffset)
4764 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4765 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4766
4767 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004768 int NumElems = VT.getVectorNumElements();
4769
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004770 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4771 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004772 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004773 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004775 SmallVector<int, 8> Mask;
4776 for (int i = 0; i < NumElems; ++i)
4777 Mask.push_back(EltNo);
4778
Craig Toppercc3000632012-01-30 07:50:31 +00004779 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004780 }
4781
4782 return SDValue();
4783}
4784
Michael J. Spencerec38de22010-10-10 22:04:20 +00004785/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4786/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004787/// load which has the same value as a build_vector whose operands are 'elts'.
4788///
4789/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004790///
Nate Begeman1449f292010-03-24 22:19:06 +00004791/// FIXME: we'd also like to handle the case where the last elements are zero
4792/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4793/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004794static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004795 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004796 EVT EltVT = VT.getVectorElementType();
4797 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004798
Nate Begemanfdea31a2010-03-24 20:49:50 +00004799 LoadSDNode *LDBase = NULL;
4800 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004801
Nate Begeman1449f292010-03-24 22:19:06 +00004802 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004803 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004804 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004805 for (unsigned i = 0; i < NumElems; ++i) {
4806 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004807
Nate Begemanfdea31a2010-03-24 20:49:50 +00004808 if (!Elt.getNode() ||
4809 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4810 return SDValue();
4811 if (!LDBase) {
4812 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4813 return SDValue();
4814 LDBase = cast<LoadSDNode>(Elt.getNode());
4815 LastLoadedElt = i;
4816 continue;
4817 }
4818 if (Elt.getOpcode() == ISD::UNDEF)
4819 continue;
4820
4821 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4822 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4823 return SDValue();
4824 LastLoadedElt = i;
4825 }
Nate Begeman1449f292010-03-24 22:19:06 +00004826
4827 // If we have found an entire vector of loads and undefs, then return a large
4828 // load of the entire vector width starting at the base pointer. If we found
4829 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004830 if (LastLoadedElt == NumElems - 1) {
4831 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004832 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004833 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004834 LDBase->isVolatile(), LDBase->isNonTemporal(),
4835 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004836 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004837 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004838 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004839 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004840 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4841 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004842 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4843 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004844 SDValue ResNode =
4845 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4846 LDBase->getPointerInfo(),
4847 LDBase->getAlignment(),
4848 false/*isVolatile*/, true/*ReadMem*/,
4849 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004850 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004851 }
4852 return SDValue();
4853}
4854
Nadav Rotem9d68b062012-04-08 12:54:54 +00004855/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4856/// to generate a splat value for the following cases:
4857/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004858/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004859/// a scalar load, or a constant.
4860/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004861/// or SDValue() otherwise.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004862static SDValue LowerVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget,
4863 DebugLoc &dl, SelectionDAG &DAG) {
Craig Toppera9376332012-01-10 08:23:59 +00004864 if (!Subtarget->hasAVX())
4865 return SDValue();
4866
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004867 EVT VT = Op.getValueType();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004868
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004869 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004870 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004871
Nadav Rotem9d68b062012-04-08 12:54:54 +00004872 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004873 default:
4874 // Unknown pattern found.
4875 return SDValue();
4876
4877 case ISD::BUILD_VECTOR: {
4878 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004879 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004880 return SDValue();
4881
Nadav Rotem9d68b062012-04-08 12:54:54 +00004882 Ld = Op.getOperand(0);
4883 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4884 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004885
4886 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004887 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004888 // Constants may have multiple users.
4889 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004890 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004891 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004892 }
4893
4894 case ISD::VECTOR_SHUFFLE: {
4895 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4896
4897 // Shuffles must have a splat mask where the first element is
4898 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004899 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900 return SDValue();
4901
4902 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004903 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 return SDValue();
4905
4906 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004907 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4908 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004909
4910 // The scalar_to_vector node and the suspected
4911 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004912 // Constants may have multiple users.
4913 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004914 return SDValue();
4915 break;
4916 }
4917 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004918
Nadav Rotem9d68b062012-04-08 12:54:54 +00004919 bool Is256 = VT.getSizeInBits() == 256;
4920 bool Is128 = VT.getSizeInBits() == 128;
4921
4922 // Handle the broadcasting a single constant scalar from the constant pool
4923 // into a vector. On Sandybridge it is still better to load a constant vector
4924 // from the constant pool and not to broadcast it from a scalar.
4925 if (ConstSplatVal && Subtarget->hasAVX2()) {
4926 EVT CVT = Ld.getValueType();
4927 assert(!CVT.isVector() && "Must not broadcast a vector type");
4928 unsigned ScalarSize = CVT.getSizeInBits();
4929
4930 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4931 (Is128 && (ScalarSize == 32))) {
4932
4933 // This is the type of the load operation for the constant that we save
4934 // in the constant pool. We can't load float values from the constant pool
4935 // because the DAG has to be legal at this stage.
4936 MVT LdTy = (ScalarSize == 32 ? MVT::i32 : MVT::i64);
4937
4938 const Constant *C = 0;
4939 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4940 C = CI->getConstantIntValue();
4941 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4942 C = CF->getConstantFPValue();
4943
4944 assert(C && "Invalid constant type");
4945
4946 SDValue CP = DAG.getConstantPool(C, LdTy);
4947 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
4948 Ld = DAG.getLoad(LdTy, dl, DAG.getEntryNode(), CP,
4949 MachinePointerInfo::getConstantPool(),
4950 false, false, false, Alignment);
4951
4952 // Bitcast the loaded constant back to the requested type.
4953 Ld = DAG.getNode(ISD::BITCAST, dl, CVT, Ld);
4954 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4955 }
4956 }
4957
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004958 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004959 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004961
Craig Toppera1902a12012-02-01 06:51:58 +00004962 // Reject loads that have uses of the chain result
4963 if (Ld->hasAnyUseOfValue(1))
4964 return SDValue();
4965
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4967
4968 // VBroadcast to YMM
4969 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004970 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971
4972 // VBroadcast to XMM
4973 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975
Craig Toppera9376332012-01-10 08:23:59 +00004976 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4977 // double since there is vbroadcastsd xmm
4978 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4979 // VBroadcast to YMM
4980 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004981 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004982
4983 // VBroadcast to XMM
4984 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004986 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 // Unsupported broadcast.
4989 return SDValue();
4990}
4991
Evan Chengc3630942009-12-09 21:00:30 +00004992SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004993X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004994 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004995
David Greenef125a292011-02-08 19:04:41 +00004996 EVT VT = Op.getValueType();
4997 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004998 unsigned NumElems = Op.getNumOperands();
4999
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005000 // Vectors containing all zeros can be matched by pxor and xorps later
5001 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5002 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5003 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005004 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005005 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005007 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005010 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005011 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5012 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005013 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005014 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005015 return Op;
5016
Craig Topper07a27622012-01-22 03:07:48 +00005017 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005018 }
5019
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, dl, DAG);
5021 if (Broadcast.getNode())
5022 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005023
Owen Andersone50ed302009-08-10 22:56:29 +00005024 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 unsigned NumZero = 0;
5027 unsigned NumNonZero = 0;
5028 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005029 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005030 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005032 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005033 if (Elt.getOpcode() == ISD::UNDEF)
5034 continue;
5035 Values.insert(Elt);
5036 if (Elt.getOpcode() != ISD::Constant &&
5037 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005038 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005039 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005040 NumZero++;
5041 else {
5042 NonZeros |= (1 << i);
5043 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 }
5045 }
5046
Chris Lattner97a2a562010-08-26 05:24:29 +00005047 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5048 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005049 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050
Chris Lattner67f453a2008-03-09 05:42:06 +00005051 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005052 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005055
Chris Lattner62098042008-03-09 01:05:04 +00005056 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5057 // the value are obviously zero, truncate the value to i32 and do the
5058 // insertion that way. Only do this if the value is non-constant or if the
5059 // value is a constant being inserted into element 0. It is cheaper to do
5060 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005062 (!IsAllConstants || Idx == 0)) {
5063 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005064 // Handle SSE only.
5065 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5066 EVT VecVT = MVT::v4i32;
5067 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Chris Lattner62098042008-03-09 01:05:04 +00005069 // Truncate the value (which may itself be a constant) to i32, and
5070 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005072 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005073 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Chris Lattner62098042008-03-09 01:05:04 +00005075 // Now we have our 32-bit value zero extended in the low element of
5076 // a vector. If Idx != 0, swizzle it into place.
5077 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005078 SmallVector<int, 4> Mask;
5079 Mask.push_back(Idx);
5080 for (unsigned i = 1; i != VecElts; ++i)
5081 Mask.push_back(i);
5082 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005083 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005084 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005085 }
Craig Topper07a27622012-01-22 03:07:48 +00005086 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005087 }
5088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattner19f79692008-03-08 22:59:52 +00005090 // If we have a constant or non-constant insertion into the low element of
5091 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5092 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005093 // depending on what the source datatype is.
5094 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005095 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005096 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005097
5098 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005100 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005101 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005102 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5103 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005104 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005105 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005106 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5107 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005108 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005109 }
5110
5111 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005113 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005114 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005115 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005116 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5117 DAG, dl);
5118 } else {
5119 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005120 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005123 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005124 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005125
5126 // Is it a vector logical left shift?
5127 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005128 X86::isZeroNode(Op.getOperand(0)) &&
5129 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005130 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005131 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005132 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005133 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005134 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005137 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005138 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139
Chris Lattner19f79692008-03-08 22:59:52 +00005140 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5141 // is a non-constant being inserted into an element other than the low one,
5142 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5143 // movd/movss) to move this into the low element, then shuffle it into
5144 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005146 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005149 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005152 MaskVec.push_back(i == Idx ? 0 : 1);
5153 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154 }
5155 }
5156
Chris Lattner67f453a2008-03-09 05:42:06 +00005157 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005158 if (Values.size() == 1) {
5159 if (EVTBits == 32) {
5160 // Instead of a shuffle like this:
5161 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5162 // Check if it's possible to issue this instead.
5163 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5164 unsigned Idx = CountTrailingZeros_32(NonZeros);
5165 SDValue Item = Op.getOperand(Idx);
5166 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5167 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5168 }
Dan Gohman475871a2008-07-27 21:46:04 +00005169 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Dan Gohmana3941172007-07-24 22:55:08 +00005172 // A vector full of immediates; various special cases are already
5173 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005174 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005175 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005176
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005177 // For AVX-length vectors, build the individual 128-bit pieces and use
5178 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005179 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005180 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005181 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005182 V.push_back(Op.getOperand(i));
5183
5184 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5185
5186 // Build both the lower and upper subvector.
5187 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5188 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5189 NumElems/2);
5190
5191 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005192 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5193 DAG.getConstant(0, MVT::i32), DAG, dl);
5194 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005195 DAG, dl);
5196 }
5197
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005198 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005199 if (EVTBits == 64) {
5200 if (NumNonZero == 1) {
5201 // One half is zero or undef.
5202 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005204 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005205 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005206 }
Dan Gohman475871a2008-07-27 21:46:04 +00005207 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005208 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209
5210 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005211 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005212 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005213 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005214 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 }
5216
Bill Wendling826f36f2007-03-28 00:57:11 +00005217 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005218 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005219 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005220 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
5222
5223 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005224 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 if (NumElems == 4 && NumZero > 0) {
5226 for (unsigned i = 0; i < 4; ++i) {
5227 bool isZero = !(NonZeros & (1 << i));
5228 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005229 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 else
Dale Johannesenace16102009-02-03 19:33:06 +00005231 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 }
5233
5234 for (unsigned i = 0; i < 2; ++i) {
5235 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5236 default: break;
5237 case 0:
5238 V[i] = V[i*2]; // Must be a zero vector.
5239 break;
5240 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005241 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 break;
5243 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 break;
5246 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 break;
5249 }
5250 }
5251
Benjamin Kramer9c683542012-01-30 15:16:21 +00005252 bool Reverse1 = (NonZeros & 0x3) == 2;
5253 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5254 int MaskVec[] = {
5255 Reverse1 ? 1 : 0,
5256 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005257 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5258 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005259 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 }
5262
Nate Begemanfdea31a2010-03-24 20:49:50 +00005263 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5264 // Check for a build vector of consecutive loads.
5265 for (unsigned i = 0; i < NumElems; ++i)
5266 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005267
Nate Begemanfdea31a2010-03-24 20:49:50 +00005268 // Check for elements which are consecutive loads.
5269 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5270 if (LD.getNode())
5271 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005272
5273 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005274 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005275 SDValue Result;
5276 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5277 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5278 else
5279 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005280
Chris Lattner24faf612010-08-28 17:59:08 +00005281 for (unsigned i = 1; i < NumElems; ++i) {
5282 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5283 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005285 }
5286 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005288
Chris Lattner6e80e442010-08-28 17:15:43 +00005289 // Otherwise, expand into a number of unpckl*, start by extending each of
5290 // our (non-undef) elements to the full vector width with the element in the
5291 // bottom slot of the vector (which generates no code for SSE).
5292 for (unsigned i = 0; i < NumElems; ++i) {
5293 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5294 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5295 else
5296 V[i] = DAG.getUNDEF(VT);
5297 }
5298
5299 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5301 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5302 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005303 unsigned EltStride = NumElems >> 1;
5304 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005305 for (unsigned i = 0; i < EltStride; ++i) {
5306 // If V[i+EltStride] is undef and this is the first round of mixing,
5307 // then it is safe to just drop this shuffle: V[i] is already in the
5308 // right place, the one element (since it's the first round) being
5309 // inserted as undef can be dropped. This isn't safe for successive
5310 // rounds because they will permute elements within both vectors.
5311 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5312 EltStride == NumElems/2)
5313 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005314
Chris Lattner6e80e442010-08-28 17:15:43 +00005315 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005316 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005317 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 }
5319 return V[0];
5320 }
Dan Gohman475871a2008-07-27 21:46:04 +00005321 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322}
5323
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005324// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5325// them in a MMX register. This is better than doing a stack convert.
5326static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005327 DebugLoc dl = Op.getDebugLoc();
5328 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005329
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005330 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5331 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5332 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005333 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005334 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5335 InVec = Op.getOperand(1);
5336 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5337 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005338 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005339 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5340 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5341 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005342 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005343 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5344 Mask[0] = 0; Mask[1] = 2;
5345 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5346 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005347 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005348}
5349
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005350// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5351// to create 256-bit vectors from two other 128-bit ones.
5352static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5353 DebugLoc dl = Op.getDebugLoc();
5354 EVT ResVT = Op.getValueType();
5355
5356 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5357
5358 SDValue V1 = Op.getOperand(0);
5359 SDValue V2 = Op.getOperand(1);
5360 unsigned NumElems = ResVT.getVectorNumElements();
5361
5362 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5363 DAG.getConstant(0, MVT::i32), DAG, dl);
5364 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5365 DAG, dl);
5366}
5367
5368SDValue
5369X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005370 EVT ResVT = Op.getValueType();
5371
5372 assert(Op.getNumOperands() == 2);
5373 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5374 "Unsupported CONCAT_VECTORS for value type");
5375
5376 // We support concatenate two MMX registers and place them in a MMX register.
5377 // This is better than doing a stack convert.
5378 if (ResVT.is128BitVector())
5379 return LowerMMXCONCAT_VECTORS(Op, DAG);
5380
5381 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5382 // from two other 128-bit ones.
5383 return LowerAVXCONCAT_VECTORS(Op, DAG);
5384}
5385
Nate Begemanb9a47b82009-02-23 08:49:38 +00005386// v8i16 shuffles - Prefer shuffles in the following order:
5387// 1. [all] pshuflw, pshufhw, optional move
5388// 2. [ssse3] 1 x pshufb
5389// 3. [ssse3] 2 x pshufb + 1 x por
5390// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005391SDValue
5392X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5393 SelectionDAG &DAG) const {
5394 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 SDValue V1 = SVOp->getOperand(0);
5396 SDValue V2 = SVOp->getOperand(1);
5397 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005398 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005399
Nate Begemanb9a47b82009-02-23 08:49:38 +00005400 // Determine if more than 1 of the words in each of the low and high quadwords
5401 // of the result come from the same quadword of one of the two inputs. Undef
5402 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005403 unsigned LoQuad[] = { 0, 0, 0, 0 };
5404 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005405 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005407 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005408 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005409 MaskVals.push_back(EltIdx);
5410 if (EltIdx < 0) {
5411 ++Quad[0];
5412 ++Quad[1];
5413 ++Quad[2];
5414 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005415 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005416 }
5417 ++Quad[EltIdx / 4];
5418 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005419 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005420
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005422 unsigned MaxQuad = 1;
5423 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005424 if (LoQuad[i] > MaxQuad) {
5425 BestLoQuad = i;
5426 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005427 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005428 }
5429
Nate Begemanb9a47b82009-02-23 08:49:38 +00005430 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005431 MaxQuad = 1;
5432 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005433 if (HiQuad[i] > MaxQuad) {
5434 BestHiQuad = i;
5435 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005436 }
5437 }
5438
Nate Begemanb9a47b82009-02-23 08:49:38 +00005439 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005440 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 // single pshufb instruction is necessary. If There are more than 2 input
5442 // quads, disable the next transformation since it does not help SSSE3.
5443 bool V1Used = InputQuads[0] || InputQuads[1];
5444 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005445 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005447 BestLoQuad = InputQuads[0] ? 0 : 1;
5448 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005449 }
5450 if (InputQuads.count() > 2) {
5451 BestLoQuad = -1;
5452 BestHiQuad = -1;
5453 }
5454 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005455
Nate Begemanb9a47b82009-02-23 08:49:38 +00005456 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5457 // the shuffle mask. If a quad is scored as -1, that means that it contains
5458 // words from all 4 input quadwords.
5459 SDValue NewV;
5460 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005461 int MaskV[] = {
5462 BestLoQuad < 0 ? 0 : BestLoQuad,
5463 BestHiQuad < 0 ? 1 : BestHiQuad
5464 };
Eric Christopherfd179292009-08-27 18:07:15 +00005465 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005466 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5467 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5468 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005469
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5471 // source words for the shuffle, to aid later transformations.
5472 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005473 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005474 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005476 if (idx != (int)i)
5477 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 AllWordsInNewV = false;
5481 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005482 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005483
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5485 if (AllWordsInNewV) {
5486 for (int i = 0; i != 8; ++i) {
5487 int idx = MaskVals[i];
5488 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005489 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005490 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if ((idx != i) && idx < 4)
5492 pshufhw = false;
5493 if ((idx != i) && idx > 3)
5494 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005495 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 V1 = NewV;
5497 V2Used = false;
5498 BestLoQuad = 0;
5499 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005500 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005501
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5503 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005504 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005505 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5506 unsigned TargetMask = 0;
5507 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005509 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5510 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5511 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005512 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005513 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005515 }
Eric Christopherfd179292009-08-27 18:07:15 +00005516
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 // If we have SSSE3, and all words of the result are from 1 input vector,
5518 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5519 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005520 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005524 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 // mask, and elements that come from V1 in the V2 mask, so that the two
5526 // results can be OR'd together.
5527 bool TwoInputs = V1Used && V2Used;
5528 for (unsigned i = 0; i != 8; ++i) {
5529 int EltIdx = MaskVals[i] * 2;
5530 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5532 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 continue;
5534 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5536 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005538 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005539 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005540 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005543 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005544
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 // Calculate the shuffle mask for the second input, shuffle it, and
5546 // OR it with the first shuffled input.
5547 pshufbMask.clear();
5548 for (unsigned i = 0; i != 8; ++i) {
5549 int EltIdx = MaskVals[i] * 2;
5550 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5552 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 continue;
5554 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5556 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005558 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005559 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005560 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 MVT::v16i8, &pshufbMask[0], 16));
5562 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005563 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 }
5565
5566 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5567 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005568 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005570 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 for (int i = 0; i != 4; ++i) {
5572 int idx = MaskVals[i];
5573 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 InOrder.set(i);
5575 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005576 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 }
5579 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005581 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005582
Craig Topperdd637ae2012-02-19 05:41:45 +00005583 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5584 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005585 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005586 NewV.getOperand(0),
5587 getShufflePSHUFLWImmediate(SVOp), DAG);
5588 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 }
Eric Christopherfd179292009-08-27 18:07:15 +00005590
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5592 // and update MaskVals with the new element order.
5593 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005594 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 for (unsigned i = 4; i != 8; ++i) {
5596 int idx = MaskVals[i];
5597 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 InOrder.set(i);
5599 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005600 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 }
5603 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005605 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005606
Craig Topperdd637ae2012-02-19 05:41:45 +00005607 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5608 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005609 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005610 NewV.getOperand(0),
5611 getShufflePSHUFHWImmediate(SVOp), DAG);
5612 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 }
Eric Christopherfd179292009-08-27 18:07:15 +00005614
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 // In case BestHi & BestLo were both -1, which means each quadword has a word
5616 // from each of the four input quadwords, calculate the InOrder bitvector now
5617 // before falling through to the insert/extract cleanup.
5618 if (BestLoQuad == -1 && BestHiQuad == -1) {
5619 NewV = V1;
5620 for (int i = 0; i != 8; ++i)
5621 if (MaskVals[i] < 0 || MaskVals[i] == i)
5622 InOrder.set(i);
5623 }
Eric Christopherfd179292009-08-27 18:07:15 +00005624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 // The other elements are put in the right place using pextrw and pinsrw.
5626 for (unsigned i = 0; i != 8; ++i) {
5627 if (InOrder[i])
5628 continue;
5629 int EltIdx = MaskVals[i];
5630 if (EltIdx < 0)
5631 continue;
5632 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 DAG.getIntPtrConstant(i));
5639 }
5640 return NewV;
5641}
5642
5643// v16i8 shuffles - Prefer shuffles in the following order:
5644// 1. [ssse3] 1 x pshufb
5645// 2. [ssse3] 2 x pshufb + 1 x por
5646// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5647static
Nate Begeman9008ca62009-04-27 18:41:29 +00005648SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005649 SelectionDAG &DAG,
5650 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 SDValue V1 = SVOp->getOperand(0);
5652 SDValue V2 = SVOp->getOperand(1);
5653 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005654 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005655
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005657 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // present, fall back to case 3.
5659 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5660 bool V1Only = true;
5661 bool V2Only = true;
5662 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005663 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 if (EltIdx < 0)
5665 continue;
5666 if (EltIdx < 16)
5667 V2Only = false;
5668 else
5669 V1Only = false;
5670 }
Eric Christopherfd179292009-08-27 18:07:15 +00005671
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005673 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005675
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005677 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 //
5679 // Otherwise, we have elements from both input vectors, and must zero out
5680 // elements that come from V2 in the first mask, and V1 in the second mask
5681 // so that we can OR them together.
5682 bool TwoInputs = !(V1Only || V2Only);
5683 for (unsigned i = 0; i != 16; ++i) {
5684 int EltIdx = MaskVals[i];
5685 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 continue;
5688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 }
5691 // If all the elements are from V2, assign it to V1 and return after
5692 // building the first pshufb.
5693 if (V2Only)
5694 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005696 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 if (!TwoInputs)
5699 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005700
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 // Calculate the shuffle mask for the second input, shuffle it, and
5702 // OR it with the first shuffled input.
5703 pshufbMask.clear();
5704 for (unsigned i = 0; i != 16; ++i) {
5705 int EltIdx = MaskVals[i];
5706 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 continue;
5709 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005713 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 MVT::v16i8, &pshufbMask[0], 16));
5715 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 }
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // No SSSE3 - Calculate in place words and then fix all out of place words
5719 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5720 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005721 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5722 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 SDValue NewV = V2Only ? V2 : V1;
5724 for (int i = 0; i != 8; ++i) {
5725 int Elt0 = MaskVals[i*2];
5726 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // This word of the result is all undef, skip it.
5729 if (Elt0 < 0 && Elt1 < 0)
5730 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005731
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 // This word of the result is already in the correct place, skip it.
5733 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5734 continue;
5735 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5736 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5739 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5740 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005741
5742 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5743 // using a single extract together, load it and store it.
5744 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005746 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005748 DAG.getIntPtrConstant(i));
5749 continue;
5750 }
5751
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005753 // source byte is not also odd, shift the extracted word left 8 bits
5754 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 DAG.getIntPtrConstant(Elt1 / 2));
5758 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005760 DAG.getConstant(8,
5761 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005762 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5764 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 }
5766 // If Elt0 is defined, extract it from the appropriate source. If the
5767 // source byte is not also even, shift the extracted word right 8 bits. If
5768 // Elt1 was also defined, OR the extracted values together before
5769 // inserting them in the result.
5770 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5773 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005775 DAG.getConstant(8,
5776 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005777 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5779 DAG.getConstant(0x00FF, MVT::i16));
5780 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 : InsElt0;
5782 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 DAG.getIntPtrConstant(i));
5785 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005786 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005787}
5788
Evan Cheng7a831ce2007-12-15 03:00:47 +00005789/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005790/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005791/// done when every pair / quad of shuffle mask elements point to elements in
5792/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005793/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005794static
Nate Begeman9008ca62009-04-27 18:41:29 +00005795SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005796 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 SDValue V1 = SVOp->getOperand(0);
5799 SDValue V2 = SVOp->getOperand(1);
5800 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005801 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005802 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005804 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 case MVT::v4f32: NewVT = MVT::v2f64; break;
5806 case MVT::v4i32: NewVT = MVT::v2i64; break;
5807 case MVT::v8i16: NewVT = MVT::v4i32; break;
5808 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005809 }
5810
Nate Begeman9008ca62009-04-27 18:41:29 +00005811 int Scale = NumElems / NewWidth;
5812 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005813 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005814 int StartIdx = -1;
5815 for (int j = 0; j < Scale; ++j) {
5816 int EltIdx = SVOp->getMaskElt(i+j);
5817 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005818 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005819 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005820 StartIdx = EltIdx - (EltIdx % Scale);
5821 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005822 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005823 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005824 if (StartIdx == -1)
5825 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005826 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005827 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005828 }
5829
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005830 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5831 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005832 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005833}
5834
Evan Chengd880b972008-05-09 21:53:03 +00005835/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005836///
Owen Andersone50ed302009-08-10 22:56:29 +00005837static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005838 SDValue SrcOp, SelectionDAG &DAG,
5839 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005841 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005842 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005843 LD = dyn_cast<LoadSDNode>(SrcOp);
5844 if (!LD) {
5845 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5846 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005847 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005848 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005849 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005850 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005851 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005852 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005854 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005855 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5856 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5857 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005858 SrcOp.getOperand(0)
5859 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005860 }
5861 }
5862 }
5863
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005864 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005865 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005866 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005867 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005868}
5869
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005870/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5871/// which could not be matched by any known target speficic shuffle
5872static SDValue
5873LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005874 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005875
Craig Topper8f35c132012-01-20 09:29:03 +00005876 unsigned NumElems = VT.getVectorNumElements();
5877 unsigned NumLaneElems = NumElems / 2;
5878
Craig Topper8f35c132012-01-20 09:29:03 +00005879 DebugLoc dl = SVOp->getDebugLoc();
5880 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005881 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5882 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005883
Craig Topper9a2b6e12012-04-06 07:45:23 +00005884 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005885 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005886 // Build a shuffle mask for the output, discovering on the fly which
5887 // input vectors to use as shuffle operands (recorded in InputUsed).
5888 // If building a suitable shuffle vector proves too hard, then bail
5889 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005890 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005891 unsigned LaneStart = l * NumLaneElems;
5892 for (unsigned i = 0; i != NumLaneElems; ++i) {
5893 // The mask element. This indexes into the input.
5894 int Idx = SVOp->getMaskElt(i+LaneStart);
5895 if (Idx < 0) {
5896 // the mask element does not index into any input vector.
5897 Mask.push_back(-1);
5898 continue;
5899 }
Craig Topper8f35c132012-01-20 09:29:03 +00005900
Craig Topper9a2b6e12012-04-06 07:45:23 +00005901 // The input vector this mask element indexes into.
5902 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005903
Craig Topper9a2b6e12012-04-06 07:45:23 +00005904 // Turn the index into an offset from the start of the input vector.
5905 Idx -= Input * NumLaneElems;
5906
5907 // Find or create a shuffle vector operand to hold this input.
5908 unsigned OpNo;
5909 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5910 if (InputUsed[OpNo] == Input)
5911 // This input vector is already an operand.
5912 break;
5913 if (InputUsed[OpNo] < 0) {
5914 // Create a new operand for this input vector.
5915 InputUsed[OpNo] = Input;
5916 break;
5917 }
5918 }
5919
5920 if (OpNo >= array_lengthof(InputUsed)) {
5921 // More than two input vectors used! Give up.
5922 return SDValue();
5923 }
5924
5925 // Add the mask index for the new shuffle vector.
5926 Mask.push_back(Idx + OpNo * NumLaneElems);
5927 }
5928
5929 if (InputUsed[0] < 0) {
5930 // No input vectors were used! The result is undefined.
5931 Shufs[l] = DAG.getUNDEF(NVT);
5932 } else {
5933 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
5934 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
5935 DAG, dl);
5936 // If only one input was used, use an undefined vector for the other.
5937 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
5938 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
5939 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
5940 DAG, dl);
5941 // At least one input vector was used. Create a new shuffle vector.
5942 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
5943 }
5944
5945 Mask.clear();
5946 }
Craig Topper8f35c132012-01-20 09:29:03 +00005947
5948 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00005949 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00005950 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00005951 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00005952 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005953}
5954
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005955/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5956/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005957static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005958LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 SDValue V1 = SVOp->getOperand(0);
5960 SDValue V2 = SVOp->getOperand(1);
5961 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005962 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005964 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5965
Benjamin Kramer9c683542012-01-30 15:16:21 +00005966 std::pair<int, int> Locs[4];
5967 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005968 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005969
Evan Chengace3c172008-07-22 21:13:36 +00005970 unsigned NumHi = 0;
5971 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005972 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005973 int Idx = PermMask[i];
5974 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005975 Locs[i] = std::make_pair(-1, -1);
5976 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005977 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5978 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005979 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005980 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005981 NumLo++;
5982 } else {
5983 Locs[i] = std::make_pair(1, NumHi);
5984 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005986 NumHi++;
5987 }
5988 }
5989 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005990
Evan Chengace3c172008-07-22 21:13:36 +00005991 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005992 // If no more than two elements come from either vector. This can be
5993 // implemented with two shuffles. First shuffle gather the elements.
5994 // The second shuffle, which takes the first shuffle as both of its
5995 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005996 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005997
Benjamin Kramer9c683542012-01-30 15:16:21 +00005998 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005999
Benjamin Kramer9c683542012-01-30 15:16:21 +00006000 for (unsigned i = 0; i != 4; ++i)
6001 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006002 unsigned Idx = (i < 2) ? 0 : 4;
6003 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006004 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006005 }
Evan Chengace3c172008-07-22 21:13:36 +00006006
Nate Begeman9008ca62009-04-27 18:41:29 +00006007 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006008 } else if (NumLo == 3 || NumHi == 3) {
6009 // Otherwise, we must have three elements from one vector, call it X, and
6010 // one element from the other, call it Y. First, use a shufps to build an
6011 // intermediate vector with the one element from Y and the element from X
6012 // that will be in the same half in the final destination (the indexes don't
6013 // matter). Then, use a shufps to build the final vector, taking the half
6014 // containing the element from Y from the intermediate, and the other half
6015 // from X.
6016 if (NumHi == 3) {
6017 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006018 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006019 std::swap(V1, V2);
6020 }
6021
6022 // Find the element from V2.
6023 unsigned HiIndex;
6024 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006025 int Val = PermMask[HiIndex];
6026 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006027 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006028 if (Val >= 4)
6029 break;
6030 }
6031
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 Mask1[0] = PermMask[HiIndex];
6033 Mask1[1] = -1;
6034 Mask1[2] = PermMask[HiIndex^1];
6035 Mask1[3] = -1;
6036 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006037
6038 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 Mask1[0] = PermMask[0];
6040 Mask1[1] = PermMask[1];
6041 Mask1[2] = HiIndex & 1 ? 6 : 4;
6042 Mask1[3] = HiIndex & 1 ? 4 : 6;
6043 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006044 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 Mask1[0] = HiIndex & 1 ? 2 : 0;
6046 Mask1[1] = HiIndex & 1 ? 0 : 2;
6047 Mask1[2] = PermMask[2];
6048 Mask1[3] = PermMask[3];
6049 if (Mask1[2] >= 0)
6050 Mask1[2] += 4;
6051 if (Mask1[3] >= 0)
6052 Mask1[3] += 4;
6053 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006054 }
Evan Chengace3c172008-07-22 21:13:36 +00006055 }
6056
6057 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006058 int LoMask[] = { -1, -1, -1, -1 };
6059 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006060
Benjamin Kramer9c683542012-01-30 15:16:21 +00006061 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006062 unsigned MaskIdx = 0;
6063 unsigned LoIdx = 0;
6064 unsigned HiIdx = 2;
6065 for (unsigned i = 0; i != 4; ++i) {
6066 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006067 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006068 MaskIdx = 1;
6069 LoIdx = 0;
6070 HiIdx = 2;
6071 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006072 int Idx = PermMask[i];
6073 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006074 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006076 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006077 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006078 LoIdx++;
6079 } else {
6080 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006081 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006082 HiIdx++;
6083 }
6084 }
6085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6087 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006088 int MaskOps[] = { -1, -1, -1, -1 };
6089 for (unsigned i = 0; i != 4; ++i)
6090 if (Locs[i].first != -1)
6091 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006092 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006093}
6094
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006095static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006096 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006097 V = V.getOperand(0);
6098 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6099 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006100 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6101 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6102 // BUILD_VECTOR (load), undef
6103 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006104 if (MayFoldLoad(V))
6105 return true;
6106 return false;
6107}
6108
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006109// FIXME: the version above should always be used. Since there's
6110// a bug where several vector shuffles can't be folded because the
6111// DAG is not updated during lowering and a node claims to have two
6112// uses while it only has one, use this version, and let isel match
6113// another instruction if the load really happens to have more than
6114// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006115// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006116static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006117 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006118 V = V.getOperand(0);
6119 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6120 V = V.getOperand(0);
6121 if (ISD::isNormalLoad(V.getNode()))
6122 return true;
6123 return false;
6124}
6125
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006126static
Evan Cheng835580f2010-10-07 20:50:20 +00006127SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6128 EVT VT = Op.getValueType();
6129
6130 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006131 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6132 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006133 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6134 V1, DAG));
6135}
6136
6137static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006138SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006139 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006140 SDValue V1 = Op.getOperand(0);
6141 SDValue V2 = Op.getOperand(1);
6142 EVT VT = Op.getValueType();
6143
6144 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6145
Craig Topper1accb7e2012-01-10 06:54:16 +00006146 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006147 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6148
Evan Cheng0899f5c2011-08-31 02:05:24 +00006149 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6150 return DAG.getNode(ISD::BITCAST, dl, VT,
6151 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6152 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6153 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006154}
6155
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006156static
6157SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6158 SDValue V1 = Op.getOperand(0);
6159 SDValue V2 = Op.getOperand(1);
6160 EVT VT = Op.getValueType();
6161
6162 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6163 "unsupported shuffle type");
6164
6165 if (V2.getOpcode() == ISD::UNDEF)
6166 V2 = V1;
6167
6168 // v4i32 or v4f32
6169 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6170}
6171
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006172static
Craig Topper1accb7e2012-01-10 06:54:16 +00006173SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006174 SDValue V1 = Op.getOperand(0);
6175 SDValue V2 = Op.getOperand(1);
6176 EVT VT = Op.getValueType();
6177 unsigned NumElems = VT.getVectorNumElements();
6178
6179 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6180 // operand of these instructions is only memory, so check if there's a
6181 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6182 // same masks.
6183 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006184
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006185 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006186 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006187 CanFoldLoad = true;
6188
6189 // When V1 is a load, it can be folded later into a store in isel, example:
6190 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6191 // turns into:
6192 // (MOVLPSmr addr:$src1, VR128:$src2)
6193 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006194 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006195 CanFoldLoad = true;
6196
Dan Gohman65fd6562011-11-03 21:49:52 +00006197 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006198 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006199 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006200 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6201
6202 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006203 // If we don't care about the second element, procede to use movss.
6204 if (SVOp->getMaskElt(1) != -1)
6205 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006206 }
6207
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006208 // movl and movlp will both match v2i64, but v2i64 is never matched by
6209 // movl earlier because we make it strict to avoid messing with the movlp load
6210 // folding logic (see the code above getMOVLP call). Match it here then,
6211 // this is horrible, but will stay like this until we move all shuffle
6212 // matching to x86 specific nodes. Note that for the 1st condition all
6213 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006214 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006215 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6216 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006217 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006218 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006219 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006220 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006221
6222 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6223
6224 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006225 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006226 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006227}
6228
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006229static
6230SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006231 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006232 const X86Subtarget *Subtarget) {
6233 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6234 EVT VT = Op.getValueType();
6235 DebugLoc dl = Op.getDebugLoc();
6236 SDValue V1 = Op.getOperand(0);
6237 SDValue V2 = Op.getOperand(1);
6238
6239 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006240 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006241
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006242 // Handle splat operations
6243 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006244 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006245 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006246
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006247 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem9d68b062012-04-08 12:54:54 +00006248 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, dl, DAG);
6249 if (Broadcast.getNode())
6250 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006251
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006252 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006253 if ((Size == 128 && NumElem <= 4) ||
6254 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006255 return SDValue();
6256
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006257 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006258 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006259 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006260
6261 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6262 // do it!
6263 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6264 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6265 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006266 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006267 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006268 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006269 // FIXME: Figure out a cleaner way to do this.
6270 // Try to make use of movq to zero out the top part.
6271 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6272 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6273 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006274 EVT NewVT = NewOp.getValueType();
6275 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6276 NewVT, true, false))
6277 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006278 DAG, Subtarget, dl);
6279 }
6280 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6281 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006282 if (NewOp.getNode()) {
6283 EVT NewVT = NewOp.getValueType();
6284 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6285 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6286 DAG, Subtarget, dl);
6287 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006288 }
6289 }
6290 return SDValue();
6291}
6292
Dan Gohman475871a2008-07-27 21:46:04 +00006293SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006294X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006295 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006296 SDValue V1 = Op.getOperand(0);
6297 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006298 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006299 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006300 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006301 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006302 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006303 bool V1IsSplat = false;
6304 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006305 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006306 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006307 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006308 MachineFunction &MF = DAG.getMachineFunction();
6309 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006310
Craig Topper3426a3e2011-11-14 06:46:21 +00006311 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006312
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006313 if (V1IsUndef && V2IsUndef)
6314 return DAG.getUNDEF(VT);
6315
6316 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006317
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006318 // Vector shuffle lowering takes 3 steps:
6319 //
6320 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6321 // narrowing and commutation of operands should be handled.
6322 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6323 // shuffle nodes.
6324 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6325 // so the shuffle can be broken into other shuffles and the legalizer can
6326 // try the lowering again.
6327 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006328 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006329 // be matched during isel, all of them must be converted to a target specific
6330 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006331
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006332 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6333 // narrowing and commutation of operands should be handled. The actual code
6334 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006335 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006336 if (NewOp.getNode())
6337 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006338
Craig Topper5aaffa82012-02-19 02:53:47 +00006339 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6340
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006341 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6342 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006343 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006344 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006345 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006346 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006347
Craig Topperdd637ae2012-02-19 05:41:45 +00006348 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006349 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006350 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006351
Craig Topperdd637ae2012-02-19 05:41:45 +00006352 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006353 return getMOVHighToLow(Op, dl, DAG);
6354
6355 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006356 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006357 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006358 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006359
Craig Topper5aaffa82012-02-19 02:53:47 +00006360 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006361 // The actual implementation will match the mask in the if above and then
6362 // during isel it can match several different instructions, not only pshufd
6363 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006364 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6365 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006366
Craig Topper5aaffa82012-02-19 02:53:47 +00006367 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006368
Craig Topperdbd98a42012-02-07 06:28:42 +00006369 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6370 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6371
Craig Topper1accb7e2012-01-10 06:54:16 +00006372 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006373 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6374
Craig Topperb3982da2011-12-31 23:50:21 +00006375 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006376 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006377 }
Eric Christopherfd179292009-08-27 18:07:15 +00006378
Evan Chengf26ffe92008-05-29 08:22:04 +00006379 // Check if this can be converted into a logical shift.
6380 bool isLeft = false;
6381 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006383 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006384 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006386 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006387 EVT EltVT = VT.getVectorElementType();
6388 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006389 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006390 }
Eric Christopherfd179292009-08-27 18:07:15 +00006391
Craig Topper5aaffa82012-02-19 02:53:47 +00006392 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006393 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006394 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006395 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006396 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006397 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6398
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006399 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006400 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6401 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006402 }
Eric Christopherfd179292009-08-27 18:07:15 +00006403
Nate Begeman9008ca62009-04-27 18:41:29 +00006404 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006405 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006406 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006407
Craig Topperdd637ae2012-02-19 05:41:45 +00006408 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006409 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006410
Craig Topperdd637ae2012-02-19 05:41:45 +00006411 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006412 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006413
Craig Topperdd637ae2012-02-19 05:41:45 +00006414 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006415 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006416
Craig Topperdd637ae2012-02-19 05:41:45 +00006417 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006418 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006419
Craig Topperdd637ae2012-02-19 05:41:45 +00006420 if (ShouldXformToMOVHLPS(M, VT) ||
6421 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006422 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006423
Evan Chengf26ffe92008-05-29 08:22:04 +00006424 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006425 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006426 EVT EltVT = VT.getVectorElementType();
6427 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006428 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006429 }
Eric Christopherfd179292009-08-27 18:07:15 +00006430
Evan Cheng9eca5e82006-10-25 21:49:50 +00006431 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006432 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6433 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006434 V1IsSplat = isSplatVector(V1.getNode());
6435 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006436
Chris Lattner8a594482007-11-25 00:24:49 +00006437 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006438 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6439 CommuteVectorShuffleMask(M, NumElems);
6440 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006441 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006442 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006443 }
6444
Craig Topperbeabc6c2011-12-05 06:56:46 +00006445 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006446 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006447 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006448 return V1;
6449 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6450 // the instruction selector will not match, so get a canonical MOVL with
6451 // swapped operands to undo the commute.
6452 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006453 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454
Craig Topperbeabc6c2011-12-05 06:56:46 +00006455 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006456 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006457
Craig Topperbeabc6c2011-12-05 06:56:46 +00006458 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006459 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006460
Evan Cheng9bbbb982006-10-25 20:48:19 +00006461 if (V2IsSplat) {
6462 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006463 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006464 // new vector_shuffle with the corrected mask.p
6465 SmallVector<int, 8> NewMask(M.begin(), M.end());
6466 NormalizeMask(NewMask, NumElems);
6467 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6468 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6469 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6470 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471 }
6472 }
6473
Evan Cheng9eca5e82006-10-25 21:49:50 +00006474 if (Commuted) {
6475 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006476 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006477 CommuteVectorShuffleMask(M, NumElems);
6478 std::swap(V1, V2);
6479 std::swap(V1IsSplat, V2IsSplat);
6480 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006481
Craig Topper39a9e482012-02-11 06:24:48 +00006482 if (isUNPCKLMask(M, VT, HasAVX2))
6483 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006484
Craig Topper39a9e482012-02-11 06:24:48 +00006485 if (isUNPCKHMask(M, VT, HasAVX2))
6486 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006487 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006488
Nate Begeman9008ca62009-04-27 18:41:29 +00006489 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006490 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006491 return CommuteVectorShuffle(SVOp, DAG);
6492
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006493 // The checks below are all present in isShuffleMaskLegal, but they are
6494 // inlined here right now to enable us to directly emit target specific
6495 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006496
Craig Topper0e2037b2012-01-20 05:53:00 +00006497 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006498 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006499 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006500 DAG);
6501
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006502 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6503 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006504 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006505 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006506 }
6507
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006508 if (isPSHUFHWMask(M, VT))
6509 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006510 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006511 DAG);
6512
6513 if (isPSHUFLWMask(M, VT))
6514 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006515 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006516 DAG);
6517
Craig Topper1a7700a2012-01-19 08:19:12 +00006518 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006519 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006520 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006521
Craig Topper94438ba2011-12-16 08:06:31 +00006522 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006523 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006524 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006525 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006526
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006527 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006528 // Generate target specific nodes for 128 or 256-bit shuffles only
6529 // supported in the AVX instruction set.
6530 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006531
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006532 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006533 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006534 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6535
Craig Topper70b883b2011-11-28 10:14:51 +00006536 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006537 if (isVPERMILPMask(M, VT, HasAVX)) {
6538 if (HasAVX2 && VT == MVT::v8i32)
6539 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006540 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006541 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006542 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006543 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006544
Craig Topper70b883b2011-11-28 10:14:51 +00006545 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006546 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006547 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006548 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006549
6550 //===--------------------------------------------------------------------===//
6551 // Since no target specific shuffle was selected for this generic one,
6552 // lower it into other known shuffles. FIXME: this isn't true yet, but
6553 // this is the plan.
6554 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006555
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006556 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6557 if (VT == MVT::v8i16) {
6558 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6559 if (NewOp.getNode())
6560 return NewOp;
6561 }
6562
6563 if (VT == MVT::v16i8) {
6564 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6565 if (NewOp.getNode())
6566 return NewOp;
6567 }
6568
6569 // Handle all 128-bit wide vectors with 4 elements, and match them with
6570 // several different shuffle types.
6571 if (NumElems == 4 && VT.getSizeInBits() == 128)
6572 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6573
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006574 // Handle general 256-bit shuffles
6575 if (VT.is256BitVector())
6576 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6577
Dan Gohman475871a2008-07-27 21:46:04 +00006578 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579}
6580
Dan Gohman475871a2008-07-27 21:46:04 +00006581SDValue
6582X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006583 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006584 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006585 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006586
6587 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6588 return SDValue();
6589
Duncan Sands83ec4b62008-06-06 12:08:01 +00006590 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006592 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006594 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006595 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006596 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006597 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6598 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6599 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6601 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006602 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006604 Op.getOperand(0)),
6605 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006607 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006609 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006610 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006612 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6613 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006614 // result has a single use which is a store or a bitcast to i32. And in
6615 // the case of a store, it's not worth it if the index is a constant 0,
6616 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006617 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006618 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006619 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006620 if ((User->getOpcode() != ISD::STORE ||
6621 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6622 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006623 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006625 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006627 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006628 Op.getOperand(0)),
6629 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006630 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006631 } else if (VT == MVT::i32 || VT == MVT::i64) {
6632 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006633 if (isa<ConstantSDNode>(Op.getOperand(1)))
6634 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006635 }
Dan Gohman475871a2008-07-27 21:46:04 +00006636 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006637}
6638
6639
Dan Gohman475871a2008-07-27 21:46:04 +00006640SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006641X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6642 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006644 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006645
David Greene74a579d2011-02-10 16:57:36 +00006646 SDValue Vec = Op.getOperand(0);
6647 EVT VecVT = Vec.getValueType();
6648
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006649 // If this is a 256-bit vector result, first extract the 128-bit vector and
6650 // then extract the element from the 128-bit vector.
6651 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006652 DebugLoc dl = Op.getNode()->getDebugLoc();
6653 unsigned NumElems = VecVT.getVectorNumElements();
6654 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006655 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6656
6657 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006658 bool Upper = IdxVal >= NumElems/2;
6659 Vec = Extract128BitVector(Vec,
6660 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006661
David Greene74a579d2011-02-10 16:57:36 +00006662 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006663 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006664 }
6665
6666 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6667
Craig Topperd0a31172012-01-10 06:37:29 +00006668 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006669 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006670 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006671 return Res;
6672 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006673
Owen Andersone50ed302009-08-10 22:56:29 +00006674 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006675 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006676 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006677 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006678 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006679 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006680 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006681 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6682 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006683 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006685 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006687 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006688 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006689 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006690 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006691 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006692 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006693 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006694 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006695 if (Idx == 0)
6696 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006697
Evan Cheng0db9fe62006-04-25 20:13:52 +00006698 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006699 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006700 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006701 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006702 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006703 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006704 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006705 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006706 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6707 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6708 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006709 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710 if (Idx == 0)
6711 return Op;
6712
6713 // UNPCKHPD the element to the lowest double word, then movsd.
6714 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6715 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006716 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006717 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006718 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006719 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006720 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006721 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 }
6723
Dan Gohman475871a2008-07-27 21:46:04 +00006724 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725}
6726
Dan Gohman475871a2008-07-27 21:46:04 +00006727SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006728X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6729 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006730 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006731 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006732 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue N0 = Op.getOperand(0);
6735 SDValue N1 = Op.getOperand(1);
6736 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006738 if (VT.getSizeInBits() == 256)
6739 return SDValue();
6740
Dan Gohman8a55ce42009-09-23 21:02:20 +00006741 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006742 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006743 unsigned Opc;
6744 if (VT == MVT::v8i16)
6745 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006746 else if (VT == MVT::v16i8)
6747 Opc = X86ISD::PINSRB;
6748 else
6749 Opc = X86ISD::PINSRB;
6750
Nate Begeman14d12ca2008-02-11 04:19:36 +00006751 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6752 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 if (N1.getValueType() != MVT::i32)
6754 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6755 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006756 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006757 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006758 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006759 // Bits [7:6] of the constant are the source select. This will always be
6760 // zero here. The DAG Combiner may combine an extract_elt index into these
6761 // bits. For example (insert (extract, 3), 2) could be matched by putting
6762 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006763 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006764 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006765 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006766 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006767 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006768 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006769 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006770 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006771 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6772 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006773 // PINSR* works with constant index.
6774 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006775 }
Dan Gohman475871a2008-07-27 21:46:04 +00006776 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006777}
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006780X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006781 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006782 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783
David Greene6b381262011-02-09 15:32:06 +00006784 DebugLoc dl = Op.getDebugLoc();
6785 SDValue N0 = Op.getOperand(0);
6786 SDValue N1 = Op.getOperand(1);
6787 SDValue N2 = Op.getOperand(2);
6788
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006789 // If this is a 256-bit vector result, first extract the 128-bit vector,
6790 // insert the element into the extracted half and then place it back.
6791 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006792 if (!isa<ConstantSDNode>(N2))
6793 return SDValue();
6794
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006795 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006796 unsigned NumElems = VT.getVectorNumElements();
6797 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006798 bool Upper = IdxVal >= NumElems/2;
6799 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6800 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006801
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006802 // Insert the element into the desired half.
6803 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6804 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006805
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006806 // Insert the changed part back to the 256-bit vector
6807 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006808 }
6809
Craig Topperd0a31172012-01-10 06:37:29 +00006810 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6812
Dan Gohman8a55ce42009-09-23 21:02:20 +00006813 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006814 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006815
Dan Gohman8a55ce42009-09-23 21:02:20 +00006816 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006817 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6818 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 if (N1.getValueType() != MVT::i32)
6820 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6821 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006823 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 }
Dan Gohman475871a2008-07-27 21:46:04 +00006825 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826}
6827
Dan Gohman475871a2008-07-27 21:46:04 +00006828SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006829X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006830 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006831 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006832 EVT OpVT = Op.getValueType();
6833
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006834 // If this is a 256-bit vector result, first insert into a 128-bit
6835 // vector and then insert into the 256-bit vector.
6836 if (OpVT.getSizeInBits() > 128) {
6837 // Insert into a 128-bit vector.
6838 EVT VT128 = EVT::getVectorVT(*Context,
6839 OpVT.getVectorElementType(),
6840 OpVT.getVectorNumElements() / 2);
6841
6842 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6843
6844 // Insert the 128-bit vector.
6845 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6846 DAG.getConstant(0, MVT::i32),
6847 DAG, dl);
6848 }
6849
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006850 if (Op.getValueType() == MVT::v1i64 &&
6851 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006852 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006853
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006855 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6856 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006857 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006858 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859}
6860
David Greene91585092011-01-26 15:38:49 +00006861// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6862// a simple subregister reference or explicit instructions to grab
6863// upper bits of a vector.
6864SDValue
6865X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6866 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006867 DebugLoc dl = Op.getNode()->getDebugLoc();
6868 SDValue Vec = Op.getNode()->getOperand(0);
6869 SDValue Idx = Op.getNode()->getOperand(1);
6870
6871 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6872 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6873 return Extract128BitVector(Vec, Idx, DAG, dl);
6874 }
David Greene91585092011-01-26 15:38:49 +00006875 }
6876 return SDValue();
6877}
6878
David Greenecfe33c42011-01-26 19:13:22 +00006879// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6880// simple superregister reference or explicit instructions to insert
6881// the upper bits of a vector.
6882SDValue
6883X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6884 if (Subtarget->hasAVX()) {
6885 DebugLoc dl = Op.getNode()->getDebugLoc();
6886 SDValue Vec = Op.getNode()->getOperand(0);
6887 SDValue SubVec = Op.getNode()->getOperand(1);
6888 SDValue Idx = Op.getNode()->getOperand(2);
6889
6890 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6891 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006892 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006893 }
6894 }
6895 return SDValue();
6896}
6897
Bill Wendling056292f2008-09-16 21:48:12 +00006898// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6899// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6900// one of the above mentioned nodes. It has to be wrapped because otherwise
6901// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6902// be used to form addressing mode. These wrapped nodes will be selected
6903// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006904SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006905X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006906 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006907
Chris Lattner41621a22009-06-26 19:22:52 +00006908 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6909 // global base reg.
6910 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006911 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006912 CodeModel::Model M = getTargetMachine().getCodeModel();
6913
Chris Lattner4f066492009-07-11 20:29:19 +00006914 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006915 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006916 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006917 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006918 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006919 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006920 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006921
Evan Cheng1606e8e2009-03-13 07:51:59 +00006922 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006923 CP->getAlignment(),
6924 CP->getOffset(), OpFlag);
6925 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006926 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006927 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006928 if (OpFlag) {
6929 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006930 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006931 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006932 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006933 }
6934
6935 return Result;
6936}
6937
Dan Gohmand858e902010-04-17 15:26:15 +00006938SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006939 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006940
Chris Lattner18c59872009-06-27 04:16:01 +00006941 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6942 // global base reg.
6943 unsigned char OpFlag = 0;
6944 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006945 CodeModel::Model M = getTargetMachine().getCodeModel();
6946
Chris Lattner4f066492009-07-11 20:29:19 +00006947 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006948 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006949 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006950 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006951 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006952 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006953 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006954
Chris Lattner18c59872009-06-27 04:16:01 +00006955 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6956 OpFlag);
6957 DebugLoc DL = JT->getDebugLoc();
6958 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006959
Chris Lattner18c59872009-06-27 04:16:01 +00006960 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006961 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006962 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6963 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006964 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006965 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006966
Chris Lattner18c59872009-06-27 04:16:01 +00006967 return Result;
6968}
6969
6970SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006971X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006972 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006973
Chris Lattner18c59872009-06-27 04:16:01 +00006974 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6975 // global base reg.
6976 unsigned char OpFlag = 0;
6977 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006978 CodeModel::Model M = getTargetMachine().getCodeModel();
6979
Chris Lattner4f066492009-07-11 20:29:19 +00006980 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00006981 (M == CodeModel::Small || M == CodeModel::Kernel)) {
6982 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
6983 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00006984 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00006985 } else if (Subtarget->isPICStyleGOT()) {
6986 OpFlag = X86II::MO_GOT;
6987 } else if (Subtarget->isPICStyleStubPIC()) {
6988 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
6989 } else if (Subtarget->isPICStyleStubNoDynamic()) {
6990 OpFlag = X86II::MO_DARWIN_NONLAZY;
6991 }
Eric Christopherfd179292009-08-27 18:07:15 +00006992
Chris Lattner18c59872009-06-27 04:16:01 +00006993 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006994
Chris Lattner18c59872009-06-27 04:16:01 +00006995 DebugLoc DL = Op.getDebugLoc();
6996 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006997
6998
Chris Lattner18c59872009-06-27 04:16:01 +00006999 // With PIC, the address is actually $g + Offset.
7000 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007001 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007002 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7003 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007004 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007005 Result);
7006 }
Eric Christopherfd179292009-08-27 18:07:15 +00007007
Eli Friedman586272d2011-08-11 01:48:05 +00007008 // For symbols that require a load from a stub to get the address, emit the
7009 // load.
7010 if (isGlobalStubReference(OpFlag))
7011 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007012 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007013
Chris Lattner18c59872009-06-27 04:16:01 +00007014 return Result;
7015}
7016
Dan Gohman475871a2008-07-27 21:46:04 +00007017SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007018X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007019 // Create the TargetBlockAddressAddress node.
7020 unsigned char OpFlags =
7021 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007022 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007023 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007024 DebugLoc dl = Op.getDebugLoc();
7025 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7026 /*isTarget=*/true, OpFlags);
7027
Dan Gohmanf705adb2009-10-30 01:28:02 +00007028 if (Subtarget->isPICStyleRIPRel() &&
7029 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007030 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7031 else
7032 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007033
Dan Gohman29cbade2009-11-20 23:18:13 +00007034 // With PIC, the address is actually $g + Offset.
7035 if (isGlobalRelativeToPICBase(OpFlags)) {
7036 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7037 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7038 Result);
7039 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007040
7041 return Result;
7042}
7043
7044SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007045X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007046 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007047 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007048 // Create the TargetGlobalAddress node, folding in the constant
7049 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007050 unsigned char OpFlags =
7051 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007052 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007053 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007054 if (OpFlags == X86II::MO_NO_FLAG &&
7055 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007056 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007057 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007058 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007059 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007060 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007061 }
Eric Christopherfd179292009-08-27 18:07:15 +00007062
Chris Lattner4f066492009-07-11 20:29:19 +00007063 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007064 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007065 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7066 else
7067 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007068
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007069 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007070 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007071 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7072 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007073 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007074 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007075
Chris Lattner36c25012009-07-10 07:34:39 +00007076 // For globals that require a load from a stub to get the address, emit the
7077 // load.
7078 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007079 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007080 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007081
Dan Gohman6520e202008-10-18 02:06:02 +00007082 // If there was a non-zero offset that we didn't fold, create an explicit
7083 // addition for it.
7084 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007085 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007086 DAG.getConstant(Offset, getPointerTy()));
7087
Evan Cheng0db9fe62006-04-25 20:13:52 +00007088 return Result;
7089}
7090
Evan Chengda43bcf2008-09-24 00:05:32 +00007091SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007092X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007093 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007094 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007095 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007096}
7097
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007098static SDValue
7099GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007100 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007101 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007102 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007103 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007104 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007105 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007106 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007107 GA->getOffset(),
7108 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007109 if (InFlag) {
7110 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007111 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007112 } else {
7113 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007114 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007115 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007116
7117 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007118 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007119
Rafael Espindola15f1b662009-04-24 12:59:40 +00007120 SDValue Flag = Chain.getValue(1);
7121 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007122}
7123
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007124// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007125static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007126LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007127 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007128 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007129 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7130 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007131 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007132 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007133 InFlag = Chain.getValue(1);
7134
Chris Lattnerb903bed2009-06-26 21:20:29 +00007135 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007136}
7137
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007138// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007139static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007140LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007141 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007142 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7143 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007144}
7145
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007146// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7147// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007148static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007149 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007150 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007151 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007152
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007153 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7154 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7155 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007156
Michael J. Spencerec38de22010-10-10 22:04:20 +00007157 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007158 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007159 MachinePointerInfo(Ptr),
7160 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007161
Chris Lattnerb903bed2009-06-26 21:20:29 +00007162 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007163 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7164 // initialexec.
7165 unsigned WrapperKind = X86ISD::Wrapper;
7166 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007167 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007168 } else if (is64Bit) {
7169 assert(model == TLSModel::InitialExec);
7170 OperandFlags = X86II::MO_GOTTPOFF;
7171 WrapperKind = X86ISD::WrapperRIP;
7172 } else {
7173 assert(model == TLSModel::InitialExec);
7174 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007175 }
Eric Christopherfd179292009-08-27 18:07:15 +00007176
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007177 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7178 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007179 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007180 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007181 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007182 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007183
Rafael Espindola9a580232009-02-27 13:37:18 +00007184 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007185 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007186 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007187
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007188 // The address of the thread local variable is the add of the thread
7189 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007190 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007191}
7192
Dan Gohman475871a2008-07-27 21:46:04 +00007193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007194X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007195
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007196 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007197 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007198
Eric Christopher30ef0e52010-06-03 04:07:48 +00007199 if (Subtarget->isTargetELF()) {
7200 // TODO: implement the "local dynamic" model
7201 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007202
Eric Christopher30ef0e52010-06-03 04:07:48 +00007203 // If GV is an alias then use the aliasee for determining
7204 // thread-localness.
7205 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7206 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007207
Chandler Carruth34797132012-04-08 17:20:55 +00007208 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007209
Eric Christopher30ef0e52010-06-03 04:07:48 +00007210 switch (model) {
7211 case TLSModel::GeneralDynamic:
7212 case TLSModel::LocalDynamic: // not implemented
7213 if (Subtarget->is64Bit())
7214 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7215 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007216
Eric Christopher30ef0e52010-06-03 04:07:48 +00007217 case TLSModel::InitialExec:
7218 case TLSModel::LocalExec:
7219 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7220 Subtarget->is64Bit());
7221 }
7222 } else if (Subtarget->isTargetDarwin()) {
7223 // Darwin only has one model of TLS. Lower to that.
7224 unsigned char OpFlag = 0;
7225 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7226 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007227
Eric Christopher30ef0e52010-06-03 04:07:48 +00007228 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7229 // global base reg.
7230 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7231 !Subtarget->is64Bit();
7232 if (PIC32)
7233 OpFlag = X86II::MO_TLVP_PIC_BASE;
7234 else
7235 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007236 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007237 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007238 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007239 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007240 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007241
Eric Christopher30ef0e52010-06-03 04:07:48 +00007242 // With PIC32, the address is actually $g + Offset.
7243 if (PIC32)
7244 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7245 DAG.getNode(X86ISD::GlobalBaseReg,
7246 DebugLoc(), getPointerTy()),
7247 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007248
Eric Christopher30ef0e52010-06-03 04:07:48 +00007249 // Lowering the machine isd will make sure everything is in the right
7250 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007251 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007252 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007253 SDValue Args[] = { Chain, Offset };
7254 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007255
Eric Christopher30ef0e52010-06-03 04:07:48 +00007256 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7257 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7258 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007259
Eric Christopher30ef0e52010-06-03 04:07:48 +00007260 // And our return value (tls address) is in the standard call return value
7261 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007262 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007263 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7264 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007265 } else if (Subtarget->isTargetWindows()) {
7266 // Just use the implicit TLS architecture
7267 // Need to generate someting similar to:
7268 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7269 // ; from TEB
7270 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7271 // mov rcx, qword [rdx+rcx*8]
7272 // mov eax, .tls$:tlsvar
7273 // [rax+rcx] contains the address
7274 // Windows 64bit: gs:0x58
7275 // Windows 32bit: fs:__tls_array
7276
7277 // If GV is an alias then use the aliasee for determining
7278 // thread-localness.
7279 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7280 GV = GA->resolveAliasedGlobal(false);
7281 DebugLoc dl = GA->getDebugLoc();
7282 SDValue Chain = DAG.getEntryNode();
7283
7284 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7285 // %gs:0x58 (64-bit).
7286 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7287 ? Type::getInt8PtrTy(*DAG.getContext(),
7288 256)
7289 : Type::getInt32PtrTy(*DAG.getContext(),
7290 257));
7291
7292 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7293 Subtarget->is64Bit()
7294 ? DAG.getIntPtrConstant(0x58)
7295 : DAG.getExternalSymbol("_tls_array",
7296 getPointerTy()),
7297 MachinePointerInfo(Ptr),
7298 false, false, false, 0);
7299
7300 // Load the _tls_index variable
7301 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7302 if (Subtarget->is64Bit())
7303 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7304 IDX, MachinePointerInfo(), MVT::i32,
7305 false, false, 0);
7306 else
7307 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7308 false, false, false, 0);
7309
7310 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7311 getPointerTy());
7312 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7313
7314 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7315 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7316 false, false, false, 0);
7317
7318 // Get the offset of start of .tls section
7319 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7320 GA->getValueType(0),
7321 GA->getOffset(), X86II::MO_SECREL);
7322 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7323
7324 // The address of the thread local variable is the add of the thread
7325 // pointer with the offset of the variable.
7326 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007327 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007328
David Blaikie4d6ccb52012-01-20 21:51:11 +00007329 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007330}
7331
Evan Cheng0db9fe62006-04-25 20:13:52 +00007332
Chad Rosierb90d2a92012-01-03 23:19:12 +00007333/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7334/// and take a 2 x i32 value to shift plus a shift amount.
7335SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007336 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007337 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007338 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007339 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007340 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007341 SDValue ShOpLo = Op.getOperand(0);
7342 SDValue ShOpHi = Op.getOperand(1);
7343 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007344 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007346 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007347
Dan Gohman475871a2008-07-27 21:46:04 +00007348 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007349 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007350 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7351 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007352 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007353 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7354 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007355 }
Evan Chenge3413162006-01-09 18:33:28 +00007356
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7358 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007359 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007361
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007364 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7365 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007366
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007367 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007368 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7369 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007370 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007371 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7372 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007373 }
7374
Dan Gohman475871a2008-07-27 21:46:04 +00007375 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007376 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007377}
Evan Chenga3195e82006-01-12 22:54:21 +00007378
Dan Gohmand858e902010-04-17 15:26:15 +00007379SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7380 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007381 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007382
Dale Johannesen0488fb62010-09-30 23:57:10 +00007383 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007384 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007385
Owen Anderson825b72b2009-08-11 20:47:22 +00007386 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007387 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007388
Eli Friedman36df4992009-05-27 00:47:34 +00007389 // These are really Legal; return the operand so the caller accepts it as
7390 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007392 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007394 Subtarget->is64Bit()) {
7395 return Op;
7396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007397
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007398 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007399 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007400 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007401 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007402 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007403 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007404 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007405 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007406 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007407 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7408}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007409
Owen Andersone50ed302009-08-10 22:56:29 +00007410SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007411 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007412 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007413 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007414 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007415 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007416 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007417 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007418 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007419 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007421
Chris Lattner492a43e2010-09-22 01:28:21 +00007422 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Stuart Hastings84be9582011-06-02 15:57:11 +00007424 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7425 MachineMemOperand *MMO;
7426 if (FI) {
7427 int SSFI = FI->getIndex();
7428 MMO =
7429 DAG.getMachineFunction()
7430 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7431 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7432 } else {
7433 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7434 StackSlot = StackSlot.getOperand(1);
7435 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007436 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007437 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7438 X86ISD::FILD, DL,
7439 Tys, Ops, array_lengthof(Ops),
7440 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007441
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007442 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007443 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007444 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445
7446 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7447 // shouldn't be necessary except that RFP cannot be live across
7448 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007449 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007450 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7451 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007452 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007454 SDValue Ops[] = {
7455 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7456 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007457 MachineMemOperand *MMO =
7458 DAG.getMachineFunction()
7459 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007460 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007461
Chris Lattner492a43e2010-09-22 01:28:21 +00007462 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7463 Ops, array_lengthof(Ops),
7464 Op.getValueType(), MMO);
7465 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007466 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007467 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007468 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007469
Evan Cheng0db9fe62006-04-25 20:13:52 +00007470 return Result;
7471}
7472
Bill Wendling8b8a6362009-01-17 03:56:04 +00007473// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007474SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7475 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007476 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007477 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007478 movq %rax, %xmm0
7479 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7480 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7481 #ifdef __SSE3__
7482 haddpd %xmm0, %xmm0
7483 #else
7484 pshufd $0x4e, %xmm0, %xmm1
7485 addpd %xmm1, %xmm0
7486 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007487 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007488
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007489 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007490 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007491
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007492 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007493 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7494 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007495 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007496
Chris Lattner97484792012-01-25 09:56:22 +00007497 SmallVector<Constant*,2> CV1;
7498 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007499 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007500 CV1.push_back(
7501 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7502 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007503 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007504
Bill Wendling397ae212012-01-05 02:13:20 +00007505 // Load the 64-bit value into an XMM register.
7506 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7507 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007509 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007510 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007511 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7512 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7513 CLod0);
7514
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007516 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007517 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007518 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007520 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007521
Craig Topperd0a31172012-01-10 06:37:29 +00007522 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007523 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7524 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7525 } else {
7526 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7527 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7528 S2F, 0x4E, DAG);
7529 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7530 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7531 Sub);
7532 }
7533
7534 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007535 DAG.getIntPtrConstant(0));
7536}
7537
Bill Wendling8b8a6362009-01-17 03:56:04 +00007538// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007539SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7540 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007541 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007542 // FP constant to bias correct the final result.
7543 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007545
7546 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007548 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007549
Eli Friedmanf3704762011-08-29 21:15:46 +00007550 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007551 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007552
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007554 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007555 DAG.getIntPtrConstant(0));
7556
7557 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007559 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007560 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007562 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007563 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 MVT::v2f64, Bias)));
7565 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007566 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007567 DAG.getIntPtrConstant(0));
7568
7569 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007571
7572 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007573 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007574
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007576 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007577 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007579 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007580 }
7581
7582 // Handle final rounding.
7583 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007584}
7585
Dan Gohmand858e902010-04-17 15:26:15 +00007586SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7587 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007588 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007589 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007591 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007592 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7593 // the optimization here.
7594 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007595 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007596
Owen Andersone50ed302009-08-10 22:56:29 +00007597 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007598 EVT DstVT = Op.getValueType();
7599 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007601 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007603 else if (Subtarget->is64Bit() &&
7604 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007605 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007606
7607 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007609 if (SrcVT == MVT::i32) {
7610 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7611 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7612 getPointerTy(), StackSlot, WordOff);
7613 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007614 StackSlot, MachinePointerInfo(),
7615 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007616 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007617 OffsetSlot, MachinePointerInfo(),
7618 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007619 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7620 return Fild;
7621 }
7622
7623 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7624 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007625 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007626 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007627 // For i64 source, we need to add the appropriate power of 2 if the input
7628 // was negative. This is the same as the optimization in
7629 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7630 // we must be careful to do the computation in x87 extended precision, not
7631 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007632 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7633 MachineMemOperand *MMO =
7634 DAG.getMachineFunction()
7635 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7636 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007637
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007638 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7639 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007640 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7641 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007642
7643 APInt FF(32, 0x5F800000ULL);
7644
7645 // Check whether the sign bit is set.
7646 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7647 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7648 ISD::SETLT);
7649
7650 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7651 SDValue FudgePtr = DAG.getConstantPool(
7652 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7653 getPointerTy());
7654
7655 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7656 SDValue Zero = DAG.getIntPtrConstant(0);
7657 SDValue Four = DAG.getIntPtrConstant(4);
7658 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7659 Zero, Four);
7660 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7661
7662 // Load the value out, extending it from f32 to f80.
7663 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007664 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007665 FudgePtr, MachinePointerInfo::getConstantPool(),
7666 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007667 // Extend everything to 80 bits to force it to be done on x87.
7668 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7669 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007670}
7671
Dan Gohman475871a2008-07-27 21:46:04 +00007672std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007673FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007674 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007675
Owen Andersone50ed302009-08-10 22:56:29 +00007676 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007677
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007678 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7680 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007681 }
7682
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7684 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007685 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007687 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007689 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007690 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007691 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007693 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007694 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007695
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007696 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7697 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007698 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007699 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007700 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007701 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007702
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007704 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7705 Opc = X86ISD::WIN_FTOL;
7706 else
7707 switch (DstTy.getSimpleVT().SimpleTy) {
7708 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7709 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7710 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7711 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7712 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007713
Dan Gohman475871a2008-07-27 21:46:04 +00007714 SDValue Chain = DAG.getEntryNode();
7715 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007716 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007717 // FIXME This causes a redundant load/store if the SSE-class value is already
7718 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007719 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007720 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007721 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007722 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007723 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007725 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007726 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007727 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007728
Chris Lattner492a43e2010-09-22 01:28:21 +00007729 MachineMemOperand *MMO =
7730 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7731 MachineMemOperand::MOLoad, MemSize, MemSize);
7732 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7733 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007734 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007735 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007736 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7737 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007738
Chris Lattner07290932010-09-22 01:05:16 +00007739 MachineMemOperand *MMO =
7740 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7741 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007742
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007743 if (Opc != X86ISD::WIN_FTOL) {
7744 // Build the FP_TO_INT*_IN_MEM
7745 SDValue Ops[] = { Chain, Value, StackSlot };
7746 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7747 Ops, 3, DstTy, MMO);
7748 return std::make_pair(FIST, StackSlot);
7749 } else {
7750 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7751 DAG.getVTList(MVT::Other, MVT::Glue),
7752 Chain, Value);
7753 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7754 MVT::i32, ftol.getValue(1));
7755 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7756 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007757 SDValue Ops[] = { eax, edx };
7758 SDValue pair = IsReplace
7759 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7760 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007761 return std::make_pair(pair, SDValue());
7762 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007763}
7764
Dan Gohmand858e902010-04-17 15:26:15 +00007765SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7766 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007767 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007768 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007769
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007770 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7771 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007772 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007773 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7774 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007775
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007776 if (StackSlot.getNode())
7777 // Load the result.
7778 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7779 FIST, StackSlot, MachinePointerInfo(),
7780 false, false, false, 0);
7781 else
7782 // The node is the result.
7783 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007784}
7785
Dan Gohmand858e902010-04-17 15:26:15 +00007786SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7787 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007788 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7789 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007790 SDValue FIST = Vals.first, StackSlot = Vals.second;
7791 assert(FIST.getNode() && "Unexpected failure");
7792
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007793 if (StackSlot.getNode())
7794 // Load the result.
7795 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7796 FIST, StackSlot, MachinePointerInfo(),
7797 false, false, false, 0);
7798 else
7799 // The node is the result.
7800 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007801}
7802
Dan Gohmand858e902010-04-17 15:26:15 +00007803SDValue X86TargetLowering::LowerFABS(SDValue Op,
7804 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007805 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007806 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007807 EVT VT = Op.getValueType();
7808 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007809 if (VT.isVector())
7810 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007811 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007813 C = ConstantVector::getSplat(2,
7814 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007816 C = ConstantVector::getSplat(4,
7817 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007818 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007819 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007820 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007821 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007822 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007823 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824}
7825
Dan Gohmand858e902010-04-17 15:26:15 +00007826SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007827 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007828 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007829 EVT VT = Op.getValueType();
7830 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007831 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7832 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007833 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007834 NumElts = VT.getVectorNumElements();
7835 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007836 Constant *C;
7837 if (EltVT == MVT::f64)
7838 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7839 else
7840 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7841 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007842 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007843 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007844 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007845 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007846 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007847 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007848 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007849 DAG.getNode(ISD::XOR, dl, XORVT,
7850 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007851 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007852 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007853 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007854 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007855 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007856}
7857
Dan Gohmand858e902010-04-17 15:26:15 +00007858SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007859 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007860 SDValue Op0 = Op.getOperand(0);
7861 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007862 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007863 EVT VT = Op.getValueType();
7864 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007865
7866 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007867 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007868 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007869 SrcVT = VT;
7870 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007871 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007872 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007873 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007874 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007875 }
7876
7877 // At this point the operands and the result should have the same
7878 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007879
Evan Cheng68c47cb2007-01-05 07:55:56 +00007880 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007881 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007883 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7884 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007885 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007886 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7887 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7888 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7889 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007890 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007891 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007892 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007893 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007894 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007895 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007896 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007897
7898 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007899 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 // Op0 is MVT::f32, Op1 is MVT::f64.
7901 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7902 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7903 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007904 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007906 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007907 }
7908
Evan Cheng73d6cf12007-01-05 21:37:56 +00007909 // Clear first operand sign bit.
7910 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007912 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7913 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007914 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007915 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7916 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7917 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7918 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007919 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007920 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007921 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007922 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007923 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007924 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007925 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007926
7927 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007928 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007929}
7930
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007931SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7932 SDValue N0 = Op.getOperand(0);
7933 DebugLoc dl = Op.getDebugLoc();
7934 EVT VT = Op.getValueType();
7935
7936 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7937 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7938 DAG.getConstant(1, VT));
7939 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7940}
7941
Dan Gohman076aee32009-03-04 19:44:21 +00007942/// Emit nodes that will be selected as "test Op0,Op0", or something
7943/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007944SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007945 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007946 DebugLoc dl = Op.getDebugLoc();
7947
Dan Gohman31125812009-03-07 01:58:32 +00007948 // CF and OF aren't always set the way we want. Determine which
7949 // of these we need.
7950 bool NeedCF = false;
7951 bool NeedOF = false;
7952 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007953 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007954 case X86::COND_A: case X86::COND_AE:
7955 case X86::COND_B: case X86::COND_BE:
7956 NeedCF = true;
7957 break;
7958 case X86::COND_G: case X86::COND_GE:
7959 case X86::COND_L: case X86::COND_LE:
7960 case X86::COND_O: case X86::COND_NO:
7961 NeedOF = true;
7962 break;
Dan Gohman31125812009-03-07 01:58:32 +00007963 }
7964
Dan Gohman076aee32009-03-04 19:44:21 +00007965 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007966 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7967 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007968 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7969 // Emit a CMP with 0, which is the TEST pattern.
7970 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7971 DAG.getConstant(0, Op.getValueType()));
7972
7973 unsigned Opcode = 0;
7974 unsigned NumOperands = 0;
7975 switch (Op.getNode()->getOpcode()) {
7976 case ISD::ADD:
7977 // Due to an isel shortcoming, be conservative if this add is likely to be
7978 // selected as part of a load-modify-store instruction. When the root node
7979 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7980 // uses of other nodes in the match, such as the ADD in this case. This
7981 // leads to the ADD being left around and reselected, with the result being
7982 // two adds in the output. Alas, even if none our users are stores, that
7983 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7984 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7985 // climbing the DAG back to the root, and it doesn't seem to be worth the
7986 // effort.
7987 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00007988 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7989 if (UI->getOpcode() != ISD::CopyToReg &&
7990 UI->getOpcode() != ISD::SETCC &&
7991 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007992 goto default_case;
7993
7994 if (ConstantSDNode *C =
7995 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7996 // An add of one will be selected as an INC.
7997 if (C->getAPIntValue() == 1) {
7998 Opcode = X86ISD::INC;
7999 NumOperands = 1;
8000 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008001 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008002
8003 // An add of negative one (subtract of one) will be selected as a DEC.
8004 if (C->getAPIntValue().isAllOnesValue()) {
8005 Opcode = X86ISD::DEC;
8006 NumOperands = 1;
8007 break;
8008 }
Dan Gohman076aee32009-03-04 19:44:21 +00008009 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008010
8011 // Otherwise use a regular EFLAGS-setting add.
8012 Opcode = X86ISD::ADD;
8013 NumOperands = 2;
8014 break;
8015 case ISD::AND: {
8016 // If the primary and result isn't used, don't bother using X86ISD::AND,
8017 // because a TEST instruction will be better.
8018 bool NonFlagUse = false;
8019 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8020 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8021 SDNode *User = *UI;
8022 unsigned UOpNo = UI.getOperandNo();
8023 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8024 // Look pass truncate.
8025 UOpNo = User->use_begin().getOperandNo();
8026 User = *User->use_begin();
8027 }
8028
8029 if (User->getOpcode() != ISD::BRCOND &&
8030 User->getOpcode() != ISD::SETCC &&
8031 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8032 NonFlagUse = true;
8033 break;
8034 }
Dan Gohman076aee32009-03-04 19:44:21 +00008035 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008036
8037 if (!NonFlagUse)
8038 break;
8039 }
8040 // FALL THROUGH
8041 case ISD::SUB:
8042 case ISD::OR:
8043 case ISD::XOR:
8044 // Due to the ISEL shortcoming noted above, be conservative if this op is
8045 // likely to be selected as part of a load-modify-store instruction.
8046 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8047 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8048 if (UI->getOpcode() == ISD::STORE)
8049 goto default_case;
8050
8051 // Otherwise use a regular EFLAGS-setting instruction.
8052 switch (Op.getNode()->getOpcode()) {
8053 default: llvm_unreachable("unexpected operator!");
8054 case ISD::SUB: Opcode = X86ISD::SUB; break;
8055 case ISD::OR: Opcode = X86ISD::OR; break;
8056 case ISD::XOR: Opcode = X86ISD::XOR; break;
8057 case ISD::AND: Opcode = X86ISD::AND; break;
8058 }
8059
8060 NumOperands = 2;
8061 break;
8062 case X86ISD::ADD:
8063 case X86ISD::SUB:
8064 case X86ISD::INC:
8065 case X86ISD::DEC:
8066 case X86ISD::OR:
8067 case X86ISD::XOR:
8068 case X86ISD::AND:
8069 return SDValue(Op.getNode(), 1);
8070 default:
8071 default_case:
8072 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008073 }
8074
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008075 if (Opcode == 0)
8076 // Emit a CMP with 0, which is the TEST pattern.
8077 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8078 DAG.getConstant(0, Op.getValueType()));
8079
8080 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8081 SmallVector<SDValue, 4> Ops;
8082 for (unsigned i = 0; i != NumOperands; ++i)
8083 Ops.push_back(Op.getOperand(i));
8084
8085 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8086 DAG.ReplaceAllUsesWith(Op, New);
8087 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008088}
8089
8090/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8091/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008092SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008093 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8095 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008096 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008097
8098 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008099 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008100}
8101
Evan Chengd40d03e2010-01-06 19:38:29 +00008102/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8103/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008104SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8105 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008106 SDValue Op0 = And.getOperand(0);
8107 SDValue Op1 = And.getOperand(1);
8108 if (Op0.getOpcode() == ISD::TRUNCATE)
8109 Op0 = Op0.getOperand(0);
8110 if (Op1.getOpcode() == ISD::TRUNCATE)
8111 Op1 = Op1.getOperand(0);
8112
Evan Chengd40d03e2010-01-06 19:38:29 +00008113 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008114 if (Op1.getOpcode() == ISD::SHL)
8115 std::swap(Op0, Op1);
8116 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008117 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8118 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008119 // If we looked past a truncate, check that it's only truncating away
8120 // known zeros.
8121 unsigned BitWidth = Op0.getValueSizeInBits();
8122 unsigned AndBitWidth = And.getValueSizeInBits();
8123 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008124 APInt Zeros, Ones;
8125 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008126 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8127 return SDValue();
8128 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008129 LHS = Op1;
8130 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008131 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008132 } else if (Op1.getOpcode() == ISD::Constant) {
8133 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008134 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008135 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008136
8137 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008138 LHS = AndLHS.getOperand(0);
8139 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008140 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008141
8142 // Use BT if the immediate can't be encoded in a TEST instruction.
8143 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8144 LHS = AndLHS;
8145 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8146 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008147 }
Evan Cheng0488db92007-09-25 01:57:46 +00008148
Evan Chengd40d03e2010-01-06 19:38:29 +00008149 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008150 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008151 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008152 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008153 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008154 // Also promote i16 to i32 for performance / code size reason.
8155 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008156 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008157 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008158
Evan Chengd40d03e2010-01-06 19:38:29 +00008159 // If the operand types disagree, extend the shift amount to match. Since
8160 // BT ignores high bits (like shifts) we can use anyextend.
8161 if (LHS.getValueType() != RHS.getValueType())
8162 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008163
Evan Chengd40d03e2010-01-06 19:38:29 +00008164 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8165 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8166 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8167 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008168 }
8169
Evan Cheng54de3ea2010-01-05 06:52:31 +00008170 return SDValue();
8171}
8172
Dan Gohmand858e902010-04-17 15:26:15 +00008173SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008174
8175 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8176
Evan Cheng54de3ea2010-01-05 06:52:31 +00008177 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8178 SDValue Op0 = Op.getOperand(0);
8179 SDValue Op1 = Op.getOperand(1);
8180 DebugLoc dl = Op.getDebugLoc();
8181 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8182
8183 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008184 // Lower (X & (1 << N)) == 0 to BT(X, N).
8185 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8186 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008187 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008188 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008189 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008190 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8191 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8192 if (NewSetCC.getNode())
8193 return NewSetCC;
8194 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008195
Chris Lattner481eebc2010-12-19 21:23:48 +00008196 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8197 // these.
8198 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008199 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008200 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8201 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008202
Chris Lattner481eebc2010-12-19 21:23:48 +00008203 // If the input is a setcc, then reuse the input setcc or use a new one with
8204 // the inverted condition.
8205 if (Op0.getOpcode() == X86ISD::SETCC) {
8206 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8207 bool Invert = (CC == ISD::SETNE) ^
8208 cast<ConstantSDNode>(Op1)->isNullValue();
8209 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008210
Evan Cheng2c755ba2010-02-27 07:36:59 +00008211 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008212 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8213 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8214 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008215 }
8216
Evan Chenge5b51ac2010-04-17 06:13:15 +00008217 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008218 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008219 if (X86CC == X86::COND_INVALID)
8220 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008221
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008222 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008223 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008224 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008225}
8226
Craig Topper89af15e2011-09-18 08:03:58 +00008227// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008228// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008229static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008230 EVT VT = Op.getValueType();
8231
Duncan Sands28b77e92011-09-06 19:07:46 +00008232 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008233 "Unsupported value type for operation");
8234
8235 int NumElems = VT.getVectorNumElements();
8236 DebugLoc dl = Op.getDebugLoc();
8237 SDValue CC = Op.getOperand(2);
8238 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8239 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8240
8241 // Extract the LHS vectors
8242 SDValue LHS = Op.getOperand(0);
8243 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8244 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8245
8246 // Extract the RHS vectors
8247 SDValue RHS = Op.getOperand(1);
8248 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8249 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8250
8251 // Issue the operation on the smaller types and concatenate the result back
8252 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8253 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8254 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8255 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8256 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8257}
8258
8259
Dan Gohmand858e902010-04-17 15:26:15 +00008260SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008261 SDValue Cond;
8262 SDValue Op0 = Op.getOperand(0);
8263 SDValue Op1 = Op.getOperand(1);
8264 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008265 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008266 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8267 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008268 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008269
8270 if (isFP) {
8271 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008272 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008273 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008274
Nate Begeman30a0de92008-07-17 16:51:19 +00008275 bool Swap = false;
8276
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008277 // SSE Condition code mapping:
8278 // 0 - EQ
8279 // 1 - LT
8280 // 2 - LE
8281 // 3 - UNORD
8282 // 4 - NEQ
8283 // 5 - NLT
8284 // 6 - NLE
8285 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008286 switch (SetCCOpcode) {
8287 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008288 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008289 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008290 case ISD::SETOGT:
8291 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008292 case ISD::SETLT:
8293 case ISD::SETOLT: SSECC = 1; break;
8294 case ISD::SETOGE:
8295 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008296 case ISD::SETLE:
8297 case ISD::SETOLE: SSECC = 2; break;
8298 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008299 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008300 case ISD::SETNE: SSECC = 4; break;
8301 case ISD::SETULE: Swap = true;
8302 case ISD::SETUGE: SSECC = 5; break;
8303 case ISD::SETULT: Swap = true;
8304 case ISD::SETUGT: SSECC = 6; break;
8305 case ISD::SETO: SSECC = 7; break;
8306 }
8307 if (Swap)
8308 std::swap(Op0, Op1);
8309
Nate Begemanfb8ead02008-07-25 19:05:58 +00008310 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008311 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008312 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008313 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008314 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8315 DAG.getConstant(3, MVT::i8));
8316 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8317 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008318 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008319 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008320 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008321 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8322 DAG.getConstant(7, MVT::i8));
8323 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8324 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008325 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008326 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008327 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008328 }
8329 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008330 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8331 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008333
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008334 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008335 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008336 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008337
Nate Begeman30a0de92008-07-17 16:51:19 +00008338 // We are handling one of the integer comparisons here. Since SSE only has
8339 // GT and EQ comparisons for integer, swapping operands and multiple
8340 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008341 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008343
Nate Begeman30a0de92008-07-17 16:51:19 +00008344 switch (SetCCOpcode) {
8345 default: break;
8346 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008347 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008348 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008349 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008350 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008351 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008352 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008353 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008355 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008356 }
8357 if (Swap)
8358 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008359
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008360 // Check that the operation in question is available (most are plain SSE2,
8361 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008362 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008363 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008364 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008365 return SDValue();
8366
Nate Begeman30a0de92008-07-17 16:51:19 +00008367 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8368 // bits of the inputs before performing those operations.
8369 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008370 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008371 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8372 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008373 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008374 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8375 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008376 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8377 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008379
Dale Johannesenace16102009-02-03 19:33:06 +00008380 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008381
8382 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008383 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008384 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008385
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 return Result;
8387}
Evan Cheng0488db92007-09-25 01:57:46 +00008388
Evan Cheng370e5342008-12-03 08:38:43 +00008389// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008390static bool isX86LogicalCmp(SDValue Op) {
8391 unsigned Opc = Op.getNode()->getOpcode();
8392 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8393 return true;
8394 if (Op.getResNo() == 1 &&
8395 (Opc == X86ISD::ADD ||
8396 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008397 Opc == X86ISD::ADC ||
8398 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008399 Opc == X86ISD::SMUL ||
8400 Opc == X86ISD::UMUL ||
8401 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008402 Opc == X86ISD::DEC ||
8403 Opc == X86ISD::OR ||
8404 Opc == X86ISD::XOR ||
8405 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008406 return true;
8407
Chris Lattner9637d5b2010-12-05 07:49:54 +00008408 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8409 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008410
Dan Gohman076aee32009-03-04 19:44:21 +00008411 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008412}
8413
Chris Lattnera2b56002010-12-05 01:23:24 +00008414static bool isZero(SDValue V) {
8415 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8416 return C && C->isNullValue();
8417}
8418
Chris Lattner96908b12010-12-05 02:00:51 +00008419static bool isAllOnes(SDValue V) {
8420 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8421 return C && C->isAllOnesValue();
8422}
8423
Dan Gohmand858e902010-04-17 15:26:15 +00008424SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008425 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008426 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008427 SDValue Op1 = Op.getOperand(1);
8428 SDValue Op2 = Op.getOperand(2);
8429 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008430 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008431
Dan Gohman1a492952009-10-20 16:22:37 +00008432 if (Cond.getOpcode() == ISD::SETCC) {
8433 SDValue NewCond = LowerSETCC(Cond, DAG);
8434 if (NewCond.getNode())
8435 Cond = NewCond;
8436 }
Evan Cheng734503b2006-09-11 02:19:56 +00008437
Chris Lattnera2b56002010-12-05 01:23:24 +00008438 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008439 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008440 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008441 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008442 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008443 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8444 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008445 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008446
Chris Lattnera2b56002010-12-05 01:23:24 +00008447 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008448
8449 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008450 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8451 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008452
8453 SDValue CmpOp0 = Cmp.getOperand(0);
8454 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8455 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008456
Chris Lattner96908b12010-12-05 02:00:51 +00008457 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008458 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8459 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008460
Chris Lattner96908b12010-12-05 02:00:51 +00008461 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8462 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008463
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008464 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008465 if (N2C == 0 || !N2C->isNullValue())
8466 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8467 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008468 }
8469 }
8470
Chris Lattnera2b56002010-12-05 01:23:24 +00008471 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008472 if (Cond.getOpcode() == ISD::AND &&
8473 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8474 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008475 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008476 Cond = Cond.getOperand(0);
8477 }
8478
Evan Cheng3f41d662007-10-08 22:16:29 +00008479 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8480 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008481 unsigned CondOpcode = Cond.getOpcode();
8482 if (CondOpcode == X86ISD::SETCC ||
8483 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008484 CC = Cond.getOperand(0);
8485
Dan Gohman475871a2008-07-27 21:46:04 +00008486 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008487 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008488 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008489
Evan Cheng3f41d662007-10-08 22:16:29 +00008490 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008491 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008492 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008493 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008494
Chris Lattnerd1980a52009-03-12 06:52:53 +00008495 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8496 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008497 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008498 addTest = false;
8499 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008500 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8501 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8502 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8503 Cond.getOperand(0).getValueType() != MVT::i8)) {
8504 SDValue LHS = Cond.getOperand(0);
8505 SDValue RHS = Cond.getOperand(1);
8506 unsigned X86Opcode;
8507 unsigned X86Cond;
8508 SDVTList VTs;
8509 switch (CondOpcode) {
8510 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8511 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8512 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8513 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8514 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8515 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8516 default: llvm_unreachable("unexpected overflowing operator");
8517 }
8518 if (CondOpcode == ISD::UMULO)
8519 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8520 MVT::i32);
8521 else
8522 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8523
8524 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8525
8526 if (CondOpcode == ISD::UMULO)
8527 Cond = X86Op.getValue(2);
8528 else
8529 Cond = X86Op.getValue(1);
8530
8531 CC = DAG.getConstant(X86Cond, MVT::i8);
8532 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008533 }
8534
8535 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008536 // Look pass the truncate.
8537 if (Cond.getOpcode() == ISD::TRUNCATE)
8538 Cond = Cond.getOperand(0);
8539
8540 // We know the result of AND is compared against zero. Try to match
8541 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008542 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008543 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008544 if (NewSetCC.getNode()) {
8545 CC = NewSetCC.getOperand(0);
8546 Cond = NewSetCC.getOperand(1);
8547 addTest = false;
8548 }
8549 }
8550 }
8551
8552 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008553 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008554 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008555 }
8556
Benjamin Kramere915ff32010-12-22 23:09:28 +00008557 // a < b ? -1 : 0 -> RES = ~setcc_carry
8558 // a < b ? 0 : -1 -> RES = setcc_carry
8559 // a >= b ? -1 : 0 -> RES = setcc_carry
8560 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8561 if (Cond.getOpcode() == X86ISD::CMP) {
8562 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8563
8564 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8565 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8566 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8567 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8568 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8569 return DAG.getNOT(DL, Res, Res.getValueType());
8570 return Res;
8571 }
8572 }
8573
Evan Cheng0488db92007-09-25 01:57:46 +00008574 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8575 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008576 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008577 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008579}
8580
Evan Cheng370e5342008-12-03 08:38:43 +00008581// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8582// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8583// from the AND / OR.
8584static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8585 Opc = Op.getOpcode();
8586 if (Opc != ISD::OR && Opc != ISD::AND)
8587 return false;
8588 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8589 Op.getOperand(0).hasOneUse() &&
8590 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8591 Op.getOperand(1).hasOneUse());
8592}
8593
Evan Cheng961d6d42009-02-02 08:19:07 +00008594// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8595// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008596static bool isXor1OfSetCC(SDValue Op) {
8597 if (Op.getOpcode() != ISD::XOR)
8598 return false;
8599 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8600 if (N1C && N1C->getAPIntValue() == 1) {
8601 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8602 Op.getOperand(0).hasOneUse();
8603 }
8604 return false;
8605}
8606
Dan Gohmand858e902010-04-17 15:26:15 +00008607SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008608 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008609 SDValue Chain = Op.getOperand(0);
8610 SDValue Cond = Op.getOperand(1);
8611 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008612 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008613 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008614 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008615
Dan Gohman1a492952009-10-20 16:22:37 +00008616 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008617 // Check for setcc([su]{add,sub,mul}o == 0).
8618 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8619 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8620 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8621 Cond.getOperand(0).getResNo() == 1 &&
8622 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8623 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8624 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8625 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8626 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8627 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8628 Inverted = true;
8629 Cond = Cond.getOperand(0);
8630 } else {
8631 SDValue NewCond = LowerSETCC(Cond, DAG);
8632 if (NewCond.getNode())
8633 Cond = NewCond;
8634 }
Dan Gohman1a492952009-10-20 16:22:37 +00008635 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008636#if 0
8637 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008638 else if (Cond.getOpcode() == X86ISD::ADD ||
8639 Cond.getOpcode() == X86ISD::SUB ||
8640 Cond.getOpcode() == X86ISD::SMUL ||
8641 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008642 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008643#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008644
Evan Chengad9c0a32009-12-15 00:53:42 +00008645 // Look pass (and (setcc_carry (cmp ...)), 1).
8646 if (Cond.getOpcode() == ISD::AND &&
8647 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8648 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008649 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008650 Cond = Cond.getOperand(0);
8651 }
8652
Evan Cheng3f41d662007-10-08 22:16:29 +00008653 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8654 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008655 unsigned CondOpcode = Cond.getOpcode();
8656 if (CondOpcode == X86ISD::SETCC ||
8657 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008658 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008659
Dan Gohman475871a2008-07-27 21:46:04 +00008660 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008661 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008662 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008663 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008664 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008665 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008666 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008667 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008668 default: break;
8669 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008670 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008671 // These can only come from an arithmetic instruction with overflow,
8672 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008673 Cond = Cond.getNode()->getOperand(1);
8674 addTest = false;
8675 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008676 }
Evan Cheng0488db92007-09-25 01:57:46 +00008677 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008678 }
8679 CondOpcode = Cond.getOpcode();
8680 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8681 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8682 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8683 Cond.getOperand(0).getValueType() != MVT::i8)) {
8684 SDValue LHS = Cond.getOperand(0);
8685 SDValue RHS = Cond.getOperand(1);
8686 unsigned X86Opcode;
8687 unsigned X86Cond;
8688 SDVTList VTs;
8689 switch (CondOpcode) {
8690 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8691 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8692 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8693 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8694 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8695 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8696 default: llvm_unreachable("unexpected overflowing operator");
8697 }
8698 if (Inverted)
8699 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8700 if (CondOpcode == ISD::UMULO)
8701 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8702 MVT::i32);
8703 else
8704 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8705
8706 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8707
8708 if (CondOpcode == ISD::UMULO)
8709 Cond = X86Op.getValue(2);
8710 else
8711 Cond = X86Op.getValue(1);
8712
8713 CC = DAG.getConstant(X86Cond, MVT::i8);
8714 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008715 } else {
8716 unsigned CondOpc;
8717 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8718 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008719 if (CondOpc == ISD::OR) {
8720 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8721 // two branches instead of an explicit OR instruction with a
8722 // separate test.
8723 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008724 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008725 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008726 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008727 Chain, Dest, CC, Cmp);
8728 CC = Cond.getOperand(1).getOperand(0);
8729 Cond = Cmp;
8730 addTest = false;
8731 }
8732 } else { // ISD::AND
8733 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8734 // two branches instead of an explicit AND instruction with a
8735 // separate test. However, we only do this if this block doesn't
8736 // have a fall-through edge, because this requires an explicit
8737 // jmp when the condition is false.
8738 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008739 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008740 Op.getNode()->hasOneUse()) {
8741 X86::CondCode CCode =
8742 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8743 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008744 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008745 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008746 // Look for an unconditional branch following this conditional branch.
8747 // We need this because we need to reverse the successors in order
8748 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008749 if (User->getOpcode() == ISD::BR) {
8750 SDValue FalseBB = User->getOperand(1);
8751 SDNode *NewBR =
8752 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008753 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008754 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008755 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008756
Dale Johannesene4d209d2009-02-03 20:21:25 +00008757 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008758 Chain, Dest, CC, Cmp);
8759 X86::CondCode CCode =
8760 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8761 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008763 Cond = Cmp;
8764 addTest = false;
8765 }
8766 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008767 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008768 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8769 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8770 // It should be transformed during dag combiner except when the condition
8771 // is set by a arithmetics with overflow node.
8772 X86::CondCode CCode =
8773 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8774 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008775 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008776 Cond = Cond.getOperand(0).getOperand(1);
8777 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008778 } else if (Cond.getOpcode() == ISD::SETCC &&
8779 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8780 // For FCMP_OEQ, we can emit
8781 // two branches instead of an explicit AND instruction with a
8782 // separate test. However, we only do this if this block doesn't
8783 // have a fall-through edge, because this requires an explicit
8784 // jmp when the condition is false.
8785 if (Op.getNode()->hasOneUse()) {
8786 SDNode *User = *Op.getNode()->use_begin();
8787 // Look for an unconditional branch following this conditional branch.
8788 // We need this because we need to reverse the successors in order
8789 // to implement FCMP_OEQ.
8790 if (User->getOpcode() == ISD::BR) {
8791 SDValue FalseBB = User->getOperand(1);
8792 SDNode *NewBR =
8793 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8794 assert(NewBR == User);
8795 (void)NewBR;
8796 Dest = FalseBB;
8797
8798 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8799 Cond.getOperand(0), Cond.getOperand(1));
8800 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8801 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8802 Chain, Dest, CC, Cmp);
8803 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8804 Cond = Cmp;
8805 addTest = false;
8806 }
8807 }
8808 } else if (Cond.getOpcode() == ISD::SETCC &&
8809 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8810 // For FCMP_UNE, we can emit
8811 // two branches instead of an explicit AND instruction with a
8812 // separate test. However, we only do this if this block doesn't
8813 // have a fall-through edge, because this requires an explicit
8814 // jmp when the condition is false.
8815 if (Op.getNode()->hasOneUse()) {
8816 SDNode *User = *Op.getNode()->use_begin();
8817 // Look for an unconditional branch following this conditional branch.
8818 // We need this because we need to reverse the successors in order
8819 // to implement FCMP_UNE.
8820 if (User->getOpcode() == ISD::BR) {
8821 SDValue FalseBB = User->getOperand(1);
8822 SDNode *NewBR =
8823 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8824 assert(NewBR == User);
8825 (void)NewBR;
8826
8827 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8828 Cond.getOperand(0), Cond.getOperand(1));
8829 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8830 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8831 Chain, Dest, CC, Cmp);
8832 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8833 Cond = Cmp;
8834 addTest = false;
8835 Dest = FalseBB;
8836 }
8837 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008838 }
Evan Cheng0488db92007-09-25 01:57:46 +00008839 }
8840
8841 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008842 // Look pass the truncate.
8843 if (Cond.getOpcode() == ISD::TRUNCATE)
8844 Cond = Cond.getOperand(0);
8845
8846 // We know the result of AND is compared against zero. Try to match
8847 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008848 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008849 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8850 if (NewSetCC.getNode()) {
8851 CC = NewSetCC.getOperand(0);
8852 Cond = NewSetCC.getOperand(1);
8853 addTest = false;
8854 }
8855 }
8856 }
8857
8858 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008859 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008860 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008861 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008862 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008863 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008864}
8865
Anton Korobeynikove060b532007-04-17 19:34:00 +00008866
8867// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8868// Calls to _alloca is needed to probe the stack when allocating more than 4k
8869// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8870// that the guard pages used by the OS virtual memory manager are allocated in
8871// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008872SDValue
8873X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008874 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008875 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008876 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008877 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008878 "are being used");
8879 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008880 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008881
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008882 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008883 SDValue Chain = Op.getOperand(0);
8884 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008885 // FIXME: Ensure alignment here
8886
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008887 bool Is64Bit = Subtarget->is64Bit();
8888 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008889
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008890 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008891 MachineFunction &MF = DAG.getMachineFunction();
8892 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008893
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008894 if (Is64Bit) {
8895 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008896 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008897 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008898
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008899 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8900 I != E; I++)
8901 if (I->hasNestAttr())
8902 report_fatal_error("Cannot use segmented stacks with functions that "
8903 "have nested arguments.");
8904 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008905
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008906 const TargetRegisterClass *AddrRegClass =
8907 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8908 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8909 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8910 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8911 DAG.getRegister(Vreg, SPTy));
8912 SDValue Ops1[2] = { Value, Chain };
8913 return DAG.getMergeValues(Ops1, 2, dl);
8914 } else {
8915 SDValue Flag;
8916 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008917
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008918 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8919 Flag = Chain.getValue(1);
8920 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008921
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008922 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8923 Flag = Chain.getValue(1);
8924
8925 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8926
8927 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8928 return DAG.getMergeValues(Ops1, 2, dl);
8929 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008930}
8931
Dan Gohmand858e902010-04-17 15:26:15 +00008932SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008933 MachineFunction &MF = DAG.getMachineFunction();
8934 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8935
Dan Gohman69de1932008-02-06 22:27:42 +00008936 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008937 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008938
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008939 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008940 // vastart just stores the address of the VarArgsFrameIndex slot into the
8941 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008942 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8943 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008944 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8945 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008946 }
8947
8948 // __va_list_tag:
8949 // gp_offset (0 - 6 * 8)
8950 // fp_offset (48 - 48 + 8 * 16)
8951 // overflow_arg_area (point to parameters coming in memory).
8952 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008953 SmallVector<SDValue, 8> MemOps;
8954 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008955 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008956 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008957 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8958 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008959 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008960 MemOps.push_back(Store);
8961
8962 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008963 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008964 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008965 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008966 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8967 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008968 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008969 MemOps.push_back(Store);
8970
8971 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008972 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008973 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008974 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8975 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008976 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8977 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008978 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008979 MemOps.push_back(Store);
8980
8981 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008982 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008983 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008984 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8985 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008986 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8987 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008988 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008989 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008990 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008991}
8992
Dan Gohmand858e902010-04-17 15:26:15 +00008993SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008994 assert(Subtarget->is64Bit() &&
8995 "LowerVAARG only handles 64-bit va_arg!");
8996 assert((Subtarget->isTargetLinux() ||
8997 Subtarget->isTargetDarwin()) &&
8998 "Unhandled target in LowerVAARG");
8999 assert(Op.getNode()->getNumOperands() == 4);
9000 SDValue Chain = Op.getOperand(0);
9001 SDValue SrcPtr = Op.getOperand(1);
9002 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9003 unsigned Align = Op.getConstantOperandVal(3);
9004 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009005
Dan Gohman320afb82010-10-12 18:00:49 +00009006 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009007 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009008 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9009 uint8_t ArgMode;
9010
9011 // Decide which area this value should be read from.
9012 // TODO: Implement the AMD64 ABI in its entirety. This simple
9013 // selection mechanism works only for the basic types.
9014 if (ArgVT == MVT::f80) {
9015 llvm_unreachable("va_arg for f80 not yet implemented");
9016 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9017 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9018 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9019 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9020 } else {
9021 llvm_unreachable("Unhandled argument type in LowerVAARG");
9022 }
9023
9024 if (ArgMode == 2) {
9025 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009026 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009027 !(DAG.getMachineFunction()
9028 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009029 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009030 }
9031
9032 // Insert VAARG_64 node into the DAG
9033 // VAARG_64 returns two values: Variable Argument Address, Chain
9034 SmallVector<SDValue, 11> InstOps;
9035 InstOps.push_back(Chain);
9036 InstOps.push_back(SrcPtr);
9037 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9038 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9039 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9040 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9041 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9042 VTs, &InstOps[0], InstOps.size(),
9043 MVT::i64,
9044 MachinePointerInfo(SV),
9045 /*Align=*/0,
9046 /*Volatile=*/false,
9047 /*ReadMem=*/true,
9048 /*WriteMem=*/true);
9049 Chain = VAARG.getValue(1);
9050
9051 // Load the next argument and return it
9052 return DAG.getLoad(ArgVT, dl,
9053 Chain,
9054 VAARG,
9055 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009056 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009057}
9058
Dan Gohmand858e902010-04-17 15:26:15 +00009059SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009060 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009061 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009062 SDValue Chain = Op.getOperand(0);
9063 SDValue DstPtr = Op.getOperand(1);
9064 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009065 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9066 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009067 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009068
Chris Lattnere72f2022010-09-21 05:40:29 +00009069 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009070 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009071 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009072 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009073}
9074
Craig Topper80e46362012-01-23 06:16:53 +00009075// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9076// may or may not be a constant. Takes immediate version of shift as input.
9077static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9078 SDValue SrcOp, SDValue ShAmt,
9079 SelectionDAG &DAG) {
9080 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9081
9082 if (isa<ConstantSDNode>(ShAmt)) {
9083 switch (Opc) {
9084 default: llvm_unreachable("Unknown target vector shift node");
9085 case X86ISD::VSHLI:
9086 case X86ISD::VSRLI:
9087 case X86ISD::VSRAI:
9088 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9089 }
9090 }
9091
9092 // Change opcode to non-immediate version
9093 switch (Opc) {
9094 default: llvm_unreachable("Unknown target vector shift node");
9095 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9096 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9097 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9098 }
9099
9100 // Need to build a vector containing shift amount
9101 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9102 SDValue ShOps[4];
9103 ShOps[0] = ShAmt;
9104 ShOps[1] = DAG.getConstant(0, MVT::i32);
9105 ShOps[2] = DAG.getUNDEF(MVT::i32);
9106 ShOps[3] = DAG.getUNDEF(MVT::i32);
9107 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9108 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9109 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9110}
9111
Dan Gohman475871a2008-07-27 21:46:04 +00009112SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009113X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009114 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009115 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009116 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009117 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009118 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009119 case Intrinsic::x86_sse_comieq_ss:
9120 case Intrinsic::x86_sse_comilt_ss:
9121 case Intrinsic::x86_sse_comile_ss:
9122 case Intrinsic::x86_sse_comigt_ss:
9123 case Intrinsic::x86_sse_comige_ss:
9124 case Intrinsic::x86_sse_comineq_ss:
9125 case Intrinsic::x86_sse_ucomieq_ss:
9126 case Intrinsic::x86_sse_ucomilt_ss:
9127 case Intrinsic::x86_sse_ucomile_ss:
9128 case Intrinsic::x86_sse_ucomigt_ss:
9129 case Intrinsic::x86_sse_ucomige_ss:
9130 case Intrinsic::x86_sse_ucomineq_ss:
9131 case Intrinsic::x86_sse2_comieq_sd:
9132 case Intrinsic::x86_sse2_comilt_sd:
9133 case Intrinsic::x86_sse2_comile_sd:
9134 case Intrinsic::x86_sse2_comigt_sd:
9135 case Intrinsic::x86_sse2_comige_sd:
9136 case Intrinsic::x86_sse2_comineq_sd:
9137 case Intrinsic::x86_sse2_ucomieq_sd:
9138 case Intrinsic::x86_sse2_ucomilt_sd:
9139 case Intrinsic::x86_sse2_ucomile_sd:
9140 case Intrinsic::x86_sse2_ucomigt_sd:
9141 case Intrinsic::x86_sse2_ucomige_sd:
9142 case Intrinsic::x86_sse2_ucomineq_sd: {
9143 unsigned Opc = 0;
9144 ISD::CondCode CC = ISD::SETCC_INVALID;
9145 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009146 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009147 case Intrinsic::x86_sse_comieq_ss:
9148 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009149 Opc = X86ISD::COMI;
9150 CC = ISD::SETEQ;
9151 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009152 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009153 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009154 Opc = X86ISD::COMI;
9155 CC = ISD::SETLT;
9156 break;
9157 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009158 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009159 Opc = X86ISD::COMI;
9160 CC = ISD::SETLE;
9161 break;
9162 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009163 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009164 Opc = X86ISD::COMI;
9165 CC = ISD::SETGT;
9166 break;
9167 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009168 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009169 Opc = X86ISD::COMI;
9170 CC = ISD::SETGE;
9171 break;
9172 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009173 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009174 Opc = X86ISD::COMI;
9175 CC = ISD::SETNE;
9176 break;
9177 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009178 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009179 Opc = X86ISD::UCOMI;
9180 CC = ISD::SETEQ;
9181 break;
9182 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009183 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009184 Opc = X86ISD::UCOMI;
9185 CC = ISD::SETLT;
9186 break;
9187 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009188 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009189 Opc = X86ISD::UCOMI;
9190 CC = ISD::SETLE;
9191 break;
9192 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009193 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009194 Opc = X86ISD::UCOMI;
9195 CC = ISD::SETGT;
9196 break;
9197 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009198 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009199 Opc = X86ISD::UCOMI;
9200 CC = ISD::SETGE;
9201 break;
9202 case Intrinsic::x86_sse_ucomineq_ss:
9203 case Intrinsic::x86_sse2_ucomineq_sd:
9204 Opc = X86ISD::UCOMI;
9205 CC = ISD::SETNE;
9206 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 }
Evan Cheng734503b2006-09-11 02:19:56 +00009208
Dan Gohman475871a2008-07-27 21:46:04 +00009209 SDValue LHS = Op.getOperand(1);
9210 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009211 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009212 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009213 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9214 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9215 DAG.getConstant(X86CC, MVT::i8), Cond);
9216 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 }
Craig Topper86c7c582012-01-30 01:10:15 +00009218 // XOP comparison intrinsics
9219 case Intrinsic::x86_xop_vpcomltb:
9220 case Intrinsic::x86_xop_vpcomltw:
9221 case Intrinsic::x86_xop_vpcomltd:
9222 case Intrinsic::x86_xop_vpcomltq:
9223 case Intrinsic::x86_xop_vpcomltub:
9224 case Intrinsic::x86_xop_vpcomltuw:
9225 case Intrinsic::x86_xop_vpcomltud:
9226 case Intrinsic::x86_xop_vpcomltuq:
9227 case Intrinsic::x86_xop_vpcomleb:
9228 case Intrinsic::x86_xop_vpcomlew:
9229 case Intrinsic::x86_xop_vpcomled:
9230 case Intrinsic::x86_xop_vpcomleq:
9231 case Intrinsic::x86_xop_vpcomleub:
9232 case Intrinsic::x86_xop_vpcomleuw:
9233 case Intrinsic::x86_xop_vpcomleud:
9234 case Intrinsic::x86_xop_vpcomleuq:
9235 case Intrinsic::x86_xop_vpcomgtb:
9236 case Intrinsic::x86_xop_vpcomgtw:
9237 case Intrinsic::x86_xop_vpcomgtd:
9238 case Intrinsic::x86_xop_vpcomgtq:
9239 case Intrinsic::x86_xop_vpcomgtub:
9240 case Intrinsic::x86_xop_vpcomgtuw:
9241 case Intrinsic::x86_xop_vpcomgtud:
9242 case Intrinsic::x86_xop_vpcomgtuq:
9243 case Intrinsic::x86_xop_vpcomgeb:
9244 case Intrinsic::x86_xop_vpcomgew:
9245 case Intrinsic::x86_xop_vpcomged:
9246 case Intrinsic::x86_xop_vpcomgeq:
9247 case Intrinsic::x86_xop_vpcomgeub:
9248 case Intrinsic::x86_xop_vpcomgeuw:
9249 case Intrinsic::x86_xop_vpcomgeud:
9250 case Intrinsic::x86_xop_vpcomgeuq:
9251 case Intrinsic::x86_xop_vpcomeqb:
9252 case Intrinsic::x86_xop_vpcomeqw:
9253 case Intrinsic::x86_xop_vpcomeqd:
9254 case Intrinsic::x86_xop_vpcomeqq:
9255 case Intrinsic::x86_xop_vpcomequb:
9256 case Intrinsic::x86_xop_vpcomequw:
9257 case Intrinsic::x86_xop_vpcomequd:
9258 case Intrinsic::x86_xop_vpcomequq:
9259 case Intrinsic::x86_xop_vpcomneb:
9260 case Intrinsic::x86_xop_vpcomnew:
9261 case Intrinsic::x86_xop_vpcomned:
9262 case Intrinsic::x86_xop_vpcomneq:
9263 case Intrinsic::x86_xop_vpcomneub:
9264 case Intrinsic::x86_xop_vpcomneuw:
9265 case Intrinsic::x86_xop_vpcomneud:
9266 case Intrinsic::x86_xop_vpcomneuq:
9267 case Intrinsic::x86_xop_vpcomfalseb:
9268 case Intrinsic::x86_xop_vpcomfalsew:
9269 case Intrinsic::x86_xop_vpcomfalsed:
9270 case Intrinsic::x86_xop_vpcomfalseq:
9271 case Intrinsic::x86_xop_vpcomfalseub:
9272 case Intrinsic::x86_xop_vpcomfalseuw:
9273 case Intrinsic::x86_xop_vpcomfalseud:
9274 case Intrinsic::x86_xop_vpcomfalseuq:
9275 case Intrinsic::x86_xop_vpcomtrueb:
9276 case Intrinsic::x86_xop_vpcomtruew:
9277 case Intrinsic::x86_xop_vpcomtrued:
9278 case Intrinsic::x86_xop_vpcomtrueq:
9279 case Intrinsic::x86_xop_vpcomtrueub:
9280 case Intrinsic::x86_xop_vpcomtrueuw:
9281 case Intrinsic::x86_xop_vpcomtrueud:
9282 case Intrinsic::x86_xop_vpcomtrueuq: {
9283 unsigned CC = 0;
9284 unsigned Opc = 0;
9285
9286 switch (IntNo) {
9287 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9288 case Intrinsic::x86_xop_vpcomltb:
9289 case Intrinsic::x86_xop_vpcomltw:
9290 case Intrinsic::x86_xop_vpcomltd:
9291 case Intrinsic::x86_xop_vpcomltq:
9292 CC = 0;
9293 Opc = X86ISD::VPCOM;
9294 break;
9295 case Intrinsic::x86_xop_vpcomltub:
9296 case Intrinsic::x86_xop_vpcomltuw:
9297 case Intrinsic::x86_xop_vpcomltud:
9298 case Intrinsic::x86_xop_vpcomltuq:
9299 CC = 0;
9300 Opc = X86ISD::VPCOMU;
9301 break;
9302 case Intrinsic::x86_xop_vpcomleb:
9303 case Intrinsic::x86_xop_vpcomlew:
9304 case Intrinsic::x86_xop_vpcomled:
9305 case Intrinsic::x86_xop_vpcomleq:
9306 CC = 1;
9307 Opc = X86ISD::VPCOM;
9308 break;
9309 case Intrinsic::x86_xop_vpcomleub:
9310 case Intrinsic::x86_xop_vpcomleuw:
9311 case Intrinsic::x86_xop_vpcomleud:
9312 case Intrinsic::x86_xop_vpcomleuq:
9313 CC = 1;
9314 Opc = X86ISD::VPCOMU;
9315 break;
9316 case Intrinsic::x86_xop_vpcomgtb:
9317 case Intrinsic::x86_xop_vpcomgtw:
9318 case Intrinsic::x86_xop_vpcomgtd:
9319 case Intrinsic::x86_xop_vpcomgtq:
9320 CC = 2;
9321 Opc = X86ISD::VPCOM;
9322 break;
9323 case Intrinsic::x86_xop_vpcomgtub:
9324 case Intrinsic::x86_xop_vpcomgtuw:
9325 case Intrinsic::x86_xop_vpcomgtud:
9326 case Intrinsic::x86_xop_vpcomgtuq:
9327 CC = 2;
9328 Opc = X86ISD::VPCOMU;
9329 break;
9330 case Intrinsic::x86_xop_vpcomgeb:
9331 case Intrinsic::x86_xop_vpcomgew:
9332 case Intrinsic::x86_xop_vpcomged:
9333 case Intrinsic::x86_xop_vpcomgeq:
9334 CC = 3;
9335 Opc = X86ISD::VPCOM;
9336 break;
9337 case Intrinsic::x86_xop_vpcomgeub:
9338 case Intrinsic::x86_xop_vpcomgeuw:
9339 case Intrinsic::x86_xop_vpcomgeud:
9340 case Intrinsic::x86_xop_vpcomgeuq:
9341 CC = 3;
9342 Opc = X86ISD::VPCOMU;
9343 break;
9344 case Intrinsic::x86_xop_vpcomeqb:
9345 case Intrinsic::x86_xop_vpcomeqw:
9346 case Intrinsic::x86_xop_vpcomeqd:
9347 case Intrinsic::x86_xop_vpcomeqq:
9348 CC = 4;
9349 Opc = X86ISD::VPCOM;
9350 break;
9351 case Intrinsic::x86_xop_vpcomequb:
9352 case Intrinsic::x86_xop_vpcomequw:
9353 case Intrinsic::x86_xop_vpcomequd:
9354 case Intrinsic::x86_xop_vpcomequq:
9355 CC = 4;
9356 Opc = X86ISD::VPCOMU;
9357 break;
9358 case Intrinsic::x86_xop_vpcomneb:
9359 case Intrinsic::x86_xop_vpcomnew:
9360 case Intrinsic::x86_xop_vpcomned:
9361 case Intrinsic::x86_xop_vpcomneq:
9362 CC = 5;
9363 Opc = X86ISD::VPCOM;
9364 break;
9365 case Intrinsic::x86_xop_vpcomneub:
9366 case Intrinsic::x86_xop_vpcomneuw:
9367 case Intrinsic::x86_xop_vpcomneud:
9368 case Intrinsic::x86_xop_vpcomneuq:
9369 CC = 5;
9370 Opc = X86ISD::VPCOMU;
9371 break;
9372 case Intrinsic::x86_xop_vpcomfalseb:
9373 case Intrinsic::x86_xop_vpcomfalsew:
9374 case Intrinsic::x86_xop_vpcomfalsed:
9375 case Intrinsic::x86_xop_vpcomfalseq:
9376 CC = 6;
9377 Opc = X86ISD::VPCOM;
9378 break;
9379 case Intrinsic::x86_xop_vpcomfalseub:
9380 case Intrinsic::x86_xop_vpcomfalseuw:
9381 case Intrinsic::x86_xop_vpcomfalseud:
9382 case Intrinsic::x86_xop_vpcomfalseuq:
9383 CC = 6;
9384 Opc = X86ISD::VPCOMU;
9385 break;
9386 case Intrinsic::x86_xop_vpcomtrueb:
9387 case Intrinsic::x86_xop_vpcomtruew:
9388 case Intrinsic::x86_xop_vpcomtrued:
9389 case Intrinsic::x86_xop_vpcomtrueq:
9390 CC = 7;
9391 Opc = X86ISD::VPCOM;
9392 break;
9393 case Intrinsic::x86_xop_vpcomtrueub:
9394 case Intrinsic::x86_xop_vpcomtrueuw:
9395 case Intrinsic::x86_xop_vpcomtrueud:
9396 case Intrinsic::x86_xop_vpcomtrueuq:
9397 CC = 7;
9398 Opc = X86ISD::VPCOMU;
9399 break;
9400 }
9401
9402 SDValue LHS = Op.getOperand(1);
9403 SDValue RHS = Op.getOperand(2);
9404 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9405 DAG.getConstant(CC, MVT::i8));
9406 }
9407
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009408 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009409 case Intrinsic::x86_sse2_pmulu_dq:
9410 case Intrinsic::x86_avx2_pmulu_dq:
9411 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9412 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009413 case Intrinsic::x86_sse3_hadd_ps:
9414 case Intrinsic::x86_sse3_hadd_pd:
9415 case Intrinsic::x86_avx_hadd_ps_256:
9416 case Intrinsic::x86_avx_hadd_pd_256:
9417 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9418 Op.getOperand(1), Op.getOperand(2));
9419 case Intrinsic::x86_sse3_hsub_ps:
9420 case Intrinsic::x86_sse3_hsub_pd:
9421 case Intrinsic::x86_avx_hsub_ps_256:
9422 case Intrinsic::x86_avx_hsub_pd_256:
9423 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9424 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009425 case Intrinsic::x86_ssse3_phadd_w_128:
9426 case Intrinsic::x86_ssse3_phadd_d_128:
9427 case Intrinsic::x86_avx2_phadd_w:
9428 case Intrinsic::x86_avx2_phadd_d:
9429 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9430 Op.getOperand(1), Op.getOperand(2));
9431 case Intrinsic::x86_ssse3_phsub_w_128:
9432 case Intrinsic::x86_ssse3_phsub_d_128:
9433 case Intrinsic::x86_avx2_phsub_w:
9434 case Intrinsic::x86_avx2_phsub_d:
9435 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9436 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009437 case Intrinsic::x86_avx2_psllv_d:
9438 case Intrinsic::x86_avx2_psllv_q:
9439 case Intrinsic::x86_avx2_psllv_d_256:
9440 case Intrinsic::x86_avx2_psllv_q_256:
9441 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9442 Op.getOperand(1), Op.getOperand(2));
9443 case Intrinsic::x86_avx2_psrlv_d:
9444 case Intrinsic::x86_avx2_psrlv_q:
9445 case Intrinsic::x86_avx2_psrlv_d_256:
9446 case Intrinsic::x86_avx2_psrlv_q_256:
9447 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9448 Op.getOperand(1), Op.getOperand(2));
9449 case Intrinsic::x86_avx2_psrav_d:
9450 case Intrinsic::x86_avx2_psrav_d_256:
9451 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9452 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009453 case Intrinsic::x86_ssse3_pshuf_b_128:
9454 case Intrinsic::x86_avx2_pshuf_b:
9455 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9456 Op.getOperand(1), Op.getOperand(2));
9457 case Intrinsic::x86_ssse3_psign_b_128:
9458 case Intrinsic::x86_ssse3_psign_w_128:
9459 case Intrinsic::x86_ssse3_psign_d_128:
9460 case Intrinsic::x86_avx2_psign_b:
9461 case Intrinsic::x86_avx2_psign_w:
9462 case Intrinsic::x86_avx2_psign_d:
9463 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9464 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009465 case Intrinsic::x86_sse41_insertps:
9466 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9467 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9468 case Intrinsic::x86_avx_vperm2f128_ps_256:
9469 case Intrinsic::x86_avx_vperm2f128_pd_256:
9470 case Intrinsic::x86_avx_vperm2f128_si_256:
9471 case Intrinsic::x86_avx2_vperm2i128:
9472 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9473 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009474 case Intrinsic::x86_avx_vpermil_ps:
9475 case Intrinsic::x86_avx_vpermil_pd:
9476 case Intrinsic::x86_avx_vpermil_ps_256:
9477 case Intrinsic::x86_avx_vpermil_pd_256:
9478 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9479 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009480
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009481 // ptest and testp intrinsics. The intrinsic these come from are designed to
9482 // return an integer value, not just an instruction so lower it to the ptest
9483 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009484 case Intrinsic::x86_sse41_ptestz:
9485 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009486 case Intrinsic::x86_sse41_ptestnzc:
9487 case Intrinsic::x86_avx_ptestz_256:
9488 case Intrinsic::x86_avx_ptestc_256:
9489 case Intrinsic::x86_avx_ptestnzc_256:
9490 case Intrinsic::x86_avx_vtestz_ps:
9491 case Intrinsic::x86_avx_vtestc_ps:
9492 case Intrinsic::x86_avx_vtestnzc_ps:
9493 case Intrinsic::x86_avx_vtestz_pd:
9494 case Intrinsic::x86_avx_vtestc_pd:
9495 case Intrinsic::x86_avx_vtestnzc_pd:
9496 case Intrinsic::x86_avx_vtestz_ps_256:
9497 case Intrinsic::x86_avx_vtestc_ps_256:
9498 case Intrinsic::x86_avx_vtestnzc_ps_256:
9499 case Intrinsic::x86_avx_vtestz_pd_256:
9500 case Intrinsic::x86_avx_vtestc_pd_256:
9501 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9502 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009503 unsigned X86CC = 0;
9504 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009505 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009506 case Intrinsic::x86_avx_vtestz_ps:
9507 case Intrinsic::x86_avx_vtestz_pd:
9508 case Intrinsic::x86_avx_vtestz_ps_256:
9509 case Intrinsic::x86_avx_vtestz_pd_256:
9510 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009511 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009512 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009513 // ZF = 1
9514 X86CC = X86::COND_E;
9515 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009516 case Intrinsic::x86_avx_vtestc_ps:
9517 case Intrinsic::x86_avx_vtestc_pd:
9518 case Intrinsic::x86_avx_vtestc_ps_256:
9519 case Intrinsic::x86_avx_vtestc_pd_256:
9520 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009521 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009522 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009523 // CF = 1
9524 X86CC = X86::COND_B;
9525 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009526 case Intrinsic::x86_avx_vtestnzc_ps:
9527 case Intrinsic::x86_avx_vtestnzc_pd:
9528 case Intrinsic::x86_avx_vtestnzc_ps_256:
9529 case Intrinsic::x86_avx_vtestnzc_pd_256:
9530 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009531 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009532 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009533 // ZF and CF = 0
9534 X86CC = X86::COND_A;
9535 break;
9536 }
Eric Christopherfd179292009-08-27 18:07:15 +00009537
Eric Christopher71c67532009-07-29 00:28:05 +00009538 SDValue LHS = Op.getOperand(1);
9539 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009540 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9541 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9543 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9544 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009545 }
Evan Cheng5759f972008-05-04 09:15:50 +00009546
Craig Topper80e46362012-01-23 06:16:53 +00009547 // SSE/AVX shift intrinsics
9548 case Intrinsic::x86_sse2_psll_w:
9549 case Intrinsic::x86_sse2_psll_d:
9550 case Intrinsic::x86_sse2_psll_q:
9551 case Intrinsic::x86_avx2_psll_w:
9552 case Intrinsic::x86_avx2_psll_d:
9553 case Intrinsic::x86_avx2_psll_q:
9554 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9555 Op.getOperand(1), Op.getOperand(2));
9556 case Intrinsic::x86_sse2_psrl_w:
9557 case Intrinsic::x86_sse2_psrl_d:
9558 case Intrinsic::x86_sse2_psrl_q:
9559 case Intrinsic::x86_avx2_psrl_w:
9560 case Intrinsic::x86_avx2_psrl_d:
9561 case Intrinsic::x86_avx2_psrl_q:
9562 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9563 Op.getOperand(1), Op.getOperand(2));
9564 case Intrinsic::x86_sse2_psra_w:
9565 case Intrinsic::x86_sse2_psra_d:
9566 case Intrinsic::x86_avx2_psra_w:
9567 case Intrinsic::x86_avx2_psra_d:
9568 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9569 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009570 case Intrinsic::x86_sse2_pslli_w:
9571 case Intrinsic::x86_sse2_pslli_d:
9572 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009573 case Intrinsic::x86_avx2_pslli_w:
9574 case Intrinsic::x86_avx2_pslli_d:
9575 case Intrinsic::x86_avx2_pslli_q:
9576 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9577 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009578 case Intrinsic::x86_sse2_psrli_w:
9579 case Intrinsic::x86_sse2_psrli_d:
9580 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009581 case Intrinsic::x86_avx2_psrli_w:
9582 case Intrinsic::x86_avx2_psrli_d:
9583 case Intrinsic::x86_avx2_psrli_q:
9584 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009586 case Intrinsic::x86_sse2_psrai_w:
9587 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009588 case Intrinsic::x86_avx2_psrai_w:
9589 case Intrinsic::x86_avx2_psrai_d:
9590 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9591 Op.getOperand(1), Op.getOperand(2), DAG);
9592 // Fix vector shift instructions where the last operand is a non-immediate
9593 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009594 case Intrinsic::x86_mmx_pslli_w:
9595 case Intrinsic::x86_mmx_pslli_d:
9596 case Intrinsic::x86_mmx_pslli_q:
9597 case Intrinsic::x86_mmx_psrli_w:
9598 case Intrinsic::x86_mmx_psrli_d:
9599 case Intrinsic::x86_mmx_psrli_q:
9600 case Intrinsic::x86_mmx_psrai_w:
9601 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009602 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009603 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009604 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009605
9606 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009607 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009608 case Intrinsic::x86_mmx_pslli_w:
9609 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009610 break;
Craig Topper80e46362012-01-23 06:16:53 +00009611 case Intrinsic::x86_mmx_pslli_d:
9612 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009613 break;
Craig Topper80e46362012-01-23 06:16:53 +00009614 case Intrinsic::x86_mmx_pslli_q:
9615 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009616 break;
Craig Topper80e46362012-01-23 06:16:53 +00009617 case Intrinsic::x86_mmx_psrli_w:
9618 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009619 break;
Craig Topper80e46362012-01-23 06:16:53 +00009620 case Intrinsic::x86_mmx_psrli_d:
9621 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009622 break;
Craig Topper80e46362012-01-23 06:16:53 +00009623 case Intrinsic::x86_mmx_psrli_q:
9624 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009625 break;
Craig Topper80e46362012-01-23 06:16:53 +00009626 case Intrinsic::x86_mmx_psrai_w:
9627 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009628 break;
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_mmx_psrai_d:
9630 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009631 break;
Craig Topper80e46362012-01-23 06:16:53 +00009632 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009633 }
Mon P Wangefa42202009-09-03 19:56:25 +00009634
9635 // The vector shift intrinsics with scalars uses 32b shift amounts but
9636 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9637 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009638 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9639 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009640// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009641
Owen Andersone50ed302009-08-10 22:56:29 +00009642 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009643 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009644 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009645 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009646 Op.getOperand(1), ShAmt);
9647 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009648 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009649}
Evan Cheng72261582005-12-20 06:22:03 +00009650
Dan Gohmand858e902010-04-17 15:26:15 +00009651SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9652 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009653 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9654 MFI->setReturnAddressIsTaken(true);
9655
Bill Wendling64e87322009-01-16 19:25:27 +00009656 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009657 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009658
9659 if (Depth > 0) {
9660 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9661 SDValue Offset =
9662 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009664 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009665 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009666 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009667 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009668 }
9669
9670 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009671 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009672 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009673 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009674}
9675
Dan Gohmand858e902010-04-17 15:26:15 +00009676SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009677 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9678 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009679
Owen Andersone50ed302009-08-10 22:56:29 +00009680 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009681 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009682 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9683 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009684 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009685 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009686 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9687 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009688 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009689 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009690}
9691
Dan Gohman475871a2008-07-27 21:46:04 +00009692SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009693 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009694 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009695}
9696
Dan Gohmand858e902010-04-17 15:26:15 +00009697SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009698 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009699 SDValue Chain = Op.getOperand(0);
9700 SDValue Offset = Op.getOperand(1);
9701 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009702 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009703
Dan Gohmand8816272010-08-11 18:14:00 +00009704 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9705 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9706 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009707 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009708
Dan Gohmand8816272010-08-11 18:14:00 +00009709 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9710 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009711 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009712 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9713 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009714 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009715 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009716
Dale Johannesene4d209d2009-02-03 20:21:25 +00009717 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009719 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009720}
9721
Duncan Sands4a544a72011-09-06 13:37:06 +00009722SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9723 SelectionDAG &DAG) const {
9724 return Op.getOperand(0);
9725}
9726
9727SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9728 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009729 SDValue Root = Op.getOperand(0);
9730 SDValue Trmp = Op.getOperand(1); // trampoline
9731 SDValue FPtr = Op.getOperand(2); // nested function
9732 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009733 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009734
Dan Gohman69de1932008-02-06 22:27:42 +00009735 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009736
9737 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009738 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009739
9740 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009741 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9742 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009743
Evan Cheng0e6a0522011-07-18 20:57:22 +00009744 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9745 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009746
9747 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9748
9749 // Load the pointer to the nested function into R11.
9750 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009751 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009752 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009753 Addr, MachinePointerInfo(TrmpAddr),
9754 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009755
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9757 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009758 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9759 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009760 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009761
9762 // Load the 'nest' parameter value into R10.
9763 // R10 is specified in X86CallingConv.td
9764 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9766 DAG.getConstant(10, MVT::i64));
9767 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009768 Addr, MachinePointerInfo(TrmpAddr, 10),
9769 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009770
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9772 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009773 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9774 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009775 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009776
9777 // Jump to the nested function.
9778 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009779 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9780 DAG.getConstant(20, MVT::i64));
9781 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009782 Addr, MachinePointerInfo(TrmpAddr, 20),
9783 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009784
9785 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9787 DAG.getConstant(22, MVT::i64));
9788 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009789 MachinePointerInfo(TrmpAddr, 22),
9790 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009791
Duncan Sands4a544a72011-09-06 13:37:06 +00009792 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009793 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009794 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009795 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009796 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009797 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009798
9799 switch (CC) {
9800 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009801 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009802 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009803 case CallingConv::X86_StdCall: {
9804 // Pass 'nest' parameter in ECX.
9805 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009806 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009807
9808 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009809 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009810 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009811
Chris Lattner58d74912008-03-12 17:45:29 +00009812 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009813 unsigned InRegCount = 0;
9814 unsigned Idx = 1;
9815
9816 for (FunctionType::param_iterator I = FTy->param_begin(),
9817 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009818 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009819 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009820 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009821
9822 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009823 report_fatal_error("Nest register in use - reduce number of inreg"
9824 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009825 }
9826 }
9827 break;
9828 }
9829 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009830 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009831 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009832 // Pass 'nest' parameter in EAX.
9833 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009834 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009835 break;
9836 }
9837
Dan Gohman475871a2008-07-27 21:46:04 +00009838 SDValue OutChains[4];
9839 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9842 DAG.getConstant(10, MVT::i32));
9843 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844
Chris Lattnera62fe662010-02-05 19:20:30 +00009845 // This is storing the opcode for MOV32ri.
9846 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009847 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009848 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009849 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009850 Trmp, MachinePointerInfo(TrmpAddr),
9851 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9854 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009855 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9856 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009857 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
Chris Lattnera62fe662010-02-05 19:20:30 +00009859 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009860 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9861 DAG.getConstant(5, MVT::i32));
9862 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009863 MachinePointerInfo(TrmpAddr, 5),
9864 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009865
Owen Anderson825b72b2009-08-11 20:47:22 +00009866 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9867 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009868 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9869 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009870 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009871
Duncan Sands4a544a72011-09-06 13:37:06 +00009872 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009873 }
9874}
9875
Dan Gohmand858e902010-04-17 15:26:15 +00009876SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9877 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009878 /*
9879 The rounding mode is in bits 11:10 of FPSR, and has the following
9880 settings:
9881 00 Round to nearest
9882 01 Round to -inf
9883 10 Round to +inf
9884 11 Round to 0
9885
9886 FLT_ROUNDS, on the other hand, expects the following:
9887 -1 Undefined
9888 0 Round to 0
9889 1 Round to nearest
9890 2 Round to +inf
9891 3 Round to -inf
9892
9893 To perform the conversion, we do:
9894 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9895 */
9896
9897 MachineFunction &MF = DAG.getMachineFunction();
9898 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009899 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009900 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009901 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009902 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009903
9904 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009905 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009906 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009907
Michael J. Spencerec38de22010-10-10 22:04:20 +00009908
Chris Lattner2156b792010-09-22 01:11:26 +00009909 MachineMemOperand *MMO =
9910 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9911 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009912
Chris Lattner2156b792010-09-22 01:11:26 +00009913 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9914 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9915 DAG.getVTList(MVT::Other),
9916 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009917
9918 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009919 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009920 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009921
9922 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009923 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009924 DAG.getNode(ISD::SRL, DL, MVT::i16,
9925 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009926 CWD, DAG.getConstant(0x800, MVT::i16)),
9927 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009928 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009929 DAG.getNode(ISD::SRL, DL, MVT::i16,
9930 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 CWD, DAG.getConstant(0x400, MVT::i16)),
9932 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009933
Dan Gohman475871a2008-07-27 21:46:04 +00009934 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009935 DAG.getNode(ISD::AND, DL, MVT::i16,
9936 DAG.getNode(ISD::ADD, DL, MVT::i16,
9937 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 DAG.getConstant(1, MVT::i16)),
9939 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009940
9941
Duncan Sands83ec4b62008-06-06 12:08:01 +00009942 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009943 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009944}
9945
Dan Gohmand858e902010-04-17 15:26:15 +00009946SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009947 EVT VT = Op.getValueType();
9948 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009949 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009950 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009951
9952 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009954 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009955 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009956 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009957 }
Evan Cheng18efe262007-12-14 02:13:44 +00009958
Evan Cheng152804e2007-12-14 08:30:15 +00009959 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009960 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009961 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009962
9963 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009964 SDValue Ops[] = {
9965 Op,
9966 DAG.getConstant(NumBits+NumBits-1, OpVT),
9967 DAG.getConstant(X86::COND_E, MVT::i8),
9968 Op.getValue(1)
9969 };
9970 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009971
9972 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009973 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009974
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 if (VT == MVT::i8)
9976 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009977 return Op;
9978}
9979
Chandler Carruthacc068e2011-12-24 10:55:54 +00009980SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9981 SelectionDAG &DAG) const {
9982 EVT VT = Op.getValueType();
9983 EVT OpVT = VT;
9984 unsigned NumBits = VT.getSizeInBits();
9985 DebugLoc dl = Op.getDebugLoc();
9986
9987 Op = Op.getOperand(0);
9988 if (VT == MVT::i8) {
9989 // Zero extend to i32 since there is not an i8 bsr.
9990 OpVT = MVT::i32;
9991 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9992 }
9993
9994 // Issue a bsr (scan bits in reverse).
9995 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9996 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9997
9998 // And xor with NumBits-1.
9999 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10000
10001 if (VT == MVT::i8)
10002 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10003 return Op;
10004}
10005
Dan Gohmand858e902010-04-17 15:26:15 +000010006SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010007 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010008 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010009 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010010 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010011
10012 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010013 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010014 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010015
10016 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010017 SDValue Ops[] = {
10018 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010019 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010020 DAG.getConstant(X86::COND_E, MVT::i8),
10021 Op.getValue(1)
10022 };
Chandler Carruth77821022011-12-24 12:12:34 +000010023 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010024}
10025
Craig Topper13894fa2011-08-24 06:14:18 +000010026// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10027// ones, and then concatenate the result back.
10028static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010029 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010030
10031 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10032 "Unsupported value type for operation");
10033
10034 int NumElems = VT.getVectorNumElements();
10035 DebugLoc dl = Op.getDebugLoc();
10036 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10037 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10038
10039 // Extract the LHS vectors
10040 SDValue LHS = Op.getOperand(0);
10041 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10042 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10043
10044 // Extract the RHS vectors
10045 SDValue RHS = Op.getOperand(1);
10046 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10047 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10048
10049 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10050 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10051
10052 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10053 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10054 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10055}
10056
10057SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10058 assert(Op.getValueType().getSizeInBits() == 256 &&
10059 Op.getValueType().isInteger() &&
10060 "Only handle AVX 256-bit vector integer operation");
10061 return Lower256IntArith(Op, DAG);
10062}
10063
10064SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10065 assert(Op.getValueType().getSizeInBits() == 256 &&
10066 Op.getValueType().isInteger() &&
10067 "Only handle AVX 256-bit vector integer operation");
10068 return Lower256IntArith(Op, DAG);
10069}
10070
10071SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10072 EVT VT = Op.getValueType();
10073
10074 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010075 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010076 return Lower256IntArith(Op, DAG);
10077
Craig Topper5b209e82012-02-05 03:14:49 +000010078 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10079 "Only know how to lower V2I64/V4I64 multiply");
10080
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010081 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010082
Craig Topper5b209e82012-02-05 03:14:49 +000010083 // Ahi = psrlqi(a, 32);
10084 // Bhi = psrlqi(b, 32);
10085 //
10086 // AloBlo = pmuludq(a, b);
10087 // AloBhi = pmuludq(a, Bhi);
10088 // AhiBlo = pmuludq(Ahi, b);
10089
10090 // AloBhi = psllqi(AloBhi, 32);
10091 // AhiBlo = psllqi(AhiBlo, 32);
10092 // return AloBlo + AloBhi + AhiBlo;
10093
Craig Topperaaa643c2011-11-09 07:28:55 +000010094 SDValue A = Op.getOperand(0);
10095 SDValue B = Op.getOperand(1);
10096
Craig Topper5b209e82012-02-05 03:14:49 +000010097 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010098
Craig Topper5b209e82012-02-05 03:14:49 +000010099 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10100 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010101
Craig Topper5b209e82012-02-05 03:14:49 +000010102 // Bit cast to 32-bit vectors for MULUDQ
10103 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10104 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10105 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10106 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10107 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010108
Craig Topper5b209e82012-02-05 03:14:49 +000010109 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10110 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10111 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010112
Craig Topper5b209e82012-02-05 03:14:49 +000010113 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10114 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010115
Dale Johannesene4d209d2009-02-03 20:21:25 +000010116 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010117 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010118}
10119
Nadav Rotem43012222011-05-11 08:12:09 +000010120SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10121
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010122 EVT VT = Op.getValueType();
10123 DebugLoc dl = Op.getDebugLoc();
10124 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010125 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010126 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010127
Craig Topper1accb7e2012-01-10 06:54:16 +000010128 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010129 return SDValue();
10130
Nadav Rotem43012222011-05-11 08:12:09 +000010131 // Optimize shl/srl/sra with constant shift amount.
10132 if (isSplatVector(Amt.getNode())) {
10133 SDValue SclrAmt = Amt->getOperand(0);
10134 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10135 uint64_t ShiftAmt = C->getZExtValue();
10136
Craig Toppered2e13d2012-01-22 19:15:14 +000010137 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10138 (Subtarget->hasAVX2() &&
10139 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10140 if (Op.getOpcode() == ISD::SHL)
10141 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10142 DAG.getConstant(ShiftAmt, MVT::i32));
10143 if (Op.getOpcode() == ISD::SRL)
10144 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10145 DAG.getConstant(ShiftAmt, MVT::i32));
10146 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10147 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10148 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010149 }
10150
Craig Toppered2e13d2012-01-22 19:15:14 +000010151 if (VT == MVT::v16i8) {
10152 if (Op.getOpcode() == ISD::SHL) {
10153 // Make a large shift.
10154 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10155 DAG.getConstant(ShiftAmt, MVT::i32));
10156 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10157 // Zero out the rightmost bits.
10158 SmallVector<SDValue, 16> V(16,
10159 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10160 MVT::i8));
10161 return DAG.getNode(ISD::AND, dl, VT, SHL,
10162 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010163 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010164 if (Op.getOpcode() == ISD::SRL) {
10165 // Make a large shift.
10166 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10167 DAG.getConstant(ShiftAmt, MVT::i32));
10168 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10169 // Zero out the leftmost bits.
10170 SmallVector<SDValue, 16> V(16,
10171 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10172 MVT::i8));
10173 return DAG.getNode(ISD::AND, dl, VT, SRL,
10174 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10175 }
10176 if (Op.getOpcode() == ISD::SRA) {
10177 if (ShiftAmt == 7) {
10178 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010179 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010180 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010181 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010182
Craig Toppered2e13d2012-01-22 19:15:14 +000010183 // R s>> a === ((R u>> a) ^ m) - m
10184 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10185 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10186 MVT::i8));
10187 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10188 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10189 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10190 return Res;
10191 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010192 }
Craig Topper46154eb2011-11-11 07:39:23 +000010193
Craig Topper0d86d462011-11-20 00:12:05 +000010194 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10195 if (Op.getOpcode() == ISD::SHL) {
10196 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010197 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10198 DAG.getConstant(ShiftAmt, MVT::i32));
10199 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010200 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010201 SmallVector<SDValue, 32> V(32,
10202 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10203 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010204 return DAG.getNode(ISD::AND, dl, VT, SHL,
10205 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010206 }
Craig Topper0d86d462011-11-20 00:12:05 +000010207 if (Op.getOpcode() == ISD::SRL) {
10208 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010209 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10210 DAG.getConstant(ShiftAmt, MVT::i32));
10211 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010212 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010213 SmallVector<SDValue, 32> V(32,
10214 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10215 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010216 return DAG.getNode(ISD::AND, dl, VT, SRL,
10217 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10218 }
10219 if (Op.getOpcode() == ISD::SRA) {
10220 if (ShiftAmt == 7) {
10221 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010222 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010223 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010224 }
10225
10226 // R s>> a === ((R u>> a) ^ m) - m
10227 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10228 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10229 MVT::i8));
10230 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10231 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10232 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10233 return Res;
10234 }
10235 }
Nadav Rotem43012222011-05-11 08:12:09 +000010236 }
10237 }
10238
10239 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010240 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010241 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10242 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010243
Chris Lattner7302d802012-02-06 21:56:39 +000010244 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10245 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010246 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10247 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010248 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010249 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010250
10251 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010252 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010253 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10254 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10255 }
Nadav Rotem43012222011-05-11 08:12:09 +000010256 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010257 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010258
Nate Begeman51409212010-07-28 00:21:48 +000010259 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010260 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10261 DAG.getConstant(5, MVT::i32));
10262 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010263
Lang Hames8b99c1e2011-12-17 01:08:46 +000010264 // Turn 'a' into a mask suitable for VSELECT
10265 SDValue VSelM = DAG.getConstant(0x80, VT);
10266 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010267 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010268
Lang Hames8b99c1e2011-12-17 01:08:46 +000010269 SDValue CM1 = DAG.getConstant(0x0f, VT);
10270 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010271
Lang Hames8b99c1e2011-12-17 01:08:46 +000010272 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10273 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010274 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10275 DAG.getConstant(4, MVT::i32), DAG);
10276 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010277 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10278
Nate Begeman51409212010-07-28 00:21:48 +000010279 // a += a
10280 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010281 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010282 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010283
Lang Hames8b99c1e2011-12-17 01:08:46 +000010284 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10285 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10287 DAG.getConstant(2, MVT::i32), DAG);
10288 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010289 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10290
Nate Begeman51409212010-07-28 00:21:48 +000010291 // a += a
10292 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010293 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010294 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010295
Lang Hames8b99c1e2011-12-17 01:08:46 +000010296 // return VSELECT(r, r+r, a);
10297 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010298 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010299 return R;
10300 }
Craig Topper46154eb2011-11-11 07:39:23 +000010301
10302 // Decompose 256-bit shifts into smaller 128-bit shifts.
10303 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010304 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010305 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10306 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10307
10308 // Extract the two vectors
10309 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10310 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10311 DAG, dl);
10312
10313 // Recreate the shift amount vectors
10314 SDValue Amt1, Amt2;
10315 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10316 // Constant shift amount
10317 SmallVector<SDValue, 4> Amt1Csts;
10318 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010319 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010320 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010321 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010322 Amt2Csts.push_back(Amt->getOperand(i));
10323
10324 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10325 &Amt1Csts[0], NumElems/2);
10326 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10327 &Amt2Csts[0], NumElems/2);
10328 } else {
10329 // Variable shift amount
10330 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10331 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10332 DAG, dl);
10333 }
10334
10335 // Issue new vector shifts for the smaller types
10336 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10337 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10338
10339 // Concatenate the result back
10340 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10341 }
10342
Nate Begeman51409212010-07-28 00:21:48 +000010343 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010344}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010345
Dan Gohmand858e902010-04-17 15:26:15 +000010346SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010347 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10348 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010349 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10350 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010351 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010352 SDValue LHS = N->getOperand(0);
10353 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010354 unsigned BaseOp = 0;
10355 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010356 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010357 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010358 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010359 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010360 // A subtract of one will be selected as a INC. Note that INC doesn't
10361 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10363 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010364 BaseOp = X86ISD::INC;
10365 Cond = X86::COND_O;
10366 break;
10367 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010368 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010369 Cond = X86::COND_O;
10370 break;
10371 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010372 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010373 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010374 break;
10375 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010376 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10377 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10379 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010380 BaseOp = X86ISD::DEC;
10381 Cond = X86::COND_O;
10382 break;
10383 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010384 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010385 Cond = X86::COND_O;
10386 break;
10387 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010388 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010389 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010390 break;
10391 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010392 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010393 Cond = X86::COND_O;
10394 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010395 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10396 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10397 MVT::i32);
10398 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010399
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010400 SDValue SetCC =
10401 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10402 DAG.getConstant(X86::COND_O, MVT::i32),
10403 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010404
Dan Gohman6e5fda22011-07-22 18:45:15 +000010405 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010406 }
Bill Wendling74c37652008-12-09 22:08:41 +000010407 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010408
Bill Wendling61edeb52008-12-02 01:06:39 +000010409 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010410 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010411 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010412
Bill Wendling61edeb52008-12-02 01:06:39 +000010413 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010414 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10415 DAG.getConstant(Cond, MVT::i32),
10416 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010417
Dan Gohman6e5fda22011-07-22 18:45:15 +000010418 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010419}
10420
Chad Rosier30450e82011-12-22 22:35:21 +000010421SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10422 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010423 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010424 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10425 EVT VT = Op.getValueType();
10426
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 if (!Subtarget->hasSSE2() || !VT.isVector())
10428 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010429
Craig Toppered2e13d2012-01-22 19:15:14 +000010430 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10431 ExtraVT.getScalarType().getSizeInBits();
10432 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10433
10434 switch (VT.getSimpleVT().SimpleTy) {
10435 default: return SDValue();
10436 case MVT::v8i32:
10437 case MVT::v16i16:
10438 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010439 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010440 if (!Subtarget->hasAVX2()) {
10441 // needs to be split
10442 int NumElems = VT.getVectorNumElements();
10443 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10444 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010445
Craig Toppered2e13d2012-01-22 19:15:14 +000010446 // Extract the LHS vectors
10447 SDValue LHS = Op.getOperand(0);
10448 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10449 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010450
Craig Toppered2e13d2012-01-22 19:15:14 +000010451 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10452 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010453
Craig Toppered2e13d2012-01-22 19:15:14 +000010454 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10455 int ExtraNumElems = ExtraVT.getVectorNumElements();
10456 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10457 ExtraNumElems/2);
10458 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010459
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10461 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010462
Craig Toppered2e13d2012-01-22 19:15:14 +000010463 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10464 }
10465 // fall through
10466 case MVT::v4i32:
10467 case MVT::v8i16: {
10468 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10469 Op.getOperand(0), ShAmt, DAG);
10470 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010471 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010472 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010473}
10474
10475
Eric Christopher9a9d2752010-07-22 02:48:34 +000010476SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10477 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010478
Eric Christopher77ed1352011-07-08 00:04:56 +000010479 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10480 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010481 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010482 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010483 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010484 SDValue Ops[] = {
10485 DAG.getRegister(X86::ESP, MVT::i32), // Base
10486 DAG.getTargetConstant(1, MVT::i8), // Scale
10487 DAG.getRegister(0, MVT::i32), // Index
10488 DAG.getTargetConstant(0, MVT::i32), // Disp
10489 DAG.getRegister(0, MVT::i32), // Segment.
10490 Zero,
10491 Chain
10492 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010493 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010494 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10495 array_lengthof(Ops));
10496 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010497 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010498
Eric Christopher9a9d2752010-07-22 02:48:34 +000010499 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010500 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010501 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010502
Chris Lattner132929a2010-08-14 17:26:09 +000010503 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10504 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10505 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10506 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010507
Chris Lattner132929a2010-08-14 17:26:09 +000010508 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10509 if (!Op1 && !Op2 && !Op3 && Op4)
10510 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010511
Chris Lattner132929a2010-08-14 17:26:09 +000010512 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10513 if (Op1 && !Op2 && !Op3 && !Op4)
10514 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010515
10516 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010517 // (MFENCE)>;
10518 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010519}
10520
Eli Friedman14648462011-07-27 22:21:52 +000010521SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10522 SelectionDAG &DAG) const {
10523 DebugLoc dl = Op.getDebugLoc();
10524 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10525 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10526 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10527 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10528
10529 // The only fence that needs an instruction is a sequentially-consistent
10530 // cross-thread fence.
10531 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10532 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10533 // no-sse2). There isn't any reason to disable it if the target processor
10534 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010535 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010536 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10537
10538 SDValue Chain = Op.getOperand(0);
10539 SDValue Zero = DAG.getConstant(0, MVT::i32);
10540 SDValue Ops[] = {
10541 DAG.getRegister(X86::ESP, MVT::i32), // Base
10542 DAG.getTargetConstant(1, MVT::i8), // Scale
10543 DAG.getRegister(0, MVT::i32), // Index
10544 DAG.getTargetConstant(0, MVT::i32), // Disp
10545 DAG.getRegister(0, MVT::i32), // Segment.
10546 Zero,
10547 Chain
10548 };
10549 SDNode *Res =
10550 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10551 array_lengthof(Ops));
10552 return SDValue(Res, 0);
10553 }
10554
10555 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10556 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10557}
10558
10559
Dan Gohmand858e902010-04-17 15:26:15 +000010560SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010561 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010562 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010563 unsigned Reg = 0;
10564 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010565 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010566 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010567 case MVT::i8: Reg = X86::AL; size = 1; break;
10568 case MVT::i16: Reg = X86::AX; size = 2; break;
10569 case MVT::i32: Reg = X86::EAX; size = 4; break;
10570 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010571 assert(Subtarget->is64Bit() && "Node not type legal!");
10572 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010573 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010574 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010575 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010576 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010577 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010578 Op.getOperand(1),
10579 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010580 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010581 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010582 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010583 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10584 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10585 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010586 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010587 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010588 return cpOut;
10589}
10590
Duncan Sands1607f052008-12-01 11:39:25 +000010591SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010592 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010593 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010594 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010595 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010596 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010597 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010598 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10599 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010600 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010601 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10602 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010603 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010604 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010605 rdx.getValue(1)
10606 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010607 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010608}
10609
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010610SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010611 SelectionDAG &DAG) const {
10612 EVT SrcVT = Op.getOperand(0).getValueType();
10613 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010614 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010615 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010616 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010617 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010618 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010619 // i64 <=> MMX conversions are Legal.
10620 if (SrcVT==MVT::i64 && DstVT.isVector())
10621 return Op;
10622 if (DstVT==MVT::i64 && SrcVT.isVector())
10623 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010624 // MMX <=> MMX conversions are Legal.
10625 if (SrcVT.isVector() && DstVT.isVector())
10626 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010627 // All other conversions need to be expanded.
10628 return SDValue();
10629}
Chris Lattner5b856542010-12-20 00:59:46 +000010630
Dan Gohmand858e902010-04-17 15:26:15 +000010631SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010632 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010633 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010634 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010635 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010636 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010637 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010638 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010639 Node->getOperand(0),
10640 Node->getOperand(1), negOp,
10641 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010642 cast<AtomicSDNode>(Node)->getAlignment(),
10643 cast<AtomicSDNode>(Node)->getOrdering(),
10644 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010645}
10646
Eli Friedman327236c2011-08-24 20:50:09 +000010647static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10648 SDNode *Node = Op.getNode();
10649 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010650 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010651
10652 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010653 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10654 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10655 // (The only way to get a 16-byte store is cmpxchg16b)
10656 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10657 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10658 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010659 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10660 cast<AtomicSDNode>(Node)->getMemoryVT(),
10661 Node->getOperand(0),
10662 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010663 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010664 cast<AtomicSDNode>(Node)->getOrdering(),
10665 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010666 return Swap.getValue(1);
10667 }
10668 // Other atomic stores have a simple pattern.
10669 return Op;
10670}
10671
Chris Lattner5b856542010-12-20 00:59:46 +000010672static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10673 EVT VT = Op.getNode()->getValueType(0);
10674
10675 // Let legalize expand this if it isn't a legal type yet.
10676 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10677 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010678
Chris Lattner5b856542010-12-20 00:59:46 +000010679 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010680
Chris Lattner5b856542010-12-20 00:59:46 +000010681 unsigned Opc;
10682 bool ExtraOp = false;
10683 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010684 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010685 case ISD::ADDC: Opc = X86ISD::ADD; break;
10686 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10687 case ISD::SUBC: Opc = X86ISD::SUB; break;
10688 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10689 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010690
Chris Lattner5b856542010-12-20 00:59:46 +000010691 if (!ExtraOp)
10692 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10693 Op.getOperand(1));
10694 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10695 Op.getOperand(1), Op.getOperand(2));
10696}
10697
Evan Cheng0db9fe62006-04-25 20:13:52 +000010698/// LowerOperation - Provide custom lowering hooks for some operations.
10699///
Dan Gohmand858e902010-04-17 15:26:15 +000010700SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010701 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010702 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010703 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010704 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010705 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010706 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10707 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010708 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010709 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010710 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010711 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10712 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10713 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010714 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010715 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010716 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10717 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10718 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010719 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010720 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010721 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010722 case ISD::SHL_PARTS:
10723 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010724 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010725 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010726 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010727 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010728 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010729 case ISD::FABS: return LowerFABS(Op, DAG);
10730 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010731 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010732 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010733 case ISD::SETCC: return LowerSETCC(Op, DAG);
10734 case ISD::SELECT: return LowerSELECT(Op, DAG);
10735 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010736 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010737 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010738 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010739 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010740 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010741 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10742 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010743 case ISD::FRAME_TO_ARGS_OFFSET:
10744 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010745 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010746 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010747 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10748 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010749 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010750 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010751 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010752 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010753 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010754 case ISD::SRA:
10755 case ISD::SRL:
10756 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010757 case ISD::SADDO:
10758 case ISD::UADDO:
10759 case ISD::SSUBO:
10760 case ISD::USUBO:
10761 case ISD::SMULO:
10762 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010763 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010764 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010765 case ISD::ADDC:
10766 case ISD::ADDE:
10767 case ISD::SUBC:
10768 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010769 case ISD::ADD: return LowerADD(Op, DAG);
10770 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010771 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010772}
10773
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010774static void ReplaceATOMIC_LOAD(SDNode *Node,
10775 SmallVectorImpl<SDValue> &Results,
10776 SelectionDAG &DAG) {
10777 DebugLoc dl = Node->getDebugLoc();
10778 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10779
10780 // Convert wide load -> cmpxchg8b/cmpxchg16b
10781 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10782 // (The only way to get a 16-byte load is cmpxchg16b)
10783 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010784 SDValue Zero = DAG.getConstant(0, VT);
10785 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010786 Node->getOperand(0),
10787 Node->getOperand(1), Zero, Zero,
10788 cast<AtomicSDNode>(Node)->getMemOperand(),
10789 cast<AtomicSDNode>(Node)->getOrdering(),
10790 cast<AtomicSDNode>(Node)->getSynchScope());
10791 Results.push_back(Swap.getValue(0));
10792 Results.push_back(Swap.getValue(1));
10793}
10794
Duncan Sands1607f052008-12-01 11:39:25 +000010795void X86TargetLowering::
10796ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010797 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010798 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010799 assert (Node->getValueType(0) == MVT::i64 &&
10800 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010801
10802 SDValue Chain = Node->getOperand(0);
10803 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010804 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010805 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010806 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010807 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010808 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010809 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010810 SDValue Result =
10811 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10812 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010813 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010814 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010815 Results.push_back(Result.getValue(2));
10816}
10817
Duncan Sands126d9072008-07-04 11:47:58 +000010818/// ReplaceNodeResults - Replace a node with an illegal result type
10819/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010820void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10821 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010822 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010823 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010824 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010825 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010826 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010827 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010828 case ISD::ADDC:
10829 case ISD::ADDE:
10830 case ISD::SUBC:
10831 case ISD::SUBE:
10832 // We don't want to expand or promote these.
10833 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010834 case ISD::FP_TO_SINT:
10835 case ISD::FP_TO_UINT: {
10836 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10837
10838 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10839 return;
10840
Eli Friedman948e95a2009-05-23 09:59:16 +000010841 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010842 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010843 SDValue FIST = Vals.first, StackSlot = Vals.second;
10844 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010845 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010846 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010847 if (StackSlot.getNode() != 0)
10848 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10849 MachinePointerInfo(),
10850 false, false, false, 0));
10851 else
10852 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010853 }
10854 return;
10855 }
10856 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010857 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010858 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010859 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010860 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010861 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010862 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010863 eax.getValue(2));
10864 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10865 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010866 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010867 Results.push_back(edx.getValue(1));
10868 return;
10869 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010870 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010871 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010872 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010873 bool Regs64bit = T == MVT::i128;
10874 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010876 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10877 DAG.getConstant(0, HalfT));
10878 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10879 DAG.getConstant(1, HalfT));
10880 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10881 Regs64bit ? X86::RAX : X86::EAX,
10882 cpInL, SDValue());
10883 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10884 Regs64bit ? X86::RDX : X86::EDX,
10885 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010886 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010887 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10888 DAG.getConstant(0, HalfT));
10889 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10890 DAG.getConstant(1, HalfT));
10891 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10892 Regs64bit ? X86::RBX : X86::EBX,
10893 swapInL, cpInH.getValue(1));
10894 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10895 Regs64bit ? X86::RCX : X86::ECX,
10896 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010897 SDValue Ops[] = { swapInH.getValue(0),
10898 N->getOperand(1),
10899 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010900 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010901 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010902 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10903 X86ISD::LCMPXCHG8_DAG;
10904 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010905 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010906 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10907 Regs64bit ? X86::RAX : X86::EAX,
10908 HalfT, Result.getValue(1));
10909 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10910 Regs64bit ? X86::RDX : X86::EDX,
10911 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010912 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010913 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010914 Results.push_back(cpOutH.getValue(1));
10915 return;
10916 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010917 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010918 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10919 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010920 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010921 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10922 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010923 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10925 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010926 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010929 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010932 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010935 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10937 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010938 case ISD::ATOMIC_LOAD:
10939 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010940 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010941}
10942
Evan Cheng72261582005-12-20 06:22:03 +000010943const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10944 switch (Opcode) {
10945 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010946 case X86ISD::BSF: return "X86ISD::BSF";
10947 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010948 case X86ISD::SHLD: return "X86ISD::SHLD";
10949 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010950 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010951 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010952 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010953 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010954 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010955 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010956 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10957 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10958 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010959 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010960 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010961 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010962 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010963 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010964 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010965 case X86ISD::COMI: return "X86ISD::COMI";
10966 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010967 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010968 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010969 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10970 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010971 case X86ISD::CMOV: return "X86ISD::CMOV";
10972 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010973 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010974 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10975 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010976 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010977 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010978 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010979 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010980 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010981 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10982 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010983 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010984 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010985 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010986 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010987 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010988 case X86ISD::HADD: return "X86ISD::HADD";
10989 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010990 case X86ISD::FHADD: return "X86ISD::FHADD";
10991 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010992 case X86ISD::FMAX: return "X86ISD::FMAX";
10993 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010994 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10995 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010996 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010997 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010998 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010999 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011000 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011001 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11002 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011003 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11004 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11005 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11006 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11007 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11008 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011009 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11010 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011011 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11012 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011013 case X86ISD::VSHL: return "X86ISD::VSHL";
11014 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011015 case X86ISD::VSRA: return "X86ISD::VSRA";
11016 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11017 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11018 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011019 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011020 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11021 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011022 case X86ISD::ADD: return "X86ISD::ADD";
11023 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011024 case X86ISD::ADC: return "X86ISD::ADC";
11025 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011026 case X86ISD::SMUL: return "X86ISD::SMUL";
11027 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011028 case X86ISD::INC: return "X86ISD::INC";
11029 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011030 case X86ISD::OR: return "X86ISD::OR";
11031 case X86ISD::XOR: return "X86ISD::XOR";
11032 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011033 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011034 case X86ISD::BLSI: return "X86ISD::BLSI";
11035 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11036 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011037 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011038 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011039 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011040 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11041 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11042 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011043 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011044 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011045 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011046 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011047 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011048 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11049 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011050 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11051 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11052 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011053 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11054 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011055 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11056 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011057 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011058 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011059 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011060 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011061 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011062 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011063 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011064 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011065 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011066 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011067 }
11068}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011069
Chris Lattnerc9addb72007-03-30 23:15:24 +000011070// isLegalAddressingMode - Return true if the addressing mode represented
11071// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011072bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011073 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011074 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011075 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011076 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011077
Chris Lattnerc9addb72007-03-30 23:15:24 +000011078 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011079 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011080 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011081
Chris Lattnerc9addb72007-03-30 23:15:24 +000011082 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011083 unsigned GVFlags =
11084 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011085
Chris Lattnerdfed4132009-07-10 07:38:24 +000011086 // If a reference to this global requires an extra load, we can't fold it.
11087 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011088 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011089
Chris Lattnerdfed4132009-07-10 07:38:24 +000011090 // If BaseGV requires a register for the PIC base, we cannot also have a
11091 // BaseReg specified.
11092 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011093 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011094
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011095 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011096 if ((M != CodeModel::Small || R != Reloc::Static) &&
11097 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011098 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011099 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011100
Chris Lattnerc9addb72007-03-30 23:15:24 +000011101 switch (AM.Scale) {
11102 case 0:
11103 case 1:
11104 case 2:
11105 case 4:
11106 case 8:
11107 // These scales always work.
11108 break;
11109 case 3:
11110 case 5:
11111 case 9:
11112 // These scales are formed with basereg+scalereg. Only accept if there is
11113 // no basereg yet.
11114 if (AM.HasBaseReg)
11115 return false;
11116 break;
11117 default: // Other stuff never works.
11118 return false;
11119 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011120
Chris Lattnerc9addb72007-03-30 23:15:24 +000011121 return true;
11122}
11123
11124
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011125bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011126 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011127 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011128 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11129 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011130 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011131 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011132 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011133}
11134
Owen Andersone50ed302009-08-10 22:56:29 +000011135bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011136 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011137 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011138 unsigned NumBits1 = VT1.getSizeInBits();
11139 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011140 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011141 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011142 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011143}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011144
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011145bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011146 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011147 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011148}
11149
Owen Andersone50ed302009-08-10 22:56:29 +000011150bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011151 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011152 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011153}
11154
Owen Andersone50ed302009-08-10 22:56:29 +000011155bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011156 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011157 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011158}
11159
Evan Cheng60c07e12006-07-05 22:17:51 +000011160/// isShuffleMaskLegal - Targets can use this to indicate that they only
11161/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11162/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11163/// are assumed to be legal.
11164bool
Eric Christopherfd179292009-08-27 18:07:15 +000011165X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011166 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011167 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011168 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011169 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011170
Nate Begemana09008b2009-10-19 02:17:23 +000011171 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011172 return (VT.getVectorNumElements() == 2 ||
11173 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11174 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011175 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011176 isPSHUFDMask(M, VT) ||
11177 isPSHUFHWMask(M, VT) ||
11178 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011179 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011180 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11181 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011182 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11183 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011184}
11185
Dan Gohman7d8143f2008-04-09 20:09:42 +000011186bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011187X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011188 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011189 unsigned NumElts = VT.getVectorNumElements();
11190 // FIXME: This collection of masks seems suspect.
11191 if (NumElts == 2)
11192 return true;
11193 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11194 return (isMOVLMask(Mask, VT) ||
11195 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011196 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11197 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011198 }
11199 return false;
11200}
11201
11202//===----------------------------------------------------------------------===//
11203// X86 Scheduler Hooks
11204//===----------------------------------------------------------------------===//
11205
Mon P Wang63307c32008-05-05 19:05:59 +000011206// private utility function
11207MachineBasicBlock *
11208X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11209 MachineBasicBlock *MBB,
11210 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011211 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011212 unsigned LoadOpc,
11213 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011214 unsigned notOpc,
11215 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011216 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011217 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011218 // For the atomic bitwise operator, we generate
11219 // thisMBB:
11220 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011221 // ld t1 = [bitinstr.addr]
11222 // op t2 = t1, [bitinstr.val]
11223 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011224 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11225 // bz newMBB
11226 // fallthrough -->nextMBB
11227 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11228 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011229 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011230 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011231
Mon P Wang63307c32008-05-05 19:05:59 +000011232 /// First build the CFG
11233 MachineFunction *F = MBB->getParent();
11234 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011235 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11236 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11237 F->insert(MBBIter, newMBB);
11238 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011239
Dan Gohman14152b42010-07-06 20:24:04 +000011240 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11241 nextMBB->splice(nextMBB->begin(), thisMBB,
11242 llvm::next(MachineBasicBlock::iterator(bInstr)),
11243 thisMBB->end());
11244 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Mon P Wang63307c32008-05-05 19:05:59 +000011246 // Update thisMBB to fall through to newMBB
11247 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011248
Mon P Wang63307c32008-05-05 19:05:59 +000011249 // newMBB jumps to itself and fall through to nextMBB
11250 newMBB->addSuccessor(nextMBB);
11251 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011252
Mon P Wang63307c32008-05-05 19:05:59 +000011253 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011254 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011255 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011256 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011257 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011258 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011259 int numArgs = bInstr->getNumOperands() - 1;
11260 for (int i=0; i < numArgs; ++i)
11261 argOpers[i] = &bInstr->getOperand(i+1);
11262
11263 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011264 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011265 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011266
Dale Johannesen140be2d2008-08-19 18:47:28 +000011267 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011268 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011269 for (int i=0; i <= lastAddrIndx; ++i)
11270 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011271
Dale Johannesen140be2d2008-08-19 18:47:28 +000011272 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011273 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011274 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011275 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011276 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011277 tt = t1;
11278
Dale Johannesen140be2d2008-08-19 18:47:28 +000011279 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011280 assert((argOpers[valArgIndx]->isReg() ||
11281 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011282 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011283 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011284 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011285 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011286 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011287 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011288 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011289
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011290 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011291 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011292
Dale Johannesene4d209d2009-02-03 20:21:25 +000011293 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011294 for (int i=0; i <= lastAddrIndx; ++i)
11295 (*MIB).addOperand(*argOpers[i]);
11296 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011297 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011298 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11299 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011300
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011301 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011302 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011303
Mon P Wang63307c32008-05-05 19:05:59 +000011304 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011305 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011306
Dan Gohman14152b42010-07-06 20:24:04 +000011307 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011308 return nextMBB;
11309}
11310
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011311// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011312MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011313X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11314 MachineBasicBlock *MBB,
11315 unsigned regOpcL,
11316 unsigned regOpcH,
11317 unsigned immOpcL,
11318 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011319 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011320 // For the atomic bitwise operator, we generate
11321 // thisMBB (instructions are in pairs, except cmpxchg8b)
11322 // ld t1,t2 = [bitinstr.addr]
11323 // newMBB:
11324 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11325 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011326 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011327 // mov ECX, EBX <- t5, t6
11328 // mov EAX, EDX <- t1, t2
11329 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11330 // mov t3, t4 <- EAX, EDX
11331 // bz newMBB
11332 // result in out1, out2
11333 // fallthrough -->nextMBB
11334
11335 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11336 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011337 const unsigned NotOpc = X86::NOT32r;
11338 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11339 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11340 MachineFunction::iterator MBBIter = MBB;
11341 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011342
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 /// First build the CFG
11344 MachineFunction *F = MBB->getParent();
11345 MachineBasicBlock *thisMBB = MBB;
11346 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11347 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11348 F->insert(MBBIter, newMBB);
11349 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011350
Dan Gohman14152b42010-07-06 20:24:04 +000011351 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11352 nextMBB->splice(nextMBB->begin(), thisMBB,
11353 llvm::next(MachineBasicBlock::iterator(bInstr)),
11354 thisMBB->end());
11355 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011356
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011357 // Update thisMBB to fall through to newMBB
11358 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011359
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011360 // newMBB jumps to itself and fall through to nextMBB
11361 newMBB->addSuccessor(nextMBB);
11362 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011363
Dale Johannesene4d209d2009-02-03 20:21:25 +000011364 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011365 // Insert instructions into newMBB based on incoming instruction
11366 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011367 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011368 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 MachineOperand& dest1Oper = bInstr->getOperand(0);
11370 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011371 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11372 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 argOpers[i] = &bInstr->getOperand(i+2);
11374
Dan Gohman71ea4e52010-05-14 21:01:44 +000011375 // We use some of the operands multiple times, so conservatively just
11376 // clear any kill flags that might be present.
11377 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11378 argOpers[i]->setIsKill(false);
11379 }
11380
Evan Chengad5b52f2010-01-08 19:14:57 +000011381 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011382 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011383
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011384 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011385 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 for (int i=0; i <= lastAddrIndx; ++i)
11387 (*MIB).addOperand(*argOpers[i]);
11388 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011389 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011390 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011391 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011392 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011393 MachineOperand newOp3 = *(argOpers[3]);
11394 if (newOp3.isImm())
11395 newOp3.setImm(newOp3.getImm()+4);
11396 else
11397 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011398 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011399 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400
11401 // t3/4 are defined later, at the bottom of the loop
11402 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11403 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11408
Evan Cheng306b4ca2010-01-08 23:41:50 +000011409 // The subsequent operations should be using the destination registers of
11410 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011411 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011412 t1 = F->getRegInfo().createVirtualRegister(RC);
11413 t2 = F->getRegInfo().createVirtualRegister(RC);
11414 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11415 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011417 t1 = dest1Oper.getReg();
11418 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419 }
11420
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011421 int valArgIndx = lastAddrIndx + 1;
11422 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011423 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 "invalid operand");
11425 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11426 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011427 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011428 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011429 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011430 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011431 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011432 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011433 (*MIB).addOperand(*argOpers[valArgIndx]);
11434 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011435 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011436 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011437 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011438 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011439 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011441 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011442 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011443 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011444 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011446 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011448 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 MIB.addReg(t2);
11450
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011451 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011453 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011455
Dale Johannesene4d209d2009-02-03 20:21:25 +000011456 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 for (int i=0; i <= lastAddrIndx; ++i)
11458 (*MIB).addOperand(*argOpers[i]);
11459
11460 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011461 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11462 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011464 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011466 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011469 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011470 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471
Dan Gohman14152b42010-07-06 20:24:04 +000011472 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 return nextMBB;
11474}
11475
11476// private utility function
11477MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011478X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11479 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011480 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011481 // For the atomic min/max operator, we generate
11482 // thisMBB:
11483 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011484 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011485 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // cmp t1, t2
11487 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011488 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011489 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11490 // bz newMBB
11491 // fallthrough -->nextMBB
11492 //
11493 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11494 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011495 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011496 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011497
Mon P Wang63307c32008-05-05 19:05:59 +000011498 /// First build the CFG
11499 MachineFunction *F = MBB->getParent();
11500 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011501 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11502 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11503 F->insert(MBBIter, newMBB);
11504 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011505
Dan Gohman14152b42010-07-06 20:24:04 +000011506 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11507 nextMBB->splice(nextMBB->begin(), thisMBB,
11508 llvm::next(MachineBasicBlock::iterator(mInstr)),
11509 thisMBB->end());
11510 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011511
Mon P Wang63307c32008-05-05 19:05:59 +000011512 // Update thisMBB to fall through to newMBB
11513 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Mon P Wang63307c32008-05-05 19:05:59 +000011515 // newMBB jumps to newMBB and fall through to nextMBB
11516 newMBB->addSuccessor(nextMBB);
11517 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011518
Dale Johannesene4d209d2009-02-03 20:21:25 +000011519 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011520 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011521 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011522 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011523 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011524 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011525 int numArgs = mInstr->getNumOperands() - 1;
11526 for (int i=0; i < numArgs; ++i)
11527 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011528
Mon P Wang63307c32008-05-05 19:05:59 +000011529 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011530 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011531 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011532
Mon P Wangab3e7472008-05-05 22:56:23 +000011533 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011534 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011535 for (int i=0; i <= lastAddrIndx; ++i)
11536 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011537
Mon P Wang63307c32008-05-05 19:05:59 +000011538 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011539 assert((argOpers[valArgIndx]->isReg() ||
11540 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011541 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011542
11543 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011544 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011545 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011546 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011547 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011548 (*MIB).addOperand(*argOpers[valArgIndx]);
11549
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011550 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011551 MIB.addReg(t1);
11552
Dale Johannesene4d209d2009-02-03 20:21:25 +000011553 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011554 MIB.addReg(t1);
11555 MIB.addReg(t2);
11556
11557 // Generate movc
11558 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011559 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011560 MIB.addReg(t2);
11561 MIB.addReg(t1);
11562
11563 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011564 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011565 for (int i=0; i <= lastAddrIndx; ++i)
11566 (*MIB).addOperand(*argOpers[i]);
11567 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011568 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011569 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11570 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011571
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011572 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011573 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011574
Mon P Wang63307c32008-05-05 19:05:59 +000011575 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011576 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011577
Dan Gohman14152b42010-07-06 20:24:04 +000011578 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011579 return nextMBB;
11580}
11581
Eric Christopherf83a5de2009-08-27 18:08:16 +000011582// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011583// or XMM0_V32I8 in AVX all of this code can be replaced with that
11584// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011585MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011586X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011587 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011588 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011589 "Target must have SSE4.2 or AVX features enabled");
11590
Eric Christopherb120ab42009-08-18 22:50:32 +000011591 DebugLoc dl = MI->getDebugLoc();
11592 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011593 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011594 if (!Subtarget->hasAVX()) {
11595 if (memArg)
11596 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11597 else
11598 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11599 } else {
11600 if (memArg)
11601 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11602 else
11603 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11604 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011605
Eric Christopher41c902f2010-11-30 08:20:21 +000011606 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011607 for (unsigned i = 0; i < numArgs; ++i) {
11608 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011609 if (!(Op.isReg() && Op.isImplicit()))
11610 MIB.addOperand(Op);
11611 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011612 BuildMI(*BB, MI, dl,
11613 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11614 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011615 .addReg(X86::XMM0);
11616
Dan Gohman14152b42010-07-06 20:24:04 +000011617 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011618 return BB;
11619}
11620
11621MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011622X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011623 DebugLoc dl = MI->getDebugLoc();
11624 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011625
Eric Christopher228232b2010-11-30 07:20:12 +000011626 // Address into RAX/EAX, other two args into ECX, EDX.
11627 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11628 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11629 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11630 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011631 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011632
Eric Christopher228232b2010-11-30 07:20:12 +000011633 unsigned ValOps = X86::AddrNumOperands;
11634 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11635 .addReg(MI->getOperand(ValOps).getReg());
11636 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11637 .addReg(MI->getOperand(ValOps+1).getReg());
11638
11639 // The instruction doesn't actually take any operands though.
11640 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011641
Eric Christopher228232b2010-11-30 07:20:12 +000011642 MI->eraseFromParent(); // The pseudo is gone now.
11643 return BB;
11644}
11645
11646MachineBasicBlock *
11647X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011648 DebugLoc dl = MI->getDebugLoc();
11649 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011650
Eric Christopher228232b2010-11-30 07:20:12 +000011651 // First arg in ECX, the second in EAX.
11652 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11653 .addReg(MI->getOperand(0).getReg());
11654 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11655 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011656
Eric Christopher228232b2010-11-30 07:20:12 +000011657 // The instruction doesn't actually take any operands though.
11658 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011659
Eric Christopher228232b2010-11-30 07:20:12 +000011660 MI->eraseFromParent(); // The pseudo is gone now.
11661 return BB;
11662}
11663
11664MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011665X86TargetLowering::EmitVAARG64WithCustomInserter(
11666 MachineInstr *MI,
11667 MachineBasicBlock *MBB) const {
11668 // Emit va_arg instruction on X86-64.
11669
11670 // Operands to this pseudo-instruction:
11671 // 0 ) Output : destination address (reg)
11672 // 1-5) Input : va_list address (addr, i64mem)
11673 // 6 ) ArgSize : Size (in bytes) of vararg type
11674 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11675 // 8 ) Align : Alignment of type
11676 // 9 ) EFLAGS (implicit-def)
11677
11678 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11679 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11680
11681 unsigned DestReg = MI->getOperand(0).getReg();
11682 MachineOperand &Base = MI->getOperand(1);
11683 MachineOperand &Scale = MI->getOperand(2);
11684 MachineOperand &Index = MI->getOperand(3);
11685 MachineOperand &Disp = MI->getOperand(4);
11686 MachineOperand &Segment = MI->getOperand(5);
11687 unsigned ArgSize = MI->getOperand(6).getImm();
11688 unsigned ArgMode = MI->getOperand(7).getImm();
11689 unsigned Align = MI->getOperand(8).getImm();
11690
11691 // Memory Reference
11692 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11693 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11694 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11695
11696 // Machine Information
11697 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11698 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11699 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11700 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11701 DebugLoc DL = MI->getDebugLoc();
11702
11703 // struct va_list {
11704 // i32 gp_offset
11705 // i32 fp_offset
11706 // i64 overflow_area (address)
11707 // i64 reg_save_area (address)
11708 // }
11709 // sizeof(va_list) = 24
11710 // alignment(va_list) = 8
11711
11712 unsigned TotalNumIntRegs = 6;
11713 unsigned TotalNumXMMRegs = 8;
11714 bool UseGPOffset = (ArgMode == 1);
11715 bool UseFPOffset = (ArgMode == 2);
11716 unsigned MaxOffset = TotalNumIntRegs * 8 +
11717 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11718
11719 /* Align ArgSize to a multiple of 8 */
11720 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11721 bool NeedsAlign = (Align > 8);
11722
11723 MachineBasicBlock *thisMBB = MBB;
11724 MachineBasicBlock *overflowMBB;
11725 MachineBasicBlock *offsetMBB;
11726 MachineBasicBlock *endMBB;
11727
11728 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11729 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11730 unsigned OffsetReg = 0;
11731
11732 if (!UseGPOffset && !UseFPOffset) {
11733 // If we only pull from the overflow region, we don't create a branch.
11734 // We don't need to alter control flow.
11735 OffsetDestReg = 0; // unused
11736 OverflowDestReg = DestReg;
11737
11738 offsetMBB = NULL;
11739 overflowMBB = thisMBB;
11740 endMBB = thisMBB;
11741 } else {
11742 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11743 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11744 // If not, pull from overflow_area. (branch to overflowMBB)
11745 //
11746 // thisMBB
11747 // | .
11748 // | .
11749 // offsetMBB overflowMBB
11750 // | .
11751 // | .
11752 // endMBB
11753
11754 // Registers for the PHI in endMBB
11755 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11756 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11757
11758 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11759 MachineFunction *MF = MBB->getParent();
11760 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11761 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11762 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11763
11764 MachineFunction::iterator MBBIter = MBB;
11765 ++MBBIter;
11766
11767 // Insert the new basic blocks
11768 MF->insert(MBBIter, offsetMBB);
11769 MF->insert(MBBIter, overflowMBB);
11770 MF->insert(MBBIter, endMBB);
11771
11772 // Transfer the remainder of MBB and its successor edges to endMBB.
11773 endMBB->splice(endMBB->begin(), thisMBB,
11774 llvm::next(MachineBasicBlock::iterator(MI)),
11775 thisMBB->end());
11776 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11777
11778 // Make offsetMBB and overflowMBB successors of thisMBB
11779 thisMBB->addSuccessor(offsetMBB);
11780 thisMBB->addSuccessor(overflowMBB);
11781
11782 // endMBB is a successor of both offsetMBB and overflowMBB
11783 offsetMBB->addSuccessor(endMBB);
11784 overflowMBB->addSuccessor(endMBB);
11785
11786 // Load the offset value into a register
11787 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11788 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11789 .addOperand(Base)
11790 .addOperand(Scale)
11791 .addOperand(Index)
11792 .addDisp(Disp, UseFPOffset ? 4 : 0)
11793 .addOperand(Segment)
11794 .setMemRefs(MMOBegin, MMOEnd);
11795
11796 // Check if there is enough room left to pull this argument.
11797 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11798 .addReg(OffsetReg)
11799 .addImm(MaxOffset + 8 - ArgSizeA8);
11800
11801 // Branch to "overflowMBB" if offset >= max
11802 // Fall through to "offsetMBB" otherwise
11803 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11804 .addMBB(overflowMBB);
11805 }
11806
11807 // In offsetMBB, emit code to use the reg_save_area.
11808 if (offsetMBB) {
11809 assert(OffsetReg != 0);
11810
11811 // Read the reg_save_area address.
11812 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11813 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11814 .addOperand(Base)
11815 .addOperand(Scale)
11816 .addOperand(Index)
11817 .addDisp(Disp, 16)
11818 .addOperand(Segment)
11819 .setMemRefs(MMOBegin, MMOEnd);
11820
11821 // Zero-extend the offset
11822 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11823 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11824 .addImm(0)
11825 .addReg(OffsetReg)
11826 .addImm(X86::sub_32bit);
11827
11828 // Add the offset to the reg_save_area to get the final address.
11829 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11830 .addReg(OffsetReg64)
11831 .addReg(RegSaveReg);
11832
11833 // Compute the offset for the next argument
11834 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11835 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11836 .addReg(OffsetReg)
11837 .addImm(UseFPOffset ? 16 : 8);
11838
11839 // Store it back into the va_list.
11840 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11841 .addOperand(Base)
11842 .addOperand(Scale)
11843 .addOperand(Index)
11844 .addDisp(Disp, UseFPOffset ? 4 : 0)
11845 .addOperand(Segment)
11846 .addReg(NextOffsetReg)
11847 .setMemRefs(MMOBegin, MMOEnd);
11848
11849 // Jump to endMBB
11850 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11851 .addMBB(endMBB);
11852 }
11853
11854 //
11855 // Emit code to use overflow area
11856 //
11857
11858 // Load the overflow_area address into a register.
11859 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11860 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11861 .addOperand(Base)
11862 .addOperand(Scale)
11863 .addOperand(Index)
11864 .addDisp(Disp, 8)
11865 .addOperand(Segment)
11866 .setMemRefs(MMOBegin, MMOEnd);
11867
11868 // If we need to align it, do so. Otherwise, just copy the address
11869 // to OverflowDestReg.
11870 if (NeedsAlign) {
11871 // Align the overflow address
11872 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11873 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11874
11875 // aligned_addr = (addr + (align-1)) & ~(align-1)
11876 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11877 .addReg(OverflowAddrReg)
11878 .addImm(Align-1);
11879
11880 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11881 .addReg(TmpReg)
11882 .addImm(~(uint64_t)(Align-1));
11883 } else {
11884 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11885 .addReg(OverflowAddrReg);
11886 }
11887
11888 // Compute the next overflow address after this argument.
11889 // (the overflow address should be kept 8-byte aligned)
11890 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11891 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11892 .addReg(OverflowDestReg)
11893 .addImm(ArgSizeA8);
11894
11895 // Store the new overflow address.
11896 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11897 .addOperand(Base)
11898 .addOperand(Scale)
11899 .addOperand(Index)
11900 .addDisp(Disp, 8)
11901 .addOperand(Segment)
11902 .addReg(NextAddrReg)
11903 .setMemRefs(MMOBegin, MMOEnd);
11904
11905 // If we branched, emit the PHI to the front of endMBB.
11906 if (offsetMBB) {
11907 BuildMI(*endMBB, endMBB->begin(), DL,
11908 TII->get(X86::PHI), DestReg)
11909 .addReg(OffsetDestReg).addMBB(offsetMBB)
11910 .addReg(OverflowDestReg).addMBB(overflowMBB);
11911 }
11912
11913 // Erase the pseudo instruction
11914 MI->eraseFromParent();
11915
11916 return endMBB;
11917}
11918
11919MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011920X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11921 MachineInstr *MI,
11922 MachineBasicBlock *MBB) const {
11923 // Emit code to save XMM registers to the stack. The ABI says that the
11924 // number of registers to save is given in %al, so it's theoretically
11925 // possible to do an indirect jump trick to avoid saving all of them,
11926 // however this code takes a simpler approach and just executes all
11927 // of the stores if %al is non-zero. It's less code, and it's probably
11928 // easier on the hardware branch predictor, and stores aren't all that
11929 // expensive anyway.
11930
11931 // Create the new basic blocks. One block contains all the XMM stores,
11932 // and one block is the final destination regardless of whether any
11933 // stores were performed.
11934 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11935 MachineFunction *F = MBB->getParent();
11936 MachineFunction::iterator MBBIter = MBB;
11937 ++MBBIter;
11938 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11939 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11940 F->insert(MBBIter, XMMSaveMBB);
11941 F->insert(MBBIter, EndMBB);
11942
Dan Gohman14152b42010-07-06 20:24:04 +000011943 // Transfer the remainder of MBB and its successor edges to EndMBB.
11944 EndMBB->splice(EndMBB->begin(), MBB,
11945 llvm::next(MachineBasicBlock::iterator(MI)),
11946 MBB->end());
11947 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11948
Dan Gohmand6708ea2009-08-15 01:38:56 +000011949 // The original block will now fall through to the XMM save block.
11950 MBB->addSuccessor(XMMSaveMBB);
11951 // The XMMSaveMBB will fall through to the end block.
11952 XMMSaveMBB->addSuccessor(EndMBB);
11953
11954 // Now add the instructions.
11955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11956 DebugLoc DL = MI->getDebugLoc();
11957
11958 unsigned CountReg = MI->getOperand(0).getReg();
11959 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11960 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11961
11962 if (!Subtarget->isTargetWin64()) {
11963 // If %al is 0, branch around the XMM save block.
11964 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011965 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011966 MBB->addSuccessor(EndMBB);
11967 }
11968
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011969 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011970 // In the XMM save block, save all the XMM argument registers.
11971 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11972 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011973 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011974 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011975 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011976 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011977 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011978 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011979 .addFrameIndex(RegSaveFrameIndex)
11980 .addImm(/*Scale=*/1)
11981 .addReg(/*IndexReg=*/0)
11982 .addImm(/*Disp=*/Offset)
11983 .addReg(/*Segment=*/0)
11984 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011985 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011986 }
11987
Dan Gohman14152b42010-07-06 20:24:04 +000011988 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011989
11990 return EndMBB;
11991}
Mon P Wang63307c32008-05-05 19:05:59 +000011992
Lang Hames6e3f7e42012-02-03 01:13:49 +000011993// The EFLAGS operand of SelectItr might be missing a kill marker
11994// because there were multiple uses of EFLAGS, and ISel didn't know
11995// which to mark. Figure out whether SelectItr should have had a
11996// kill marker, and set it if it should. Returns the correct kill
11997// marker value.
11998static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
11999 MachineBasicBlock* BB,
12000 const TargetRegisterInfo* TRI) {
12001 // Scan forward through BB for a use/def of EFLAGS.
12002 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12003 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012004 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012005 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012006 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012007 if (mi.definesRegister(X86::EFLAGS))
12008 break; // Should have kill-flag - update below.
12009 }
12010
12011 // If we hit the end of the block, check whether EFLAGS is live into a
12012 // successor.
12013 if (miI == BB->end()) {
12014 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12015 sEnd = BB->succ_end();
12016 sItr != sEnd; ++sItr) {
12017 MachineBasicBlock* succ = *sItr;
12018 if (succ->isLiveIn(X86::EFLAGS))
12019 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012020 }
12021 }
12022
Lang Hames6e3f7e42012-02-03 01:13:49 +000012023 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12024 // out. SelectMI should have a kill flag on EFLAGS.
12025 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012026 return true;
12027}
12028
Evan Cheng60c07e12006-07-05 22:17:51 +000012029MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012030X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012031 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012032 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12033 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012034
Chris Lattner52600972009-09-02 05:57:00 +000012035 // To "insert" a SELECT_CC instruction, we actually have to insert the
12036 // diamond control-flow pattern. The incoming instruction knows the
12037 // destination vreg to set, the condition code register to branch on, the
12038 // true/false values to select between, and a branch opcode to use.
12039 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12040 MachineFunction::iterator It = BB;
12041 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012042
Chris Lattner52600972009-09-02 05:57:00 +000012043 // thisMBB:
12044 // ...
12045 // TrueVal = ...
12046 // cmpTY ccX, r1, r2
12047 // bCC copy1MBB
12048 // fallthrough --> copy0MBB
12049 MachineBasicBlock *thisMBB = BB;
12050 MachineFunction *F = BB->getParent();
12051 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12052 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012053 F->insert(It, copy0MBB);
12054 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012055
Bill Wendling730c07e2010-06-25 20:48:10 +000012056 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12057 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012058 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12059 if (!MI->killsRegister(X86::EFLAGS) &&
12060 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12061 copy0MBB->addLiveIn(X86::EFLAGS);
12062 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012063 }
12064
Dan Gohman14152b42010-07-06 20:24:04 +000012065 // Transfer the remainder of BB and its successor edges to sinkMBB.
12066 sinkMBB->splice(sinkMBB->begin(), BB,
12067 llvm::next(MachineBasicBlock::iterator(MI)),
12068 BB->end());
12069 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12070
12071 // Add the true and fallthrough blocks as its successors.
12072 BB->addSuccessor(copy0MBB);
12073 BB->addSuccessor(sinkMBB);
12074
12075 // Create the conditional branch instruction.
12076 unsigned Opc =
12077 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12078 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12079
Chris Lattner52600972009-09-02 05:57:00 +000012080 // copy0MBB:
12081 // %FalseValue = ...
12082 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012083 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012084
Chris Lattner52600972009-09-02 05:57:00 +000012085 // sinkMBB:
12086 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12087 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012088 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12089 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012090 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12091 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12092
Dan Gohman14152b42010-07-06 20:24:04 +000012093 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012094 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012095}
12096
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012097MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012098X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12099 bool Is64Bit) const {
12100 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12101 DebugLoc DL = MI->getDebugLoc();
12102 MachineFunction *MF = BB->getParent();
12103 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12104
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012105 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012106
12107 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12108 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12109
12110 // BB:
12111 // ... [Till the alloca]
12112 // If stacklet is not large enough, jump to mallocMBB
12113 //
12114 // bumpMBB:
12115 // Allocate by subtracting from RSP
12116 // Jump to continueMBB
12117 //
12118 // mallocMBB:
12119 // Allocate by call to runtime
12120 //
12121 // continueMBB:
12122 // ...
12123 // [rest of original BB]
12124 //
12125
12126 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12127 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12128 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12129
12130 MachineRegisterInfo &MRI = MF->getRegInfo();
12131 const TargetRegisterClass *AddrRegClass =
12132 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12133
12134 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12135 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12136 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012137 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012138 sizeVReg = MI->getOperand(1).getReg(),
12139 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12140
12141 MachineFunction::iterator MBBIter = BB;
12142 ++MBBIter;
12143
12144 MF->insert(MBBIter, bumpMBB);
12145 MF->insert(MBBIter, mallocMBB);
12146 MF->insert(MBBIter, continueMBB);
12147
12148 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12149 (MachineBasicBlock::iterator(MI)), BB->end());
12150 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12151
12152 // Add code to the main basic block to check if the stack limit has been hit,
12153 // and if so, jump to mallocMBB otherwise to bumpMBB.
12154 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012155 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012156 .addReg(tmpSPVReg).addReg(sizeVReg);
12157 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012158 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012159 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012160 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12161
12162 // bumpMBB simply decreases the stack pointer, since we know the current
12163 // stacklet has enough space.
12164 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012165 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012166 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012167 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012168 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12169
12170 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012171 const uint32_t *RegMask =
12172 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012173 if (Is64Bit) {
12174 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12175 .addReg(sizeVReg);
12176 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012177 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12178 .addRegMask(RegMask)
12179 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012180 } else {
12181 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12182 .addImm(12);
12183 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12184 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012185 .addExternalSymbol("__morestack_allocate_stack_space")
12186 .addRegMask(RegMask)
12187 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012188 }
12189
12190 if (!Is64Bit)
12191 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12192 .addImm(16);
12193
12194 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12195 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12196 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12197
12198 // Set up the CFG correctly.
12199 BB->addSuccessor(bumpMBB);
12200 BB->addSuccessor(mallocMBB);
12201 mallocMBB->addSuccessor(continueMBB);
12202 bumpMBB->addSuccessor(continueMBB);
12203
12204 // Take care of the PHI nodes.
12205 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12206 MI->getOperand(0).getReg())
12207 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12208 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12209
12210 // Delete the original pseudo instruction.
12211 MI->eraseFromParent();
12212
12213 // And we're done.
12214 return continueMBB;
12215}
12216
12217MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012218X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012219 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012220 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12221 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012222
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012223 assert(!Subtarget->isTargetEnvMacho());
12224
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012225 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12226 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012227
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012228 if (Subtarget->isTargetWin64()) {
12229 if (Subtarget->isTargetCygMing()) {
12230 // ___chkstk(Mingw64):
12231 // Clobbers R10, R11, RAX and EFLAGS.
12232 // Updates RSP.
12233 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12234 .addExternalSymbol("___chkstk")
12235 .addReg(X86::RAX, RegState::Implicit)
12236 .addReg(X86::RSP, RegState::Implicit)
12237 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12238 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12239 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12240 } else {
12241 // __chkstk(MSVCRT): does not update stack pointer.
12242 // Clobbers R10, R11 and EFLAGS.
12243 // FIXME: RAX(allocated size) might be reused and not killed.
12244 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12245 .addExternalSymbol("__chkstk")
12246 .addReg(X86::RAX, RegState::Implicit)
12247 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12248 // RAX has the offset to subtracted from RSP.
12249 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12250 .addReg(X86::RSP)
12251 .addReg(X86::RAX);
12252 }
12253 } else {
12254 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012255 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12256
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012257 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12258 .addExternalSymbol(StackProbeSymbol)
12259 .addReg(X86::EAX, RegState::Implicit)
12260 .addReg(X86::ESP, RegState::Implicit)
12261 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12262 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12263 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12264 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012265
Dan Gohman14152b42010-07-06 20:24:04 +000012266 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012267 return BB;
12268}
Chris Lattner52600972009-09-02 05:57:00 +000012269
12270MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012271X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12272 MachineBasicBlock *BB) const {
12273 // This is pretty easy. We're taking the value that we received from
12274 // our load from the relocation, sticking it in either RDI (x86-64)
12275 // or EAX and doing an indirect call. The return value will then
12276 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012277 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012278 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012279 DebugLoc DL = MI->getDebugLoc();
12280 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012281
12282 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012283 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012284
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012285 // Get a register mask for the lowered call.
12286 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12287 // proper register mask.
12288 const uint32_t *RegMask =
12289 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012290 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012291 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12292 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012293 .addReg(X86::RIP)
12294 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012295 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012296 MI->getOperand(3).getTargetFlags())
12297 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012298 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012299 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012300 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012301 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012302 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12303 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012304 .addReg(0)
12305 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012306 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012307 MI->getOperand(3).getTargetFlags())
12308 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012309 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012310 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012311 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012312 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012313 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12314 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012315 .addReg(TII->getGlobalBaseReg(F))
12316 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012317 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012318 MI->getOperand(3).getTargetFlags())
12319 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012320 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012321 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012322 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012323 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012324
Dan Gohman14152b42010-07-06 20:24:04 +000012325 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012326 return BB;
12327}
12328
12329MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012330X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012331 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012332 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012333 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012334 case X86::TAILJMPd64:
12335 case X86::TAILJMPr64:
12336 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012337 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012338 case X86::TCRETURNdi64:
12339 case X86::TCRETURNri64:
12340 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012341 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012342 case X86::WIN_ALLOCA:
12343 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012344 case X86::SEG_ALLOCA_32:
12345 return EmitLoweredSegAlloca(MI, BB, false);
12346 case X86::SEG_ALLOCA_64:
12347 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012348 case X86::TLSCall_32:
12349 case X86::TLSCall_64:
12350 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012351 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012352 case X86::CMOV_FR32:
12353 case X86::CMOV_FR64:
12354 case X86::CMOV_V4F32:
12355 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012356 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012357 case X86::CMOV_V8F32:
12358 case X86::CMOV_V4F64:
12359 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012360 case X86::CMOV_GR16:
12361 case X86::CMOV_GR32:
12362 case X86::CMOV_RFP32:
12363 case X86::CMOV_RFP64:
12364 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012365 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012366
Dale Johannesen849f2142007-07-03 00:53:03 +000012367 case X86::FP32_TO_INT16_IN_MEM:
12368 case X86::FP32_TO_INT32_IN_MEM:
12369 case X86::FP32_TO_INT64_IN_MEM:
12370 case X86::FP64_TO_INT16_IN_MEM:
12371 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012372 case X86::FP64_TO_INT64_IN_MEM:
12373 case X86::FP80_TO_INT16_IN_MEM:
12374 case X86::FP80_TO_INT32_IN_MEM:
12375 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12377 DebugLoc DL = MI->getDebugLoc();
12378
Evan Cheng60c07e12006-07-05 22:17:51 +000012379 // Change the floating point control register to use "round towards zero"
12380 // mode when truncating to an integer value.
12381 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012382 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012383 addFrameReference(BuildMI(*BB, MI, DL,
12384 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012385
12386 // Load the old value of the high byte of the control word...
12387 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012388 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012389 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012390 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012391
12392 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012393 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012394 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012395
12396 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012397 addFrameReference(BuildMI(*BB, MI, DL,
12398 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012399
12400 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012401 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012402 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012403
12404 // Get the X86 opcode to use.
12405 unsigned Opc;
12406 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012407 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012408 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12409 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12410 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12411 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12412 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12413 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012414 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12415 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12416 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012417 }
12418
12419 X86AddressMode AM;
12420 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012421 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012422 AM.BaseType = X86AddressMode::RegBase;
12423 AM.Base.Reg = Op.getReg();
12424 } else {
12425 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012426 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012427 }
12428 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012429 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012430 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012431 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012432 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012433 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012434 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012435 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012436 AM.GV = Op.getGlobal();
12437 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012438 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012439 }
Dan Gohman14152b42010-07-06 20:24:04 +000012440 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012441 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012442
12443 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012444 addFrameReference(BuildMI(*BB, MI, DL,
12445 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012446
Dan Gohman14152b42010-07-06 20:24:04 +000012447 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012448 return BB;
12449 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012450 // String/text processing lowering.
12451 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012452 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012453 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12454 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012455 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012456 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12457 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012458 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012459 return EmitPCMP(MI, BB, 5, false /* in mem */);
12460 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012461 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012462 return EmitPCMP(MI, BB, 5, true /* in mem */);
12463
Eric Christopher228232b2010-11-30 07:20:12 +000012464 // Thread synchronization.
12465 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012466 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012467 case X86::MWAIT:
12468 return EmitMwait(MI, BB);
12469
Eric Christopherb120ab42009-08-18 22:50:32 +000012470 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012471 case X86::ATOMAND32:
12472 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012473 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012474 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012475 X86::NOT32r, X86::EAX,
12476 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012477 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012478 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12479 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012480 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012481 X86::NOT32r, X86::EAX,
12482 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012483 case X86::ATOMXOR32:
12484 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012485 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012486 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012487 X86::NOT32r, X86::EAX,
12488 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012489 case X86::ATOMNAND32:
12490 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012491 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012492 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012493 X86::NOT32r, X86::EAX,
12494 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012495 case X86::ATOMMIN32:
12496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12497 case X86::ATOMMAX32:
12498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12499 case X86::ATOMUMIN32:
12500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12501 case X86::ATOMUMAX32:
12502 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012503
12504 case X86::ATOMAND16:
12505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12506 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012507 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012508 X86::NOT16r, X86::AX,
12509 X86::GR16RegisterClass);
12510 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012512 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012513 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012514 X86::NOT16r, X86::AX,
12515 X86::GR16RegisterClass);
12516 case X86::ATOMXOR16:
12517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12518 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012519 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012520 X86::NOT16r, X86::AX,
12521 X86::GR16RegisterClass);
12522 case X86::ATOMNAND16:
12523 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12524 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012525 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012526 X86::NOT16r, X86::AX,
12527 X86::GR16RegisterClass, true);
12528 case X86::ATOMMIN16:
12529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12530 case X86::ATOMMAX16:
12531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12532 case X86::ATOMUMIN16:
12533 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12534 case X86::ATOMUMAX16:
12535 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12536
12537 case X86::ATOMAND8:
12538 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12539 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012540 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012541 X86::NOT8r, X86::AL,
12542 X86::GR8RegisterClass);
12543 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012544 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012545 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012546 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012547 X86::NOT8r, X86::AL,
12548 X86::GR8RegisterClass);
12549 case X86::ATOMXOR8:
12550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12551 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012552 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012553 X86::NOT8r, X86::AL,
12554 X86::GR8RegisterClass);
12555 case X86::ATOMNAND8:
12556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12557 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012558 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012559 X86::NOT8r, X86::AL,
12560 X86::GR8RegisterClass, true);
12561 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012562 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012563 case X86::ATOMAND64:
12564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012565 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012566 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012567 X86::NOT64r, X86::RAX,
12568 X86::GR64RegisterClass);
12569 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12571 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012572 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012573 X86::NOT64r, X86::RAX,
12574 X86::GR64RegisterClass);
12575 case X86::ATOMXOR64:
12576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012577 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012578 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012579 X86::NOT64r, X86::RAX,
12580 X86::GR64RegisterClass);
12581 case X86::ATOMNAND64:
12582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12583 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012584 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012585 X86::NOT64r, X86::RAX,
12586 X86::GR64RegisterClass, true);
12587 case X86::ATOMMIN64:
12588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12589 case X86::ATOMMAX64:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12591 case X86::ATOMUMIN64:
12592 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12593 case X86::ATOMUMAX64:
12594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012595
12596 // This group does 64-bit operations on a 32-bit host.
12597 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012598 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012599 X86::AND32rr, X86::AND32rr,
12600 X86::AND32ri, X86::AND32ri,
12601 false);
12602 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012603 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012604 X86::OR32rr, X86::OR32rr,
12605 X86::OR32ri, X86::OR32ri,
12606 false);
12607 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012608 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012609 X86::XOR32rr, X86::XOR32rr,
12610 X86::XOR32ri, X86::XOR32ri,
12611 false);
12612 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012613 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012614 X86::AND32rr, X86::AND32rr,
12615 X86::AND32ri, X86::AND32ri,
12616 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012617 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012618 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012619 X86::ADD32rr, X86::ADC32rr,
12620 X86::ADD32ri, X86::ADC32ri,
12621 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012622 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012623 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012624 X86::SUB32rr, X86::SBB32rr,
12625 X86::SUB32ri, X86::SBB32ri,
12626 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012627 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012628 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012629 X86::MOV32rr, X86::MOV32rr,
12630 X86::MOV32ri, X86::MOV32ri,
12631 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012632 case X86::VASTART_SAVE_XMM_REGS:
12633 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012634
12635 case X86::VAARG_64:
12636 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012637 }
12638}
12639
12640//===----------------------------------------------------------------------===//
12641// X86 Optimization Hooks
12642//===----------------------------------------------------------------------===//
12643
Dan Gohman475871a2008-07-27 21:46:04 +000012644void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012645 APInt &KnownZero,
12646 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012647 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012648 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012649 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012650 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012651 assert((Opc >= ISD::BUILTIN_OP_END ||
12652 Opc == ISD::INTRINSIC_WO_CHAIN ||
12653 Opc == ISD::INTRINSIC_W_CHAIN ||
12654 Opc == ISD::INTRINSIC_VOID) &&
12655 "Should use MaskedValueIsZero if you don't know whether Op"
12656 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012657
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012658 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012659 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012660 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012661 case X86ISD::ADD:
12662 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012663 case X86ISD::ADC:
12664 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012665 case X86ISD::SMUL:
12666 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012667 case X86ISD::INC:
12668 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012669 case X86ISD::OR:
12670 case X86ISD::XOR:
12671 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012672 // These nodes' second result is a boolean.
12673 if (Op.getResNo() == 0)
12674 break;
12675 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012676 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012677 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012678 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012679 case ISD::INTRINSIC_WO_CHAIN: {
12680 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12681 unsigned NumLoBits = 0;
12682 switch (IntId) {
12683 default: break;
12684 case Intrinsic::x86_sse_movmsk_ps:
12685 case Intrinsic::x86_avx_movmsk_ps_256:
12686 case Intrinsic::x86_sse2_movmsk_pd:
12687 case Intrinsic::x86_avx_movmsk_pd_256:
12688 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012689 case Intrinsic::x86_sse2_pmovmskb_128:
12690 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012691 // High bits of movmskp{s|d}, pmovmskb are known zero.
12692 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012693 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012694 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12695 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12696 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12697 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12698 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12699 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012700 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012701 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012702 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012703 break;
12704 }
12705 }
12706 break;
12707 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012708 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012709}
Chris Lattner259e97c2006-01-31 19:43:35 +000012710
Owen Andersonbc146b02010-09-21 20:42:50 +000012711unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12712 unsigned Depth) const {
12713 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12714 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12715 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012716
Owen Andersonbc146b02010-09-21 20:42:50 +000012717 // Fallback case.
12718 return 1;
12719}
12720
Evan Cheng206ee9d2006-07-07 08:33:52 +000012721/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012722/// node is a GlobalAddress + offset.
12723bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012724 const GlobalValue* &GA,
12725 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012726 if (N->getOpcode() == X86ISD::Wrapper) {
12727 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012728 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012729 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012730 return true;
12731 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012732 }
Evan Chengad4196b2008-05-12 19:56:52 +000012733 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012734}
12735
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012736/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12737/// same as extracting the high 128-bit part of 256-bit vector and then
12738/// inserting the result into the low part of a new 256-bit vector
12739static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12740 EVT VT = SVOp->getValueType(0);
12741 int NumElems = VT.getVectorNumElements();
12742
12743 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12744 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12745 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12746 SVOp->getMaskElt(j) >= 0)
12747 return false;
12748
12749 return true;
12750}
12751
12752/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12753/// same as extracting the low 128-bit part of 256-bit vector and then
12754/// inserting the result into the high part of a new 256-bit vector
12755static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12756 EVT VT = SVOp->getValueType(0);
12757 int NumElems = VT.getVectorNumElements();
12758
12759 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12760 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12761 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12762 SVOp->getMaskElt(j) >= 0)
12763 return false;
12764
12765 return true;
12766}
12767
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012768/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12769static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012770 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012771 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012772 DebugLoc dl = N->getDebugLoc();
12773 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12774 SDValue V1 = SVOp->getOperand(0);
12775 SDValue V2 = SVOp->getOperand(1);
12776 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012777 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012778
12779 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12780 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12781 //
12782 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012783 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012784 // V UNDEF BUILD_VECTOR UNDEF
12785 // \ / \ /
12786 // CONCAT_VECTOR CONCAT_VECTOR
12787 // \ /
12788 // \ /
12789 // RESULT: V + zero extended
12790 //
12791 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12792 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12793 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12794 return SDValue();
12795
12796 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12797 return SDValue();
12798
12799 // To match the shuffle mask, the first half of the mask should
12800 // be exactly the first vector, and all the rest a splat with the
12801 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012802 for (int i = 0; i < NumElems/2; ++i)
12803 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12804 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12805 return SDValue();
12806
Chad Rosier3d1161e2012-01-03 21:05:52 +000012807 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12808 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12809 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12810 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12811 SDValue ResNode =
12812 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12813 Ld->getMemoryVT(),
12814 Ld->getPointerInfo(),
12815 Ld->getAlignment(),
12816 false/*isVolatile*/, true/*ReadMem*/,
12817 false/*WriteMem*/);
12818 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12819 }
12820
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012821 // Emit a zeroed vector and insert the desired subvector on its
12822 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012823 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012824 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12825 DAG.getConstant(0, MVT::i32), DAG, dl);
12826 return DCI.CombineTo(N, InsV);
12827 }
12828
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012829 //===--------------------------------------------------------------------===//
12830 // Combine some shuffles into subvector extracts and inserts:
12831 //
12832
12833 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12834 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12835 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12836 DAG, dl);
12837 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12838 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12839 return DCI.CombineTo(N, InsV);
12840 }
12841
12842 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12843 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12844 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12845 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12846 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12847 return DCI.CombineTo(N, InsV);
12848 }
12849
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012850 return SDValue();
12851}
12852
12853/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012854static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012855 TargetLowering::DAGCombinerInfo &DCI,
12856 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012857 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012858 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012859
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012860 // Don't create instructions with illegal types after legalize types has run.
12861 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12862 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12863 return SDValue();
12864
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012865 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12866 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12867 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012868 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012869
12870 // Only handle 128 wide vector from here on.
12871 if (VT.getSizeInBits() != 128)
12872 return SDValue();
12873
12874 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12875 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12876 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012877 SmallVector<SDValue, 16> Elts;
12878 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012879 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012880
Nate Begemanfdea31a2010-03-24 20:49:50 +000012881 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012882}
Evan Chengd880b972008-05-09 21:53:03 +000012883
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012884
12885/// PerformTruncateCombine - Converts truncate operation to
12886/// a sequence of vector shuffle operations.
12887/// It is possible when we truncate 256-bit vector to 128-bit vector
12888
12889SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12890 DAGCombinerInfo &DCI) const {
12891 if (!DCI.isBeforeLegalizeOps())
12892 return SDValue();
12893
12894 if (!Subtarget->hasAVX()) return SDValue();
12895
12896 EVT VT = N->getValueType(0);
12897 SDValue Op = N->getOperand(0);
12898 EVT OpVT = Op.getValueType();
12899 DebugLoc dl = N->getDebugLoc();
12900
12901 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12902
12903 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12904 DAG.getIntPtrConstant(0));
12905
12906 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12907 DAG.getIntPtrConstant(2));
12908
12909 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12910 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12911
12912 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012913 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012914
12915 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012916 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012917 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012918 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012919
12920 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012921 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012922
Elena Demikhovsky73252572012-02-01 10:33:05 +000012923 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012924 }
12925 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12926
12927 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12928 DAG.getIntPtrConstant(0));
12929
12930 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12931 DAG.getIntPtrConstant(4));
12932
12933 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12934 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12935
12936 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012937 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12938 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012939
12940 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12941 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012942 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012943 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12944 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012945 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012946
12947 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12948 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12949
12950 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012951 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012952
Elena Demikhovsky73252572012-02-01 10:33:05 +000012953 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012954 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012955 }
12956
12957 return SDValue();
12958}
12959
Craig Topper89f4e662012-03-20 07:17:59 +000012960/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
12961/// specific shuffle of a load can be folded into a single element load.
12962/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
12963/// shuffles have been customed lowered so we need to handle those here.
12964static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
12965 TargetLowering::DAGCombinerInfo &DCI) {
12966 if (DCI.isBeforeLegalizeOps())
12967 return SDValue();
12968
12969 SDValue InVec = N->getOperand(0);
12970 SDValue EltNo = N->getOperand(1);
12971
12972 if (!isa<ConstantSDNode>(EltNo))
12973 return SDValue();
12974
12975 EVT VT = InVec.getValueType();
12976
12977 bool HasShuffleIntoBitcast = false;
12978 if (InVec.getOpcode() == ISD::BITCAST) {
12979 // Don't duplicate a load with other uses.
12980 if (!InVec.hasOneUse())
12981 return SDValue();
12982 EVT BCVT = InVec.getOperand(0).getValueType();
12983 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
12984 return SDValue();
12985 InVec = InVec.getOperand(0);
12986 HasShuffleIntoBitcast = true;
12987 }
12988
12989 if (!isTargetShuffle(InVec.getOpcode()))
12990 return SDValue();
12991
12992 // Don't duplicate a load with other uses.
12993 if (!InVec.hasOneUse())
12994 return SDValue();
12995
12996 SmallVector<int, 16> ShuffleMask;
12997 bool UnaryShuffle;
12998 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
12999 return SDValue();
13000
13001 // Select the input vector, guarding against out of range extract vector.
13002 unsigned NumElems = VT.getVectorNumElements();
13003 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13004 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13005 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13006 : InVec.getOperand(1);
13007
13008 // If inputs to shuffle are the same for both ops, then allow 2 uses
13009 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13010
13011 if (LdNode.getOpcode() == ISD::BITCAST) {
13012 // Don't duplicate a load with other uses.
13013 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13014 return SDValue();
13015
13016 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13017 LdNode = LdNode.getOperand(0);
13018 }
13019
13020 if (!ISD::isNormalLoad(LdNode.getNode()))
13021 return SDValue();
13022
13023 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13024
13025 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13026 return SDValue();
13027
13028 if (HasShuffleIntoBitcast) {
13029 // If there's a bitcast before the shuffle, check if the load type and
13030 // alignment is valid.
13031 unsigned Align = LN0->getAlignment();
13032 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13033 unsigned NewAlign = TLI.getTargetData()->
13034 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13035
13036 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13037 return SDValue();
13038 }
13039
13040 // All checks match so transform back to vector_shuffle so that DAG combiner
13041 // can finish the job
13042 DebugLoc dl = N->getDebugLoc();
13043
13044 // Create shuffle node taking into account the case that its a unary shuffle
13045 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13046 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13047 InVec.getOperand(0), Shuffle,
13048 &ShuffleMask[0]);
13049 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13050 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13051 EltNo);
13052}
13053
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013054/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13055/// generation and convert it from being a bunch of shuffles and extracts
13056/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013057static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013058 TargetLowering::DAGCombinerInfo &DCI) {
13059 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13060 if (NewOp.getNode())
13061 return NewOp;
13062
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013063 SDValue InputVector = N->getOperand(0);
13064
13065 // Only operate on vectors of 4 elements, where the alternative shuffling
13066 // gets to be more expensive.
13067 if (InputVector.getValueType() != MVT::v4i32)
13068 return SDValue();
13069
13070 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13071 // single use which is a sign-extend or zero-extend, and all elements are
13072 // used.
13073 SmallVector<SDNode *, 4> Uses;
13074 unsigned ExtractedElements = 0;
13075 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13076 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13077 if (UI.getUse().getResNo() != InputVector.getResNo())
13078 return SDValue();
13079
13080 SDNode *Extract = *UI;
13081 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13082 return SDValue();
13083
13084 if (Extract->getValueType(0) != MVT::i32)
13085 return SDValue();
13086 if (!Extract->hasOneUse())
13087 return SDValue();
13088 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13089 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13090 return SDValue();
13091 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13092 return SDValue();
13093
13094 // Record which element was extracted.
13095 ExtractedElements |=
13096 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13097
13098 Uses.push_back(Extract);
13099 }
13100
13101 // If not all the elements were used, this may not be worthwhile.
13102 if (ExtractedElements != 15)
13103 return SDValue();
13104
13105 // Ok, we've now decided to do the transformation.
13106 DebugLoc dl = InputVector.getDebugLoc();
13107
13108 // Store the value to a temporary stack slot.
13109 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013110 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13111 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013112
13113 // Replace each use (extract) with a load of the appropriate element.
13114 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13115 UE = Uses.end(); UI != UE; ++UI) {
13116 SDNode *Extract = *UI;
13117
Nadav Rotem86694292011-05-17 08:31:57 +000013118 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013119 SDValue Idx = Extract->getOperand(1);
13120 unsigned EltSize =
13121 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13122 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013123 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013124 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13125
Nadav Rotem86694292011-05-17 08:31:57 +000013126 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013127 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013128
13129 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013130 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013131 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013132 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013133
13134 // Replace the exact with the load.
13135 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13136 }
13137
13138 // The replacement was made in place; don't return anything.
13139 return SDValue();
13140}
13141
Duncan Sands6bcd2192011-09-17 16:49:39 +000013142/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13143/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013144static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013145 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013146 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013147
13148
Chris Lattner47b4ce82009-03-11 05:48:52 +000013149 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013150 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013151 // Get the LHS/RHS of the select.
13152 SDValue LHS = N->getOperand(1);
13153 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013154 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013155
Dan Gohman670e5392009-09-21 18:03:22 +000013156 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013157 // instructions match the semantics of the common C idiom x<y?x:y but not
13158 // x<=y?x:y, because of how they handle negative zero (which can be
13159 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013160 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13161 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013162 (Subtarget->hasSSE2() ||
13163 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013164 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013165
Chris Lattner47b4ce82009-03-11 05:48:52 +000013166 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013168 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13169 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013170 switch (CC) {
13171 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013172 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013173 // Converting this to a min would handle NaNs incorrectly, and swapping
13174 // the operands would cause it to handle comparisons between positive
13175 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013176 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013177 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013178 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13179 break;
13180 std::swap(LHS, RHS);
13181 }
Dan Gohman670e5392009-09-21 18:03:22 +000013182 Opcode = X86ISD::FMIN;
13183 break;
13184 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013185 // Converting this to a min would handle comparisons between positive
13186 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013187 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013188 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13189 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013190 Opcode = X86ISD::FMIN;
13191 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013192 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013193 // Converting this to a min would handle both negative zeros and NaNs
13194 // incorrectly, but we can swap the operands to fix both.
13195 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013196 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013197 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013198 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013199 Opcode = X86ISD::FMIN;
13200 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013201
Dan Gohman670e5392009-09-21 18:03:22 +000013202 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013203 // Converting this to a max would handle comparisons between positive
13204 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013205 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013206 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013207 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013208 Opcode = X86ISD::FMAX;
13209 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013210 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013211 // Converting this to a max would handle NaNs incorrectly, and swapping
13212 // the operands would cause it to handle comparisons between positive
13213 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013214 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013215 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013216 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13217 break;
13218 std::swap(LHS, RHS);
13219 }
Dan Gohman670e5392009-09-21 18:03:22 +000013220 Opcode = X86ISD::FMAX;
13221 break;
13222 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013223 // Converting this to a max would handle both negative zeros and NaNs
13224 // incorrectly, but we can swap the operands to fix both.
13225 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013226 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013227 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013228 case ISD::SETGE:
13229 Opcode = X86ISD::FMAX;
13230 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013231 }
Dan Gohman670e5392009-09-21 18:03:22 +000013232 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013233 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13234 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013235 switch (CC) {
13236 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013237 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013238 // Converting this to a min would handle comparisons between positive
13239 // and negative zero incorrectly, and swapping the operands would
13240 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013241 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013242 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013243 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013244 break;
13245 std::swap(LHS, RHS);
13246 }
Dan Gohman670e5392009-09-21 18:03:22 +000013247 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013248 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013249 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013250 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013251 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013252 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13253 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013254 Opcode = X86ISD::FMIN;
13255 break;
13256 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013257 // Converting this to a min would handle both negative zeros and NaNs
13258 // incorrectly, but we can swap the operands to fix both.
13259 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013260 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013261 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013262 case ISD::SETGE:
13263 Opcode = X86ISD::FMIN;
13264 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013265
Dan Gohman670e5392009-09-21 18:03:22 +000013266 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013267 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013268 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013269 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013270 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013271 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013272 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013273 // Converting this to a max would handle comparisons between positive
13274 // and negative zero incorrectly, and swapping the operands would
13275 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013276 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013277 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013278 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013279 break;
13280 std::swap(LHS, RHS);
13281 }
Dan Gohman670e5392009-09-21 18:03:22 +000013282 Opcode = X86ISD::FMAX;
13283 break;
13284 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013285 // Converting this to a max would handle both negative zeros and NaNs
13286 // incorrectly, but we can swap the operands to fix both.
13287 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013288 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013289 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013290 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013291 Opcode = X86ISD::FMAX;
13292 break;
13293 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013294 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013295
Chris Lattner47b4ce82009-03-11 05:48:52 +000013296 if (Opcode)
13297 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013298 }
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattnerd1980a52009-03-12 06:52:53 +000013300 // If this is a select between two integer constants, try to do some
13301 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013302 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13303 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013304 // Don't do this for crazy integer types.
13305 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13306 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013307 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013308 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013309
Chris Lattnercee56e72009-03-13 05:53:31 +000013310 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013311 // Efficiently invertible.
13312 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13313 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13314 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13315 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013316 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013317 }
Eric Christopherfd179292009-08-27 18:07:15 +000013318
Chris Lattnerd1980a52009-03-12 06:52:53 +000013319 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013320 if (FalseC->getAPIntValue() == 0 &&
13321 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013322 if (NeedsCondInvert) // Invert the condition if needed.
13323 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13324 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013325
Chris Lattnerd1980a52009-03-12 06:52:53 +000013326 // Zero extend the condition if needed.
13327 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013328
Chris Lattnercee56e72009-03-13 05:53:31 +000013329 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013330 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013331 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013332 }
Eric Christopherfd179292009-08-27 18:07:15 +000013333
Chris Lattner97a29a52009-03-13 05:22:11 +000013334 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013335 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013336 if (NeedsCondInvert) // Invert the condition if needed.
13337 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13338 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013339
Chris Lattner97a29a52009-03-13 05:22:11 +000013340 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013341 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13342 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013343 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013344 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013345 }
Eric Christopherfd179292009-08-27 18:07:15 +000013346
Chris Lattnercee56e72009-03-13 05:53:31 +000013347 // Optimize cases that will turn into an LEA instruction. This requires
13348 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013349 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013350 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013351 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013352
Chris Lattnercee56e72009-03-13 05:53:31 +000013353 bool isFastMultiplier = false;
13354 if (Diff < 10) {
13355 switch ((unsigned char)Diff) {
13356 default: break;
13357 case 1: // result = add base, cond
13358 case 2: // result = lea base( , cond*2)
13359 case 3: // result = lea base(cond, cond*2)
13360 case 4: // result = lea base( , cond*4)
13361 case 5: // result = lea base(cond, cond*4)
13362 case 8: // result = lea base( , cond*8)
13363 case 9: // result = lea base(cond, cond*8)
13364 isFastMultiplier = true;
13365 break;
13366 }
13367 }
Eric Christopherfd179292009-08-27 18:07:15 +000013368
Chris Lattnercee56e72009-03-13 05:53:31 +000013369 if (isFastMultiplier) {
13370 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13371 if (NeedsCondInvert) // Invert the condition if needed.
13372 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13373 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013374
Chris Lattnercee56e72009-03-13 05:53:31 +000013375 // Zero extend the condition if needed.
13376 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13377 Cond);
13378 // Scale the condition by the difference.
13379 if (Diff != 1)
13380 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13381 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013382
Chris Lattnercee56e72009-03-13 05:53:31 +000013383 // Add the base if non-zero.
13384 if (FalseC->getAPIntValue() != 0)
13385 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13386 SDValue(FalseC, 0));
13387 return Cond;
13388 }
Eric Christopherfd179292009-08-27 18:07:15 +000013389 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013390 }
13391 }
Eric Christopherfd179292009-08-27 18:07:15 +000013392
Evan Cheng56f582d2012-01-04 01:41:39 +000013393 // Canonicalize max and min:
13394 // (x > y) ? x : y -> (x >= y) ? x : y
13395 // (x < y) ? x : y -> (x <= y) ? x : y
13396 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13397 // the need for an extra compare
13398 // against zero. e.g.
13399 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13400 // subl %esi, %edi
13401 // testl %edi, %edi
13402 // movl $0, %eax
13403 // cmovgl %edi, %eax
13404 // =>
13405 // xorl %eax, %eax
13406 // subl %esi, $edi
13407 // cmovsl %eax, %edi
13408 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13409 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13410 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13411 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13412 switch (CC) {
13413 default: break;
13414 case ISD::SETLT:
13415 case ISD::SETGT: {
13416 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13417 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13418 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13419 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13420 }
13421 }
13422 }
13423
Nadav Rotemcc616562012-01-15 19:27:55 +000013424 // If we know that this node is legal then we know that it is going to be
13425 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13426 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13427 // to simplify previous instructions.
13428 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13429 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13430 !DCI.isBeforeLegalize() &&
13431 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13432 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13433 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13434 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13435
13436 APInt KnownZero, KnownOne;
13437 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13438 DCI.isBeforeLegalizeOps());
13439 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13440 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13441 DCI.CommitTargetLoweringOpt(TLO);
13442 }
13443
Dan Gohman475871a2008-07-27 21:46:04 +000013444 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013445}
13446
Chris Lattnerd1980a52009-03-12 06:52:53 +000013447/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13448static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13449 TargetLowering::DAGCombinerInfo &DCI) {
13450 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013451
Chris Lattnerd1980a52009-03-12 06:52:53 +000013452 // If the flag operand isn't dead, don't touch this CMOV.
13453 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13454 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013455
Evan Chengb5a55d92011-05-24 01:48:22 +000013456 SDValue FalseOp = N->getOperand(0);
13457 SDValue TrueOp = N->getOperand(1);
13458 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13459 SDValue Cond = N->getOperand(3);
13460 if (CC == X86::COND_E || CC == X86::COND_NE) {
13461 switch (Cond.getOpcode()) {
13462 default: break;
13463 case X86ISD::BSR:
13464 case X86ISD::BSF:
13465 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13466 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13467 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13468 }
13469 }
13470
Chris Lattnerd1980a52009-03-12 06:52:53 +000013471 // If this is a select between two integer constants, try to do some
13472 // optimizations. Note that the operands are ordered the opposite of SELECT
13473 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013474 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13475 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013476 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13477 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013478 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13479 CC = X86::GetOppositeBranchCondition(CC);
13480 std::swap(TrueC, FalseC);
13481 }
Eric Christopherfd179292009-08-27 18:07:15 +000013482
Chris Lattnerd1980a52009-03-12 06:52:53 +000013483 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 // This is efficient for any integer data type (including i8/i16) and
13485 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013486 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013487 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13488 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013489
Chris Lattnerd1980a52009-03-12 06:52:53 +000013490 // Zero extend the condition if needed.
13491 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013492
Chris Lattnerd1980a52009-03-12 06:52:53 +000013493 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13494 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013495 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013496 if (N->getNumValues() == 2) // Dead flag value?
13497 return DCI.CombineTo(N, Cond, SDValue());
13498 return Cond;
13499 }
Eric Christopherfd179292009-08-27 18:07:15 +000013500
Chris Lattnercee56e72009-03-13 05:53:31 +000013501 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13502 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013503 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013504 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13505 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013506
Chris Lattner97a29a52009-03-13 05:22:11 +000013507 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013508 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13509 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013510 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13511 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013512
Chris Lattner97a29a52009-03-13 05:22:11 +000013513 if (N->getNumValues() == 2) // Dead flag value?
13514 return DCI.CombineTo(N, Cond, SDValue());
13515 return Cond;
13516 }
Eric Christopherfd179292009-08-27 18:07:15 +000013517
Chris Lattnercee56e72009-03-13 05:53:31 +000013518 // Optimize cases that will turn into an LEA instruction. This requires
13519 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013520 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013521 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013522 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013523
Chris Lattnercee56e72009-03-13 05:53:31 +000013524 bool isFastMultiplier = false;
13525 if (Diff < 10) {
13526 switch ((unsigned char)Diff) {
13527 default: break;
13528 case 1: // result = add base, cond
13529 case 2: // result = lea base( , cond*2)
13530 case 3: // result = lea base(cond, cond*2)
13531 case 4: // result = lea base( , cond*4)
13532 case 5: // result = lea base(cond, cond*4)
13533 case 8: // result = lea base( , cond*8)
13534 case 9: // result = lea base(cond, cond*8)
13535 isFastMultiplier = true;
13536 break;
13537 }
13538 }
Eric Christopherfd179292009-08-27 18:07:15 +000013539
Chris Lattnercee56e72009-03-13 05:53:31 +000013540 if (isFastMultiplier) {
13541 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013542 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13543 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013544 // Zero extend the condition if needed.
13545 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13546 Cond);
13547 // Scale the condition by the difference.
13548 if (Diff != 1)
13549 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13550 DAG.getConstant(Diff, Cond.getValueType()));
13551
13552 // Add the base if non-zero.
13553 if (FalseC->getAPIntValue() != 0)
13554 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13555 SDValue(FalseC, 0));
13556 if (N->getNumValues() == 2) // Dead flag value?
13557 return DCI.CombineTo(N, Cond, SDValue());
13558 return Cond;
13559 }
Eric Christopherfd179292009-08-27 18:07:15 +000013560 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013561 }
13562 }
13563 return SDValue();
13564}
13565
13566
Evan Cheng0b0cd912009-03-28 05:57:29 +000013567/// PerformMulCombine - Optimize a single multiply with constant into two
13568/// in order to implement it with two cheaper instructions, e.g.
13569/// LEA + SHL, LEA + LEA.
13570static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13571 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013572 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13573 return SDValue();
13574
Owen Andersone50ed302009-08-10 22:56:29 +000013575 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013576 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013577 return SDValue();
13578
13579 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13580 if (!C)
13581 return SDValue();
13582 uint64_t MulAmt = C->getZExtValue();
13583 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13584 return SDValue();
13585
13586 uint64_t MulAmt1 = 0;
13587 uint64_t MulAmt2 = 0;
13588 if ((MulAmt % 9) == 0) {
13589 MulAmt1 = 9;
13590 MulAmt2 = MulAmt / 9;
13591 } else if ((MulAmt % 5) == 0) {
13592 MulAmt1 = 5;
13593 MulAmt2 = MulAmt / 5;
13594 } else if ((MulAmt % 3) == 0) {
13595 MulAmt1 = 3;
13596 MulAmt2 = MulAmt / 3;
13597 }
13598 if (MulAmt2 &&
13599 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13600 DebugLoc DL = N->getDebugLoc();
13601
13602 if (isPowerOf2_64(MulAmt2) &&
13603 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13604 // If second multiplifer is pow2, issue it first. We want the multiply by
13605 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13606 // is an add.
13607 std::swap(MulAmt1, MulAmt2);
13608
13609 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013610 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013611 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013612 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013613 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013614 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013615 DAG.getConstant(MulAmt1, VT));
13616
Eric Christopherfd179292009-08-27 18:07:15 +000013617 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013618 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013619 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013620 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013621 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013622 DAG.getConstant(MulAmt2, VT));
13623
13624 // Do not add new nodes to DAG combiner worklist.
13625 DCI.CombineTo(N, NewMul, false);
13626 }
13627 return SDValue();
13628}
13629
Evan Chengad9c0a32009-12-15 00:53:42 +000013630static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13631 SDValue N0 = N->getOperand(0);
13632 SDValue N1 = N->getOperand(1);
13633 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13634 EVT VT = N0.getValueType();
13635
13636 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13637 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013638 if (VT.isInteger() && !VT.isVector() &&
13639 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013640 N0.getOperand(1).getOpcode() == ISD::Constant) {
13641 SDValue N00 = N0.getOperand(0);
13642 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13643 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13644 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13645 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13646 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13647 APInt ShAmt = N1C->getAPIntValue();
13648 Mask = Mask.shl(ShAmt);
13649 if (Mask != 0)
13650 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13651 N00, DAG.getConstant(Mask, VT));
13652 }
13653 }
13654
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013655
13656 // Hardware support for vector shifts is sparse which makes us scalarize the
13657 // vector operations in many cases. Also, on sandybridge ADD is faster than
13658 // shl.
13659 // (shl V, 1) -> add V,V
13660 if (isSplatVector(N1.getNode())) {
13661 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13662 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13663 // We shift all of the values by one. In many cases we do not have
13664 // hardware support for this operation. This is better expressed as an ADD
13665 // of two values.
13666 if (N1C && (1 == N1C->getZExtValue())) {
13667 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13668 }
13669 }
13670
Evan Chengad9c0a32009-12-15 00:53:42 +000013671 return SDValue();
13672}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013673
Nate Begeman740ab032009-01-26 00:52:55 +000013674/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13675/// when possible.
13676static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013677 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013678 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013679 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013680 if (N->getOpcode() == ISD::SHL) {
13681 SDValue V = PerformSHLCombine(N, DAG);
13682 if (V.getNode()) return V;
13683 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013684
Nate Begeman740ab032009-01-26 00:52:55 +000013685 // On X86 with SSE2 support, we can transform this to a vector shift if
13686 // all elements are shifted by the same amount. We can't do this in legalize
13687 // because the a constant vector is typically transformed to a constant pool
13688 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013689 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013690 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013691
Craig Topper7be5dfd2011-11-12 09:58:49 +000013692 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13693 (!Subtarget->hasAVX2() ||
13694 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013695 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013696
Mon P Wang3becd092009-01-28 08:12:05 +000013697 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013698 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013699 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013700 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013701 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13702 unsigned NumElts = VT.getVectorNumElements();
13703 unsigned i = 0;
13704 for (; i != NumElts; ++i) {
13705 SDValue Arg = ShAmtOp.getOperand(i);
13706 if (Arg.getOpcode() == ISD::UNDEF) continue;
13707 BaseShAmt = Arg;
13708 break;
13709 }
Craig Topper37c26772012-01-17 04:44:50 +000013710 // Handle the case where the build_vector is all undef
13711 // FIXME: Should DAG allow this?
13712 if (i == NumElts)
13713 return SDValue();
13714
Mon P Wang3becd092009-01-28 08:12:05 +000013715 for (; i != NumElts; ++i) {
13716 SDValue Arg = ShAmtOp.getOperand(i);
13717 if (Arg.getOpcode() == ISD::UNDEF) continue;
13718 if (Arg != BaseShAmt) {
13719 return SDValue();
13720 }
13721 }
13722 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013723 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013724 SDValue InVec = ShAmtOp.getOperand(0);
13725 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13726 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13727 unsigned i = 0;
13728 for (; i != NumElts; ++i) {
13729 SDValue Arg = InVec.getOperand(i);
13730 if (Arg.getOpcode() == ISD::UNDEF) continue;
13731 BaseShAmt = Arg;
13732 break;
13733 }
13734 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13735 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013736 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013737 if (C->getZExtValue() == SplatIdx)
13738 BaseShAmt = InVec.getOperand(1);
13739 }
13740 }
Mon P Wang845b1892012-02-01 22:15:20 +000013741 if (BaseShAmt.getNode() == 0) {
13742 // Don't create instructions with illegal types after legalize
13743 // types has run.
13744 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13745 !DCI.isBeforeLegalize())
13746 return SDValue();
13747
Mon P Wangefa42202009-09-03 19:56:25 +000013748 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13749 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013750 }
Mon P Wang3becd092009-01-28 08:12:05 +000013751 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013752 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013753
Mon P Wangefa42202009-09-03 19:56:25 +000013754 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013755 if (EltVT.bitsGT(MVT::i32))
13756 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13757 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013758 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013759
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013760 // The shift amount is identical so we can do a vector shift.
13761 SDValue ValOp = N->getOperand(0);
13762 switch (N->getOpcode()) {
13763 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013764 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013765 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013766 switch (VT.getSimpleVT().SimpleTy) {
13767 default: return SDValue();
13768 case MVT::v2i64:
13769 case MVT::v4i32:
13770 case MVT::v8i16:
13771 case MVT::v4i64:
13772 case MVT::v8i32:
13773 case MVT::v16i16:
13774 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13775 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013776 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013777 switch (VT.getSimpleVT().SimpleTy) {
13778 default: return SDValue();
13779 case MVT::v4i32:
13780 case MVT::v8i16:
13781 case MVT::v8i32:
13782 case MVT::v16i16:
13783 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13784 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013785 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013786 switch (VT.getSimpleVT().SimpleTy) {
13787 default: return SDValue();
13788 case MVT::v2i64:
13789 case MVT::v4i32:
13790 case MVT::v8i16:
13791 case MVT::v4i64:
13792 case MVT::v8i32:
13793 case MVT::v16i16:
13794 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13795 }
Nate Begeman740ab032009-01-26 00:52:55 +000013796 }
Nate Begeman740ab032009-01-26 00:52:55 +000013797}
13798
Nate Begemanb65c1752010-12-17 22:55:37 +000013799
Stuart Hastings865f0932011-06-03 23:53:54 +000013800// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13801// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13802// and friends. Likewise for OR -> CMPNEQSS.
13803static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13804 TargetLowering::DAGCombinerInfo &DCI,
13805 const X86Subtarget *Subtarget) {
13806 unsigned opcode;
13807
13808 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13809 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013810 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013811 SDValue N0 = N->getOperand(0);
13812 SDValue N1 = N->getOperand(1);
13813 SDValue CMP0 = N0->getOperand(1);
13814 SDValue CMP1 = N1->getOperand(1);
13815 DebugLoc DL = N->getDebugLoc();
13816
13817 // The SETCCs should both refer to the same CMP.
13818 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13819 return SDValue();
13820
13821 SDValue CMP00 = CMP0->getOperand(0);
13822 SDValue CMP01 = CMP0->getOperand(1);
13823 EVT VT = CMP00.getValueType();
13824
13825 if (VT == MVT::f32 || VT == MVT::f64) {
13826 bool ExpectingFlags = false;
13827 // Check for any users that want flags:
13828 for (SDNode::use_iterator UI = N->use_begin(),
13829 UE = N->use_end();
13830 !ExpectingFlags && UI != UE; ++UI)
13831 switch (UI->getOpcode()) {
13832 default:
13833 case ISD::BR_CC:
13834 case ISD::BRCOND:
13835 case ISD::SELECT:
13836 ExpectingFlags = true;
13837 break;
13838 case ISD::CopyToReg:
13839 case ISD::SIGN_EXTEND:
13840 case ISD::ZERO_EXTEND:
13841 case ISD::ANY_EXTEND:
13842 break;
13843 }
13844
13845 if (!ExpectingFlags) {
13846 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13847 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13848
13849 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13850 X86::CondCode tmp = cc0;
13851 cc0 = cc1;
13852 cc1 = tmp;
13853 }
13854
13855 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13856 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13857 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13858 X86ISD::NodeType NTOperator = is64BitFP ?
13859 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13860 // FIXME: need symbolic constants for these magic numbers.
13861 // See X86ATTInstPrinter.cpp:printSSECC().
13862 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13863 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13864 DAG.getConstant(x86cc, MVT::i8));
13865 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13866 OnesOrZeroesF);
13867 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13868 DAG.getConstant(1, MVT::i32));
13869 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13870 return OneBitOfTruth;
13871 }
13872 }
13873 }
13874 }
13875 return SDValue();
13876}
13877
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013878/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13879/// so it can be folded inside ANDNP.
13880static bool CanFoldXORWithAllOnes(const SDNode *N) {
13881 EVT VT = N->getValueType(0);
13882
13883 // Match direct AllOnes for 128 and 256-bit vectors
13884 if (ISD::isBuildVectorAllOnes(N))
13885 return true;
13886
13887 // Look through a bit convert.
13888 if (N->getOpcode() == ISD::BITCAST)
13889 N = N->getOperand(0).getNode();
13890
13891 // Sometimes the operand may come from a insert_subvector building a 256-bit
13892 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013893 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013894 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13895 SDValue V1 = N->getOperand(0);
13896 SDValue V2 = N->getOperand(1);
13897
13898 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13899 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13900 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13901 ISD::isBuildVectorAllOnes(V2.getNode()))
13902 return true;
13903 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013904
13905 return false;
13906}
13907
Nate Begemanb65c1752010-12-17 22:55:37 +000013908static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13909 TargetLowering::DAGCombinerInfo &DCI,
13910 const X86Subtarget *Subtarget) {
13911 if (DCI.isBeforeLegalizeOps())
13912 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013913
Stuart Hastings865f0932011-06-03 23:53:54 +000013914 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13915 if (R.getNode())
13916 return R;
13917
Craig Topper54a11172011-10-14 07:06:56 +000013918 EVT VT = N->getValueType(0);
13919
Craig Topperb4c94572011-10-21 06:55:01 +000013920 // Create ANDN, BLSI, and BLSR instructions
13921 // BLSI is X & (-X)
13922 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013923 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13924 SDValue N0 = N->getOperand(0);
13925 SDValue N1 = N->getOperand(1);
13926 DebugLoc DL = N->getDebugLoc();
13927
13928 // Check LHS for not
13929 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13930 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13931 // Check RHS for not
13932 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13933 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13934
Craig Topperb4c94572011-10-21 06:55:01 +000013935 // Check LHS for neg
13936 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13937 isZero(N0.getOperand(0)))
13938 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13939
13940 // Check RHS for neg
13941 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13942 isZero(N1.getOperand(0)))
13943 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13944
13945 // Check LHS for X-1
13946 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13947 isAllOnes(N0.getOperand(1)))
13948 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13949
13950 // Check RHS for X-1
13951 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13952 isAllOnes(N1.getOperand(1)))
13953 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13954
Craig Topper54a11172011-10-14 07:06:56 +000013955 return SDValue();
13956 }
13957
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013958 // Want to form ANDNP nodes:
13959 // 1) In the hopes of then easily combining them with OR and AND nodes
13960 // to form PBLEND/PSIGN.
13961 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013962 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013963 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013964
Nate Begemanb65c1752010-12-17 22:55:37 +000013965 SDValue N0 = N->getOperand(0);
13966 SDValue N1 = N->getOperand(1);
13967 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013968
Nate Begemanb65c1752010-12-17 22:55:37 +000013969 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013970 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013971 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13972 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013973 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013974
13975 // Check RHS for vnot
13976 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013977 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13978 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013979 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013980
Nate Begemanb65c1752010-12-17 22:55:37 +000013981 return SDValue();
13982}
13983
Evan Cheng760d1942010-01-04 21:22:48 +000013984static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013985 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013986 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013987 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013988 return SDValue();
13989
Stuart Hastings865f0932011-06-03 23:53:54 +000013990 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13991 if (R.getNode())
13992 return R;
13993
Evan Cheng760d1942010-01-04 21:22:48 +000013994 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013995
Evan Cheng760d1942010-01-04 21:22:48 +000013996 SDValue N0 = N->getOperand(0);
13997 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013998
Nate Begemanb65c1752010-12-17 22:55:37 +000013999 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014000 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014001 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014002 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14003 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014004
Craig Topper1666cb62011-11-19 07:07:26 +000014005 // Canonicalize pandn to RHS
14006 if (N0.getOpcode() == X86ISD::ANDNP)
14007 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014008 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014009 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14010 SDValue Mask = N1.getOperand(0);
14011 SDValue X = N1.getOperand(1);
14012 SDValue Y;
14013 if (N0.getOperand(0) == Mask)
14014 Y = N0.getOperand(1);
14015 if (N0.getOperand(1) == Mask)
14016 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014017
Craig Topper1666cb62011-11-19 07:07:26 +000014018 // Check to see if the mask appeared in both the AND and ANDNP and
14019 if (!Y.getNode())
14020 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014021
Craig Topper1666cb62011-11-19 07:07:26 +000014022 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014023 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014024 if (Mask.getOpcode() == ISD::BITCAST)
14025 Mask = Mask.getOperand(0);
14026 if (X.getOpcode() == ISD::BITCAST)
14027 X = X.getOperand(0);
14028 if (Y.getOpcode() == ISD::BITCAST)
14029 Y = Y.getOperand(0);
14030
Craig Topper1666cb62011-11-19 07:07:26 +000014031 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014032
Craig Toppered2e13d2012-01-22 19:15:14 +000014033 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014034 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14035 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014036 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014037 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014038
14039 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014040 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014041 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14042 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14043 if ((SraAmt + 1) != EltBits)
14044 return SDValue();
14045
14046 DebugLoc DL = N->getDebugLoc();
14047
14048 // Now we know we at least have a plendvb with the mask val. See if
14049 // we can form a psignb/w/d.
14050 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014051 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14052 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014053 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14054 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14055 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014056 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014057 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014058 }
14059 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014060 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014061 return SDValue();
14062
14063 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14064
14065 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14066 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14067 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014068 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014069 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014070 }
14071 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014072
Craig Topper1666cb62011-11-19 07:07:26 +000014073 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14074 return SDValue();
14075
Nate Begemanb65c1752010-12-17 22:55:37 +000014076 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014077 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14078 std::swap(N0, N1);
14079 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14080 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014081 if (!N0.hasOneUse() || !N1.hasOneUse())
14082 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014083
14084 SDValue ShAmt0 = N0.getOperand(1);
14085 if (ShAmt0.getValueType() != MVT::i8)
14086 return SDValue();
14087 SDValue ShAmt1 = N1.getOperand(1);
14088 if (ShAmt1.getValueType() != MVT::i8)
14089 return SDValue();
14090 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14091 ShAmt0 = ShAmt0.getOperand(0);
14092 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14093 ShAmt1 = ShAmt1.getOperand(0);
14094
14095 DebugLoc DL = N->getDebugLoc();
14096 unsigned Opc = X86ISD::SHLD;
14097 SDValue Op0 = N0.getOperand(0);
14098 SDValue Op1 = N1.getOperand(0);
14099 if (ShAmt0.getOpcode() == ISD::SUB) {
14100 Opc = X86ISD::SHRD;
14101 std::swap(Op0, Op1);
14102 std::swap(ShAmt0, ShAmt1);
14103 }
14104
Evan Cheng8b1190a2010-04-28 01:18:01 +000014105 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014106 if (ShAmt1.getOpcode() == ISD::SUB) {
14107 SDValue Sum = ShAmt1.getOperand(0);
14108 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014109 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14110 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14111 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14112 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014113 return DAG.getNode(Opc, DL, VT,
14114 Op0, Op1,
14115 DAG.getNode(ISD::TRUNCATE, DL,
14116 MVT::i8, ShAmt0));
14117 }
14118 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14119 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14120 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014121 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014122 return DAG.getNode(Opc, DL, VT,
14123 N0.getOperand(0), N1.getOperand(0),
14124 DAG.getNode(ISD::TRUNCATE, DL,
14125 MVT::i8, ShAmt0));
14126 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014127
Evan Cheng760d1942010-01-04 21:22:48 +000014128 return SDValue();
14129}
14130
Craig Topper3738ccd2011-12-27 06:27:23 +000014131// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014132static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14133 TargetLowering::DAGCombinerInfo &DCI,
14134 const X86Subtarget *Subtarget) {
14135 if (DCI.isBeforeLegalizeOps())
14136 return SDValue();
14137
14138 EVT VT = N->getValueType(0);
14139
14140 if (VT != MVT::i32 && VT != MVT::i64)
14141 return SDValue();
14142
Craig Topper3738ccd2011-12-27 06:27:23 +000014143 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14144
Craig Topperb4c94572011-10-21 06:55:01 +000014145 // Create BLSMSK instructions by finding X ^ (X-1)
14146 SDValue N0 = N->getOperand(0);
14147 SDValue N1 = N->getOperand(1);
14148 DebugLoc DL = N->getDebugLoc();
14149
14150 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14151 isAllOnes(N0.getOperand(1)))
14152 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14153
14154 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14155 isAllOnes(N1.getOperand(1)))
14156 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14157
14158 return SDValue();
14159}
14160
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014161/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14162static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14163 const X86Subtarget *Subtarget) {
14164 LoadSDNode *Ld = cast<LoadSDNode>(N);
14165 EVT RegVT = Ld->getValueType(0);
14166 EVT MemVT = Ld->getMemoryVT();
14167 DebugLoc dl = Ld->getDebugLoc();
14168 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14169
14170 ISD::LoadExtType Ext = Ld->getExtensionType();
14171
Nadav Rotemca6f2962011-09-18 19:00:23 +000014172 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014173 // shuffle. We need SSE4 for the shuffles.
14174 // TODO: It is possible to support ZExt by zeroing the undef values
14175 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014176 if (RegVT.isVector() && RegVT.isInteger() &&
14177 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014178 assert(MemVT != RegVT && "Cannot extend to the same type");
14179 assert(MemVT.isVector() && "Must load a vector from memory");
14180
14181 unsigned NumElems = RegVT.getVectorNumElements();
14182 unsigned RegSz = RegVT.getSizeInBits();
14183 unsigned MemSz = MemVT.getSizeInBits();
14184 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014185 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014186 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14187
14188 // Attempt to load the original value using a single load op.
14189 // Find a scalar type which is equal to the loaded word size.
14190 MVT SclrLoadTy = MVT::i8;
14191 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14192 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14193 MVT Tp = (MVT::SimpleValueType)tp;
14194 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14195 SclrLoadTy = Tp;
14196 break;
14197 }
14198 }
14199
14200 // Proceed if a load word is found.
14201 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14202
14203 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14204 RegSz/SclrLoadTy.getSizeInBits());
14205
14206 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14207 RegSz/MemVT.getScalarType().getSizeInBits());
14208 // Can't shuffle using an illegal type.
14209 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14210
14211 // Perform a single load.
14212 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14213 Ld->getBasePtr(),
14214 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014215 Ld->isNonTemporal(), Ld->isInvariant(),
14216 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014217
14218 // Insert the word loaded into a vector.
14219 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14220 LoadUnitVecVT, ScalarLoad);
14221
14222 // Bitcast the loaded value to a vector of the original element type, in
14223 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014224 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14225 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014226 unsigned SizeRatio = RegSz/MemSz;
14227
14228 // Redistribute the loaded elements into the different locations.
14229 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14230 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14231
14232 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14233 DAG.getUNDEF(SlicedVec.getValueType()),
14234 ShuffleVec.data());
14235
14236 // Bitcast to the requested type.
14237 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14238 // Replace the original load with the new sequence
14239 // and return the new chain.
14240 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14241 return SDValue(ScalarLoad.getNode(), 1);
14242 }
14243
14244 return SDValue();
14245}
14246
Chris Lattner149a4e52008-02-22 02:09:43 +000014247/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014248static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014249 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014250 StoreSDNode *St = cast<StoreSDNode>(N);
14251 EVT VT = St->getValue().getValueType();
14252 EVT StVT = St->getMemoryVT();
14253 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014254 SDValue StoredVal = St->getOperand(1);
14255 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14256
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014257 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014258 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14259 // 128-bit ones. If in the future the cost becomes only one memory access the
14260 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014261 if (VT.getSizeInBits() == 256 &&
14262 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14263 StoredVal.getNumOperands() == 2) {
14264
14265 SDValue Value0 = StoredVal.getOperand(0);
14266 SDValue Value1 = StoredVal.getOperand(1);
14267
14268 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14269 SDValue Ptr0 = St->getBasePtr();
14270 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14271
14272 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14273 St->getPointerInfo(), St->isVolatile(),
14274 St->isNonTemporal(), St->getAlignment());
14275 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14276 St->getPointerInfo(), St->isVolatile(),
14277 St->isNonTemporal(), St->getAlignment());
14278 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14279 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014280
14281 // Optimize trunc store (of multiple scalars) to shuffle and store.
14282 // First, pack all of the elements in one place. Next, store to memory
14283 // in fewer chunks.
14284 if (St->isTruncatingStore() && VT.isVector()) {
14285 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14286 unsigned NumElems = VT.getVectorNumElements();
14287 assert(StVT != VT && "Cannot truncate to the same type");
14288 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14289 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14290
14291 // From, To sizes and ElemCount must be pow of two
14292 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014293 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014294 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014295 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014296
Nadav Rotem614061b2011-08-10 19:30:14 +000014297 unsigned SizeRatio = FromSz / ToSz;
14298
14299 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14300
14301 // Create a type on which we perform the shuffle
14302 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14303 StVT.getScalarType(), NumElems*SizeRatio);
14304
14305 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14306
14307 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14308 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14309 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14310
14311 // Can't shuffle using an illegal type
14312 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14313
14314 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14315 DAG.getUNDEF(WideVec.getValueType()),
14316 ShuffleVec.data());
14317 // At this point all of the data is stored at the bottom of the
14318 // register. We now need to save it to mem.
14319
14320 // Find the largest store unit
14321 MVT StoreType = MVT::i8;
14322 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14323 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14324 MVT Tp = (MVT::SimpleValueType)tp;
14325 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14326 StoreType = Tp;
14327 }
14328
14329 // Bitcast the original vector into a vector of store-size units
14330 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14331 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14332 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14333 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14334 SmallVector<SDValue, 8> Chains;
14335 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14336 TLI.getPointerTy());
14337 SDValue Ptr = St->getBasePtr();
14338
14339 // Perform one or more big stores into memory.
14340 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14341 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14342 StoreType, ShuffWide,
14343 DAG.getIntPtrConstant(i));
14344 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14345 St->getPointerInfo(), St->isVolatile(),
14346 St->isNonTemporal(), St->getAlignment());
14347 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14348 Chains.push_back(Ch);
14349 }
14350
14351 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14352 Chains.size());
14353 }
14354
14355
Chris Lattner149a4e52008-02-22 02:09:43 +000014356 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14357 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014358 // A preferable solution to the general problem is to figure out the right
14359 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014360
14361 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014362 if (VT.getSizeInBits() != 64)
14363 return SDValue();
14364
Devang Patel578efa92009-06-05 21:57:13 +000014365 const Function *F = DAG.getMachineFunction().getFunction();
14366 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014367 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014368 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014369 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014370 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014371 isa<LoadSDNode>(St->getValue()) &&
14372 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14373 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014374 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014375 LoadSDNode *Ld = 0;
14376 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014377 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014378 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014379 // Must be a store of a load. We currently handle two cases: the load
14380 // is a direct child, and it's under an intervening TokenFactor. It is
14381 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014382 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014383 Ld = cast<LoadSDNode>(St->getChain());
14384 else if (St->getValue().hasOneUse() &&
14385 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014386 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014387 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014388 TokenFactorIndex = i;
14389 Ld = cast<LoadSDNode>(St->getValue());
14390 } else
14391 Ops.push_back(ChainVal->getOperand(i));
14392 }
14393 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014394
Evan Cheng536e6672009-03-12 05:59:15 +000014395 if (!Ld || !ISD::isNormalLoad(Ld))
14396 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014397
Evan Cheng536e6672009-03-12 05:59:15 +000014398 // If this is not the MMX case, i.e. we are just turning i64 load/store
14399 // into f64 load/store, avoid the transformation if there are multiple
14400 // uses of the loaded value.
14401 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14402 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014403
Evan Cheng536e6672009-03-12 05:59:15 +000014404 DebugLoc LdDL = Ld->getDebugLoc();
14405 DebugLoc StDL = N->getDebugLoc();
14406 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14407 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14408 // pair instead.
14409 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014410 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014411 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14412 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014413 Ld->isNonTemporal(), Ld->isInvariant(),
14414 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014415 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014416 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014417 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014418 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014419 Ops.size());
14420 }
Evan Cheng536e6672009-03-12 05:59:15 +000014421 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014422 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014423 St->isVolatile(), St->isNonTemporal(),
14424 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014425 }
Evan Cheng536e6672009-03-12 05:59:15 +000014426
14427 // Otherwise, lower to two pairs of 32-bit loads / stores.
14428 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014429 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14430 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014431
Owen Anderson825b72b2009-08-11 20:47:22 +000014432 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014433 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014434 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014435 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014436 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014437 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014438 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014439 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014440 MinAlign(Ld->getAlignment(), 4));
14441
14442 SDValue NewChain = LoLd.getValue(1);
14443 if (TokenFactorIndex != -1) {
14444 Ops.push_back(LoLd);
14445 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014446 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014447 Ops.size());
14448 }
14449
14450 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014451 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14452 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014453
14454 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014455 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014456 St->isVolatile(), St->isNonTemporal(),
14457 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014458 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014459 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014460 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014461 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014462 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014463 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014464 }
Dan Gohman475871a2008-07-27 21:46:04 +000014465 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014466}
14467
Duncan Sands17470be2011-09-22 20:15:48 +000014468/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14469/// and return the operands for the horizontal operation in LHS and RHS. A
14470/// horizontal operation performs the binary operation on successive elements
14471/// of its first operand, then on successive elements of its second operand,
14472/// returning the resulting values in a vector. For example, if
14473/// A = < float a0, float a1, float a2, float a3 >
14474/// and
14475/// B = < float b0, float b1, float b2, float b3 >
14476/// then the result of doing a horizontal operation on A and B is
14477/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14478/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14479/// A horizontal-op B, for some already available A and B, and if so then LHS is
14480/// set to A, RHS to B, and the routine returns 'true'.
14481/// Note that the binary operation should have the property that if one of the
14482/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014483static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014484 // Look for the following pattern: if
14485 // A = < float a0, float a1, float a2, float a3 >
14486 // B = < float b0, float b1, float b2, float b3 >
14487 // and
14488 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14489 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14490 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14491 // which is A horizontal-op B.
14492
14493 // At least one of the operands should be a vector shuffle.
14494 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14495 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14496 return false;
14497
14498 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014499
14500 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14501 "Unsupported vector type for horizontal add/sub");
14502
14503 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14504 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014505 unsigned NumElts = VT.getVectorNumElements();
14506 unsigned NumLanes = VT.getSizeInBits()/128;
14507 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014508 assert((NumLaneElts % 2 == 0) &&
14509 "Vector type should have an even number of elements in each lane");
14510 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014511
14512 // View LHS in the form
14513 // LHS = VECTOR_SHUFFLE A, B, LMask
14514 // If LHS is not a shuffle then pretend it is the shuffle
14515 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14516 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14517 // type VT.
14518 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014519 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014520 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14521 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14522 A = LHS.getOperand(0);
14523 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14524 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014525 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14526 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014527 } else {
14528 if (LHS.getOpcode() != ISD::UNDEF)
14529 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014530 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014531 LMask[i] = i;
14532 }
14533
14534 // Likewise, view RHS in the form
14535 // RHS = VECTOR_SHUFFLE C, D, RMask
14536 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014537 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014538 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14539 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14540 C = RHS.getOperand(0);
14541 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14542 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014543 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14544 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014545 } else {
14546 if (RHS.getOpcode() != ISD::UNDEF)
14547 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014548 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014549 RMask[i] = i;
14550 }
14551
14552 // Check that the shuffles are both shuffling the same vectors.
14553 if (!(A == C && B == D) && !(A == D && B == C))
14554 return false;
14555
14556 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14557 if (!A.getNode() && !B.getNode())
14558 return false;
14559
14560 // If A and B occur in reverse order in RHS, then "swap" them (which means
14561 // rewriting the mask).
14562 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014563 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014564
14565 // At this point LHS and RHS are equivalent to
14566 // LHS = VECTOR_SHUFFLE A, B, LMask
14567 // RHS = VECTOR_SHUFFLE A, B, RMask
14568 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014569 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014570 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014571
Craig Topperf8363302011-12-02 08:18:41 +000014572 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014573 if (LIdx < 0 || RIdx < 0 ||
14574 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14575 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014576 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014577
Craig Topperf8363302011-12-02 08:18:41 +000014578 // Check that successive elements are being operated on. If not, this is
14579 // not a horizontal operation.
14580 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14581 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014582 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014583 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014584 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014585 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014586 }
14587
14588 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14589 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14590 return true;
14591}
14592
14593/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14594static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14595 const X86Subtarget *Subtarget) {
14596 EVT VT = N->getValueType(0);
14597 SDValue LHS = N->getOperand(0);
14598 SDValue RHS = N->getOperand(1);
14599
14600 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014601 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014602 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014603 isHorizontalBinOp(LHS, RHS, true))
14604 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14605 return SDValue();
14606}
14607
14608/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14609static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14610 const X86Subtarget *Subtarget) {
14611 EVT VT = N->getValueType(0);
14612 SDValue LHS = N->getOperand(0);
14613 SDValue RHS = N->getOperand(1);
14614
14615 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014616 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014617 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014618 isHorizontalBinOp(LHS, RHS, false))
14619 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14620 return SDValue();
14621}
14622
Chris Lattner6cf73262008-01-25 06:14:17 +000014623/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14624/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014625static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014626 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14627 // F[X]OR(0.0, x) -> x
14628 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014629 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14630 if (C->getValueAPF().isPosZero())
14631 return N->getOperand(1);
14632 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14633 if (C->getValueAPF().isPosZero())
14634 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014635 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014636}
14637
14638/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014639static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014640 // FAND(0.0, x) -> 0.0
14641 // FAND(x, 0.0) -> 0.0
14642 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14643 if (C->getValueAPF().isPosZero())
14644 return N->getOperand(0);
14645 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14646 if (C->getValueAPF().isPosZero())
14647 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014648 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014649}
14650
Dan Gohmane5af2d32009-01-29 01:59:02 +000014651static SDValue PerformBTCombine(SDNode *N,
14652 SelectionDAG &DAG,
14653 TargetLowering::DAGCombinerInfo &DCI) {
14654 // BT ignores high bits in the bit index operand.
14655 SDValue Op1 = N->getOperand(1);
14656 if (Op1.hasOneUse()) {
14657 unsigned BitWidth = Op1.getValueSizeInBits();
14658 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14659 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014660 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14661 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014662 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014663 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14664 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14665 DCI.CommitTargetLoweringOpt(TLO);
14666 }
14667 return SDValue();
14668}
Chris Lattner83e6c992006-10-04 06:57:07 +000014669
Eli Friedman7a5e5552009-06-07 06:52:44 +000014670static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14671 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014672 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014673 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014674 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014675 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014676 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014677 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014678 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014679 }
14680 return SDValue();
14681}
14682
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014683static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14684 TargetLowering::DAGCombinerInfo &DCI,
14685 const X86Subtarget *Subtarget) {
14686 if (!DCI.isBeforeLegalizeOps())
14687 return SDValue();
14688
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014689 if (!Subtarget->hasAVX())
14690 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014691
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014692 // Optimize vectors in AVX mode
14693 // Sign extend v8i16 to v8i32 and
14694 // v4i32 to v4i64
14695 //
14696 // Divide input vector into two parts
14697 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14698 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14699 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014700
14701 EVT VT = N->getValueType(0);
14702 SDValue Op = N->getOperand(0);
14703 EVT OpVT = Op.getValueType();
14704 DebugLoc dl = N->getDebugLoc();
14705
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014706 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14707 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014708
14709 unsigned NumElems = OpVT.getVectorNumElements();
14710 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014711 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014712
14713 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014714 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014715
14716 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014717 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014718
14719 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014720 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014721
14722 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014723 VT.getVectorNumElements()/2);
14724
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014725 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14726 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14727
14728 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14729 }
14730 return SDValue();
14731}
14732
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014733static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14734 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014735 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14736 // (and (i32 x86isd::setcc_carry), 1)
14737 // This eliminates the zext. This transformation is necessary because
14738 // ISD::SETCC is always legalized to i8.
14739 DebugLoc dl = N->getDebugLoc();
14740 SDValue N0 = N->getOperand(0);
14741 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014742 EVT OpVT = N0.getValueType();
14743
Evan Cheng2e489c42009-12-16 00:53:11 +000014744 if (N0.getOpcode() == ISD::AND &&
14745 N0.hasOneUse() &&
14746 N0.getOperand(0).hasOneUse()) {
14747 SDValue N00 = N0.getOperand(0);
14748 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14749 return SDValue();
14750 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14751 if (!C || C->getZExtValue() != 1)
14752 return SDValue();
14753 return DAG.getNode(ISD::AND, dl, VT,
14754 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14755 N00.getOperand(0), N00.getOperand(1)),
14756 DAG.getConstant(1, VT));
14757 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014758 // Optimize vectors in AVX mode:
14759 //
14760 // v8i16 -> v8i32
14761 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14762 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14763 // Concat upper and lower parts.
14764 //
14765 // v4i32 -> v4i64
14766 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14767 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14768 // Concat upper and lower parts.
14769 //
14770 if (Subtarget->hasAVX()) {
14771
14772 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14773 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14774
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014775 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014776 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14777 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14778
14779 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14780 VT.getVectorNumElements()/2);
14781
14782 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14783 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14784
14785 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14786 }
14787 }
14788
Evan Cheng2e489c42009-12-16 00:53:11 +000014789
14790 return SDValue();
14791}
14792
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014793// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14794static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14795 unsigned X86CC = N->getConstantOperandVal(0);
14796 SDValue EFLAG = N->getOperand(1);
14797 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014798
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014799 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14800 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14801 // cases.
14802 if (X86CC == X86::COND_B)
14803 return DAG.getNode(ISD::AND, DL, MVT::i8,
14804 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14805 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14806 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014807
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014808 return SDValue();
14809}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014810
Benjamin Kramer1396c402011-06-18 11:09:41 +000014811static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14812 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014813 SDValue Op0 = N->getOperand(0);
14814 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14815 // a 32-bit target where SSE doesn't support i64->FP operations.
14816 if (Op0.getOpcode() == ISD::LOAD) {
14817 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14818 EVT VT = Ld->getValueType(0);
14819 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14820 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14821 !XTLI->getSubtarget()->is64Bit() &&
14822 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014823 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14824 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014825 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14826 return FILDChain;
14827 }
14828 }
14829 return SDValue();
14830}
14831
Chris Lattner23a01992010-12-20 01:37:09 +000014832// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14833static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14834 X86TargetLowering::DAGCombinerInfo &DCI) {
14835 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14836 // the result is either zero or one (depending on the input carry bit).
14837 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14838 if (X86::isZeroNode(N->getOperand(0)) &&
14839 X86::isZeroNode(N->getOperand(1)) &&
14840 // We don't have a good way to replace an EFLAGS use, so only do this when
14841 // dead right now.
14842 SDValue(N, 1).use_empty()) {
14843 DebugLoc DL = N->getDebugLoc();
14844 EVT VT = N->getValueType(0);
14845 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14846 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14847 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14848 DAG.getConstant(X86::COND_B,MVT::i8),
14849 N->getOperand(2)),
14850 DAG.getConstant(1, VT));
14851 return DCI.CombineTo(N, Res1, CarryOut);
14852 }
14853
14854 return SDValue();
14855}
14856
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014857// fold (add Y, (sete X, 0)) -> adc 0, Y
14858// (add Y, (setne X, 0)) -> sbb -1, Y
14859// (sub (sete X, 0), Y) -> sbb 0, Y
14860// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014861static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014862 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014863
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014864 // Look through ZExts.
14865 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14866 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14867 return SDValue();
14868
14869 SDValue SetCC = Ext.getOperand(0);
14870 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14871 return SDValue();
14872
14873 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14874 if (CC != X86::COND_E && CC != X86::COND_NE)
14875 return SDValue();
14876
14877 SDValue Cmp = SetCC.getOperand(1);
14878 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014879 !X86::isZeroNode(Cmp.getOperand(1)) ||
14880 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014881 return SDValue();
14882
14883 SDValue CmpOp0 = Cmp.getOperand(0);
14884 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14885 DAG.getConstant(1, CmpOp0.getValueType()));
14886
14887 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14888 if (CC == X86::COND_NE)
14889 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14890 DL, OtherVal.getValueType(), OtherVal,
14891 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14892 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14893 DL, OtherVal.getValueType(), OtherVal,
14894 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14895}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014896
Craig Topper54f952a2011-11-19 09:02:40 +000014897/// PerformADDCombine - Do target-specific dag combines on integer adds.
14898static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14899 const X86Subtarget *Subtarget) {
14900 EVT VT = N->getValueType(0);
14901 SDValue Op0 = N->getOperand(0);
14902 SDValue Op1 = N->getOperand(1);
14903
14904 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014905 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014906 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014907 isHorizontalBinOp(Op0, Op1, true))
14908 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14909
14910 return OptimizeConditionalInDecrement(N, DAG);
14911}
14912
14913static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14914 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014915 SDValue Op0 = N->getOperand(0);
14916 SDValue Op1 = N->getOperand(1);
14917
14918 // X86 can't encode an immediate LHS of a sub. See if we can push the
14919 // negation into a preceding instruction.
14920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014921 // If the RHS of the sub is a XOR with one use and a constant, invert the
14922 // immediate. Then add one to the LHS of the sub so we can turn
14923 // X-Y -> X+~Y+1, saving one register.
14924 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14925 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014926 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014927 EVT VT = Op0.getValueType();
14928 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14929 Op1.getOperand(0),
14930 DAG.getConstant(~XorC, VT));
14931 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014932 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014933 }
14934 }
14935
Craig Topper54f952a2011-11-19 09:02:40 +000014936 // Try to synthesize horizontal adds from adds of shuffles.
14937 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014938 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014939 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14940 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014941 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14942
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014943 return OptimizeConditionalInDecrement(N, DAG);
14944}
14945
Dan Gohman475871a2008-07-27 21:46:04 +000014946SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014947 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014948 SelectionDAG &DAG = DCI.DAG;
14949 switch (N->getOpcode()) {
14950 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014951 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000014952 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014953 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014954 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014955 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014956 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14957 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014958 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014959 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014960 case ISD::SHL:
14961 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014962 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014963 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014964 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014965 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014966 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014967 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014968 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014969 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14970 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014971 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014972 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14973 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014974 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014975 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014976 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014977 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014978 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014979 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014980 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014981 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014982 case X86ISD::UNPCKH:
14983 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014984 case X86ISD::MOVHLPS:
14985 case X86ISD::MOVLHPS:
14986 case X86ISD::PSHUFD:
14987 case X86ISD::PSHUFHW:
14988 case X86ISD::PSHUFLW:
14989 case X86ISD::MOVSS:
14990 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014991 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014992 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014993 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014994 }
14995
Dan Gohman475871a2008-07-27 21:46:04 +000014996 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014997}
14998
Evan Chenge5b51ac2010-04-17 06:13:15 +000014999/// isTypeDesirableForOp - Return true if the target has native support for
15000/// the specified value type and it is 'desirable' to use the type for the
15001/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15002/// instruction encodings are longer and some i16 instructions are slow.
15003bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15004 if (!isTypeLegal(VT))
15005 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015006 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015007 return true;
15008
15009 switch (Opc) {
15010 default:
15011 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015012 case ISD::LOAD:
15013 case ISD::SIGN_EXTEND:
15014 case ISD::ZERO_EXTEND:
15015 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015016 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015017 case ISD::SRL:
15018 case ISD::SUB:
15019 case ISD::ADD:
15020 case ISD::MUL:
15021 case ISD::AND:
15022 case ISD::OR:
15023 case ISD::XOR:
15024 return false;
15025 }
15026}
15027
15028/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015029/// beneficial for dag combiner to promote the specified node. If true, it
15030/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015031bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015032 EVT VT = Op.getValueType();
15033 if (VT != MVT::i16)
15034 return false;
15035
Evan Cheng4c26e932010-04-19 19:29:22 +000015036 bool Promote = false;
15037 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015038 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015039 default: break;
15040 case ISD::LOAD: {
15041 LoadSDNode *LD = cast<LoadSDNode>(Op);
15042 // If the non-extending load has a single use and it's not live out, then it
15043 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015044 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15045 Op.hasOneUse()*/) {
15046 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15047 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15048 // The only case where we'd want to promote LOAD (rather then it being
15049 // promoted as an operand is when it's only use is liveout.
15050 if (UI->getOpcode() != ISD::CopyToReg)
15051 return false;
15052 }
15053 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015054 Promote = true;
15055 break;
15056 }
15057 case ISD::SIGN_EXTEND:
15058 case ISD::ZERO_EXTEND:
15059 case ISD::ANY_EXTEND:
15060 Promote = true;
15061 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015062 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015063 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015064 SDValue N0 = Op.getOperand(0);
15065 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015066 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015067 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015068 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015069 break;
15070 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015071 case ISD::ADD:
15072 case ISD::MUL:
15073 case ISD::AND:
15074 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015075 case ISD::XOR:
15076 Commute = true;
15077 // fallthrough
15078 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015079 SDValue N0 = Op.getOperand(0);
15080 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015081 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015082 return false;
15083 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015084 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015085 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015086 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015087 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015088 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015089 }
15090 }
15091
15092 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015093 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015094}
15095
Evan Cheng60c07e12006-07-05 22:17:51 +000015096//===----------------------------------------------------------------------===//
15097// X86 Inline Assembly Support
15098//===----------------------------------------------------------------------===//
15099
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015100namespace {
15101 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015102 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015103 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015104
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015105 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015106 StringRef piece(*args[i]);
15107 if (!s.startswith(piece)) // Check if the piece matches.
15108 return false;
15109
15110 s = s.substr(piece.size());
15111 StringRef::size_type pos = s.find_first_not_of(" \t");
15112 if (pos == 0) // We matched a prefix.
15113 return false;
15114
15115 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015116 }
15117
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015118 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015119 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015120 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015121}
15122
Chris Lattnerb8105652009-07-20 17:51:36 +000015123bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15124 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015125
15126 std::string AsmStr = IA->getAsmString();
15127
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015128 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15129 if (!Ty || Ty->getBitWidth() % 16 != 0)
15130 return false;
15131
Chris Lattnerb8105652009-07-20 17:51:36 +000015132 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015133 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015134 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015135
15136 switch (AsmPieces.size()) {
15137 default: return false;
15138 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015139 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015140 // we will turn this bswap into something that will be lowered to logical
15141 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15142 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015143 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015144 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15145 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15146 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15147 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15148 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15149 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015150 // No need to check constraints, nothing other than the equivalent of
15151 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015152 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015153 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015154
Chris Lattnerb8105652009-07-20 17:51:36 +000015155 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015156 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015157 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015158 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15159 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015160 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015161 const std::string &ConstraintsStr = IA->getConstraintString();
15162 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015163 std::sort(AsmPieces.begin(), AsmPieces.end());
15164 if (AsmPieces.size() == 4 &&
15165 AsmPieces[0] == "~{cc}" &&
15166 AsmPieces[1] == "~{dirflag}" &&
15167 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015168 AsmPieces[3] == "~{fpsr}")
15169 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015170 }
15171 break;
15172 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015173 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015174 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015175 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15176 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15177 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015178 AsmPieces.clear();
15179 const std::string &ConstraintsStr = IA->getConstraintString();
15180 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15181 std::sort(AsmPieces.begin(), AsmPieces.end());
15182 if (AsmPieces.size() == 4 &&
15183 AsmPieces[0] == "~{cc}" &&
15184 AsmPieces[1] == "~{dirflag}" &&
15185 AsmPieces[2] == "~{flags}" &&
15186 AsmPieces[3] == "~{fpsr}")
15187 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015188 }
Evan Cheng55d42002011-01-08 01:24:27 +000015189
15190 if (CI->getType()->isIntegerTy(64)) {
15191 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15192 if (Constraints.size() >= 2 &&
15193 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15194 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15195 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015196 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15197 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15198 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015199 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015200 }
15201 }
15202 break;
15203 }
15204 return false;
15205}
15206
15207
15208
Chris Lattnerf4dff842006-07-11 02:54:03 +000015209/// getConstraintType - Given a constraint letter, return the type of
15210/// constraint it is for this target.
15211X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015212X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15213 if (Constraint.size() == 1) {
15214 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015215 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015216 case 'q':
15217 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015218 case 'f':
15219 case 't':
15220 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015221 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015222 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015223 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015224 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015225 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015226 case 'a':
15227 case 'b':
15228 case 'c':
15229 case 'd':
15230 case 'S':
15231 case 'D':
15232 case 'A':
15233 return C_Register;
15234 case 'I':
15235 case 'J':
15236 case 'K':
15237 case 'L':
15238 case 'M':
15239 case 'N':
15240 case 'G':
15241 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015242 case 'e':
15243 case 'Z':
15244 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015245 default:
15246 break;
15247 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015248 }
Chris Lattner4234f572007-03-25 02:14:49 +000015249 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015250}
15251
John Thompson44ab89e2010-10-29 17:29:13 +000015252/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015253/// This object must already have been set up with the operand type
15254/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015255TargetLowering::ConstraintWeight
15256 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015257 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015258 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015259 Value *CallOperandVal = info.CallOperandVal;
15260 // If we don't have a value, we can't do a match,
15261 // but allow it at the lowest weight.
15262 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015263 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015264 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015265 // Look at the constraint type.
15266 switch (*constraint) {
15267 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015268 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15269 case 'R':
15270 case 'q':
15271 case 'Q':
15272 case 'a':
15273 case 'b':
15274 case 'c':
15275 case 'd':
15276 case 'S':
15277 case 'D':
15278 case 'A':
15279 if (CallOperandVal->getType()->isIntegerTy())
15280 weight = CW_SpecificReg;
15281 break;
15282 case 'f':
15283 case 't':
15284 case 'u':
15285 if (type->isFloatingPointTy())
15286 weight = CW_SpecificReg;
15287 break;
15288 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015289 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015290 weight = CW_SpecificReg;
15291 break;
15292 case 'x':
15293 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015294 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015295 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015296 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015297 break;
15298 case 'I':
15299 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15300 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015301 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015302 }
15303 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015304 case 'J':
15305 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15306 if (C->getZExtValue() <= 63)
15307 weight = CW_Constant;
15308 }
15309 break;
15310 case 'K':
15311 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15312 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15313 weight = CW_Constant;
15314 }
15315 break;
15316 case 'L':
15317 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15318 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15319 weight = CW_Constant;
15320 }
15321 break;
15322 case 'M':
15323 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15324 if (C->getZExtValue() <= 3)
15325 weight = CW_Constant;
15326 }
15327 break;
15328 case 'N':
15329 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15330 if (C->getZExtValue() <= 0xff)
15331 weight = CW_Constant;
15332 }
15333 break;
15334 case 'G':
15335 case 'C':
15336 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15337 weight = CW_Constant;
15338 }
15339 break;
15340 case 'e':
15341 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15342 if ((C->getSExtValue() >= -0x80000000LL) &&
15343 (C->getSExtValue() <= 0x7fffffffLL))
15344 weight = CW_Constant;
15345 }
15346 break;
15347 case 'Z':
15348 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15349 if (C->getZExtValue() <= 0xffffffff)
15350 weight = CW_Constant;
15351 }
15352 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015353 }
15354 return weight;
15355}
15356
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015357/// LowerXConstraint - try to replace an X constraint, which matches anything,
15358/// with another that has more specific requirements based on the type of the
15359/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015360const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015361LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015362 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15363 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015364 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015365 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015366 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015367 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015368 return "x";
15369 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015370
Chris Lattner5e764232008-04-26 23:02:14 +000015371 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015372}
15373
Chris Lattner48884cd2007-08-25 00:47:38 +000015374/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15375/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015376void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015377 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015378 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015379 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015380 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015381
Eric Christopher100c8332011-06-02 23:16:42 +000015382 // Only support length 1 constraints for now.
15383 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015384
Eric Christopher100c8332011-06-02 23:16:42 +000015385 char ConstraintLetter = Constraint[0];
15386 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015387 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015388 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015389 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015390 if (C->getZExtValue() <= 31) {
15391 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015392 break;
15393 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015394 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015395 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015396 case 'J':
15397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015398 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015399 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15400 break;
15401 }
15402 }
15403 return;
15404 case 'K':
15405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015406 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015407 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15408 break;
15409 }
15410 }
15411 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015412 case 'N':
15413 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015414 if (C->getZExtValue() <= 255) {
15415 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015416 break;
15417 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015418 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015419 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015420 case 'e': {
15421 // 32-bit signed value
15422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015423 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15424 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015425 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015426 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015427 break;
15428 }
15429 // FIXME gcc accepts some relocatable values here too, but only in certain
15430 // memory models; it's complicated.
15431 }
15432 return;
15433 }
15434 case 'Z': {
15435 // 32-bit unsigned value
15436 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015437 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15438 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015439 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15440 break;
15441 }
15442 }
15443 // FIXME gcc accepts some relocatable values here too, but only in certain
15444 // memory models; it's complicated.
15445 return;
15446 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015447 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015448 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015449 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015450 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015451 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015452 break;
15453 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015454
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015455 // In any sort of PIC mode addresses need to be computed at runtime by
15456 // adding in a register or some sort of table lookup. These can't
15457 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015458 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015459 return;
15460
Chris Lattnerdc43a882007-05-03 16:52:29 +000015461 // If we are in non-pic codegen mode, we allow the address of a global (with
15462 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015463 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015464 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015465
Chris Lattner49921962009-05-08 18:23:14 +000015466 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15467 while (1) {
15468 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15469 Offset += GA->getOffset();
15470 break;
15471 } else if (Op.getOpcode() == ISD::ADD) {
15472 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15473 Offset += C->getZExtValue();
15474 Op = Op.getOperand(0);
15475 continue;
15476 }
15477 } else if (Op.getOpcode() == ISD::SUB) {
15478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15479 Offset += -C->getZExtValue();
15480 Op = Op.getOperand(0);
15481 continue;
15482 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015483 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015484
Chris Lattner49921962009-05-08 18:23:14 +000015485 // Otherwise, this isn't something we can handle, reject it.
15486 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015487 }
Eric Christopherfd179292009-08-27 18:07:15 +000015488
Dan Gohman46510a72010-04-15 01:51:59 +000015489 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015490 // If we require an extra load to get this address, as in PIC mode, we
15491 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015492 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15493 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015494 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015495
Devang Patel0d881da2010-07-06 22:08:15 +000015496 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15497 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015498 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015499 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015500 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015501
Gabor Greifba36cb52008-08-28 21:40:38 +000015502 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015503 Ops.push_back(Result);
15504 return;
15505 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015506 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015507}
15508
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015509std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015510X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015511 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015512 // First, see if this is a constraint that directly corresponds to an LLVM
15513 // register class.
15514 if (Constraint.size() == 1) {
15515 // GCC Constraint Letters
15516 switch (Constraint[0]) {
15517 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015518 // TODO: Slight differences here in allocation order and leaving
15519 // RIP in the class. Do they matter any more here than they do
15520 // in the normal allocation?
15521 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15522 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015523 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015524 return std::make_pair(0U, X86::GR32RegisterClass);
15525 else if (VT == MVT::i16)
15526 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015527 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015528 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015529 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015530 return std::make_pair(0U, X86::GR64RegisterClass);
15531 break;
15532 }
15533 // 32-bit fallthrough
15534 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015535 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015536 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15537 else if (VT == MVT::i16)
15538 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015539 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015540 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15541 else if (VT == MVT::i64)
15542 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15543 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015544 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015545 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015546 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015547 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015548 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015549 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015550 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015551 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015552 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015553 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015554 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015555 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15556 if (VT == MVT::i16)
15557 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15558 if (VT == MVT::i32 || !Subtarget->is64Bit())
15559 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15560 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015561 case 'f': // FP Stack registers.
15562 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15563 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015564 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015565 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015566 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015567 return std::make_pair(0U, X86::RFP64RegisterClass);
15568 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015569 case 'y': // MMX_REGS if MMX allowed.
15570 if (!Subtarget->hasMMX()) break;
15571 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015572 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015573 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015574 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015575 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015576 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015577
Owen Anderson825b72b2009-08-11 20:47:22 +000015578 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015579 default: break;
15580 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015581 case MVT::f32:
15582 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015583 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015584 case MVT::f64:
15585 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015586 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015587 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015588 case MVT::v16i8:
15589 case MVT::v8i16:
15590 case MVT::v4i32:
15591 case MVT::v2i64:
15592 case MVT::v4f32:
15593 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015594 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015595 // AVX types.
15596 case MVT::v32i8:
15597 case MVT::v16i16:
15598 case MVT::v8i32:
15599 case MVT::v4i64:
15600 case MVT::v8f32:
15601 case MVT::v4f64:
15602 return std::make_pair(0U, X86::VR256RegisterClass);
15603
Chris Lattner0f65cad2007-04-09 05:49:22 +000015604 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015605 break;
15606 }
15607 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015608
Chris Lattnerf76d1802006-07-31 23:26:50 +000015609 // Use the default implementation in TargetLowering to convert the register
15610 // constraint into a member of a register class.
15611 std::pair<unsigned, const TargetRegisterClass*> Res;
15612 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015613
15614 // Not found as a standard register?
15615 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015616 // Map st(0) -> st(7) -> ST0
15617 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15618 tolower(Constraint[1]) == 's' &&
15619 tolower(Constraint[2]) == 't' &&
15620 Constraint[3] == '(' &&
15621 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15622 Constraint[5] == ')' &&
15623 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015624
Chris Lattner56d77c72009-09-13 22:41:48 +000015625 Res.first = X86::ST0+Constraint[4]-'0';
15626 Res.second = X86::RFP80RegisterClass;
15627 return Res;
15628 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015629
Chris Lattner56d77c72009-09-13 22:41:48 +000015630 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015631 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015632 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015633 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015634 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015635 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015636
15637 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015638 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015639 Res.first = X86::EFLAGS;
15640 Res.second = X86::CCRRegisterClass;
15641 return Res;
15642 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015643
Dale Johannesen330169f2008-11-13 21:52:36 +000015644 // 'A' means EAX + EDX.
15645 if (Constraint == "A") {
15646 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015647 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015648 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015649 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015650 return Res;
15651 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015652
Chris Lattnerf76d1802006-07-31 23:26:50 +000015653 // Otherwise, check to see if this is a register class of the wrong value
15654 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15655 // turn into {ax},{dx}.
15656 if (Res.second->hasType(VT))
15657 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015658
Chris Lattnerf76d1802006-07-31 23:26:50 +000015659 // All of the single-register GCC register classes map their values onto
15660 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15661 // really want an 8-bit or 32-bit register, map to the appropriate register
15662 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015663 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015664 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015665 unsigned DestReg = 0;
15666 switch (Res.first) {
15667 default: break;
15668 case X86::AX: DestReg = X86::AL; break;
15669 case X86::DX: DestReg = X86::DL; break;
15670 case X86::CX: DestReg = X86::CL; break;
15671 case X86::BX: DestReg = X86::BL; break;
15672 }
15673 if (DestReg) {
15674 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015675 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015676 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015677 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015678 unsigned DestReg = 0;
15679 switch (Res.first) {
15680 default: break;
15681 case X86::AX: DestReg = X86::EAX; break;
15682 case X86::DX: DestReg = X86::EDX; break;
15683 case X86::CX: DestReg = X86::ECX; break;
15684 case X86::BX: DestReg = X86::EBX; break;
15685 case X86::SI: DestReg = X86::ESI; break;
15686 case X86::DI: DestReg = X86::EDI; break;
15687 case X86::BP: DestReg = X86::EBP; break;
15688 case X86::SP: DestReg = X86::ESP; break;
15689 }
15690 if (DestReg) {
15691 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015692 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015693 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015694 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015695 unsigned DestReg = 0;
15696 switch (Res.first) {
15697 default: break;
15698 case X86::AX: DestReg = X86::RAX; break;
15699 case X86::DX: DestReg = X86::RDX; break;
15700 case X86::CX: DestReg = X86::RCX; break;
15701 case X86::BX: DestReg = X86::RBX; break;
15702 case X86::SI: DestReg = X86::RSI; break;
15703 case X86::DI: DestReg = X86::RDI; break;
15704 case X86::BP: DestReg = X86::RBP; break;
15705 case X86::SP: DestReg = X86::RSP; break;
15706 }
15707 if (DestReg) {
15708 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015709 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015710 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015711 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015712 } else if (Res.second == X86::FR32RegisterClass ||
15713 Res.second == X86::FR64RegisterClass ||
15714 Res.second == X86::VR128RegisterClass) {
15715 // Handle references to XMM physical registers that got mapped into the
15716 // wrong class. This can happen with constraints like {xmm0} where the
15717 // target independent register mapper will just pick the first match it can
15718 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015719 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015720 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015721 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015722 Res.second = X86::FR64RegisterClass;
15723 else if (X86::VR128RegisterClass->hasType(VT))
15724 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015725 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015726
Chris Lattnerf76d1802006-07-31 23:26:50 +000015727 return Res;
15728}