blob: 18127f398b97e82077a1c31ae2099e44b698ccb0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Jim Grosbach3e556122010-10-26 22:37:02 +0000501// addrmode2 := reg +/- imm12
502// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000503//
504def addrmode2 : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000506 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode2Operand";
508 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
509}
510
511def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000512 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
513 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000514 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let PrintMethod = "printAddrMode2OffsetOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
519// addrmode3 := reg +/- reg
520// addrmode3 := reg +/- imm8
521//
522def addrmode3 : Operand<i32>,
523 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000525 let PrintMethod = "printAddrMode3Operand";
526 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
527}
528
529def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000530 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
531 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533 let PrintMethod = "printAddrMode3OffsetOperand";
534 let MIOperandInfo = (ops GPR, i32imm);
535}
536
Jim Grosbache6913602010-11-03 01:01:43 +0000537// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000538//
Jim Grosbache6913602010-11-03 01:01:43 +0000539def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000541 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Bill Wendling59914872010-11-08 00:39:58 +0000544def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000545 let Name = "MemMode5";
546 let SuperClasses = [];
547}
548
Evan Chenga8e29892007-01-19 07:51:42 +0000549// addrmode5 := reg +/- imm8*4
550//
551def addrmode5 : Operand<i32>,
552 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
553 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000554 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000555 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Bob Wilsond3a07652011-02-07 17:43:09 +0000559// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000560//
561def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000562 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000563 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000564 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000565 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000566}
567
Bob Wilsonda525062011-02-25 06:42:42 +0000568def am6offset : Operand<i32>,
569 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
570 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let PrintMethod = "printAddrMode6OffsetOperand";
572 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000573 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000574}
575
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000576// Special version of addrmode6 to handle alignment encoding for VLD-dup
577// instructions, specifically VLD4-dup.
578def addrmode6dup : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
580 let PrintMethod = "printAddrMode6Operand";
581 let MIOperandInfo = (ops GPR:$addr, i32imm);
582 let EncoderMethod = "getAddrMode6DupAddressOpValue";
583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585// addrmodepc := pc + reg
586//
587def addrmodepc : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
589 let PrintMethod = "printAddrModePCOperand";
590 let MIOperandInfo = (ops GPR, i32imm);
591}
592
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000593def MemMode7AsmOperand : AsmOperandClass {
594 let Name = "MemMode7";
595 let SuperClasses = [];
596}
597
598// addrmode7 := reg
599// Used by load/store exclusive instructions. Useful to enable right assembly
600// parsing and printing. Not used for any codegen matching.
601//
602def addrmode7 : Operand<i32> {
603 let PrintMethod = "printAddrMode7Operand";
604 let MIOperandInfo = (ops GPR);
605 let ParserMatchClass = MemMode7AsmOperand;
606}
607
Bob Wilson4f38b382009-08-21 21:58:55 +0000608def nohash_imm : Operand<i32> {
609 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000610}
611
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000612def CoprocNumAsmOperand : AsmOperandClass {
613 let Name = "CoprocNum";
614 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000615 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000616}
617
618def CoprocRegAsmOperand : AsmOperandClass {
619 let Name = "CoprocReg";
620 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000621 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000622}
623
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000624def p_imm : Operand<i32> {
625 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000626 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000627}
628
629def c_imm : Operand<i32> {
630 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000631 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000632}
633
Evan Chenga8e29892007-01-19 07:51:42 +0000634//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000635
Evan Cheng37f25d92008-08-28 23:39:26 +0000636include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000637
638//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000639// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000640//
641
Evan Cheng3924f782008-08-29 07:36:24 +0000642/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000643/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000644multiclass AsI1_bin_irs<bits<4> opcod, string opc,
645 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
646 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000647 // The register-immediate version is re-materializable. This is useful
648 // in particular for taking the address of a local.
649 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000650 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
651 iii, opc, "\t$Rd, $Rn, $imm",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
653 bits<4> Rd;
654 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000655 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000657 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000658 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000659 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000661 }
Jim Grosbach62547262010-10-11 18:51:51 +0000662 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
663 iir, opc, "\t$Rd, $Rn, $Rm",
664 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000665 bits<4> Rd;
666 bits<4> Rn;
667 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
672 let Inst{11-4} = 0b00000000;
673 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000674 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000675 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
676 iis, opc, "\t$Rd, $Rn, $shift",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000678 bits<4> Rd;
679 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000680 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000682 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{15-12} = Rd;
684 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000685 }
Evan Chenga8e29892007-01-19 07:51:42 +0000686}
687
Evan Cheng1e249e32009-06-25 20:59:23 +0000688/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000689/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000690let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000691multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
692 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
693 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000694 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
695 iii, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
697 bits<4> Rd;
698 bits<4> Rn;
699 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000700 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{19-16} = Rn;
703 let Inst{15-12} = Rd;
704 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
707 iir, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
709 bits<4> Rd;
710 bits<4> Rn;
711 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000712 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-4} = 0b00000000;
718 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000720 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
721 iis, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
723 bits<4> Rd;
724 bits<4> Rn;
725 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Evan Cheng071a2792007-09-11 19:55:27 +0000732}
Evan Chengc85e8322007-07-05 07:13:32 +0000733}
734
735/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000736/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000737/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000738let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000739multiclass AI1_cmp_irs<bits<4> opcod, string opc,
740 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
741 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000742 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
743 opc, "\t$Rn, $imm",
744 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000745 bits<4> Rn;
746 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000747 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000748 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000749 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000750 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 }
753 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
754 opc, "\t$Rn, $Rm",
755 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000756 bits<4> Rn;
757 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000758 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000759 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000760 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{19-16} = Rn;
762 let Inst{15-12} = 0b0000;
763 let Inst{11-4} = 0b00000000;
764 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
767 opc, "\t$Rn, $shift",
768 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000773 let Inst{19-16} = Rn;
774 let Inst{15-12} = 0b0000;
775 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 }
Evan Cheng071a2792007-09-11 19:55:27 +0000777}
Evan Chenga8e29892007-01-19 07:51:42 +0000778}
779
Evan Cheng576a3962010-09-25 00:49:35 +0000780/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000781/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000782/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000783multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000784 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
785 IIC_iEXTr, opc, "\t$Rd, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000787 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000788 bits<4> Rd;
789 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000790 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-10} = 0b00;
793 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000794 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000795 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
796 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
797 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000798 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000799 bits<4> Rd;
800 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000803 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000804 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000805 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000806 }
Evan Chenga8e29892007-01-19 07:51:42 +0000807}
808
Evan Cheng576a3962010-09-25 00:49:35 +0000809multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
811 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000812 [/* For disassembly only; pattern left blank */]>,
813 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000814 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000816 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
818 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000821 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000822 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000823 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000824 }
825}
826
Evan Cheng576a3962010-09-25 00:49:35 +0000827/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000828/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000829multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
831 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
832 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000833 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000834 bits<4> Rd;
835 bits<4> Rm;
836 bits<4> Rn;
837 let Inst{19-16} = Rn;
838 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000839 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000840 let Inst{9-4} = 0b000111;
841 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000842 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
844 rot_imm:$rot),
845 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
846 [(set GPR:$Rd, (opnode GPR:$Rn,
847 (rotr GPR:$Rm, rot_imm:$rot)))]>,
848 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000849 bits<4> Rd;
850 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000851 bits<4> Rn;
852 bits<2> rot;
853 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000854 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000855 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000856 let Inst{9-4} = 0b000111;
857 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 }
Evan Chenga8e29892007-01-19 07:51:42 +0000859}
860
Johnny Chen2ec5e492010-02-22 21:50:40 +0000861// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000862multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000863 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
864 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6]> {
867 let Inst{11-10} = 0b00;
868 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000869 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
870 rot_imm:$rot),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 Requires<[IsARM, HasV6]> {
874 bits<4> Rn;
875 bits<2> rot;
876 let Inst{19-16} = Rn;
877 let Inst{11-10} = rot;
878 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879}
880
Evan Cheng62674222009-06-25 23:34:10 +0000881/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
882let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000883multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
884 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000885 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
886 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
887 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000888 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000893 let Inst{15-12} = Rd;
894 let Inst{19-16} = Rn;
895 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000896 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000897 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
898 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
899 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000900 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000901 bits<4> Rd;
902 bits<4> Rn;
903 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000904 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let isCommutable = Commutable;
907 let Inst{3-0} = Rm;
908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000910 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
912 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
913 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000914 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let Inst{11-0} = shift;
920 let Inst{15-12} = Rd;
921 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Jim Grosbache5165492009-11-09 00:11:35 +0000923}
924// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000925let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000926multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
927 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
929 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
930 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000931 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 bits<4> Rd;
933 bits<4> Rn;
934 bits<12> imm;
935 let Inst{15-12} = Rd;
936 let Inst{19-16} = Rn;
937 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000938 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000940 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
942 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
943 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000948 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000949 let isCommutable = Commutable;
950 let Inst{3-0} = Rm;
951 let Inst{15-12} = Rd;
952 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000953 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000954 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000955 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
957 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000959 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000960 bits<4> Rd;
961 bits<4> Rn;
962 bits<12> shift;
963 let Inst{11-0} = shift;
964 let Inst{15-12} = Rd;
965 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000966 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000968 }
Evan Cheng071a2792007-09-11 19:55:27 +0000969}
Evan Chengc85e8322007-07-05 07:13:32 +0000970}
Jim Grosbache5165492009-11-09 00:11:35 +0000971}
Evan Chengc85e8322007-07-05 07:13:32 +0000972
Jim Grosbach3e556122010-10-26 22:37:02 +0000973let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000974multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000975 InstrItinClass iir, PatFrag opnode> {
976 // Note: We use the complex addrmode_imm12 rather than just an input
977 // GPR and a constrained immediate so that we can use this to match
978 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000979 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000980 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
981 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000982 bits<4> Rt;
983 bits<17> addr;
984 let Inst{23} = addr{12}; // U (add = ('U' == 1))
985 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000986 let Inst{15-12} = Rt;
987 let Inst{11-0} = addr{11-0}; // imm12
988 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000989 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000990 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
991 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000992 bits<4> Rt;
993 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000994 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000995 let Inst{23} = shift{12}; // U (add = ('U' == 1))
996 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000997 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000998 let Inst{11-0} = shift{11-0};
999 }
1000}
1001}
1002
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001003multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001004 InstrItinClass iir, PatFrag opnode> {
1005 // Note: We use the complex addrmode_imm12 rather than just an input
1006 // GPR and a constrained immediate so that we can use this to match
1007 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001008 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 (ins GPR:$Rt, addrmode_imm12:$addr),
1010 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1011 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1012 bits<4> Rt;
1013 bits<17> addr;
1014 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1015 let Inst{19-16} = addr{16-13}; // Rn
1016 let Inst{15-12} = Rt;
1017 let Inst{11-0} = addr{11-0}; // imm12
1018 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001019 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001020 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1021 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1022 bits<4> Rt;
1023 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001024 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001025 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1026 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001027 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001028 let Inst{11-0} = shift{11-0};
1029 }
1030}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001031//===----------------------------------------------------------------------===//
1032// Instructions
1033//===----------------------------------------------------------------------===//
1034
Evan Chenga8e29892007-01-19 07:51:42 +00001035//===----------------------------------------------------------------------===//
1036// Miscellaneous Instructions.
1037//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001038
Evan Chenga8e29892007-01-19 07:51:42 +00001039/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1040/// the function. The first operand is the ID# for this instruction, the second
1041/// is the index into the MachineConstantPool that this is, the third is the
1042/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001043let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001044def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001045PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001046 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001047
Jim Grosbach4642ad32010-02-22 23:10:38 +00001048// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1049// from removing one half of the matched pairs. That breaks PEI, which assumes
1050// these will always be in pairs, and asserts if it finds otherwise. Better way?
1051let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001052def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001053PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001054 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001055
Jim Grosbach64171712010-02-16 21:07:46 +00001056def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001057PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001058 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001059}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001060
Johnny Chenf4d81052010-02-12 22:53:19 +00001061def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM, HasV6T2]> {
1064 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001065 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001066 let Inst{7-0} = 0b00000000;
1067}
1068
Johnny Chenf4d81052010-02-12 22:53:19 +00001069def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1070 [/* For disassembly only; pattern left blank */]>,
1071 Requires<[IsARM, HasV6T2]> {
1072 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001073 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001074 let Inst{7-0} = 0b00000001;
1075}
1076
1077def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1078 [/* For disassembly only; pattern left blank */]>,
1079 Requires<[IsARM, HasV6T2]> {
1080 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001081 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001082 let Inst{7-0} = 0b00000010;
1083}
1084
1085def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000011;
1091}
1092
Johnny Chen2ec5e492010-02-22 21:50:40 +00001093def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1094 "\t$dst, $a, $b",
1095 [/* For disassembly only; pattern left blank */]>,
1096 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001097 bits<4> Rd;
1098 bits<4> Rn;
1099 bits<4> Rm;
1100 let Inst{3-0} = Rm;
1101 let Inst{15-12} = Rd;
1102 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001103 let Inst{27-20} = 0b01101000;
1104 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001105 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001106}
1107
Johnny Chenf4d81052010-02-12 22:53:19 +00001108def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1109 [/* For disassembly only; pattern left blank */]>,
1110 Requires<[IsARM, HasV6T2]> {
1111 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001112 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001113 let Inst{7-0} = 0b00000100;
1114}
1115
Johnny Chenc6f7b272010-02-11 18:12:29 +00001116// The i32imm operand $val can be used by a debugger to store more information
1117// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001118def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001119 [/* For disassembly only; pattern left blank */]>,
1120 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001121 bits<16> val;
1122 let Inst{3-0} = val{3-0};
1123 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001124 let Inst{27-20} = 0b00010010;
1125 let Inst{7-4} = 0b0111;
1126}
1127
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001128// Change Processor State is a system instruction -- for disassembly and
1129// parsing only.
1130// FIXME: Since the asm parser has currently no clean way to handle optional
1131// operands, create 3 versions of the same instruction. Once there's a clean
1132// framework to represent optional operands, change this behavior.
1133class CPS<dag iops, string asm_ops>
1134 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1135 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1136 bits<2> imod;
1137 bits<3> iflags;
1138 bits<5> mode;
1139 bit M;
1140
Johnny Chenb98e1602010-02-12 18:55:33 +00001141 let Inst{31-28} = 0b1111;
1142 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001143 let Inst{19-18} = imod;
1144 let Inst{17} = M; // Enabled if mode is set;
1145 let Inst{16} = 0;
1146 let Inst{8-6} = iflags;
1147 let Inst{5} = 0;
1148 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001149}
1150
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001151let M = 1 in
1152 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1153 "$imod\t$iflags, $mode">;
1154let mode = 0, M = 0 in
1155 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1156
1157let imod = 0, iflags = 0, M = 1 in
1158 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1159
Johnny Chenb92a23f2010-02-21 04:42:01 +00001160// Preload signals the memory system of possible future data/instruction access.
1161// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001162multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001163
Evan Chengdfed19f2010-11-03 06:34:55 +00001164 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001165 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001166 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 bits<4> Rt;
1168 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001169 let Inst{31-26} = 0b111101;
1170 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001171 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001172 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001173 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001174 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001175 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001176 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001177 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001178 }
1179
Evan Chengdfed19f2010-11-03 06:34:55 +00001180 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001181 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001182 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001183 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001184 let Inst{31-26} = 0b111101;
1185 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001186 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001187 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001188 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001189 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001190 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001191 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001192 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001193 }
1194}
1195
Evan Cheng416941d2010-11-04 05:19:35 +00001196defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1197defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1198defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001199
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001200def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1201 "setend\t$end",
1202 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001203 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001204 bits<1> end;
1205 let Inst{31-10} = 0b1111000100000001000000;
1206 let Inst{9} = end;
1207 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001208}
1209
Johnny Chenf4d81052010-02-12 22:53:19 +00001210def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001211 [/* For disassembly only; pattern left blank */]>,
1212 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001213 bits<4> opt;
1214 let Inst{27-4} = 0b001100100000111100001111;
1215 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001216}
1217
Johnny Chenba6e0332010-02-11 17:14:31 +00001218// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001219let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001220def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001221 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001222 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001223 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001224}
1225
Evan Cheng12c3a532008-11-06 17:48:05 +00001226// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001227let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001228def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1229 Size4Bytes, IIC_iALUr,
1230 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001231
Evan Cheng325474e2008-01-07 23:56:57 +00001232let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001233def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001234 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001235 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001236
Jim Grosbach53694262010-11-18 01:15:56 +00001237def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001238 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001239 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001240
Jim Grosbach53694262010-11-18 01:15:56 +00001241def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001242 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001243 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001244
Jim Grosbach53694262010-11-18 01:15:56 +00001245def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001246 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001247 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001248
Jim Grosbach53694262010-11-18 01:15:56 +00001249def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001250 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001251 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001252}
Chris Lattner13c63102008-01-06 05:55:01 +00001253let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001254def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001255 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001256
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001257def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001258 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1259 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001260
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001261def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001262 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001263}
Evan Cheng12c3a532008-11-06 17:48:05 +00001264} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001265
Evan Chenge07715c2009-06-23 05:25:29 +00001266
1267// LEApcrel - Load a pc-relative address into a register without offending the
1268// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001269let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001270// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001271// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1272// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001273def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001274 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001275 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001276 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001277 let Inst{27-25} = 0b001;
1278 let Inst{20} = 0;
1279 let Inst{19-16} = 0b1111;
1280 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001281 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001282}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001283def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1284 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001285
1286def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1287 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1288 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001289
Evan Chenga8e29892007-01-19 07:51:42 +00001290//===----------------------------------------------------------------------===//
1291// Control Flow Instructions.
1292//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001293
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001294let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1295 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001296 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297 "bx", "\tlr", [(ARMretflag)]>,
1298 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001299 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001300 }
1301
1302 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001303 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304 "mov", "\tpc, lr", [(ARMretflag)]>,
1305 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001306 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001307 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001308}
Rafael Espindola27185192006-09-29 21:20:16 +00001309
Bob Wilson04ea6e52009-10-28 00:37:03 +00001310// Indirect branches
1311let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001312 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001313 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001314 [(brind GPR:$dst)]>,
1315 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001316 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001317 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001318 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001319 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001320
1321 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001322 // FIXME: We would really like to define this as a vanilla ARMPat like:
1323 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1324 // With that, however, we can't set isBranch, isTerminator, etc..
1325 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1326 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1327 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001328}
1329
Evan Cheng1e0eab12010-11-29 22:43:27 +00001330// All calls clobber the non-callee saved registers. SP is marked as
1331// a use to prevent stack-pointer assignments that appear immediately
1332// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001333let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001334 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001335 // FIXME: Do we really need a non-predicated version? If so, it should
1336 // at least be a pseudo instruction expanding to the predicated version
1337 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001338 Defs = [R0, R1, R2, R3, R12, LR,
1339 D0, D1, D2, D3, D4, D5, D6, D7,
1340 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001341 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1342 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001343 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001344 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001345 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001346 Requires<[IsARM, IsNotDarwin]> {
1347 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001348 bits<24> func;
1349 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001350 }
Evan Cheng277f0742007-06-19 21:05:09 +00001351
Jason W Kim685c3502011-02-04 19:47:15 +00001352 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001353 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001354 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001355 Requires<[IsARM, IsNotDarwin]> {
1356 bits<24> func;
1357 let Inst{23-0} = func;
1358 }
Evan Cheng277f0742007-06-19 21:05:09 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001361 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001362 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001363 [(ARMcall GPR:$func)]>,
1364 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001365 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001366 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001367 let Inst{3-0} = func;
1368 }
1369
1370 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1371 IIC_Br, "blx", "\t$func",
1372 [(ARMcall_pred GPR:$func)]>,
1373 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1374 bits<4> func;
1375 let Inst{27-4} = 0b000100101111111111110011;
1376 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001377 }
1378
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001379 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001380 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001381 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1382 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1383 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001384
1385 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001386 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1387 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1388 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001389}
1390
David Goodwin1a8f36e2009-08-12 18:31:53 +00001391let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001392 // On Darwin R9 is call-clobbered.
1393 // R7 is marked as a use to prevent frame-pointer assignments from being
1394 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001395 Defs = [R0, R1, R2, R3, R9, R12, LR,
1396 D0, D1, D2, D3, D4, D5, D6, D7,
1397 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001398 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1399 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001400 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1401 Size4Bytes, IIC_Br,
1402 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001403
Jim Grosbachf859a542011-03-12 00:45:26 +00001404 def BLr9_pred : ARMPseudoInst<(outs),
1405 (ins bltarget:$func, pred:$p, variable_ops),
1406 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001407 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001408 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001409
1410 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001411 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1412 Size4Bytes, IIC_Br,
1413 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001414
Jim Grosbachf859a542011-03-12 00:45:26 +00001415 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1416 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001417 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001418 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001419
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001420 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001421 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001422 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1423 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1424 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001425
1426 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001427 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1428 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1429 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001430}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001431
Dale Johannesen51e28e62010-06-03 21:09:53 +00001432// Tail calls.
1433
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001434// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001435let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1436 // Darwin versions.
1437 let Defs = [R0, R1, R2, R3, R9, R12,
1438 D0, D1, D2, D3, D4, D5, D6, D7,
1439 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1440 D27, D28, D29, D30, D31, PC],
1441 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001442 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1443 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001444
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001445 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1446 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001448 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1449 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001450 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001451
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001452 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1453 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001454 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001455
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001456 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1457 Size4Bytes, IIC_Br,
1458 []>, Requires<[IsARM, IsDarwin]>;
1459
1460 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1461 Size4Bytes, IIC_Br,
1462 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001463 }
1464
1465 // Non-Darwin versions (the difference is R9).
1466 let Defs = [R0, R1, R2, R3, R12,
1467 D0, D1, D2, D3, D4, D5, D6, D7,
1468 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1469 D27, D28, D29, D30, D31, PC],
1470 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001471 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1472 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001473
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001474 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1475 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001476
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001477 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1478 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001479 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001480
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001481 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1482 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001483 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001485 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1486 Size4Bytes, IIC_Br,
1487 []>, Requires<[IsARM, IsNotDarwin]>;
1488 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1489 Size4Bytes, IIC_Br,
1490 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 }
1492}
1493
David Goodwin1a8f36e2009-08-12 18:31:53 +00001494let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001495 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001496 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001497 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001498 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1499 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001500 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1501 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001502
Jim Grosbach2dc77682010-11-29 18:37:44 +00001503 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1504 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001505 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001506 SizeSpecial, IIC_Br,
1507 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001508 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1509 // into i12 and rs suffixed versions.
1510 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001511 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001512 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001513 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001514 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001515 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001516 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001517 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001518 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001520 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001521 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001522
Evan Chengc85e8322007-07-05 07:13:32 +00001523 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001524 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001525 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001526 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001527 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1528 bits<24> target;
1529 let Inst{23-0} = target;
1530 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001531}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001532
Johnny Chen8901e6f2011-03-31 17:53:50 +00001533// BLX (immediate) -- for disassembly only
1534def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1535 "blx\t$target", [/* pattern left blank */]>,
1536 Requires<[IsARM, HasV5T]> {
1537 let Inst{31-25} = 0b1111101;
1538 bits<25> target;
1539 let Inst{23-0} = target{24-1};
1540 let Inst{24} = target{0};
1541}
1542
Johnny Chena1e76212010-02-13 02:51:09 +00001543// Branch and Exchange Jazelle -- for disassembly only
1544def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1545 [/* For disassembly only; pattern left blank */]> {
1546 let Inst{23-20} = 0b0010;
1547 //let Inst{19-8} = 0xfff;
1548 let Inst{7-4} = 0b0010;
1549}
1550
Johnny Chen0296f3e2010-02-16 21:59:54 +00001551// Secure Monitor Call is a system instruction -- for disassembly only
1552def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1553 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001554 bits<4> opt;
1555 let Inst{23-4} = 0b01100000000000000111;
1556 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001557}
1558
Johnny Chen64dfb782010-02-16 20:04:27 +00001559// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001560let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001561def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001562 [/* For disassembly only; pattern left blank */]> {
1563 bits<24> svc;
1564 let Inst{23-0} = svc;
1565}
Johnny Chen85d5a892010-02-10 18:02:25 +00001566}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001567def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001568
Johnny Chenfb566792010-02-17 21:39:10 +00001569// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001570let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001571def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1572 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001573 [/* For disassembly only; pattern left blank */]> {
1574 let Inst{31-28} = 0b1111;
1575 let Inst{22-20} = 0b110; // W = 1
1576}
1577
Jim Grosbache6913602010-11-03 01:01:43 +00001578def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1579 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001580 [/* For disassembly only; pattern left blank */]> {
1581 let Inst{31-28} = 0b1111;
1582 let Inst{22-20} = 0b100; // W = 0
1583}
1584
Johnny Chenfb566792010-02-17 21:39:10 +00001585// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001586def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1587 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001588 [/* For disassembly only; pattern left blank */]> {
1589 let Inst{31-28} = 0b1111;
1590 let Inst{22-20} = 0b011; // W = 1
1591}
1592
Jim Grosbache6913602010-11-03 01:01:43 +00001593def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1594 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001595 [/* For disassembly only; pattern left blank */]> {
1596 let Inst{31-28} = 0b1111;
1597 let Inst{22-20} = 0b001; // W = 0
1598}
Chris Lattner39ee0362010-10-31 19:10:56 +00001599} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001600
Evan Chenga8e29892007-01-19 07:51:42 +00001601//===----------------------------------------------------------------------===//
1602// Load / store Instructions.
1603//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001604
Evan Chenga8e29892007-01-19 07:51:42 +00001605// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001606
1607
Evan Cheng7e2fe912010-10-28 06:47:08 +00001608defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001609 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001610defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001611 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001612defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001613 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001614defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001615 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001616
Evan Chengfa775d02007-03-19 07:20:03 +00001617// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001618let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1619 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001620def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001621 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1622 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001623 bits<4> Rt;
1624 bits<17> addr;
1625 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1626 let Inst{19-16} = 0b1111;
1627 let Inst{15-12} = Rt;
1628 let Inst{11-0} = addr{11-0}; // imm12
1629}
Evan Chengfa775d02007-03-19 07:20:03 +00001630
Evan Chenga8e29892007-01-19 07:51:42 +00001631// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001632def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001633 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1634 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001635
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001637def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001638 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1639 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001640
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001641def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001642 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1643 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001644
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001645let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1646 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001647// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1648// how to represent that such that tblgen is happy and we don't
1649// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001650// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001651def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1652 (ins addrmode3:$addr), LdMiscFrm,
1653 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001654 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001655}
Rafael Espindolac391d162006-10-23 20:34:27 +00001656
Evan Chenga8e29892007-01-19 07:51:42 +00001657// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001658multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001659 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1660 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001661 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1662 // {17-14} Rn
1663 // {13} 1 == Rm, 0 == imm12
1664 // {12} isAdd
1665 // {11-0} imm12/Rm
1666 bits<18> addr;
1667 let Inst{25} = addr{13};
1668 let Inst{23} = addr{12};
1669 let Inst{19-16} = addr{17-14};
1670 let Inst{11-0} = addr{11-0};
1671 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001672 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001673 (ins GPR:$Rn, am2offset:$offset),
1674 IndexModePost, LdFrm, itin,
1675 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001676 // {13} 1 == Rm, 0 == imm12
1677 // {12} isAdd
1678 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001679 bits<14> offset;
1680 bits<4> Rn;
1681 let Inst{25} = offset{13};
1682 let Inst{23} = offset{12};
1683 let Inst{19-16} = Rn;
1684 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001685 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001686}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001687
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001688let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001689defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1690defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001691}
Rafael Espindola450856d2006-12-12 00:37:38 +00001692
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001693multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1694 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1695 (ins addrmode3:$addr), IndexModePre,
1696 LdMiscFrm, itin,
1697 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1698 bits<14> addr;
1699 let Inst{23} = addr{8}; // U bit
1700 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1701 let Inst{19-16} = addr{12-9}; // Rn
1702 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1703 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1704 }
1705 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1706 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1707 LdMiscFrm, itin,
1708 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001709 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001710 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001711 let Inst{23} = offset{8}; // U bit
1712 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001713 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001714 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1715 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001716 }
1717}
Rafael Espindola4e307642006-09-08 16:59:47 +00001718
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001719let mayLoad = 1, neverHasSideEffects = 1 in {
1720defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1721defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1722defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1723let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1724defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1725} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001726
Johnny Chenadb561d2010-02-18 03:27:42 +00001727// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001728let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001729def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1730 (ins GPR:$base, am2offset:$offset), IndexModePost,
1731 LdFrm, IIC_iLoad_ru,
1732 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001733 let Inst{21} = 1; // overwrite
1734}
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001735def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1736 (ins GPR:$base, am2offset:$offset), IndexModePost,
1737 LdFrm, IIC_iLoad_bh_ru,
1738 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001739 let Inst{21} = 1; // overwrite
1740}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1742 (ins GPR:$base, am3offset:$offset), IndexModePost,
1743 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001744 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1745 let Inst{21} = 1; // overwrite
1746}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001747def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1748 (ins GPR:$base, am3offset:$offset), IndexModePost,
1749 LdMiscFrm, IIC_iLoad_bh_ru,
1750 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001751 let Inst{21} = 1; // overwrite
1752}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001753def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1754 (ins GPR:$base, am3offset:$offset), IndexModePost,
1755 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001756 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001757 let Inst{21} = 1; // overwrite
1758}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001759}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001760
Evan Chenga8e29892007-01-19 07:51:42 +00001761// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001762
1763// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001764def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001765 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1766 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001767
Evan Chenga8e29892007-01-19 07:51:42 +00001768// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001769let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1770 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001771def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001772 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001773 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001774
1775// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001776def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001777 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001778 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001779 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1780 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001781 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001782
Jim Grosbach953557f42010-11-19 21:35:06 +00001783def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001784 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001785 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001786 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1787 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001788 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001789
Jim Grosbacha1b41752010-11-19 22:06:57 +00001790def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1791 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1792 IndexModePre, StFrm, IIC_iStore_bh_ru,
1793 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1794 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1795 GPR:$Rn, am2offset:$offset))]>;
1796def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1797 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1798 IndexModePost, StFrm, IIC_iStore_bh_ru,
1799 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1800 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1801 GPR:$Rn, am2offset:$offset))]>;
1802
Jim Grosbach2dc77682010-11-29 18:37:44 +00001803def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1804 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1805 IndexModePre, StMiscFrm, IIC_iStore_ru,
1806 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1807 [(set GPR:$Rn_wb,
1808 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001809
Jim Grosbach2dc77682010-11-29 18:37:44 +00001810def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1811 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1812 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1813 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1814 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1815 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Johnny Chen39a4bb32010-02-18 22:31:18 +00001817// For disassembly only
1818def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1819 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001820 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001821 "strd", "\t$src1, $src2, [$base, $offset]!",
1822 "$base = $base_wb", []>;
1823
1824// For disassembly only
1825def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1826 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001827 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001828 "strd", "\t$src1, $src2, [$base], $offset",
1829 "$base = $base_wb", []>;
1830
Johnny Chenad4df4c2010-03-01 19:22:00 +00001831// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001832
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001833def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1834 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001835 IndexModePost, StFrm, IIC_iStore_ru,
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001836 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001837 [/* For disassembly only; pattern left blank */]> {
1838 let Inst{21} = 1; // overwrite
1839}
1840
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001841def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1842 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001843 IndexModePost, StFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001844 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001845 [/* For disassembly only; pattern left blank */]> {
1846 let Inst{21} = 1; // overwrite
1847}
1848
Johnny Chenad4df4c2010-03-01 19:22:00 +00001849def STRHT: AI3sthpo<(outs GPR:$base_wb),
1850 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001851 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001852 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1853 [/* For disassembly only; pattern left blank */]> {
1854 let Inst{21} = 1; // overwrite
1855}
1856
Evan Chenga8e29892007-01-19 07:51:42 +00001857//===----------------------------------------------------------------------===//
1858// Load / store multiple Instructions.
1859//
1860
Bill Wendling6c470b82010-11-13 09:09:38 +00001861multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1862 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001864 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1865 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001866 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001867 let Inst{24-23} = 0b01; // Increment After
1868 let Inst{21} = 0; // No writeback
1869 let Inst{20} = L_bit;
1870 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001872 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1873 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001874 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001875 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001877 let Inst{20} = L_bit;
1878 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001879 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001880 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1881 IndexModeNone, f, itin,
1882 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1883 let Inst{24-23} = 0b00; // Decrement After
1884 let Inst{21} = 0; // No writeback
1885 let Inst{20} = L_bit;
1886 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeUpd, f, itin_upd,
1890 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1891 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 let Inst{20} = L_bit;
1894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1897 IndexModeNone, f, itin,
1898 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1899 let Inst{24-23} = 0b10; // Decrement Before
1900 let Inst{21} = 0; // No writeback
1901 let Inst{20} = L_bit;
1902 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001904 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1905 IndexModeUpd, f, itin_upd,
1906 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1907 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001909 let Inst{20} = L_bit;
1910 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001911 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001912 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1913 IndexModeNone, f, itin,
1914 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1915 let Inst{24-23} = 0b11; // Increment Before
1916 let Inst{21} = 0; // No writeback
1917 let Inst{20} = L_bit;
1918 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001919 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001920 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1921 IndexModeUpd, f, itin_upd,
1922 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1923 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001924 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001925 let Inst{20} = L_bit;
1926 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001927}
Bill Wendling6c470b82010-11-13 09:09:38 +00001928
Bill Wendlingc93989a2010-11-13 11:20:05 +00001929let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001930
1931let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1932defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1933
1934let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1935defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1936
1937} // neverHasSideEffects
1938
Bob Wilson0fef5842011-01-06 19:24:32 +00001939// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001940def : MnemonicAlias<"ldm", "ldmia">;
1941def : MnemonicAlias<"stm", "stmia">;
1942
1943// FIXME: remove when we have a way to marking a MI with these properties.
1944// FIXME: Should pc be an implicit operand like PICADD, etc?
1945let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1946 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001947def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1948 reglist:$regs, variable_ops),
1949 Size4Bytes, IIC_iLoad_mBr, []>,
1950 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001951
Evan Chenga8e29892007-01-19 07:51:42 +00001952//===----------------------------------------------------------------------===//
1953// Move Instructions.
1954//
1955
Evan Chengcd799b92009-06-12 20:46:18 +00001956let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001957def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1958 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1959 bits<4> Rd;
1960 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001961
Johnny Chen04301522009-11-07 00:54:36 +00001962 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001963 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001964 let Inst{3-0} = Rm;
1965 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001966}
1967
Dale Johannesen38d5f042010-06-15 22:24:08 +00001968// A version for the smaller set of tail call registers.
1969let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001970def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001971 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1972 bits<4> Rd;
1973 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001974
Dale Johannesen38d5f042010-06-15 22:24:08 +00001975 let Inst{11-4} = 0b00000000;
1976 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001977 let Inst{3-0} = Rm;
1978 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001979}
1980
Evan Chengf40deed2010-10-27 23:41:30 +00001981def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001982 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001983 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1984 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001985 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001986 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001987 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001988 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001989 let Inst{25} = 0;
1990}
Evan Chenga2515702007-03-19 07:09:02 +00001991
Evan Chengc4af4632010-11-17 20:13:28 +00001992let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001993def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1994 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001995 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001996 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001997 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001998 let Inst{15-12} = Rd;
1999 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002000 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002001}
2002
Evan Chengc4af4632010-11-17 20:13:28 +00002003let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002004def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002005 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002006 "movw", "\t$Rd, $imm",
2007 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002008 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002009 bits<4> Rd;
2010 bits<16> imm;
2011 let Inst{15-12} = Rd;
2012 let Inst{11-0} = imm{11-0};
2013 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002014 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002015 let Inst{25} = 1;
2016}
2017
Evan Cheng53519f02011-01-21 18:55:51 +00002018def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2019 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002020
2021let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002022def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002023 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002024 "movt", "\t$Rd, $imm",
2025 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002026 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002027 lo16AllZero:$imm))]>, UnaryDP,
2028 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002029 bits<4> Rd;
2030 bits<16> imm;
2031 let Inst{15-12} = Rd;
2032 let Inst{11-0} = imm{11-0};
2033 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002034 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002035 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002036}
Evan Cheng13ab0202007-07-10 18:08:01 +00002037
Evan Cheng53519f02011-01-21 18:55:51 +00002038def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2039 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002040
2041} // Constraints
2042
Evan Cheng20956592009-10-21 08:15:52 +00002043def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2044 Requires<[IsARM, HasV6T2]>;
2045
David Goodwinca01a8d2009-09-01 18:32:09 +00002046let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002047def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002048 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2049 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
2051// These aren't really mov instructions, but we have to define them this way
2052// due to flag operands.
2053
Evan Cheng071a2792007-09-11 19:55:27 +00002054let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002055def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002056 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2057 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002058def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002059 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2060 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002061}
Evan Chenga8e29892007-01-19 07:51:42 +00002062
Evan Chenga8e29892007-01-19 07:51:42 +00002063//===----------------------------------------------------------------------===//
2064// Extend Instructions.
2065//
2066
2067// Sign extenders
2068
Evan Cheng576a3962010-09-25 00:49:35 +00002069defm SXTB : AI_ext_rrot<0b01101010,
2070 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2071defm SXTH : AI_ext_rrot<0b01101011,
2072 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002073
Evan Cheng576a3962010-09-25 00:49:35 +00002074defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002075 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002076defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002077 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002078
Johnny Chen2ec5e492010-02-22 21:50:40 +00002079// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002080defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002081
2082// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002083defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002084
2085// Zero extenders
2086
2087let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002088defm UXTB : AI_ext_rrot<0b01101110,
2089 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2090defm UXTH : AI_ext_rrot<0b01101111,
2091 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2092defm UXTB16 : AI_ext_rrot<0b01101100,
2093 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
Jim Grosbach542f6422010-07-28 23:25:44 +00002095// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2096// The transformation should probably be done as a combiner action
2097// instead so we can include a check for masking back in the upper
2098// eight bits of the source into the lower eight bits of the result.
2099//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2100// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002101def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002102 (UXTB16r_rot GPR:$Src, 8)>;
2103
Evan Cheng576a3962010-09-25 00:49:35 +00002104defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002105 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002106defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002107 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002108}
2109
Evan Chenga8e29892007-01-19 07:51:42 +00002110// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002111// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002112defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002113
Evan Chenga8e29892007-01-19 07:51:42 +00002114
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002115def SBFX : I<(outs GPR:$Rd),
2116 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002117 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002118 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002119 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002120 bits<4> Rd;
2121 bits<4> Rn;
2122 bits<5> lsb;
2123 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002124 let Inst{27-21} = 0b0111101;
2125 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002126 let Inst{20-16} = width;
2127 let Inst{15-12} = Rd;
2128 let Inst{11-7} = lsb;
2129 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002130}
2131
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002132def UBFX : I<(outs GPR:$Rd),
2133 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002134 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002135 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002136 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002137 bits<4> Rd;
2138 bits<4> Rn;
2139 bits<5> lsb;
2140 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002141 let Inst{27-21} = 0b0111111;
2142 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002143 let Inst{20-16} = width;
2144 let Inst{15-12} = Rd;
2145 let Inst{11-7} = lsb;
2146 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002147}
2148
Evan Chenga8e29892007-01-19 07:51:42 +00002149//===----------------------------------------------------------------------===//
2150// Arithmetic Instructions.
2151//
2152
Jim Grosbach26421962008-10-14 20:36:24 +00002153defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002154 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002155 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002156defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002157 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002158 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002159
Evan Chengc85e8322007-07-05 07:13:32 +00002160// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002161defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002162 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002163 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2164defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002165 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002166 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002167
Evan Cheng62674222009-06-25 23:34:10 +00002168defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002169 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002170defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002171 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002172
2173// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002174defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002175 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002176defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002177 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002178
Jim Grosbach84760882010-10-15 18:42:41 +00002179def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2180 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2181 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2182 bits<4> Rd;
2183 bits<4> Rn;
2184 bits<12> imm;
2185 let Inst{25} = 1;
2186 let Inst{15-12} = Rd;
2187 let Inst{19-16} = Rn;
2188 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002189}
Evan Cheng13ab0202007-07-10 18:08:01 +00002190
Bob Wilsoncff71782010-08-05 18:23:43 +00002191// The reg/reg form is only defined for the disassembler; for codegen it is
2192// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2194 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002195 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002196 bits<4> Rd;
2197 bits<4> Rn;
2198 bits<4> Rm;
2199 let Inst{11-4} = 0b00000000;
2200 let Inst{25} = 0;
2201 let Inst{3-0} = Rm;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002204}
2205
Jim Grosbach84760882010-10-15 18:42:41 +00002206def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2207 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2208 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<12> shift;
2212 let Inst{25} = 0;
2213 let Inst{11-0} = shift;
2214 let Inst{15-12} = Rd;
2215 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002216}
Evan Chengc85e8322007-07-05 07:13:32 +00002217
2218// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002219let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002220def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2221 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2222 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<12> imm;
2226 let Inst{25} = 1;
2227 let Inst{20} = 1;
2228 let Inst{15-12} = Rd;
2229 let Inst{19-16} = Rn;
2230 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002231}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002232def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2233 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2234 [/* For disassembly only; pattern left blank */]> {
2235 bits<4> Rd;
2236 bits<4> Rn;
2237 bits<4> Rm;
2238 let Inst{11-4} = 0b00000000;
2239 let Inst{25} = 0;
2240 let Inst{20} = 1;
2241 let Inst{3-0} = Rm;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
2244}
Jim Grosbach84760882010-10-15 18:42:41 +00002245def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2246 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2247 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<12> shift;
2251 let Inst{25} = 0;
2252 let Inst{20} = 1;
2253 let Inst{11-0} = shift;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002256}
Evan Cheng071a2792007-09-11 19:55:27 +00002257}
Evan Chengc85e8322007-07-05 07:13:32 +00002258
Evan Cheng62674222009-06-25 23:34:10 +00002259let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002260def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2261 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2262 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002263 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<12> imm;
2267 let Inst{25} = 1;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
2270 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002271}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002272// The reg/reg form is only defined for the disassembler; for codegen it is
2273// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002274def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2275 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002276 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002277 bits<4> Rd;
2278 bits<4> Rn;
2279 bits<4> Rm;
2280 let Inst{11-4} = 0b00000000;
2281 let Inst{25} = 0;
2282 let Inst{3-0} = Rm;
2283 let Inst{15-12} = Rd;
2284 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002285}
Jim Grosbach84760882010-10-15 18:42:41 +00002286def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2287 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2288 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002289 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002290 bits<4> Rd;
2291 bits<4> Rn;
2292 bits<12> shift;
2293 let Inst{25} = 0;
2294 let Inst{11-0} = shift;
2295 let Inst{15-12} = Rd;
2296 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002297}
Evan Cheng62674222009-06-25 23:34:10 +00002298}
2299
2300// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002301let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002302def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2303 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2304 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002305 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002306 bits<4> Rd;
2307 bits<4> Rn;
2308 bits<12> imm;
2309 let Inst{25} = 1;
2310 let Inst{20} = 1;
2311 let Inst{15-12} = Rd;
2312 let Inst{19-16} = Rn;
2313 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002314}
Jim Grosbach84760882010-10-15 18:42:41 +00002315def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2316 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2317 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002318 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002319 bits<4> Rd;
2320 bits<4> Rn;
2321 bits<12> shift;
2322 let Inst{25} = 0;
2323 let Inst{20} = 1;
2324 let Inst{11-0} = shift;
2325 let Inst{15-12} = Rd;
2326 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002327}
Evan Cheng071a2792007-09-11 19:55:27 +00002328}
Evan Cheng2c614c52007-06-06 10:17:05 +00002329
Evan Chenga8e29892007-01-19 07:51:42 +00002330// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002331// The assume-no-carry-in form uses the negation of the input since add/sub
2332// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2333// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2334// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002335def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2336 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002337def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2338 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2339// The with-carry-in form matches bitwise not instead of the negation.
2340// Effectively, the inverse interpretation of the carry flag already accounts
2341// for part of the negation.
2342def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2343 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002344
2345// Note: These are implemented in C++ code, because they have to generate
2346// ADD/SUBrs instructions, which use a complex pattern that a xform function
2347// cannot produce.
2348// (mul X, 2^n+1) -> (add (X << n), X)
2349// (mul X, 2^n-1) -> (rsb X, (X << n))
2350
Johnny Chen667d1272010-02-22 18:50:54 +00002351// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002352// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002353class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002354 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2355 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2356 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002357 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002358 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002359 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002360 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002361 let Inst{11-4} = op11_4;
2362 let Inst{19-16} = Rn;
2363 let Inst{15-12} = Rd;
2364 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002365}
2366
Johnny Chen667d1272010-02-22 18:50:54 +00002367// Saturating add/subtract -- for disassembly only
2368
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002369def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002370 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2371 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002372def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002373 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2374 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2375def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2376 "\t$Rd, $Rm, $Rn">;
2377def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2378 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002379
2380def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2381def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2382def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2383def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2384def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2385def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2386def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2387def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2388def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2389def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2390def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2391def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002392
2393// Signed/Unsigned add/subtract -- for disassembly only
2394
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002395def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2396def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2397def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2398def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2399def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2400def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2401def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2402def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2403def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2404def USAX : AAI<0b01100101, 0b11110101, "usax">;
2405def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2406def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002407
2408// Signed/Unsigned halving add/subtract -- for disassembly only
2409
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002410def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2411def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2412def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2413def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2414def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2415def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2416def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2417def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2418def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2419def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2420def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2421def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002422
Johnny Chenadc77332010-02-26 22:04:29 +00002423// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002424
Jim Grosbach70987fb2010-10-18 23:35:38 +00002425def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002426 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002427 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002428 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002429 bits<4> Rd;
2430 bits<4> Rn;
2431 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002432 let Inst{27-20} = 0b01111000;
2433 let Inst{15-12} = 0b1111;
2434 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002435 let Inst{19-16} = Rd;
2436 let Inst{11-8} = Rm;
2437 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002438}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002440 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002441 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002442 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002443 bits<4> Rd;
2444 bits<4> Rn;
2445 bits<4> Rm;
2446 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002447 let Inst{27-20} = 0b01111000;
2448 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449 let Inst{19-16} = Rd;
2450 let Inst{15-12} = Ra;
2451 let Inst{11-8} = Rm;
2452 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002453}
2454
2455// Signed/Unsigned saturate -- for disassembly only
2456
Jim Grosbach70987fb2010-10-18 23:35:38 +00002457def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2458 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002459 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460 bits<4> Rd;
2461 bits<5> sat_imm;
2462 bits<4> Rn;
2463 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002464 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002465 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002466 let Inst{20-16} = sat_imm;
2467 let Inst{15-12} = Rd;
2468 let Inst{11-7} = sh{7-3};
2469 let Inst{6} = sh{0};
2470 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002471}
2472
Jim Grosbach70987fb2010-10-18 23:35:38 +00002473def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2474 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002475 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476 bits<4> Rd;
2477 bits<4> sat_imm;
2478 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002479 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{11-4} = 0b11110011;
2481 let Inst{15-12} = Rd;
2482 let Inst{19-16} = sat_imm;
2483 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002484}
2485
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2487 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002488 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002489 bits<4> Rd;
2490 bits<5> sat_imm;
2491 bits<4> Rn;
2492 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002493 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002494 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002495 let Inst{15-12} = Rd;
2496 let Inst{11-7} = sh{7-3};
2497 let Inst{6} = sh{0};
2498 let Inst{20-16} = sat_imm;
2499 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002500}
2501
Jim Grosbach70987fb2010-10-18 23:35:38 +00002502def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2503 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002504 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 bits<4> Rd;
2506 bits<4> sat_imm;
2507 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002508 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002509 let Inst{11-4} = 0b11110011;
2510 let Inst{15-12} = Rd;
2511 let Inst{19-16} = sat_imm;
2512 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002513}
Evan Chenga8e29892007-01-19 07:51:42 +00002514
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002515def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2516def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002517
Evan Chenga8e29892007-01-19 07:51:42 +00002518//===----------------------------------------------------------------------===//
2519// Bitwise Instructions.
2520//
2521
Jim Grosbach26421962008-10-14 20:36:24 +00002522defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002523 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002524 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002525defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002526 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002527 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002528defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002529 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002530 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002531defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002532 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002533 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Jim Grosbach3fea191052010-10-21 22:03:21 +00002535def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002536 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002537 "bfc", "\t$Rd, $imm", "$src = $Rd",
2538 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002539 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002540 bits<4> Rd;
2541 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002542 let Inst{27-21} = 0b0111110;
2543 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002544 let Inst{15-12} = Rd;
2545 let Inst{11-7} = imm{4-0}; // lsb
2546 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002547}
2548
Johnny Chenb2503c02010-02-17 06:31:48 +00002549// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002550def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002551 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002552 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2553 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002554 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002555 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002556 bits<4> Rd;
2557 bits<4> Rn;
2558 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002559 let Inst{27-21} = 0b0111110;
2560 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002561 let Inst{15-12} = Rd;
2562 let Inst{11-7} = imm{4-0}; // lsb
2563 let Inst{20-16} = imm{9-5}; // width
2564 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002565}
2566
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002567// GNU as only supports this form of bfi (w/ 4 arguments)
2568let isAsmParserOnly = 1 in
2569def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2570 lsb_pos_imm:$lsb, width_imm:$width),
2571 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2572 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2573 []>, Requires<[IsARM, HasV6T2]> {
2574 bits<4> Rd;
2575 bits<4> Rn;
2576 bits<5> lsb;
2577 bits<5> width;
2578 let Inst{27-21} = 0b0111110;
2579 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2580 let Inst{15-12} = Rd;
2581 let Inst{11-7} = lsb;
2582 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2583 let Inst{3-0} = Rn;
2584}
2585
Jim Grosbach36860462010-10-21 22:19:32 +00002586def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2587 "mvn", "\t$Rd, $Rm",
2588 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2589 bits<4> Rd;
2590 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002591 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002592 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002593 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002594 let Inst{15-12} = Rd;
2595 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002596}
Jim Grosbach36860462010-10-21 22:19:32 +00002597def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2598 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2599 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2600 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002601 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002602 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002603 let Inst{19-16} = 0b0000;
2604 let Inst{15-12} = Rd;
2605 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002606}
Evan Chengc4af4632010-11-17 20:13:28 +00002607let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002608def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2609 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2610 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2611 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002612 bits<12> imm;
2613 let Inst{25} = 1;
2614 let Inst{19-16} = 0b0000;
2615 let Inst{15-12} = Rd;
2616 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002617}
Evan Chenga8e29892007-01-19 07:51:42 +00002618
2619def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2620 (BICri GPR:$src, so_imm_not:$imm)>;
2621
2622//===----------------------------------------------------------------------===//
2623// Multiply Instructions.
2624//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002625class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2626 string opc, string asm, list<dag> pattern>
2627 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2628 bits<4> Rd;
2629 bits<4> Rm;
2630 bits<4> Rn;
2631 let Inst{19-16} = Rd;
2632 let Inst{11-8} = Rm;
2633 let Inst{3-0} = Rn;
2634}
2635class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2636 string opc, string asm, list<dag> pattern>
2637 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2638 bits<4> RdLo;
2639 bits<4> RdHi;
2640 bits<4> Rm;
2641 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002642 let Inst{19-16} = RdHi;
2643 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002644 let Inst{11-8} = Rm;
2645 let Inst{3-0} = Rn;
2646}
Evan Chenga8e29892007-01-19 07:51:42 +00002647
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002648let isCommutable = 1 in {
2649let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002650def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2651 pred:$p, cc_out:$s),
2652 Size4Bytes, IIC_iMUL32,
2653 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2654 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002655
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002656def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2657 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002658 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2659 Requires<[IsARM, HasV6]>;
2660}
Evan Chenga8e29892007-01-19 07:51:42 +00002661
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002662let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002663def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2664 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002665 Size4Bytes, IIC_iMAC32,
2666 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002667 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002668 bits<4> Ra;
2669 let Inst{15-12} = Ra;
2670}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002671def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2672 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002673 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2674 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002675 bits<4> Ra;
2676 let Inst{15-12} = Ra;
2677}
Evan Chenga8e29892007-01-19 07:51:42 +00002678
Jim Grosbach65711012010-11-19 22:22:37 +00002679def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2680 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2681 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002682 Requires<[IsARM, HasV6T2]> {
2683 bits<4> Rd;
2684 bits<4> Rm;
2685 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002686 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002688 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689 let Inst{11-8} = Rm;
2690 let Inst{3-0} = Rn;
2691}
Evan Chengedcbada2009-07-06 22:05:45 +00002692
Evan Chenga8e29892007-01-19 07:51:42 +00002693// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002694
Evan Chengcd799b92009-06-12 20:46:18 +00002695let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002696let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002697let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002698def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002699 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002700 Size4Bytes, IIC_iMUL64, []>,
2701 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002702
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002703def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2704 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2705 Size4Bytes, IIC_iMUL64, []>,
2706 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707}
2708
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002709def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2710 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002711 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2712 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002713
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2715 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2717 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002718}
Evan Chenga8e29892007-01-19 07:51:42 +00002719
2720// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002721let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002722def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002723 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002724 Size4Bytes, IIC_iMAC64, []>,
2725 Requires<[IsARM, NoV6]>;
2726def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002727 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002728 Size4Bytes, IIC_iMAC64, []>,
2729 Requires<[IsARM, NoV6]>;
2730def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002731 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002732 Size4Bytes, IIC_iMAC64, []>,
2733 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002734
2735}
2736
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002737def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2738 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002739 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2740 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002741def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2742 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002743 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2744 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002745
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002746def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2747 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2748 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2749 Requires<[IsARM, HasV6]> {
2750 bits<4> RdLo;
2751 bits<4> RdHi;
2752 bits<4> Rm;
2753 bits<4> Rn;
2754 let Inst{19-16} = RdLo;
2755 let Inst{15-12} = RdHi;
2756 let Inst{11-8} = Rm;
2757 let Inst{3-0} = Rn;
2758}
Evan Chengcd799b92009-06-12 20:46:18 +00002759} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002760
2761// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002762def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2763 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2764 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002765 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002766 let Inst{15-12} = 0b1111;
2767}
Evan Cheng13ab0202007-07-10 18:08:01 +00002768
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002769def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2770 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002771 [/* For disassembly only; pattern left blank */]>,
2772 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002773 let Inst{15-12} = 0b1111;
2774}
2775
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002776def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2777 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2778 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2779 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2780 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002781
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002782def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2783 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2784 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002785 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002786 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002787
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002788def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2789 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2790 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2791 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2792 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002793
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002794def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2795 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2796 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002797 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002798 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002799
Raul Herbster37fb5b12007-08-30 23:25:47 +00002800multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002801 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2802 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2803 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2804 (sext_inreg GPR:$Rm, i16)))]>,
2805 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002806
Jim Grosbach3870b752010-10-22 18:35:16 +00002807 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2808 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2809 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2810 (sra GPR:$Rm, (i32 16))))]>,
2811 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002812
Jim Grosbach3870b752010-10-22 18:35:16 +00002813 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2814 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2815 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2816 (sext_inreg GPR:$Rm, i16)))]>,
2817 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002818
Jim Grosbach3870b752010-10-22 18:35:16 +00002819 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2820 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2821 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2822 (sra GPR:$Rm, (i32 16))))]>,
2823 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002824
Jim Grosbach3870b752010-10-22 18:35:16 +00002825 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2826 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2827 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2828 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2829 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002830
Jim Grosbach3870b752010-10-22 18:35:16 +00002831 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2832 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2833 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2834 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2835 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002836}
2837
Raul Herbster37fb5b12007-08-30 23:25:47 +00002838
2839multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002840 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002841 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2842 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2843 [(set GPR:$Rd, (add GPR:$Ra,
2844 (opnode (sext_inreg GPR:$Rn, i16),
2845 (sext_inreg GPR:$Rm, i16))))]>,
2846 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002847
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002848 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002849 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2850 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2851 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2852 (sra GPR:$Rm, (i32 16)))))]>,
2853 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002854
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002855 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002856 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2857 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2858 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2859 (sext_inreg GPR:$Rm, i16))))]>,
2860 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002861
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002862 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2864 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2865 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2866 (sra GPR:$Rm, (i32 16)))))]>,
2867 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002868
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002869 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002870 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2871 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2872 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2873 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2874 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002875
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002876 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2878 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2879 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2880 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2881 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002882}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002883
Raul Herbster37fb5b12007-08-30 23:25:47 +00002884defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2885defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002886
Johnny Chen83498e52010-02-12 21:59:23 +00002887// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002888def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2889 (ins GPR:$Rn, GPR:$Rm),
2890 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002891 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002892 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002893
Jim Grosbach3870b752010-10-22 18:35:16 +00002894def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2895 (ins GPR:$Rn, GPR:$Rm),
2896 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002897 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002898 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002899
Jim Grosbach3870b752010-10-22 18:35:16 +00002900def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2901 (ins GPR:$Rn, GPR:$Rm),
2902 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002903 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002904 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002905
Jim Grosbach3870b752010-10-22 18:35:16 +00002906def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2907 (ins GPR:$Rn, GPR:$Rm),
2908 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002909 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002910 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002911
Johnny Chen667d1272010-02-22 18:50:54 +00002912// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002913class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2914 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002915 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002916 bits<4> Rn;
2917 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002918 let Inst{4} = 1;
2919 let Inst{5} = swap;
2920 let Inst{6} = sub;
2921 let Inst{7} = 0;
2922 let Inst{21-20} = 0b00;
2923 let Inst{22} = long;
2924 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002925 let Inst{11-8} = Rm;
2926 let Inst{3-0} = Rn;
2927}
2928class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2929 InstrItinClass itin, string opc, string asm>
2930 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2931 bits<4> Rd;
2932 let Inst{15-12} = 0b1111;
2933 let Inst{19-16} = Rd;
2934}
2935class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2936 InstrItinClass itin, string opc, string asm>
2937 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2938 bits<4> Ra;
2939 let Inst{15-12} = Ra;
2940}
2941class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2942 InstrItinClass itin, string opc, string asm>
2943 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2944 bits<4> RdLo;
2945 bits<4> RdHi;
2946 let Inst{19-16} = RdHi;
2947 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002948}
2949
2950multiclass AI_smld<bit sub, string opc> {
2951
Jim Grosbach385e1362010-10-22 19:15:30 +00002952 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2953 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002954
Jim Grosbach385e1362010-10-22 19:15:30 +00002955 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2956 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002957
Jim Grosbach385e1362010-10-22 19:15:30 +00002958 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2959 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2960 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002961
Jim Grosbach385e1362010-10-22 19:15:30 +00002962 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2963 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2964 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002965
2966}
2967
2968defm SMLA : AI_smld<0, "smla">;
2969defm SMLS : AI_smld<1, "smls">;
2970
Johnny Chen2ec5e492010-02-22 21:50:40 +00002971multiclass AI_sdml<bit sub, string opc> {
2972
Jim Grosbach385e1362010-10-22 19:15:30 +00002973 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2974 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2975 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2976 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002977}
2978
2979defm SMUA : AI_sdml<0, "smua">;
2980defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002981
Evan Chenga8e29892007-01-19 07:51:42 +00002982//===----------------------------------------------------------------------===//
2983// Misc. Arithmetic Instructions.
2984//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002985
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002986def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2987 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2988 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002989
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002990def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2991 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2992 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2993 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002994
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002995def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2996 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2997 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002998
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002999def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3000 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3001 [(set GPR:$Rd,
3002 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3003 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3004 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3005 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3006 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003007
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003008def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3009 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3010 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003011 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003012 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003013 (shl GPR:$Rm, (i32 8))), i16))]>,
3014 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003015
Evan Cheng3f30af32011-03-18 21:52:42 +00003016def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3017 (shl GPR:$Rm, (i32 8))), i16),
3018 (REVSH GPR:$Rm)>;
3019
3020// Need the AddedComplexity or else MOVs + REV would be chosen.
3021let AddedComplexity = 5 in
3022def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3023
Bob Wilsonf955f292010-08-17 17:23:19 +00003024def lsl_shift_imm : SDNodeXForm<imm, [{
3025 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3026 return CurDAG->getTargetConstant(Sh, MVT::i32);
3027}]>;
3028
3029def lsl_amt : PatLeaf<(i32 imm), [{
3030 return (N->getZExtValue() < 32);
3031}], lsl_shift_imm>;
3032
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003033def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3034 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3035 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3036 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3037 (and (shl GPR:$Rm, lsl_amt:$sh),
3038 0xFFFF0000)))]>,
3039 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003040
Evan Chenga8e29892007-01-19 07:51:42 +00003041// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003042def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3043 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3044def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3045 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003046
Bob Wilsonf955f292010-08-17 17:23:19 +00003047def asr_shift_imm : SDNodeXForm<imm, [{
3048 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3049 return CurDAG->getTargetConstant(Sh, MVT::i32);
3050}]>;
3051
3052def asr_amt : PatLeaf<(i32 imm), [{
3053 return (N->getZExtValue() <= 32);
3054}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003055
Bob Wilsondc66eda2010-08-16 22:26:55 +00003056// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3057// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003058def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3059 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3060 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3061 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3062 (and (sra GPR:$Rm, asr_amt:$sh),
3063 0xFFFF)))]>,
3064 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003065
Evan Chenga8e29892007-01-19 07:51:42 +00003066// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3067// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003068def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003069 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003070def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003071 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3072 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003073
Evan Chenga8e29892007-01-19 07:51:42 +00003074//===----------------------------------------------------------------------===//
3075// Comparison Instructions...
3076//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003077
Jim Grosbach26421962008-10-14 20:36:24 +00003078defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003079 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003080 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003081
Jim Grosbach97a884d2010-12-07 20:41:06 +00003082// ARMcmpZ can re-use the above instruction definitions.
3083def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3084 (CMPri GPR:$src, so_imm:$imm)>;
3085def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3086 (CMPrr GPR:$src, GPR:$rhs)>;
3087def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3088 (CMPrs GPR:$src, so_reg:$rhs)>;
3089
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003090// FIXME: We have to be careful when using the CMN instruction and comparison
3091// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003092// results:
3093//
3094// rsbs r1, r1, 0
3095// cmp r0, r1
3096// mov r0, #0
3097// it ls
3098// mov r0, #1
3099//
3100// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003101//
Bill Wendling6165e872010-08-26 18:33:51 +00003102// cmn r0, r1
3103// mov r0, #0
3104// it ls
3105// mov r0, #1
3106//
3107// However, the CMN gives the *opposite* result when r1 is 0. This is because
3108// the carry flag is set in the CMP case but not in the CMN case. In short, the
3109// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3110// value of r0 and the carry bit (because the "carry bit" parameter to
3111// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3112// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3113// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3114// parameter to AddWithCarry is defined as 0).
3115//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003116// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003117//
3118// x = 0
3119// ~x = 0xFFFF FFFF
3120// ~x + 1 = 0x1 0000 0000
3121// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3122//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003123// Therefore, we should disable CMN when comparing against zero, until we can
3124// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3125// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003126//
3127// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3128//
3129// This is related to <rdar://problem/7569620>.
3130//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003131//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3132// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003133
Evan Chenga8e29892007-01-19 07:51:42 +00003134// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003135defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003136 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003137 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003138defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003139 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003140 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003141
David Goodwinc0309b42009-06-29 15:33:01 +00003142defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003143 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003144 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003145
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003146//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3147// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003148
David Goodwinc0309b42009-06-29 15:33:01 +00003149def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003150 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003151
Evan Cheng218977b2010-07-13 19:27:42 +00003152// Pseudo i64 compares for some floating point compares.
3153let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3154 Defs = [CPSR] in {
3155def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003156 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003157 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003158 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3159
3160def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003162 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3163} // usesCustomInserter
3164
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003165
Evan Chenga8e29892007-01-19 07:51:42 +00003166// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003167// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003168// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003169let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003170def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3171 Size4Bytes, IIC_iCMOVr,
3172 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3173 RegConstraint<"$false = $Rd">;
3174def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3175 (ins GPR:$false, so_reg:$shift, pred:$p),
3176 Size4Bytes, IIC_iCMOVsr,
3177 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3178 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003179
Evan Chengc4af4632010-11-17 20:13:28 +00003180let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003181def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3182 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3183 Size4Bytes, IIC_iMOVi,
3184 []>,
3185 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003186
Evan Chengc4af4632010-11-17 20:13:28 +00003187let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003188def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3189 (ins GPR:$false, so_imm:$imm, pred:$p),
3190 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003191 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003192 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003193
Evan Cheng63f35442010-11-13 02:25:14 +00003194// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003195let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003196def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3197 (ins GPR:$false, i32imm:$src, pred:$p),
3198 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003199
Evan Chengc4af4632010-11-17 20:13:28 +00003200let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003201def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3202 (ins GPR:$false, so_imm:$imm, pred:$p),
3203 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003204 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003205 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003206} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003207
Jim Grosbach3728e962009-12-10 00:11:09 +00003208//===----------------------------------------------------------------------===//
3209// Atomic operations intrinsics
3210//
3211
Bob Wilsonf74a4292010-10-30 00:54:37 +00003212def memb_opt : Operand<i32> {
3213 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003214 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003215}
Jim Grosbach3728e962009-12-10 00:11:09 +00003216
Bob Wilsonf74a4292010-10-30 00:54:37 +00003217// memory barriers protect the atomic sequences
3218let hasSideEffects = 1 in {
3219def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3220 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3221 Requires<[IsARM, HasDB]> {
3222 bits<4> opt;
3223 let Inst{31-4} = 0xf57ff05;
3224 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003225}
Jim Grosbach3728e962009-12-10 00:11:09 +00003226}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003227
Bob Wilsonf74a4292010-10-30 00:54:37 +00003228def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3229 "dsb", "\t$opt",
3230 [/* For disassembly only; pattern left blank */]>,
3231 Requires<[IsARM, HasDB]> {
3232 bits<4> opt;
3233 let Inst{31-4} = 0xf57ff04;
3234 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003235}
3236
Johnny Chenfd6037d2010-02-18 00:19:08 +00003237// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003238def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3239 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003240 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003241 let Inst{3-0} = 0b1111;
3242}
3243
Jim Grosbach66869102009-12-11 18:52:41 +00003244let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003245 let Uses = [CPSR] in {
3246 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3249 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3300
3301 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3304 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3307 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3310
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3314 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3317 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003319 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3320}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003321}
3322
3323let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003324def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3325 "ldrexb", "\t$Rt, $addr", []>;
3326def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3327 "ldrexh", "\t$Rt, $addr", []>;
3328def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3329 "ldrex", "\t$Rt, $addr", []>;
3330def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3331 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332}
3333
Jim Grosbach86875a22010-10-29 19:58:57 +00003334let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003335def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3336 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3337def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3338 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3339def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3340 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003341def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003342 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3343 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003344}
3345
Johnny Chenb9436272010-02-17 22:37:58 +00003346// Clear-Exclusive is for disassembly only.
3347def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3348 [/* For disassembly only; pattern left blank */]>,
3349 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003350 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003351}
3352
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003353// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3354let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003355def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3356 [/* For disassembly only; pattern left blank */]>;
3357def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3358 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003359}
3360
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003361//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003362// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003363//
3364
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003365def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3366 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3367 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3368 [/* For disassembly only; pattern left blank */]> {
3369 bits<4> opc1;
3370 bits<4> CRn;
3371 bits<4> CRd;
3372 bits<4> cop;
3373 bits<3> opc2;
3374 bits<4> CRm;
3375
3376 let Inst{3-0} = CRm;
3377 let Inst{4} = 0;
3378 let Inst{7-5} = opc2;
3379 let Inst{11-8} = cop;
3380 let Inst{15-12} = CRd;
3381 let Inst{19-16} = CRn;
3382 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003383}
3384
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003385def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3386 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3387 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003388 [/* For disassembly only; pattern left blank */]> {
3389 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003390 bits<4> opc1;
3391 bits<4> CRn;
3392 bits<4> CRd;
3393 bits<4> cop;
3394 bits<3> opc2;
3395 bits<4> CRm;
3396
3397 let Inst{3-0} = CRm;
3398 let Inst{4} = 0;
3399 let Inst{7-5} = opc2;
3400 let Inst{11-8} = cop;
3401 let Inst{15-12} = CRd;
3402 let Inst{19-16} = CRn;
3403 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003404}
3405
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003406class ACI<dag oops, dag iops, string opc, string asm>
3407 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
Johnny Chen64dfb782010-02-16 20:04:27 +00003408 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3409 let Inst{27-25} = 0b110;
3410}
3411
3412multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3413
3414 def _OFFSET : ACI<(outs),
3415 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3416 opc, "\tp$cop, cr$CRd, $addr"> {
3417 let Inst{31-28} = op31_28;
3418 let Inst{24} = 1; // P = 1
3419 let Inst{21} = 0; // W = 0
3420 let Inst{22} = 0; // D = 0
3421 let Inst{20} = load;
3422 }
3423
3424 def _PRE : ACI<(outs),
3425 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003426 opc, "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003427 let Inst{31-28} = op31_28;
3428 let Inst{24} = 1; // P = 1
3429 let Inst{21} = 1; // W = 1
3430 let Inst{22} = 0; // D = 0
3431 let Inst{20} = load;
3432 }
3433
3434 def _POST : ACI<(outs),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003435 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3436 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003437 let Inst{31-28} = op31_28;
3438 let Inst{24} = 0; // P = 0
3439 let Inst{21} = 1; // W = 1
3440 let Inst{22} = 0; // D = 0
3441 let Inst{20} = load;
3442 }
3443
3444 def _OPTION : ACI<(outs),
Johnny Chen9eda5692011-03-29 19:49:38 +00003445 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3446 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003447 let Inst{31-28} = op31_28;
3448 let Inst{24} = 0; // P = 0
3449 let Inst{23} = 1; // U = 1
3450 let Inst{21} = 0; // W = 0
3451 let Inst{22} = 0; // D = 0
3452 let Inst{20} = load;
3453 }
3454
3455 def L_OFFSET : ACI<(outs),
3456 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003457 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003458 let Inst{31-28} = op31_28;
3459 let Inst{24} = 1; // P = 1
3460 let Inst{21} = 0; // W = 0
3461 let Inst{22} = 1; // D = 1
3462 let Inst{20} = load;
3463 }
3464
3465 def L_PRE : ACI<(outs),
3466 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003467 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003468 let Inst{31-28} = op31_28;
3469 let Inst{24} = 1; // P = 1
3470 let Inst{21} = 1; // W = 1
3471 let Inst{22} = 1; // D = 1
3472 let Inst{20} = load;
3473 }
3474
3475 def L_POST : ACI<(outs),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003476 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3477 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003478 let Inst{31-28} = op31_28;
3479 let Inst{24} = 0; // P = 0
3480 let Inst{21} = 1; // W = 1
3481 let Inst{22} = 1; // D = 1
3482 let Inst{20} = load;
3483 }
3484
3485 def L_OPTION : ACI<(outs),
3486 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen9eda5692011-03-29 19:49:38 +00003487 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003488 let Inst{31-28} = op31_28;
3489 let Inst{24} = 0; // P = 0
3490 let Inst{23} = 1; // U = 1
3491 let Inst{21} = 0; // W = 0
3492 let Inst{22} = 1; // D = 1
3493 let Inst{20} = load;
3494 }
3495}
3496
3497defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3498defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3499defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3500defm STC2 : LdStCop<0b1111, 0, "stc2">;
3501
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003502//===----------------------------------------------------------------------===//
3503// Move between coprocessor and ARM core register -- for disassembly only
3504//
3505
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003506class MovRCopro<string opc, bit direction, dag oops, dag iops>
3507 : ABI<0b1110, oops, iops, NoItinerary, opc,
3508 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003509 [/* For disassembly only; pattern left blank */]> {
3510 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003511 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003512
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003513 bits<4> Rt;
3514 bits<4> cop;
3515 bits<3> opc1;
3516 bits<3> opc2;
3517 bits<4> CRm;
3518 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003519
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003520 let Inst{15-12} = Rt;
3521 let Inst{11-8} = cop;
3522 let Inst{23-21} = opc1;
3523 let Inst{7-5} = opc2;
3524 let Inst{3-0} = CRm;
3525 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003526}
3527
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003528def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3529 (outs), (ins p_imm:$cop, i32imm:$opc1,
3530 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3531 i32imm:$opc2)>;
3532def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3533 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3534 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003535
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003536class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3537 : ABXI<0b1110, oops, iops, NoItinerary,
3538 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003539 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003540 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003541 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003542 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003543
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003544 bits<4> Rt;
3545 bits<4> cop;
3546 bits<3> opc1;
3547 bits<3> opc2;
3548 bits<4> CRm;
3549 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003550
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003551 let Inst{15-12} = Rt;
3552 let Inst{11-8} = cop;
3553 let Inst{23-21} = opc1;
3554 let Inst{7-5} = opc2;
3555 let Inst{3-0} = CRm;
3556 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003557}
3558
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003559def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3560 (outs), (ins p_imm:$cop, i32imm:$opc1,
3561 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3562 i32imm:$opc2)>;
3563def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3564 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3565 c_imm:$CRn, c_imm:$CRm,
3566 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567
3568class MovRRCopro<string opc, bit direction>
3569 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3570 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3571 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3572 [/* For disassembly only; pattern left blank */]> {
3573 let Inst{23-21} = 0b010;
3574 let Inst{20} = direction;
3575
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003576 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003577 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003578 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003579 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003580 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003581
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003582 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003583 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003584 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003585 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003586 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003587}
3588
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003589def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3590def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3591
3592class MovRRCopro2<string opc, bit direction>
3593 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3594 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3595 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3596 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003597 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003598 let Inst{23-21} = 0b010;
3599 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003600
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003601 bits<4> Rt;
3602 bits<4> Rt2;
3603 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003604 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003605 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003606
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003607 let Inst{15-12} = Rt;
3608 let Inst{19-16} = Rt2;
3609 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003610 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003611 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003612}
3613
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003614def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3615def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003616
Johnny Chenb98e1602010-02-12 18:55:33 +00003617//===----------------------------------------------------------------------===//
3618// Move between special register and ARM core register -- for disassembly only
3619//
3620
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003621// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003622def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003623 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003624 bits<4> Rd;
3625 let Inst{23-16} = 0b00001111;
3626 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003627 let Inst{7-4} = 0b0000;
3628}
3629
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003630def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003631 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003632 bits<4> Rd;
3633 let Inst{23-16} = 0b01001111;
3634 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003635 let Inst{7-4} = 0b0000;
3636}
3637
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003638// Move from ARM core register to Special Register
3639//
3640// No need to have both system and application versions, the encodings are the
3641// same and the assembly parser has no way to distinguish between them. The mask
3642// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3643// the mask with the fields to be accessed in the special register.
3644def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3645 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003646 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003647 bits<5> mask;
3648 bits<4> Rn;
3649
3650 let Inst{23} = 0;
3651 let Inst{22} = mask{4}; // R bit
3652 let Inst{21-20} = 0b10;
3653 let Inst{19-16} = mask{3-0};
3654 let Inst{15-12} = 0b1111;
3655 let Inst{11-4} = 0b00000000;
3656 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003657}
3658
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003659def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3660 "msr", "\t$mask, $a",
3661 [/* For disassembly only; pattern left blank */]> {
3662 bits<5> mask;
3663 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003664
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003665 let Inst{23} = 0;
3666 let Inst{22} = mask{4}; // R bit
3667 let Inst{21-20} = 0b10;
3668 let Inst{19-16} = mask{3-0};
3669 let Inst{15-12} = 0b1111;
3670 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003671}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003672
3673//===----------------------------------------------------------------------===//
3674// TLS Instructions
3675//
3676
3677// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003678// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003679// complete with fixup for the aeabi_read_tp function.
3680let isCall = 1,
3681 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3682 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3683 [(set R0, ARMthread_pointer)]>;
3684}
3685
3686//===----------------------------------------------------------------------===//
3687// SJLJ Exception handling intrinsics
3688// eh_sjlj_setjmp() is an instruction sequence to store the return
3689// address and save #0 in R0 for the non-longjmp case.
3690// Since by its nature we may be coming from some other function to get
3691// here, and we're using the stack frame for the containing function to
3692// save/restore registers, we can't keep anything live in regs across
3693// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3694// when we get here from a longjmp(). We force everthing out of registers
3695// except for our own input by listing the relevant registers in Defs. By
3696// doing so, we also cause the prologue/epilogue code to actively preserve
3697// all of the callee-saved resgisters, which is exactly what we want.
3698// A constant value is passed in $val, and we use the location as a scratch.
3699//
3700// These are pseudo-instructions and are lowered to individual MC-insts, so
3701// no encoding information is necessary.
3702let Defs =
3703 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3704 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3705 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3706 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3707 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3708 NoItinerary,
3709 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3710 Requires<[IsARM, HasVFP2]>;
3711}
3712
3713let Defs =
3714 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3715 hasSideEffects = 1, isBarrier = 1 in {
3716 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3717 NoItinerary,
3718 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3719 Requires<[IsARM, NoVFP]>;
3720}
3721
3722// FIXME: Non-Darwin version(s)
3723let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3724 Defs = [ R7, LR, SP ] in {
3725def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3726 NoItinerary,
3727 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3728 Requires<[IsARM, IsDarwin]>;
3729}
3730
3731// eh.sjlj.dispatchsetup pseudo-instruction.
3732// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3733// handled when the pseudo is expanded (which happens before any passes
3734// that need the instruction size).
3735let isBarrier = 1, hasSideEffects = 1 in
3736def Int_eh_sjlj_dispatchsetup :
3737 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3738 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3739 Requires<[IsDarwin]>;
3740
3741//===----------------------------------------------------------------------===//
3742// Non-Instruction Patterns
3743//
3744
3745// Large immediate handling.
3746
3747// 32-bit immediate using two piece so_imms or movw + movt.
3748// This is a single pseudo instruction, the benefit is that it can be remat'd
3749// as a single unit instead of having to handle reg inputs.
3750// FIXME: Remove this when we can do generalized remat.
3751let isReMaterializable = 1, isMoveImm = 1 in
3752def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3753 [(set GPR:$dst, (arm_i32imm:$src))]>,
3754 Requires<[IsARM]>;
3755
3756// Pseudo instruction that combines movw + movt + add pc (if PIC).
3757// It also makes it possible to rematerialize the instructions.
3758// FIXME: Remove this when we can do generalized remat and when machine licm
3759// can properly the instructions.
3760let isReMaterializable = 1 in {
3761def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3762 IIC_iMOVix2addpc,
3763 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3764 Requires<[IsARM, UseMovt]>;
3765
3766def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3767 IIC_iMOVix2,
3768 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3769 Requires<[IsARM, UseMovt]>;
3770
3771let AddedComplexity = 10 in
3772def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3773 IIC_iMOVix2ld,
3774 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3775 Requires<[IsARM, UseMovt]>;
3776} // isReMaterializable
3777
3778// ConstantPool, GlobalAddress, and JumpTable
3779def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3780 Requires<[IsARM, DontUseMovt]>;
3781def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3782def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3783 Requires<[IsARM, UseMovt]>;
3784def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3785 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3786
3787// TODO: add,sub,and, 3-instr forms?
3788
3789// Tail calls
3790def : ARMPat<(ARMtcret tcGPR:$dst),
3791 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3792
3793def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3794 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3795
3796def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3797 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3798
3799def : ARMPat<(ARMtcret tcGPR:$dst),
3800 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3801
3802def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3803 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3804
3805def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3806 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3807
3808// Direct calls
3809def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3810 Requires<[IsARM, IsNotDarwin]>;
3811def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3812 Requires<[IsARM, IsDarwin]>;
3813
3814// zextload i1 -> zextload i8
3815def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3816def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3817
3818// extload -> zextload
3819def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3820def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3821def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3822def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3823
3824def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3825
3826def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3827def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3828
3829// smul* and smla*
3830def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3831 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3832 (SMULBB GPR:$a, GPR:$b)>;
3833def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3834 (SMULBB GPR:$a, GPR:$b)>;
3835def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3836 (sra GPR:$b, (i32 16))),
3837 (SMULBT GPR:$a, GPR:$b)>;
3838def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3839 (SMULBT GPR:$a, GPR:$b)>;
3840def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3841 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3842 (SMULTB GPR:$a, GPR:$b)>;
3843def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3844 (SMULTB GPR:$a, GPR:$b)>;
3845def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3846 (i32 16)),
3847 (SMULWB GPR:$a, GPR:$b)>;
3848def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3849 (SMULWB GPR:$a, GPR:$b)>;
3850
3851def : ARMV5TEPat<(add GPR:$acc,
3852 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3853 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3854 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3855def : ARMV5TEPat<(add GPR:$acc,
3856 (mul sext_16_node:$a, sext_16_node:$b)),
3857 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3858def : ARMV5TEPat<(add GPR:$acc,
3859 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3860 (sra GPR:$b, (i32 16)))),
3861 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3864 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3865def : ARMV5TEPat<(add GPR:$acc,
3866 (mul (sra GPR:$a, (i32 16)),
3867 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3868 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3869def : ARMV5TEPat<(add GPR:$acc,
3870 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3871 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3872def : ARMV5TEPat<(add GPR:$acc,
3873 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3874 (i32 16))),
3875 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3876def : ARMV5TEPat<(add GPR:$acc,
3877 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3878 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3879
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003880
3881// Pre-v7 uses MCR for synchronization barriers.
3882def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3883 Requires<[IsARM, HasV6]>;
3884
3885
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003886//===----------------------------------------------------------------------===//
3887// Thumb Support
3888//
3889
3890include "ARMInstrThumb.td"
3891
3892//===----------------------------------------------------------------------===//
3893// Thumb2 Support
3894//
3895
3896include "ARMInstrThumb2.td"
3897
3898//===----------------------------------------------------------------------===//
3899// Floating Point Support
3900//
3901
3902include "ARMInstrVFP.td"
3903
3904//===----------------------------------------------------------------------===//
3905// Advanced SIMD (NEON) Support
3906//
3907
3908include "ARMInstrNEON.td"
3909