blob: d1ded33384973332483329d33cadd9d6f2e047d6 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 if (Copy->getOpcode() != ISD::CopyToReg &&
1589 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591
Chad Rosier74bab7f2012-03-02 02:50:46 +00001592 // If anything is glued to the copy, then we can't safely perform a tail call.
1593 if (Copy->getOpcode() == ISD::CopyToReg &&
1594 Copy->getNumOperands() == 4)
1595 return false;
1596
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001599 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (UI->getOpcode() != X86ISD::RET_FLAG)
1601 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001602 HasRet = true;
1603 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604
Evan Cheng1bf891a2010-12-01 22:59:46 +00001605 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606}
1607
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001608EVT
1609X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001610 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001611 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001612 // TODO: Is this also valid on 32-bit?
1613 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001614 ReturnMVT = MVT::i8;
1615 else
1616 ReturnMVT = MVT::i32;
1617
1618 EVT MinVT = getRegisterType(Context, ReturnMVT);
1619 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001620}
1621
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622/// LowerCallResult - Lower the result values of a call into the
1623/// appropriate copies out of appropriate physical registers.
1624///
1625SDValue
1626X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001627 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 const SmallVectorImpl<ISD::InputArg> &Ins,
1629 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001630 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001631
Chris Lattnere32bbf62007-02-28 07:09:55 +00001632 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001633 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001635 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1636 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Chris Lattner3085e152007-02-25 08:59:22 +00001639 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001641 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001642 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001643
Torok Edwin3f142c32009-02-01 18:15:56 +00001644 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001646 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001647 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 }
1649
Evan Cheng79fb3b42009-02-20 20:43:02 +00001650 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001651
1652 // If this is a call to a function that returns an fp value on the floating
1653 // point stack, we must guarantee the the value is popped from the stack, so
1654 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656 // instead.
1657 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1658 // If we prefer to use the value in xmm registers, copy it out as f80 and
1659 // use a truncate to move it from fp stack reg to xmm reg.
1660 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001661 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001662 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1663 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 Val = Chain.getValue(0);
1665
1666 // Round the f80 to the right size, which also moves it to the appropriate
1667 // xmm register.
1668 if (CopyVT != VA.getValVT())
1669 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1670 // This truncation won't change the value.
1671 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001672 } else {
1673 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1674 CopyVT, InFlag).getValue(1);
1675 Val = Chain.getValue(0);
1676 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001677 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001679 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001680
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001682}
1683
1684
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001685//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001686// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001688// StdCall calling convention seems to be standard for many Windows' API
1689// routines and around. It differs from C calling convention just a little:
1690// callee should clean up the stack, not caller. Symbols should be also
1691// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001692// For info on fast calling convention see Fast Calling Convention (tail call)
1693// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001696/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1698 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001702}
1703
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001704/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001705/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706static bool
1707ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1708 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001710
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001712}
1713
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001714/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1715/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001716/// the specific parameter attribute. The copy will be passed as a byval
1717/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001718static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001719CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001720 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1721 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001722 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001723
Dale Johannesendd64c412009-02-04 00:33:20 +00001724 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001725 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001726 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001727}
1728
Chris Lattner29689432010-03-11 00:22:57 +00001729/// IsTailCallConvention - Return true if the calling convention is one that
1730/// supports tail call optimization.
1731static bool IsTailCallConvention(CallingConv::ID CC) {
1732 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1733}
1734
Evan Cheng485fafc2011-03-21 01:19:09 +00001735bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001736 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001737 return false;
1738
1739 CallSite CS(CI);
1740 CallingConv::ID CalleeCC = CS.getCallingConv();
1741 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1742 return false;
1743
1744 return true;
1745}
1746
Evan Cheng0c439eb2010-01-27 00:07:07 +00001747/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1748/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001749static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1750 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001751 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001752}
1753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754SDValue
1755X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001756 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 const SmallVectorImpl<ISD::InputArg> &Ins,
1758 DebugLoc dl, SelectionDAG &DAG,
1759 const CCValAssign &VA,
1760 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001761 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001762 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001764 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1765 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001766 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001767 EVT ValVT;
1768
1769 // If value is passed by pointer we have address passed instead of the value
1770 // itself.
1771 if (VA.getLocInfo() == CCValAssign::Indirect)
1772 ValVT = VA.getLocVT();
1773 else
1774 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001775
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001776 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001778 // In case of tail call optimization mark all arguments mutable. Since they
1779 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001780 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001781 unsigned Bytes = Flags.getByValSize();
1782 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1783 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001784 return DAG.getFrameIndex(FI, getPointerTy());
1785 } else {
1786 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001787 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001788 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1789 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001790 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001791 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001793}
1794
Dan Gohman475871a2008-07-27 21:46:04 +00001795SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001797 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 bool isVarArg,
1799 const SmallVectorImpl<ISD::InputArg> &Ins,
1800 DebugLoc dl,
1801 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001802 SmallVectorImpl<SDValue> &InVals)
1803 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001804 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001805 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001806
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 const Function* Fn = MF.getFunction();
1808 if (Fn->hasExternalLinkage() &&
1809 Subtarget->isTargetCygMing() &&
1810 Fn->getName() == "main")
1811 FuncInfo->setForceFramePointer(true);
1812
Evan Cheng1bc78042006-04-26 01:20:17 +00001813 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001815 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001816 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817
Chris Lattner29689432010-03-11 00:22:57 +00001818 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1819 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001820
Chris Lattner638402b2007-02-28 07:00:42 +00001821 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001823 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001825
1826 // Allocate shadow area for Win64
1827 if (IsWin64) {
1828 CCInfo.AllocateStack(32, 8);
1829 }
1830
Duncan Sands45907662010-10-31 13:21:44 +00001831 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001834 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1836 CCValAssign &VA = ArgLocs[i];
1837 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1838 // places.
1839 assert(VA.getValNo() != LastVal &&
1840 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001841 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001843
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001846 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001848 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001855 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1856 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001857 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001858 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001859 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001860 RC = X86::VR64RegisterClass;
1861 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001862 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001863
Devang Patel68e6bee2011-02-21 23:21:26 +00001864 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001866
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1868 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1869 // right size.
1870 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001871 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 DAG.getValueType(VA.getValVT()));
1873 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001874 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001877 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001880 // Handle MMX values passed in XMM regs.
1881 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001882 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1883 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 } else
1885 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001886 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001887 } else {
1888 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001891
1892 // If value is passed via pointer - do a load.
1893 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001894 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001895 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001899
Dan Gohman61a92132008-04-21 23:59:07 +00001900 // The x86-64 ABI for returning structs by value requires that we copy
1901 // the sret argument into %rax for the return. Save the argument into
1902 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001903 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001904 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1905 unsigned Reg = FuncInfo->getSRetReturnReg();
1906 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001908 FuncInfo->setSRetReturnReg(Reg);
1909 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001912 }
1913
Chris Lattnerf39f7712007-02-28 05:46:49 +00001914 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001915 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001916 if (FuncIsMadeTailCallSafe(CallConv,
1917 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001918 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001919
Evan Cheng1bc78042006-04-26 01:20:17 +00001920 // If the function takes variable number of arguments, make a frame index for
1921 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001922 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001923 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1924 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001925 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001926 }
1927 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001928 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1929
1930 // FIXME: We should really autogenerate these arrays
1931 static const unsigned GPR64ArgRegsWin64[] = {
1932 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 static const unsigned GPR64ArgRegs64Bit[] = {
1935 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1936 };
1937 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1939 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1940 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001941 const unsigned *GPR64ArgRegs;
1942 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943
1944 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945 // The XMM registers which might contain var arg parameters are shadowed
1946 // in their paired GPR. So we only need to save the GPR to their home
1947 // slots.
1948 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 } else {
1951 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1952 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953
Chad Rosier30450e82011-12-22 22:35:21 +00001954 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1955 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001956 }
1957 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1958 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001959
Devang Patel578efa92009-06-05 21:57:13 +00001960 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001961 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001963 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1964 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001965 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001966 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001967 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001968 // Kernel mode asks for SSE to be disabled, so don't push them
1969 // on the stack.
1970 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001971
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001973 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001974 // Get to the caller-allocated home save location. Add 8 to account
1975 // for the return address.
1976 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001978 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001979 // Fixup to set vararg frame on shadow area (4 x i64).
1980 if (NumIntRegs < 4)
1981 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 } else {
1983 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001984 // registers, then we must store them to their spots on the stack so
1985 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001986 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1987 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1988 FuncInfo->setRegSaveFrameIndex(
1989 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001990 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1996 getPointerTy());
1997 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001999 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2000 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002001 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002002 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002004 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002005 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002006 MachinePointerInfo::getFixedStack(
2007 FuncInfo->getRegSaveFrameIndex(), Offset),
2008 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002012
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2014 // Now store the XMM (fp + vector) parameter registers.
2015 SmallVector<SDValue, 11> SaveXMMOps;
2016 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002017
Devang Patel68e6bee2011-02-21 23:21:26 +00002018 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2020 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021
Dan Gohman1e93df62010-04-17 14:41:14 +00002022 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2023 FuncInfo->getRegSaveFrameIndex()));
2024 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2025 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002026
Dan Gohmanface41a2009-08-16 21:24:25 +00002027 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002028 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002029 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002030 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2031 SaveXMMOps.push_back(Val);
2032 }
2033 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2034 MVT::Other,
2035 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002037
2038 if (!MemOps.empty())
2039 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2040 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002042 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002043
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002045 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2046 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002049 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002050 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002051 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2052 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002053 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002054 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 // RegSaveFrameIndex is X86-64 only.
2058 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002059 if (CallConv == CallingConv::X86_FastCall ||
2060 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 // fastcc functions can't have varargs.
2062 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
Evan Cheng25caf632006-05-23 21:06:34 +00002064
Rafael Espindola76927d752011-08-30 19:39:58 +00002065 FuncInfo->setArgumentStackSize(StackSize);
2066
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002068}
2069
Dan Gohman475871a2008-07-27 21:46:04 +00002070SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2072 SDValue StackPtr, SDValue Arg,
2073 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002074 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002075 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002076 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002078 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002079 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002080 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002081
2082 return DAG.getStore(Chain, dl, Arg, PtrOff,
2083 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002084 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002085}
2086
Bill Wendling64e87322009-01-16 19:25:27 +00002087/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002089SDValue
2090X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002091 SDValue &OutRetAddr, SDValue Chain,
2092 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002093 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002094 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002095 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002097
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002099 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002100 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002101 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102}
2103
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002104/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002105/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002106static SDValue
2107EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002109 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 // Store the return address to the appropriate stack slot.
2111 if (!FPDiff) return Chain;
2112 // Calculate the new stack slot for the return address.
2113 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002114 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002115 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002118 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002119 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002120 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002121 return Chain;
2122}
2123
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002125X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002126 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002127 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002129 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 const SmallVectorImpl<ISD::InputArg> &Ins,
2131 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 MachineFunction &MF = DAG.getMachineFunction();
2134 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002135 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002136 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002138 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139
Nick Lewycky22de16d2012-01-19 00:34:10 +00002140 if (MF.getTarget().Options.DisableTailCalls)
2141 isTailCall = false;
2142
Evan Cheng5f941932010-02-05 02:21:12 +00002143 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002144 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002145 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2146 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002147 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002148
2149 // Sibcalls are automatically detected tailcalls which do not require
2150 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002151 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002152 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002153
2154 if (isTailCall)
2155 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002156 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002157
Chris Lattner29689432010-03-11 00:22:57 +00002158 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2159 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160
Chris Lattner638402b2007-02-28 07:00:42 +00002161 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002163 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002165
2166 // Allocate shadow area for Win64
2167 if (IsWin64) {
2168 CCInfo.AllocateStack(32, 8);
2169 }
2170
Duncan Sands45907662010-10-31 13:21:44 +00002171 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 // Get a count of how many bytes are to be pushed on the stack.
2174 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002176 // This is a sibcall. The memory operands are available in caller's
2177 // own caller's stack.
2178 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002179 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2180 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002181 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002182
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002184 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002186 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2188 FPDiff = NumBytesCallerPushed - NumBytes;
2189
2190 // Set the delta of movement of the returnaddr stackslot.
2191 // But only set if delta is greater than previous delta.
2192 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2193 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2194 }
2195
Evan Chengf22f9b32010-02-06 03:28:46 +00002196 if (!IsSibcall)
2197 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002198
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002200 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (isTailCall && FPDiff)
2202 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2203 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002204
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2206 SmallVector<SDValue, 8> MemOpChains;
2207 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002208
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 // Walk the register/memloc assignments, inserting copies/loads. In the case
2210 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2212 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002213 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002214 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002216 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002217
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 // Promote the value if needed.
2219 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002220 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002221 case CCValAssign::Full: break;
2222 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002224 break;
2225 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002226 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002227 break;
2228 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002229 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2230 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002231 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2233 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 } else
2235 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2236 break;
2237 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002238 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002240 case CCValAssign::Indirect: {
2241 // Store the argument.
2242 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002243 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002244 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002245 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002246 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002247 Arg = SpillSlot;
2248 break;
2249 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002251
Chris Lattner423c5f42007-02-28 05:31:48 +00002252 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2254 if (isVarArg && IsWin64) {
2255 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2256 // shadow reg if callee is a varargs function.
2257 unsigned ShadowReg = 0;
2258 switch (VA.getLocReg()) {
2259 case X86::XMM0: ShadowReg = X86::RCX; break;
2260 case X86::XMM1: ShadowReg = X86::RDX; break;
2261 case X86::XMM2: ShadowReg = X86::R8; break;
2262 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002263 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002264 if (ShadowReg)
2265 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002266 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002267 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002268 assert(VA.isMemLoc());
2269 if (StackPtr.getNode() == 0)
2270 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2271 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2272 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002273 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002275
Evan Cheng32fe1032006-05-25 00:59:30 +00002276 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002278 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002279
Evan Cheng347d5f72006-04-28 21:29:37 +00002280 // Build a sequence of copy-to-reg nodes chained together with token chain
2281 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 // Tail call byval lowering might overwrite argument registers so in case of
2284 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002287 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002288 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 InFlag = Chain.getValue(1);
2290 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002291
Chris Lattner88e1fd52009-07-09 04:24:46 +00002292 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002293 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2294 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002296 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2297 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002298 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002299 InFlag);
2300 InFlag = Chain.getValue(1);
2301 } else {
2302 // If we are tail calling and generating PIC/GOT style code load the
2303 // address of the callee into ECX. The value in ecx is used as target of
2304 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2305 // for tail calls on PIC/GOT architectures. Normally we would just put the
2306 // address of GOT into ebx and then call target@PLT. But for tail calls
2307 // ebx would be restored (since ebx is callee saved) before jumping to the
2308 // target@PLT.
2309
2310 // Note: The actual moving to ECX is done further down.
2311 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2312 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2313 !G->getGlobal()->hasProtectedVisibility())
2314 Callee = LowerGlobalAddress(Callee, DAG);
2315 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002316 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002317 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002318 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002319
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002320 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002321 // From AMD64 ABI document:
2322 // For calls that may call functions that use varargs or stdargs
2323 // (prototype-less calls or calls to functions containing ellipsis (...) in
2324 // the declaration) %al is used as hidden argument to specify the number
2325 // of SSE registers used. The contents of %al do not need to match exactly
2326 // the number of registers, but must be an ubound on the number of SSE
2327 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002328
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 // Count the number of XMM registers allocated.
2330 static const unsigned XMMArgRegs[] = {
2331 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2332 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2333 };
2334 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002335 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002336 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002337
Dale Johannesendd64c412009-02-04 00:33:20 +00002338 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 InFlag = Chain.getValue(1);
2341 }
2342
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002343
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002344 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002345 if (isTailCall) {
2346 // Force all the incoming stack arguments to be loaded from the stack
2347 // before any new outgoing arguments are stored to the stack, because the
2348 // outgoing stack slots may alias the incoming argument stack slots, and
2349 // the alias isn't otherwise explicit. This is slightly more conservative
2350 // than necessary, because it means that each store effectively depends
2351 // on every argument instead of just those arguments it would clobber.
2352 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2353
Dan Gohman475871a2008-07-27 21:46:04 +00002354 SmallVector<SDValue, 8> MemOpChains2;
2355 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002357 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002358 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002359 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002360 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2361 CCValAssign &VA = ArgLocs[i];
2362 if (VA.isRegLoc())
2363 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002364 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002365 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 // Create frame index.
2368 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002369 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002370 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002371 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372
Duncan Sands276dcbd2008-03-21 09:14:45 +00002373 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002376 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002378 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002379 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002380
Dan Gohman98ca4f22009-08-05 01:29:28 +00002381 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2382 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002383 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002385 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002386 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002388 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002389 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002391 }
2392 }
2393
2394 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002396 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002397
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 // Copy arguments to their registers.
2399 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002400 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002401 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 InFlag = Chain.getValue(1);
2403 }
Dan Gohman475871a2008-07-27 21:46:04 +00002404 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002405
Gordon Henriksen86737662008-01-05 16:56:59 +00002406 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002408 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002409 }
2410
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002411 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2412 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2413 // In the 64-bit large code model, we have to make all calls
2414 // through a register, since the call instruction's 32-bit
2415 // pc-relative offset may not be large enough to hold the whole
2416 // address.
2417 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002418 // If the callee is a GlobalAddress node (quite common, every direct call
2419 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2420 // it.
2421
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002422 // We should use extra load for direct calls to dllimported functions in
2423 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002424 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002425 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002427 bool ExtraLoad = false;
2428 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002429
Chris Lattner48a7d022009-07-09 05:02:21 +00002430 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2431 // external symbols most go through the PLT in PIC mode. If the symbol
2432 // has hidden or protected visibility, or if it is static or local, then
2433 // we don't need to use the PLT - we can directly call it.
2434 if (Subtarget->isTargetELF() &&
2435 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002436 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002437 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002438 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002439 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002440 (!Subtarget->getTargetTriple().isMacOSX() ||
2441 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 // PC-relative references to external symbols should go through $stub,
2443 // unless we're building with the leopard linker or later, which
2444 // automatically synthesizes these stubs.
2445 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002446 } else if (Subtarget->isPICStyleRIPRel() &&
2447 isa<Function>(GV) &&
2448 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2449 // If the function is marked as non-lazy, generate an indirect call
2450 // which loads from the GOT directly. This avoids runtime overhead
2451 // at the cost of eager binding (and one extra byte of encoding).
2452 OpFlags = X86II::MO_GOTPCREL;
2453 WrapperKind = X86ISD::WrapperRIP;
2454 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002455 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002456
Devang Patel0d881da2010-07-06 22:08:15 +00002457 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002458 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002459
2460 // Add a wrapper if needed.
2461 if (WrapperKind != ISD::DELETED_NODE)
2462 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2463 // Add extra indirection if needed.
2464 if (ExtraLoad)
2465 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2466 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002467 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002468 }
Bill Wendling056292f2008-09-16 21:48:12 +00002469 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002470 unsigned char OpFlags = 0;
2471
Evan Cheng1bf891a2010-12-01 22:59:46 +00002472 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2473 // external symbols should go through the PLT.
2474 if (Subtarget->isTargetELF() &&
2475 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2476 OpFlags = X86II::MO_PLT;
2477 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002478 (!Subtarget->getTargetTriple().isMacOSX() ||
2479 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002480 // PC-relative references to external symbols should go through $stub,
2481 // unless we're building with the leopard linker or later, which
2482 // automatically synthesizes these stubs.
2483 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002484 }
Eric Christopherfd179292009-08-27 18:07:15 +00002485
Chris Lattner48a7d022009-07-09 05:02:21 +00002486 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2487 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002488 }
2489
Chris Lattnerd96d0722007-02-25 06:40:16 +00002490 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002491 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002493
Evan Chengf22f9b32010-02-06 03:28:46 +00002494 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002495 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2496 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002499
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002500 Ops.push_back(Chain);
2501 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002502
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002505
Gordon Henriksen86737662008-01-05 16:56:59 +00002506 // Add argument registers to the end of the list so that they are known live
2507 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002508 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2509 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2510 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002511
Evan Cheng586ccac2008-03-18 23:36:35 +00002512 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002514 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2515
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002516 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002517 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002519
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002520 // Add a register mask operand representing the call-preserved registers.
2521 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2522 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2523 assert(Mask && "Missing call preserved mask for calling convention");
2524 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002525
Gabor Greifba36cb52008-08-28 21:40:38 +00002526 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002527 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002528
Dan Gohman98ca4f22009-08-05 01:29:28 +00002529 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002530 // We used to do:
2531 //// If this is the first return lowered for this function, add the regs
2532 //// to the liveout set for the function.
2533 // This isn't right, although it's probably harmless on x86; liveouts
2534 // should be computed from returns not tail calls. Consider a void
2535 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 return DAG.getNode(X86ISD::TC_RETURN, dl,
2537 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 }
2539
Dale Johannesenace16102009-02-03 19:33:06 +00002540 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002541 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002542
Chris Lattner2d297092006-05-23 18:50:38 +00002543 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002545 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2546 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002547 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002548 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2549 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002550 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002551 // pops the hidden struct pointer, so we have to push it back.
2552 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002553 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002554 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002555 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002556 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002557
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002559 if (!IsSibcall) {
2560 Chain = DAG.getCALLSEQ_END(Chain,
2561 DAG.getIntPtrConstant(NumBytes, true),
2562 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2563 true),
2564 InFlag);
2565 InFlag = Chain.getValue(1);
2566 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002567
Chris Lattner3085e152007-02-25 08:59:22 +00002568 // Handle result values, copying them out of physregs into vregs that we
2569 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002570 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2571 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002572}
2573
Evan Cheng25ab6902006-09-08 06:48:29 +00002574
2575//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002576// Fast Calling Convention (tail call) implementation
2577//===----------------------------------------------------------------------===//
2578
2579// Like std call, callee cleans arguments, convention except that ECX is
2580// reserved for storing the tail called function address. Only 2 registers are
2581// free for argument passing (inreg). Tail call optimization is performed
2582// provided:
2583// * tailcallopt is enabled
2584// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002585// On X86_64 architecture with GOT-style position independent code only local
2586// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002587// To keep the stack aligned according to platform abi the function
2588// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2589// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002590// If a tail called function callee has more arguments than the caller the
2591// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002592// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002593// original REtADDR, but before the saved framepointer or the spilled registers
2594// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2595// stack layout:
2596// arg1
2597// arg2
2598// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002599// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002600// move area ]
2601// (possible EBP)
2602// ESI
2603// EDI
2604// local1 ..
2605
2606/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2607/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002608unsigned
2609X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2610 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002611 MachineFunction &MF = DAG.getMachineFunction();
2612 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002613 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002614 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002615 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002617 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2619 // Number smaller than 12 so just add the difference.
2620 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2621 } else {
2622 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002623 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002625 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627}
2628
Evan Cheng5f941932010-02-05 02:21:12 +00002629/// MatchingStackOffset - Return true if the given stack call argument is
2630/// already available in the same position (relatively) of the caller's
2631/// incoming argument stack.
2632static
2633bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2634 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2635 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002636 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2637 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002638 if (Arg.getOpcode() == ISD::CopyFromReg) {
2639 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002640 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002641 return false;
2642 MachineInstr *Def = MRI->getVRegDef(VR);
2643 if (!Def)
2644 return false;
2645 if (!Flags.isByVal()) {
2646 if (!TII->isLoadFromStackSlot(Def, FI))
2647 return false;
2648 } else {
2649 unsigned Opcode = Def->getOpcode();
2650 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2651 Def->getOperand(1).isFI()) {
2652 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002654 } else
2655 return false;
2656 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002657 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2658 if (Flags.isByVal())
2659 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002660 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 // define @foo(%struct.X* %A) {
2662 // tail call @bar(%struct.X* byval %A)
2663 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002664 return false;
2665 SDValue Ptr = Ld->getBasePtr();
2666 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2667 if (!FINode)
2668 return false;
2669 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002670 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002671 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002672 FI = FINode->getIndex();
2673 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002674 } else
2675 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002676
Evan Cheng4cae1332010-03-05 08:38:04 +00002677 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002678 if (!MFI->isFixedObjectIndex(FI))
2679 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002681}
2682
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2684/// for tail call optimization. Targets which want to do tail call
2685/// optimization should implement this function.
2686bool
2687X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002688 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002690 bool isCalleeStructRet,
2691 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002692 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002693 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002694 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002696 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002697 CalleeCC != CallingConv::C)
2698 return false;
2699
Evan Cheng7096ae42010-01-29 06:45:59 +00002700 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002701 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002702 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002703 CallingConv::ID CallerCC = CallerF->getCallingConv();
2704 bool CCMatch = CallerCC == CalleeCC;
2705
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002706 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002707 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002708 return true;
2709 return false;
2710 }
2711
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002712 // Look for obvious safe cases to perform tail call optimization that do not
2713 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002714
Evan Cheng2c12cb42010-03-26 16:26:03 +00002715 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2716 // emit a special epilogue.
2717 if (RegInfo->needsStackRealignment(MF))
2718 return false;
2719
Evan Chenga375d472010-03-15 18:54:48 +00002720 // Also avoid sibcall optimization if either caller or callee uses struct
2721 // return semantics.
2722 if (isCalleeStructRet || isCallerStructRet)
2723 return false;
2724
Chad Rosier2416da32011-06-24 21:15:36 +00002725 // An stdcall caller is expected to clean up its arguments; the callee
2726 // isn't going to do that.
2727 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2728 return false;
2729
Chad Rosier871f6642011-05-18 19:59:50 +00002730 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002731 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002732 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002733
2734 // Optimizing for varargs on Win64 is unlikely to be safe without
2735 // additional testing.
2736 if (Subtarget->isTargetWin64())
2737 return false;
2738
Chad Rosier871f6642011-05-18 19:59:50 +00002739 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002740 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2741 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002742
Chad Rosier871f6642011-05-18 19:59:50 +00002743 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2744 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2745 if (!ArgLocs[i].isRegLoc())
2746 return false;
2747 }
2748
Chad Rosier30450e82011-12-22 22:35:21 +00002749 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2750 // stack. Therefore, if it's not used by the call it is not safe to optimize
2751 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002752 bool Unused = false;
2753 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2754 if (!Ins[i].Used) {
2755 Unused = true;
2756 break;
2757 }
2758 }
2759 if (Unused) {
2760 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002763 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002764 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002765 CCValAssign &VA = RVLocs[i];
2766 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2767 return false;
2768 }
2769 }
2770
Evan Cheng13617962010-04-30 01:12:32 +00002771 // If the calling conventions do not match, then we'd better make sure the
2772 // results are returned in the same way as what the caller expects.
2773 if (!CCMatch) {
2774 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002775 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2776 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002777 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2778
2779 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2781 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002782 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2783
2784 if (RVLocs1.size() != RVLocs2.size())
2785 return false;
2786 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2787 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2788 return false;
2789 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2790 return false;
2791 if (RVLocs1[i].isRegLoc()) {
2792 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2793 return false;
2794 } else {
2795 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2796 return false;
2797 }
2798 }
2799 }
2800
Evan Chenga6bff982010-01-30 01:22:00 +00002801 // If the callee takes no arguments then go on to check the results of the
2802 // call.
2803 if (!Outs.empty()) {
2804 // Check if stack adjustment is needed. For now, do not do this if any
2805 // argument is passed on the stack.
2806 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002807 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2808 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002809
2810 // Allocate shadow area for Win64
2811 if (Subtarget->isTargetWin64()) {
2812 CCInfo.AllocateStack(32, 8);
2813 }
2814
Duncan Sands45907662010-10-31 13:21:44 +00002815 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002816 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002817 MachineFunction &MF = DAG.getMachineFunction();
2818 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2819 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002820
2821 // Check if the arguments are already laid out in the right way as
2822 // the caller's fixed stack objects.
2823 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002824 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2825 const X86InstrInfo *TII =
2826 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2828 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002829 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002830 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002831 if (VA.getLocInfo() == CCValAssign::Indirect)
2832 return false;
2833 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002834 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2835 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002836 return false;
2837 }
2838 }
2839 }
Evan Cheng9c044672010-05-29 01:35:22 +00002840
2841 // If the tailcall address may be in a register, then make sure it's
2842 // possible to register allocate for it. In 32-bit, the call address can
2843 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002844 // callee-saved registers are restored. These happen to be the same
2845 // registers used to pass 'inreg' arguments so watch out for those.
2846 if (!Subtarget->is64Bit() &&
2847 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002848 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002849 unsigned NumInRegs = 0;
2850 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2851 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002852 if (!VA.isRegLoc())
2853 continue;
2854 unsigned Reg = VA.getLocReg();
2855 switch (Reg) {
2856 default: break;
2857 case X86::EAX: case X86::EDX: case X86::ECX:
2858 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002859 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002860 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002861 }
2862 }
2863 }
Evan Chenga6bff982010-01-30 01:22:00 +00002864 }
Evan Chengb1712452010-01-27 06:25:16 +00002865
Evan Cheng86809cc2010-02-03 03:28:02 +00002866 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002867}
2868
Dan Gohman3df24e62008-09-03 23:12:08 +00002869FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002870X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2871 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002872}
2873
2874
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002875//===----------------------------------------------------------------------===//
2876// Other Lowering Hooks
2877//===----------------------------------------------------------------------===//
2878
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002879static bool MayFoldLoad(SDValue Op) {
2880 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2881}
2882
2883static bool MayFoldIntoStore(SDValue Op) {
2884 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2885}
2886
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002887static bool isTargetShuffle(unsigned Opcode) {
2888 switch(Opcode) {
2889 default: return false;
2890 case X86ISD::PSHUFD:
2891 case X86ISD::PSHUFHW:
2892 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002893 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002894 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002896 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002897 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002898 case X86ISD::MOVLPS:
2899 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002900 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002901 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002902 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002903 case X86ISD::MOVSS:
2904 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002905 case X86ISD::UNPCKL:
2906 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002907 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002908 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002909 return true;
2910 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911}
2912
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002913static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002914 SDValue V1, SelectionDAG &DAG) {
2915 switch(Opc) {
2916 default: llvm_unreachable("Unknown x86 shuffle node");
2917 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002918 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002919 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 return DAG.getNode(Opc, dl, VT, V1);
2921 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922}
2923
2924static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002925 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002926 switch(Opc) {
2927 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002928 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929 case X86ISD::PSHUFHW:
2930 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002931 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2933 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002935
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002936static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2937 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2938 switch(Opc) {
2939 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002940 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002941 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002942 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 return DAG.getNode(Opc, dl, VT, V1, V2,
2944 DAG.getConstant(TargetMask, MVT::i8));
2945 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946}
2947
2948static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2949 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2950 switch(Opc) {
2951 default: llvm_unreachable("Unknown x86 shuffle node");
2952 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002953 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002954 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002955 case X86ISD::MOVLPS:
2956 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002957 case X86ISD::MOVSS:
2958 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002959 case X86ISD::UNPCKL:
2960 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002961 return DAG.getNode(Opc, dl, VT, V1, V2);
2962 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002963}
2964
Dan Gohmand858e902010-04-17 15:26:15 +00002965SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002966 MachineFunction &MF = DAG.getMachineFunction();
2967 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2968 int ReturnAddrIndex = FuncInfo->getRAIndex();
2969
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002970 if (ReturnAddrIndex == 0) {
2971 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002972 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002973 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002974 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002975 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002976 }
2977
Evan Cheng25ab6902006-09-08 06:48:29 +00002978 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002979}
2980
2981
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002982bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2983 bool hasSymbolicDisplacement) {
2984 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002985 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002986 return false;
2987
2988 // If we don't have a symbolic displacement - we don't have any extra
2989 // restrictions.
2990 if (!hasSymbolicDisplacement)
2991 return true;
2992
2993 // FIXME: Some tweaks might be needed for medium code model.
2994 if (M != CodeModel::Small && M != CodeModel::Kernel)
2995 return false;
2996
2997 // For small code model we assume that latest object is 16MB before end of 31
2998 // bits boundary. We may also accept pretty large negative constants knowing
2999 // that all objects are in the positive half of address space.
3000 if (M == CodeModel::Small && Offset < 16*1024*1024)
3001 return true;
3002
3003 // For kernel code model we know that all object resist in the negative half
3004 // of 32bits address space. We may not accept negative offsets, since they may
3005 // be just off and we may accept pretty large positive ones.
3006 if (M == CodeModel::Kernel && Offset > 0)
3007 return true;
3008
3009 return false;
3010}
3011
Evan Chengef41ff62011-06-23 17:54:54 +00003012/// isCalleePop - Determines whether the callee is required to pop its
3013/// own arguments. Callee pop is necessary to support tail calls.
3014bool X86::isCalleePop(CallingConv::ID CallingConv,
3015 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3016 if (IsVarArg)
3017 return false;
3018
3019 switch (CallingConv) {
3020 default:
3021 return false;
3022 case CallingConv::X86_StdCall:
3023 return !is64Bit;
3024 case CallingConv::X86_FastCall:
3025 return !is64Bit;
3026 case CallingConv::X86_ThisCall:
3027 return !is64Bit;
3028 case CallingConv::Fast:
3029 return TailCallOpt;
3030 case CallingConv::GHC:
3031 return TailCallOpt;
3032 }
3033}
3034
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003035/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3036/// specific condition code, returning the condition code and the LHS/RHS of the
3037/// comparison to make.
3038static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3039 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003040 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3042 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3043 // X > -1 -> X == 0, jump !sign.
3044 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003045 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003046 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3047 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003048 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003049 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003050 // X < 1 -> X <= 0
3051 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003052 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003054 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003055
Evan Chengd9558e02006-01-06 00:43:03 +00003056 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003057 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058 case ISD::SETEQ: return X86::COND_E;
3059 case ISD::SETGT: return X86::COND_G;
3060 case ISD::SETGE: return X86::COND_GE;
3061 case ISD::SETLT: return X86::COND_L;
3062 case ISD::SETLE: return X86::COND_LE;
3063 case ISD::SETNE: return X86::COND_NE;
3064 case ISD::SETULT: return X86::COND_B;
3065 case ISD::SETUGT: return X86::COND_A;
3066 case ISD::SETULE: return X86::COND_BE;
3067 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003068 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003070
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003072
Chris Lattner4c78e022008-12-23 23:42:27 +00003073 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003074 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3075 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3077 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003078 }
3079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 switch (SetCCOpcode) {
3081 default: break;
3082 case ISD::SETOLT:
3083 case ISD::SETOLE:
3084 case ISD::SETUGT:
3085 case ISD::SETUGE:
3086 std::swap(LHS, RHS);
3087 break;
3088 }
3089
3090 // On a floating point condition, the flags are set as follows:
3091 // ZF PF CF op
3092 // 0 | 0 | 0 | X > Y
3093 // 0 | 0 | 1 | X < Y
3094 // 1 | 0 | 0 | X == Y
3095 // 1 | 1 | 1 | unordered
3096 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003097 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETOLT: // flipped
3101 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003102 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 case ISD::SETOLE: // flipped
3104 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003105 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETUGT: // flipped
3107 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETUGE: // flipped
3110 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETNE: return X86::COND_NE;
3114 case ISD::SETUO: return X86::COND_P;
3115 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003116 case ISD::SETOEQ:
3117 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003118 }
Evan Chengd9558e02006-01-06 00:43:03 +00003119}
3120
Evan Cheng4a460802006-01-11 00:33:36 +00003121/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3122/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003123/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003124static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003125 switch (X86CC) {
3126 default:
3127 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003128 case X86::COND_B:
3129 case X86::COND_BE:
3130 case X86::COND_E:
3131 case X86::COND_P:
3132 case X86::COND_A:
3133 case X86::COND_AE:
3134 case X86::COND_NE:
3135 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003136 return true;
3137 }
3138}
3139
Evan Chengeb2f9692009-10-27 19:56:55 +00003140/// isFPImmLegal - Returns true if the target can instruction select the
3141/// specified FP immediate natively. If false, the legalizer will
3142/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003143bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003144 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3145 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3146 return true;
3147 }
3148 return false;
3149}
3150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3152/// the specified range (L, H].
3153static bool isUndefOrInRange(int Val, int Low, int Hi) {
3154 return (Val < 0) || (Val >= Low && Val < Hi);
3155}
3156
3157/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3158/// specified value.
3159static bool isUndefOrEqual(int Val, int CmpVal) {
3160 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003163}
3164
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003165/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3166/// from position Pos and ending in Pos+Size, falls within the specified
3167/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003168static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003169 int Pos, int Size, int Low) {
3170 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3171 if (!isUndefOrEqual(Mask[i], Low))
3172 return false;
3173 return true;
3174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3177/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3178/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003179static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003180 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 return (Mask[0] < 2 && Mask[1] < 2);
3184 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003185}
3186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003194 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003198 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 return true;
3203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3206/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003207static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Rafael Espindola15684b22009-04-24 12:40:33 +00003211 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003212 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003216 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003221}
3222
Nate Begemana09008b2009-10-19 02:17:23 +00003223/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3224/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003225static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3226 const X86Subtarget *Subtarget) {
3227 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3228 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003229 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003230
Craig Topper0e2037b2012-01-20 05:53:00 +00003231 unsigned NumElts = VT.getVectorNumElements();
3232 unsigned NumLanes = VT.getSizeInBits()/128;
3233 unsigned NumLaneElts = NumElts/NumLanes;
3234
3235 // Do not handle 64-bit element shuffles with palignr.
3236 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003237 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3240 unsigned i;
3241 for (i = 0; i != NumLaneElts; ++i) {
3242 if (Mask[i+l] >= 0)
3243 break;
3244 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Craig Topper0e2037b2012-01-20 05:53:00 +00003246 // Lane is all undef, go to next lane
3247 if (i == NumLaneElts)
3248 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003249
Craig Topper0e2037b2012-01-20 05:53:00 +00003250 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003251
Craig Topper0e2037b2012-01-20 05:53:00 +00003252 // Make sure its in this lane in one of the sources
3253 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3254 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003255 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003256
3257 // If not lane 0, then we must match lane 0
3258 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3259 return false;
3260
3261 // Correct second source to be contiguous with first source
3262 if (Start >= (int)NumElts)
3263 Start -= NumElts - NumLaneElts;
3264
3265 // Make sure we're shifting in the right direction.
3266 if (Start <= (int)(i+l))
3267 return false;
3268
3269 Start -= i;
3270
3271 // Check the rest of the elements to see if they are consecutive.
3272 for (++i; i != NumLaneElts; ++i) {
3273 int Idx = Mask[i+l];
3274
3275 // Make sure its in this lane
3276 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3277 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3278 return false;
3279
3280 // If not lane 0, then we must match lane 0
3281 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3282 return false;
3283
3284 if (Idx >= (int)NumElts)
3285 Idx -= NumElts - NumLaneElts;
3286
3287 if (!isUndefOrEqual(Idx, Start+i))
3288 return false;
3289
3290 }
Nate Begemana09008b2009-10-19 02:17:23 +00003291 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003292
Nate Begemana09008b2009-10-19 02:17:23 +00003293 return true;
3294}
3295
Craig Topper1a7700a2012-01-19 08:19:12 +00003296/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3297/// the two vector operands have swapped position.
3298static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3299 unsigned NumElems) {
3300 for (unsigned i = 0; i != NumElems; ++i) {
3301 int idx = Mask[i];
3302 if (idx < 0)
3303 continue;
3304 else if (idx < (int)NumElems)
3305 Mask[i] = idx + NumElems;
3306 else
3307 Mask[i] = idx - NumElems;
3308 }
3309}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003310
Craig Topper1a7700a2012-01-19 08:19:12 +00003311/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3312/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3313/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3314/// reverse of what x86 shuffles want.
3315static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3316 bool Commuted = false) {
3317 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003318 return false;
3319
Craig Topper1a7700a2012-01-19 08:19:12 +00003320 unsigned NumElems = VT.getVectorNumElements();
3321 unsigned NumLanes = VT.getSizeInBits()/128;
3322 unsigned NumLaneElems = NumElems/NumLanes;
3323
3324 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 return false;
3326
3327 // VSHUFPSY divides the resulting vector into 4 chunks.
3328 // The sources are also splitted into 4 chunks, and each destination
3329 // chunk must come from a different source chunk.
3330 //
3331 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3332 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3333 //
3334 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3335 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3336 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003337 // VSHUFPDY divides the resulting vector into 4 chunks.
3338 // The sources are also splitted into 4 chunks, and each destination
3339 // chunk must come from a different source chunk.
3340 //
3341 // SRC1 => X3 X2 X1 X0
3342 // SRC2 => Y3 Y2 Y1 Y0
3343 //
3344 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3345 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003346 unsigned HalfLaneElems = NumLaneElems/2;
3347 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3348 for (unsigned i = 0; i != NumLaneElems; ++i) {
3349 int Idx = Mask[i+l];
3350 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3351 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3352 return false;
3353 // For VSHUFPSY, the mask of the second half must be the same as the
3354 // first but with the appropriate offsets. This works in the same way as
3355 // VPERMILPS works with masks.
3356 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3357 continue;
3358 if (!isUndefOrEqual(Idx, Mask[i]+l))
3359 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003360 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003361 }
3362
3363 return true;
3364}
3365
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003366/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3367/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003368static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003369 unsigned NumElems = VT.getVectorNumElements();
3370
3371 if (VT.getSizeInBits() != 128)
3372 return false;
3373
3374 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003375 return false;
3376
Evan Cheng2064a2b2006-03-28 06:50:32 +00003377 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003378 return isUndefOrEqual(Mask[0], 6) &&
3379 isUndefOrEqual(Mask[1], 7) &&
3380 isUndefOrEqual(Mask[2], 2) &&
3381 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003382}
3383
Nate Begeman0b10b912009-11-07 23:17:15 +00003384/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3385/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3386/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003387static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003388 unsigned NumElems = VT.getVectorNumElements();
3389
3390 if (VT.getSizeInBits() != 128)
3391 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003392
Nate Begeman0b10b912009-11-07 23:17:15 +00003393 if (NumElems != 4)
3394 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003395
Craig Topperdd637ae2012-02-19 05:41:45 +00003396 return isUndefOrEqual(Mask[0], 2) &&
3397 isUndefOrEqual(Mask[1], 3) &&
3398 isUndefOrEqual(Mask[2], 2) &&
3399 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003400}
3401
Evan Cheng5ced1d82006-04-06 23:23:56 +00003402/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3403/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003404static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003405 if (VT.getSizeInBits() != 128)
3406 return false;
3407
Craig Topperdd637ae2012-02-19 05:41:45 +00003408 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410 if (NumElems != 2 && NumElems != 4)
3411 return false;
3412
Craig Topperdd637ae2012-02-19 05:41:45 +00003413 for (unsigned i = 0; i != NumElems/2; ++i)
3414 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003415 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416
Craig Topperdd637ae2012-02-19 05:41:45 +00003417 for (unsigned i = NumElems/2; i != NumElems; ++i)
3418 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003419 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420
3421 return true;
3422}
3423
Nate Begeman0b10b912009-11-07 23:17:15 +00003424/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3425/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003426static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3427 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428
David Greenea20244d2011-03-02 17:23:43 +00003429 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003430 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431 return false;
3432
Craig Topperdd637ae2012-02-19 05:41:45 +00003433 for (unsigned i = 0; i != NumElems/2; ++i)
3434 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 for (unsigned i = 0; i != NumElems/2; ++i)
3438 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003439 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440
3441 return true;
3442}
3443
Evan Cheng0038e592006-03-28 00:39:58 +00003444/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3445/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003446static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003447 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003448 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003449
3450 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3451 "Unsupported vector type for unpckh");
3452
Craig Topper6347e862011-11-21 06:57:39 +00003453 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003454 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003456
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003457 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3458 // independently on 128-bit lanes.
3459 unsigned NumLanes = VT.getSizeInBits()/128;
3460 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003461
Craig Topper94438ba2011-12-16 08:06:31 +00003462 for (unsigned l = 0; l != NumLanes; ++l) {
3463 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3464 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003465 i += 2, ++j) {
3466 int BitI = Mask[i];
3467 int BitI1 = Mask[i+1];
3468 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003469 return false;
David Greenea20244d2011-03-02 17:23:43 +00003470 if (V2IsSplat) {
3471 if (!isUndefOrEqual(BitI1, NumElts))
3472 return false;
3473 } else {
3474 if (!isUndefOrEqual(BitI1, j + NumElts))
3475 return false;
3476 }
Evan Cheng39623da2006-04-20 08:58:49 +00003477 }
Evan Cheng0038e592006-03-28 00:39:58 +00003478 }
David Greenea20244d2011-03-02 17:23:43 +00003479
Evan Cheng0038e592006-03-28 00:39:58 +00003480 return true;
3481}
3482
Evan Cheng4fcb9222006-03-28 02:43:26 +00003483/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3484/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003485static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003486 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003487 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003488
3489 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3490 "Unsupported vector type for unpckh");
3491
Craig Topper6347e862011-11-21 06:57:39 +00003492 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003493 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003494 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003495
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003496 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3497 // independently on 128-bit lanes.
3498 unsigned NumLanes = VT.getSizeInBits()/128;
3499 unsigned NumLaneElts = NumElts/NumLanes;
3500
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003501 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003502 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3503 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003504 int BitI = Mask[i];
3505 int BitI1 = Mask[i+1];
3506 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003507 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 if (V2IsSplat) {
3509 if (isUndefOrEqual(BitI1, NumElts))
3510 return false;
3511 } else {
3512 if (!isUndefOrEqual(BitI1, j+NumElts))
3513 return false;
3514 }
Evan Cheng39623da2006-04-20 08:58:49 +00003515 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003516 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003517 return true;
3518}
3519
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003520/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3521/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3522/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003523static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003524 bool HasAVX2) {
3525 unsigned NumElts = VT.getVectorNumElements();
3526
3527 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3528 "Unsupported vector type for unpckh");
3529
3530 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3531 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003532 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003533
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003534 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3535 // FIXME: Need a better way to get rid of this, there's no latency difference
3536 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3537 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003538 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003539 return false;
3540
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003541 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3542 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003543 unsigned NumLanes = VT.getSizeInBits()/128;
3544 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003545
Craig Topper94438ba2011-12-16 08:06:31 +00003546 for (unsigned l = 0; l != NumLanes; ++l) {
3547 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3548 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003549 i += 2, ++j) {
3550 int BitI = Mask[i];
3551 int BitI1 = Mask[i+1];
3552
3553 if (!isUndefOrEqual(BitI, j))
3554 return false;
3555 if (!isUndefOrEqual(BitI1, j))
3556 return false;
3557 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003558 }
David Greenea20244d2011-03-02 17:23:43 +00003559
Rafael Espindola15684b22009-04-24 12:40:33 +00003560 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003561}
3562
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003563/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3564/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3565/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003566static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003567 unsigned NumElts = VT.getVectorNumElements();
3568
3569 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3570 "Unsupported vector type for unpckh");
3571
3572 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3573 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003575
Craig Topper94438ba2011-12-16 08:06:31 +00003576 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3577 // independently on 128-bit lanes.
3578 unsigned NumLanes = VT.getSizeInBits()/128;
3579 unsigned NumLaneElts = NumElts/NumLanes;
3580
3581 for (unsigned l = 0; l != NumLanes; ++l) {
3582 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3583 i != (l+1)*NumLaneElts; i += 2, ++j) {
3584 int BitI = Mask[i];
3585 int BitI1 = Mask[i+1];
3586 if (!isUndefOrEqual(BitI, j))
3587 return false;
3588 if (!isUndefOrEqual(BitI1, j))
3589 return false;
3590 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003591 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003592 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003593}
3594
Evan Cheng017dcc62006-04-21 01:05:10 +00003595/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3596/// specifies a shuffle of elements that is suitable for input to MOVSS,
3597/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003598static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003599 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003600 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003601 if (VT.getSizeInBits() == 256)
3602 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003603
Craig Topperc612d792012-01-02 09:17:37 +00003604 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003605
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003607 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003608
Craig Topperc612d792012-01-02 09:17:37 +00003609 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003612
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003613 return true;
3614}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003615
Craig Topper70b883b2011-11-28 10:14:51 +00003616/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003617/// as permutations between 128-bit chunks or halves. As an example: this
3618/// shuffle bellow:
3619/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3620/// The first half comes from the second half of V1 and the second half from the
3621/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003622static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003623 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003624 return false;
3625
3626 // The shuffle result is divided into half A and half B. In total the two
3627 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3628 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003629 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003630 bool MatchA = false, MatchB = false;
3631
3632 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003633 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003634 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3635 MatchA = true;
3636 break;
3637 }
3638 }
3639
3640 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003641 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003642 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3643 MatchB = true;
3644 break;
3645 }
3646 }
3647
3648 return MatchA && MatchB;
3649}
3650
Craig Topper70b883b2011-11-28 10:14:51 +00003651/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3652/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003653static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003654 EVT VT = SVOp->getValueType(0);
3655
Craig Topperc612d792012-01-02 09:17:37 +00003656 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003657
Craig Topperc612d792012-01-02 09:17:37 +00003658 unsigned FstHalf = 0, SndHalf = 0;
3659 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 if (SVOp->getMaskElt(i) > 0) {
3661 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3662 break;
3663 }
3664 }
Craig Topperc612d792012-01-02 09:17:37 +00003665 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 if (SVOp->getMaskElt(i) > 0) {
3667 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3668 break;
3669 }
3670 }
3671
3672 return (FstHalf | (SndHalf << 4));
3673}
3674
Craig Topper70b883b2011-11-28 10:14:51 +00003675/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003676/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3677/// Note that VPERMIL mask matching is different depending whether theunderlying
3678/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3679/// to the same elements of the low, but to the higher half of the source.
3680/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003681/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003682static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003683 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003684 return false;
3685
Craig Topperc612d792012-01-02 09:17:37 +00003686 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003687 // Only match 256-bit with 32/64-bit types
3688 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003689 return false;
3690
Craig Topperc612d792012-01-02 09:17:37 +00003691 unsigned NumLanes = VT.getSizeInBits()/128;
3692 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003693 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003694 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003695 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003696 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003697 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003698 continue;
3699 // VPERMILPS handling
3700 if (Mask[i] < 0)
3701 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003703 return false;
3704 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003705 }
3706
3707 return true;
3708}
3709
Craig Topper5aaffa82012-02-19 02:53:47 +00003710/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003711/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003712/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003713static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003715 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003716 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003717 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003718
Nate Begeman9008ca62009-04-27 18:41:29 +00003719 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003721
Craig Topperc612d792012-01-02 09:17:37 +00003722 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3724 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3725 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003727
Evan Cheng39623da2006-04-20 08:58:49 +00003728 return true;
3729}
3730
Evan Chengd9539472006-04-14 21:59:03 +00003731/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3732/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003733/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003734static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003735 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003736 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003737 return false;
3738
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003739 unsigned NumElems = VT.getVectorNumElements();
3740
3741 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3742 (VT.getSizeInBits() == 256 && NumElems != 8))
3743 return false;
3744
3745 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003746 for (unsigned i = 0; i != NumElems; i += 2)
3747 if (!isUndefOrEqual(Mask[i], i+1) ||
3748 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003750
3751 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003752}
3753
3754/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3755/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003756/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003757static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003758 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003759 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003760 return false;
3761
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003762 unsigned NumElems = VT.getVectorNumElements();
3763
3764 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3765 (VT.getSizeInBits() == 256 && NumElems != 8))
3766 return false;
3767
3768 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003769 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003770 if (!isUndefOrEqual(Mask[i], i) ||
3771 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003773
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003774 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003775}
3776
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003777/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3778/// specifies a shuffle of elements that is suitable for input to 256-bit
3779/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003780static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003781 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003782
Craig Topperbeabc6c2011-12-05 06:56:46 +00003783 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003784 return false;
3785
Craig Topperc612d792012-01-02 09:17:37 +00003786 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003787 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003788 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003789 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003790 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791 return false;
3792 return true;
3793}
3794
Evan Cheng0b457f02008-09-25 20:50:48 +00003795/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003796/// specifies a shuffle of elements that is suitable for input to 128-bit
3797/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003798static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003799 if (VT.getSizeInBits() != 128)
3800 return false;
3801
Craig Topperc612d792012-01-02 09:17:37 +00003802 unsigned e = VT.getVectorNumElements() / 2;
3803 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003804 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003805 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003806 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003807 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003808 return false;
3809 return true;
3810}
3811
David Greenec38a03e2011-02-03 15:50:00 +00003812/// isVEXTRACTF128Index - Return true if the specified
3813/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3814/// suitable for input to VEXTRACTF128.
3815bool X86::isVEXTRACTF128Index(SDNode *N) {
3816 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3817 return false;
3818
3819 // The index should be aligned on a 128-bit boundary.
3820 uint64_t Index =
3821 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3822
3823 unsigned VL = N->getValueType(0).getVectorNumElements();
3824 unsigned VBits = N->getValueType(0).getSizeInBits();
3825 unsigned ElSize = VBits / VL;
3826 bool Result = (Index * ElSize) % 128 == 0;
3827
3828 return Result;
3829}
3830
David Greeneccacdc12011-02-04 16:08:29 +00003831/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3832/// operand specifies a subvector insert that is suitable for input to
3833/// VINSERTF128.
3834bool X86::isVINSERTF128Index(SDNode *N) {
3835 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3836 return false;
3837
3838 // The index should be aligned on a 128-bit boundary.
3839 uint64_t Index =
3840 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3841
3842 unsigned VL = N->getValueType(0).getVectorNumElements();
3843 unsigned VBits = N->getValueType(0).getSizeInBits();
3844 unsigned ElSize = VBits / VL;
3845 bool Result = (Index * ElSize) % 128 == 0;
3846
3847 return Result;
3848}
3849
Evan Cheng63d33002006-03-22 08:01:21 +00003850/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003851/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003852/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003853static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003854 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003855
Craig Topper1a7700a2012-01-19 08:19:12 +00003856 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3857 "Unsupported vector type for PSHUF/SHUFP");
3858
3859 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3860 // independently on 128-bit lanes.
3861 unsigned NumElts = VT.getVectorNumElements();
3862 unsigned NumLanes = VT.getSizeInBits()/128;
3863 unsigned NumLaneElts = NumElts/NumLanes;
3864
3865 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3866 "Only supports 2 or 4 elements per lane");
3867
3868 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003869 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003870 for (unsigned i = 0; i != NumElts; ++i) {
3871 int Elt = N->getMaskElt(i);
3872 if (Elt < 0) continue;
3873 Elt %= NumLaneElts;
3874 unsigned ShAmt = i << Shift;
3875 if (ShAmt >= 8) ShAmt -= 8;
3876 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003877 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003878
Evan Cheng63d33002006-03-22 08:01:21 +00003879 return Mask;
3880}
3881
Evan Cheng506d3df2006-03-29 23:07:14 +00003882/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003883/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003884static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003885 unsigned Mask = 0;
3886 // 8 nodes, but we only care about the last 4.
3887 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003888 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003890 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003891 if (i != 4)
3892 Mask <<= 2;
3893 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003894 return Mask;
3895}
3896
3897/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003898/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003899static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003900 unsigned Mask = 0;
3901 // 8 nodes, but we only care about the first 4.
3902 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003903 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 if (Val >= 0)
3905 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003906 if (i != 0)
3907 Mask <<= 2;
3908 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003909 return Mask;
3910}
3911
Nate Begemana09008b2009-10-19 02:17:23 +00003912/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3913/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003914static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3915 EVT VT = SVOp->getValueType(0);
3916 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003917
Craig Topper0e2037b2012-01-20 05:53:00 +00003918 unsigned NumElts = VT.getVectorNumElements();
3919 unsigned NumLanes = VT.getSizeInBits()/128;
3920 unsigned NumLaneElts = NumElts/NumLanes;
3921
3922 int Val = 0;
3923 unsigned i;
3924 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003925 Val = SVOp->getMaskElt(i);
3926 if (Val >= 0)
3927 break;
3928 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003929 if (Val >= (int)NumElts)
3930 Val -= NumElts - NumLaneElts;
3931
Eli Friedman63f8dde2011-07-25 21:36:45 +00003932 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003933 return (Val - i) * EltSize;
3934}
3935
David Greenec38a03e2011-02-03 15:50:00 +00003936/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3937/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3938/// instructions.
3939unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3940 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3941 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3942
3943 uint64_t Index =
3944 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3945
3946 EVT VecVT = N->getOperand(0).getValueType();
3947 EVT ElVT = VecVT.getVectorElementType();
3948
3949 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003950 return Index / NumElemsPerChunk;
3951}
3952
David Greeneccacdc12011-02-04 16:08:29 +00003953/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3954/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3955/// instructions.
3956unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3957 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3958 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3959
3960 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003961 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003962
3963 EVT VecVT = N->getValueType(0);
3964 EVT ElVT = VecVT.getVectorElementType();
3965
3966 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003967 return Index / NumElemsPerChunk;
3968}
3969
Evan Cheng37b73872009-07-30 08:33:02 +00003970/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3971/// constant +0.0.
3972bool X86::isZeroNode(SDValue Elt) {
3973 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003974 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003975 (isa<ConstantFPSDNode>(Elt) &&
3976 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3977}
3978
Nate Begeman9008ca62009-04-27 18:41:29 +00003979/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3980/// their permute mask.
3981static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3982 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003983 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003984 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003986
Nate Begeman5a5ca152009-04-29 05:20:52 +00003987 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 int idx = SVOp->getMaskElt(i);
3989 if (idx < 0)
3990 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003991 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003993 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3997 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003998}
3999
Evan Cheng533a0aa2006-04-19 20:35:22 +00004000/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4001/// match movhlps. The lower half elements should come from upper half of
4002/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004003/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004004static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004005 if (VT.getSizeInBits() != 128)
4006 return false;
4007 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004008 return false;
4009 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004010 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004011 return false;
4012 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004013 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004014 return false;
4015 return true;
4016}
4017
Evan Cheng5ced1d82006-04-06 23:23:56 +00004018/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004019/// is promoted to a vector. It also returns the LoadSDNode by reference if
4020/// required.
4021static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004022 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4023 return false;
4024 N = N->getOperand(0).getNode();
4025 if (!ISD::isNON_EXTLoad(N))
4026 return false;
4027 if (LD)
4028 *LD = cast<LoadSDNode>(N);
4029 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004030}
4031
Dan Gohman65fd6562011-11-03 21:49:52 +00004032// Test whether the given value is a vector value which will be legalized
4033// into a load.
4034static bool WillBeConstantPoolLoad(SDNode *N) {
4035 if (N->getOpcode() != ISD::BUILD_VECTOR)
4036 return false;
4037
4038 // Check for any non-constant elements.
4039 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4040 switch (N->getOperand(i).getNode()->getOpcode()) {
4041 case ISD::UNDEF:
4042 case ISD::ConstantFP:
4043 case ISD::Constant:
4044 break;
4045 default:
4046 return false;
4047 }
4048
4049 // Vectors of all-zeros and all-ones are materialized with special
4050 // instructions rather than being loaded.
4051 return !ISD::isBuildVectorAllZeros(N) &&
4052 !ISD::isBuildVectorAllOnes(N);
4053}
4054
Evan Cheng533a0aa2006-04-19 20:35:22 +00004055/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4056/// match movlp{s|d}. The lower half elements should come from lower half of
4057/// V1 (and in order), and the upper half elements should come from the upper
4058/// half of V2 (and in order). And since V1 will become the source of the
4059/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004060static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004061 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004062 if (VT.getSizeInBits() != 128)
4063 return false;
4064
Evan Cheng466685d2006-10-09 20:57:25 +00004065 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004066 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004067 // Is V2 is a vector load, don't do this transformation. We will try to use
4068 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004069 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004070 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004071
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004072 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004073
Evan Cheng533a0aa2006-04-19 20:35:22 +00004074 if (NumElems != 2 && NumElems != 4)
4075 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004076 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004077 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004078 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004079 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004080 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004081 return false;
4082 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004083}
4084
Evan Cheng39623da2006-04-20 08:58:49 +00004085/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4086/// all the same.
4087static bool isSplatVector(SDNode *N) {
4088 if (N->getOpcode() != ISD::BUILD_VECTOR)
4089 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004090
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004092 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4093 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094 return false;
4095 return true;
4096}
4097
Evan Cheng213d2cf2007-05-17 18:45:50 +00004098/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004099/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004100/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004101static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004102 SDValue V1 = N->getOperand(0);
4103 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004104 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4105 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004107 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004109 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4110 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004111 if (Opc != ISD::BUILD_VECTOR ||
4112 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 return false;
4114 } else if (Idx >= 0) {
4115 unsigned Opc = V1.getOpcode();
4116 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4117 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004118 if (Opc != ISD::BUILD_VECTOR ||
4119 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004120 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004121 }
4122 }
4123 return true;
4124}
4125
4126/// getZeroVector - Returns a vector of specified type with all zero elements.
4127///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004128static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004129 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004130 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Dale Johannesen0488fb62010-09-30 23:57:10 +00004132 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004133 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004135 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004136 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004137 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4138 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4139 } else { // SSE1
4140 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4141 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4142 }
4143 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004144 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004145 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4146 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4147 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4148 } else {
4149 // 256-bit logic and arithmetic instructions in AVX are all
4150 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4151 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4152 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4153 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4154 }
Evan Chengf0df0312008-05-15 08:39:06 +00004155 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004156 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004157}
4158
Chris Lattner8a594482007-11-25 00:24:49 +00004159/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004160/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4161/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4162/// Then bitcast to their original type, ensuring they get CSE'd.
4163static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4164 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004165 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004166 assert((VT.is128BitVector() || VT.is256BitVector())
4167 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004168
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004170 SDValue Vec;
4171 if (VT.getSizeInBits() == 256) {
4172 if (HasAVX2) { // AVX2
4173 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4174 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4175 } else { // AVX
4176 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4177 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4178 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4179 Vec = Insert128BitVector(InsV, Vec,
4180 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4181 }
4182 } else {
4183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004184 }
4185
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004187}
4188
Evan Cheng39623da2006-04-20 08:58:49 +00004189/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4190/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004191static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004192 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004193 if (Mask[i] > (int)NumElems) {
4194 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004195 }
Evan Cheng39623da2006-04-20 08:58:49 +00004196 }
Evan Cheng39623da2006-04-20 08:58:49 +00004197}
4198
Evan Cheng017dcc62006-04-21 01:05:10 +00004199/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4200/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004201static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SDValue V2) {
4203 unsigned NumElems = VT.getVectorNumElements();
4204 SmallVector<int, 8> Mask;
4205 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004206 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 Mask.push_back(i);
4208 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004209}
4210
Nate Begeman9008ca62009-04-27 18:41:29 +00004211/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004212static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 SDValue V2) {
4214 unsigned NumElems = VT.getVectorNumElements();
4215 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004216 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 Mask.push_back(i);
4218 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004219 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004221}
4222
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004223/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004224static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 SDValue V2) {
4226 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004227 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004229 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 Mask.push_back(i + Half);
4231 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004232 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004234}
4235
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004236// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004237// a generic shuffle instruction because the target has no such instructions.
4238// Generate shuffles which repeat i16 and i8 several times until they can be
4239// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004240static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004241 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004243 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004244
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 while (NumElems > 4) {
4246 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004247 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004249 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 EltNo -= NumElems/2;
4251 }
4252 NumElems >>= 1;
4253 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004254 return V;
4255}
Eric Christopherfd179292009-08-27 18:07:15 +00004256
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004257/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4258static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4259 EVT VT = V.getValueType();
4260 DebugLoc dl = V.getDebugLoc();
4261 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4262 && "Vector size not supported");
4263
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004264 if (VT.getSizeInBits() == 128) {
4265 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004266 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004267 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4268 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004270 // To use VPERMILPS to splat scalars, the second half of indicies must
4271 // refer to the higher part, which is a duplication of the lower one,
4272 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004273 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4274 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004275
4276 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4277 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4278 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004279 }
4280
4281 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4282}
4283
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004284/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004285static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4286 EVT SrcVT = SV->getValueType(0);
4287 SDValue V1 = SV->getOperand(0);
4288 DebugLoc dl = SV->getDebugLoc();
4289
4290 int EltNo = SV->getSplatIndex();
4291 int NumElems = SrcVT.getVectorNumElements();
4292 unsigned Size = SrcVT.getSizeInBits();
4293
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004294 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4295 "Unknown how to promote splat for type");
4296
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004297 // Extract the 128-bit part containing the splat element and update
4298 // the splat element index when it refers to the higher register.
4299 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004300 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004301 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4302 if (Idx > 0)
4303 EltNo -= NumElems/2;
4304 }
4305
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004306 // All i16 and i8 vector types can't be used directly by a generic shuffle
4307 // instruction because the target has no such instruction. Generate shuffles
4308 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004309 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004310 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004311 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004312 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004313
4314 // Recreate the 256-bit vector and place the same 128-bit vector
4315 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004316 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317 if (Size == 256) {
4318 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4319 DAG.getConstant(0, MVT::i32), DAG, dl);
4320 V1 = Insert128BitVector(InsV, V1,
4321 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4322 }
4323
4324 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004325}
4326
Evan Chengba05f722006-04-21 23:03:30 +00004327/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004328/// vector of zero or undef vector. This produces a shuffle where the low
4329/// element of V2 is swizzled into the zero/undef vector, landing at element
4330/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004331static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004332 bool IsZero,
4333 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004334 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004335 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004336 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004337 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 unsigned NumElems = VT.getVectorNumElements();
4339 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004340 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 // If this is the insertion idx, put the low elt of V2 here.
4342 MaskVec.push_back(i == Idx ? NumElems : i);
4343 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004344}
4345
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004346/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4347/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004348static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4349 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004350 if (Depth == 6)
4351 return SDValue(); // Limit search depth.
4352
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004353 SDValue V = SDValue(N, 0);
4354 EVT VT = V.getValueType();
4355 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004356
4357 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4358 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4359 Index = SV->getMaskElt(Index);
4360
4361 if (Index < 0)
4362 return DAG.getUNDEF(VT.getVectorElementType());
4363
Craig Topperd156dc12012-02-06 07:17:51 +00004364 unsigned NumElems = VT.getVectorNumElements();
4365 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4366 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004367 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004368 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004369
4370 // Recurse into target specific vector shuffles to find scalars.
4371 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004372 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004373 SmallVector<unsigned, 16> ShuffleMask;
4374 SDValue ImmN;
4375
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004376 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004377 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004378 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004379 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4380 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004381 break;
Craig Topper34671b82011-12-06 08:21:25 +00004382 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004383 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004384 break;
Craig Topper34671b82011-12-06 08:21:25 +00004385 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004386 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004387 break;
4388 case X86ISD::MOVHLPS:
4389 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4390 break;
4391 case X86ISD::MOVLHPS:
4392 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4393 break;
4394 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004395 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004396 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004397 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004398 ShuffleMask);
4399 break;
4400 case X86ISD::PSHUFHW:
4401 ImmN = N->getOperand(N->getNumOperands()-1);
4402 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4403 ShuffleMask);
4404 break;
4405 case X86ISD::PSHUFLW:
4406 ImmN = N->getOperand(N->getNumOperands()-1);
4407 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4408 ShuffleMask);
4409 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004410 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004411 case X86ISD::MOVSD: {
4412 // The index 0 always comes from the first element of the second source,
4413 // this is why MOVSS and MOVSD are used in the first place. The other
4414 // elements come from the other positions of the first source vector.
4415 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004416 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4417 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004418 }
Craig Topperec24e612011-11-30 07:47:51 +00004419 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004420 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004421 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004422 ShuffleMask);
4423 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004424 case X86ISD::MOVDDUP:
4425 case X86ISD::MOVLHPD:
4426 case X86ISD::MOVLPD:
4427 case X86ISD::MOVLPS:
4428 case X86ISD::MOVSHDUP:
4429 case X86ISD::MOVSLDUP:
4430 case X86ISD::PALIGN:
4431 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004432 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004433 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004434
4435 Index = ShuffleMask[Index];
4436 if (Index < 0)
4437 return DAG.getUNDEF(VT.getVectorElementType());
4438
Craig Topperd156dc12012-02-06 07:17:51 +00004439 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4440 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004441 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4442 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004443 }
4444
4445 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004446 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004447 V = V.getOperand(0);
4448 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004449 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004451 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452 return SDValue();
4453 }
4454
4455 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4456 return (Index == 0) ? V.getOperand(0)
4457 : DAG.getUNDEF(VT.getVectorElementType());
4458
4459 if (V.getOpcode() == ISD::BUILD_VECTOR)
4460 return V.getOperand(Index);
4461
4462 return SDValue();
4463}
4464
4465/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4466/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004467/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004468static
4469unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4470 bool ZerosFromLeft, SelectionDAG &DAG) {
4471 int i = 0;
4472
4473 while (i < NumElems) {
4474 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004476 if (!(Elt.getNode() &&
4477 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4478 break;
4479 ++i;
4480 }
4481
4482 return i;
4483}
4484
4485/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4486/// MaskE correspond consecutively to elements from one of the vector operands,
4487/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4488static
4489bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4490 int OpIdx, int NumElems, unsigned &OpNum) {
4491 bool SeenV1 = false;
4492 bool SeenV2 = false;
4493
4494 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4495 int Idx = SVOp->getMaskElt(i);
4496 // Ignore undef indicies
4497 if (Idx < 0)
4498 continue;
4499
4500 if (Idx < NumElems)
4501 SeenV1 = true;
4502 else
4503 SeenV2 = true;
4504
4505 // Only accept consecutive elements from the same vector
4506 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4507 return false;
4508 }
4509
4510 OpNum = SeenV1 ? 0 : 1;
4511 return true;
4512}
4513
4514/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4515/// logical left shift of a vector.
4516static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4517 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4518 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4519 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4520 false /* check zeros from right */, DAG);
4521 unsigned OpSrc;
4522
4523 if (!NumZeros)
4524 return false;
4525
4526 // Considering the elements in the mask that are not consecutive zeros,
4527 // check if they consecutively come from only one of the source vectors.
4528 //
4529 // V1 = {X, A, B, C} 0
4530 // \ \ \ /
4531 // vector_shuffle V1, V2 <1, 2, 3, X>
4532 //
4533 if (!isShuffleMaskConsecutive(SVOp,
4534 0, // Mask Start Index
4535 NumElems-NumZeros-1, // Mask End Index
4536 NumZeros, // Where to start looking in the src vector
4537 NumElems, // Number of elements in vector
4538 OpSrc)) // Which source operand ?
4539 return false;
4540
4541 isLeft = false;
4542 ShAmt = NumZeros;
4543 ShVal = SVOp->getOperand(OpSrc);
4544 return true;
4545}
4546
4547/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4548/// logical left shift of a vector.
4549static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4550 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4551 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4552 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4553 true /* check zeros from left */, DAG);
4554 unsigned OpSrc;
4555
4556 if (!NumZeros)
4557 return false;
4558
4559 // Considering the elements in the mask that are not consecutive zeros,
4560 // check if they consecutively come from only one of the source vectors.
4561 //
4562 // 0 { A, B, X, X } = V2
4563 // / \ / /
4564 // vector_shuffle V1, V2 <X, X, 4, 5>
4565 //
4566 if (!isShuffleMaskConsecutive(SVOp,
4567 NumZeros, // Mask Start Index
4568 NumElems-1, // Mask End Index
4569 0, // Where to start looking in the src vector
4570 NumElems, // Number of elements in vector
4571 OpSrc)) // Which source operand ?
4572 return false;
4573
4574 isLeft = true;
4575 ShAmt = NumZeros;
4576 ShVal = SVOp->getOperand(OpSrc);
4577 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004578}
4579
4580/// isVectorShift - Returns true if the shuffle can be implemented as a
4581/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004582static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004583 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004584 // Although the logic below support any bitwidth size, there are no
4585 // shift instructions which handle more than 128-bit vectors.
4586 if (SVOp->getValueType(0).getSizeInBits() > 128)
4587 return false;
4588
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4590 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4591 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004592
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004593 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004594}
4595
Evan Chengc78d3b42006-04-24 18:01:45 +00004596/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4597///
Dan Gohman475871a2008-07-27 21:46:04 +00004598static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004599 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004600 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004601 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004602 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004603 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004604 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004605
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004606 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004607 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004608 bool First = true;
4609 for (unsigned i = 0; i < 16; ++i) {
4610 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4611 if (ThisIsNonZero && First) {
4612 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004613 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004614 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004616 First = false;
4617 }
4618
4619 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004620 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004621 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4622 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004623 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004625 }
4626 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4628 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4629 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004630 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004632 } else
4633 ThisElt = LastElt;
4634
Gabor Greifba36cb52008-08-28 21:40:38 +00004635 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004637 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004638 }
4639 }
4640
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004641 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004642}
4643
Bill Wendlinga348c562007-03-22 18:42:45 +00004644/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004645///
Dan Gohman475871a2008-07-27 21:46:04 +00004646static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004647 unsigned NumNonZero, unsigned NumZero,
4648 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004649 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004650 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004652 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004653
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004654 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 bool First = true;
4657 for (unsigned i = 0; i < 8; ++i) {
4658 bool isNonZero = (NonZeros & (1 << i)) != 0;
4659 if (isNonZero) {
4660 if (First) {
4661 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004662 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 First = false;
4666 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004667 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004669 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004670 }
4671 }
4672
4673 return V;
4674}
4675
Evan Chengf26ffe92008-05-29 08:22:04 +00004676/// getVShift - Return a vector logical shift node.
4677///
Owen Andersone50ed302009-08-10 22:56:29 +00004678static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 unsigned NumBits, SelectionDAG &DAG,
4680 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004681 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004682 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004683 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004684 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4685 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004686 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004687 DAG.getConstant(NumBits,
4688 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004689}
4690
Dan Gohman475871a2008-07-27 21:46:04 +00004691SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004692X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004693 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004694
Evan Chengc3630942009-12-09 21:00:30 +00004695 // Check if the scalar load can be widened into a vector load. And if
4696 // the address is "base + cst" see if the cst can be "absorbed" into
4697 // the shuffle mask.
4698 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4699 SDValue Ptr = LD->getBasePtr();
4700 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4701 return SDValue();
4702 EVT PVT = LD->getValueType(0);
4703 if (PVT != MVT::i32 && PVT != MVT::f32)
4704 return SDValue();
4705
4706 int FI = -1;
4707 int64_t Offset = 0;
4708 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4709 FI = FINode->getIndex();
4710 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004711 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004712 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4713 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4714 Offset = Ptr.getConstantOperandVal(1);
4715 Ptr = Ptr.getOperand(0);
4716 } else {
4717 return SDValue();
4718 }
4719
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004720 // FIXME: 256-bit vector instructions don't require a strict alignment,
4721 // improve this code to support it better.
4722 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004723 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004724 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004725 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004726 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004727 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004728 // Can't change the alignment. FIXME: It's possible to compute
4729 // the exact stack offset and reference FI + adjust offset instead.
4730 // If someone *really* cares about this. That's the way to implement it.
4731 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004732 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004733 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004734 }
4735 }
4736
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004737 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004738 // Ptr + (Offset & ~15).
4739 if (Offset < 0)
4740 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004741 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004742 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004743 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004744 if (StartOffset)
4745 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4746 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4747
4748 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004749 int NumElems = VT.getVectorNumElements();
4750
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004751 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4752 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004753 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004754 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004755
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004756 SmallVector<int, 8> Mask;
4757 for (int i = 0; i < NumElems; ++i)
4758 Mask.push_back(EltNo);
4759
Craig Toppercc3000632012-01-30 07:50:31 +00004760 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004761 }
4762
4763 return SDValue();
4764}
4765
Michael J. Spencerec38de22010-10-10 22:04:20 +00004766/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4767/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004768/// load which has the same value as a build_vector whose operands are 'elts'.
4769///
4770/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004771///
Nate Begeman1449f292010-03-24 22:19:06 +00004772/// FIXME: we'd also like to handle the case where the last elements are zero
4773/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4774/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004775static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004776 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004777 EVT EltVT = VT.getVectorElementType();
4778 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004779
Nate Begemanfdea31a2010-03-24 20:49:50 +00004780 LoadSDNode *LDBase = NULL;
4781 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004782
Nate Begeman1449f292010-03-24 22:19:06 +00004783 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004784 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004785 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004786 for (unsigned i = 0; i < NumElems; ++i) {
4787 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004788
Nate Begemanfdea31a2010-03-24 20:49:50 +00004789 if (!Elt.getNode() ||
4790 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4791 return SDValue();
4792 if (!LDBase) {
4793 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4794 return SDValue();
4795 LDBase = cast<LoadSDNode>(Elt.getNode());
4796 LastLoadedElt = i;
4797 continue;
4798 }
4799 if (Elt.getOpcode() == ISD::UNDEF)
4800 continue;
4801
4802 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4803 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4804 return SDValue();
4805 LastLoadedElt = i;
4806 }
Nate Begeman1449f292010-03-24 22:19:06 +00004807
4808 // If we have found an entire vector of loads and undefs, then return a large
4809 // load of the entire vector width starting at the base pointer. If we found
4810 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004811 if (LastLoadedElt == NumElems - 1) {
4812 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004813 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004814 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004815 LDBase->isVolatile(), LDBase->isNonTemporal(),
4816 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004817 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004818 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004819 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004820 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004821 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4822 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004823 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4824 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004825 SDValue ResNode =
4826 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4827 LDBase->getPointerInfo(),
4828 LDBase->getAlignment(),
4829 false/*isVolatile*/, true/*ReadMem*/,
4830 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004831 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004832 }
4833 return SDValue();
4834}
4835
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004836/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4837/// a vbroadcast node. We support two patterns:
4838/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4839/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4840/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004841/// The scalar load node is returned when a pattern is found,
4842/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004843static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4844 if (!Subtarget->hasAVX())
4845 return SDValue();
4846
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004847 EVT VT = Op.getValueType();
4848 SDValue V = Op;
4849
4850 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4851 V = V.getOperand(0);
4852
4853 //A suspected load to be broadcasted.
4854 SDValue Ld;
4855
4856 switch (V.getOpcode()) {
4857 default:
4858 // Unknown pattern found.
4859 return SDValue();
4860
4861 case ISD::BUILD_VECTOR: {
4862 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004863 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004864 return SDValue();
4865
4866 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004867
4868 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004869 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004870 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004871 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004872 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004873 }
4874
4875 case ISD::VECTOR_SHUFFLE: {
4876 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4877
4878 // Shuffles must have a splat mask where the first element is
4879 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004880 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004881 return SDValue();
4882
4883 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004884 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004885 return SDValue();
4886
4887 Ld = Sc.getOperand(0);
4888
4889 // The scalar_to_vector node and the suspected
4890 // load node must have exactly one user.
4891 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4892 return SDValue();
4893 break;
4894 }
4895 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004896
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004898 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004899 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004900
Craig Toppera1902a12012-02-01 06:51:58 +00004901 // Reject loads that have uses of the chain result
4902 if (Ld->hasAnyUseOfValue(1))
4903 return SDValue();
4904
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004905 bool Is256 = VT.getSizeInBits() == 256;
4906 bool Is128 = VT.getSizeInBits() == 128;
4907 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4908
4909 // VBroadcast to YMM
4910 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4911 return Ld;
4912
4913 // VBroadcast to XMM
4914 if (Is128 && (ScalarSize == 32))
4915 return Ld;
4916
Craig Toppera9376332012-01-10 08:23:59 +00004917 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4918 // double since there is vbroadcastsd xmm
4919 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4920 // VBroadcast to YMM
4921 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4922 return Ld;
4923
4924 // VBroadcast to XMM
4925 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4926 return Ld;
4927 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004928
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004929 // Unsupported broadcast.
4930 return SDValue();
4931}
4932
Evan Chengc3630942009-12-09 21:00:30 +00004933SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004934X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004935 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004936
David Greenef125a292011-02-08 19:04:41 +00004937 EVT VT = Op.getValueType();
4938 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004939 unsigned NumElems = Op.getNumOperands();
4940
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004941 // Vectors containing all zeros can be matched by pxor and xorps later
4942 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4943 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4944 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004945 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004946 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004948 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004949 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004951 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004952 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4953 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004954 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004955 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004956 return Op;
4957
Craig Topper07a27622012-01-22 03:07:48 +00004958 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004959 }
4960
Craig Toppera9376332012-01-10 08:23:59 +00004961 SDValue LD = isVectorBroadcast(Op, Subtarget);
4962 if (LD.getNode())
4963 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004964
Owen Andersone50ed302009-08-10 22:56:29 +00004965 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 unsigned NumZero = 0;
4968 unsigned NumNonZero = 0;
4969 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004970 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004971 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004972 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004973 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004974 if (Elt.getOpcode() == ISD::UNDEF)
4975 continue;
4976 Values.insert(Elt);
4977 if (Elt.getOpcode() != ISD::Constant &&
4978 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004979 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004980 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004981 NumZero++;
4982 else {
4983 NonZeros |= (1 << i);
4984 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 }
4986 }
4987
Chris Lattner97a2a562010-08-26 05:24:29 +00004988 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4989 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004990 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004991
Chris Lattner67f453a2008-03-09 05:42:06 +00004992 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004993 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004994 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004996
Chris Lattner62098042008-03-09 01:05:04 +00004997 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4998 // the value are obviously zero, truncate the value to i32 and do the
4999 // insertion that way. Only do this if the value is non-constant or if the
5000 // value is a constant being inserted into element 0. It is cheaper to do
5001 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005003 (!IsAllConstants || Idx == 0)) {
5004 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005005 // Handle SSE only.
5006 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5007 EVT VecVT = MVT::v4i32;
5008 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005009
Chris Lattner62098042008-03-09 01:05:04 +00005010 // Truncate the value (which may itself be a constant) to i32, and
5011 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005013 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005014 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005015
Chris Lattner62098042008-03-09 01:05:04 +00005016 // Now we have our 32-bit value zero extended in the low element of
5017 // a vector. If Idx != 0, swizzle it into place.
5018 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005019 SmallVector<int, 4> Mask;
5020 Mask.push_back(Idx);
5021 for (unsigned i = 1; i != VecElts; ++i)
5022 Mask.push_back(i);
5023 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005024 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005025 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005026 }
Craig Topper07a27622012-01-22 03:07:48 +00005027 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005028 }
5029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Chris Lattner19f79692008-03-08 22:59:52 +00005031 // If we have a constant or non-constant insertion into the low element of
5032 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5033 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005034 // depending on what the source datatype is.
5035 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005036 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005037 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005038
5039 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005041 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005042 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005043 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5044 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005045 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005046 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005047 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5048 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005049 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005050 }
5051
5052 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005054 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005055 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005056 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005057 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5058 DAG, dl);
5059 } else {
5060 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005061 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005062 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005063 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005064 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005065 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005066
5067 // Is it a vector logical left shift?
5068 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005069 X86::isZeroNode(Op.getOperand(0)) &&
5070 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005071 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005072 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005073 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005074 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005075 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005078 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005079 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080
Chris Lattner19f79692008-03-08 22:59:52 +00005081 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5082 // is a non-constant being inserted into an element other than the low one,
5083 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5084 // movd/movss) to move this into the low element, then shuffle it into
5085 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005087 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005088
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005090 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005091 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005093 MaskVec.push_back(i == Idx ? 0 : 1);
5094 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 }
5096 }
5097
Chris Lattner67f453a2008-03-09 05:42:06 +00005098 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005099 if (Values.size() == 1) {
5100 if (EVTBits == 32) {
5101 // Instead of a shuffle like this:
5102 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5103 // Check if it's possible to issue this instead.
5104 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5105 unsigned Idx = CountTrailingZeros_32(NonZeros);
5106 SDValue Item = Op.getOperand(Idx);
5107 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5108 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5109 }
Dan Gohman475871a2008-07-27 21:46:04 +00005110 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Dan Gohmana3941172007-07-24 22:55:08 +00005113 // A vector full of immediates; various special cases are already
5114 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005115 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005116 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005117
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005118 // For AVX-length vectors, build the individual 128-bit pieces and use
5119 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005120 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005121 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005122 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005123 V.push_back(Op.getOperand(i));
5124
5125 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5126
5127 // Build both the lower and upper subvector.
5128 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5129 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5130 NumElems/2);
5131
5132 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005133 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5134 DAG.getConstant(0, MVT::i32), DAG, dl);
5135 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005136 DAG, dl);
5137 }
5138
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005139 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005140 if (EVTBits == 64) {
5141 if (NumNonZero == 1) {
5142 // One half is zero or undef.
5143 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005144 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005145 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005146 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005147 }
Dan Gohman475871a2008-07-27 21:46:04 +00005148 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005149 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150
5151 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005152 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005153 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005154 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005155 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 }
5157
Bill Wendling826f36f2007-03-28 00:57:11 +00005158 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005159 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005160 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005161 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 }
5163
5164 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005165 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 if (NumElems == 4 && NumZero > 0) {
5167 for (unsigned i = 0; i < 4; ++i) {
5168 bool isZero = !(NonZeros & (1 << i));
5169 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005170 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 else
Dale Johannesenace16102009-02-03 19:33:06 +00005172 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
5174
5175 for (unsigned i = 0; i < 2; ++i) {
5176 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5177 default: break;
5178 case 0:
5179 V[i] = V[i*2]; // Must be a zero vector.
5180 break;
5181 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005182 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 break;
5184 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005185 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 break;
5187 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005188 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189 break;
5190 }
5191 }
5192
Benjamin Kramer9c683542012-01-30 15:16:21 +00005193 bool Reverse1 = (NonZeros & 0x3) == 2;
5194 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5195 int MaskVec[] = {
5196 Reverse1 ? 1 : 0,
5197 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005198 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5199 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005200 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 }
5203
Nate Begemanfdea31a2010-03-24 20:49:50 +00005204 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5205 // Check for a build vector of consecutive loads.
5206 for (unsigned i = 0; i < NumElems; ++i)
5207 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005208
Nate Begemanfdea31a2010-03-24 20:49:50 +00005209 // Check for elements which are consecutive loads.
5210 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5211 if (LD.getNode())
5212 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005213
5214 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005215 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005216 SDValue Result;
5217 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5218 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5219 else
5220 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005221
Chris Lattner24faf612010-08-28 17:59:08 +00005222 for (unsigned i = 1; i < NumElems; ++i) {
5223 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5224 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005225 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005226 }
5227 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005229
Chris Lattner6e80e442010-08-28 17:15:43 +00005230 // Otherwise, expand into a number of unpckl*, start by extending each of
5231 // our (non-undef) elements to the full vector width with the element in the
5232 // bottom slot of the vector (which generates no code for SSE).
5233 for (unsigned i = 0; i < NumElems; ++i) {
5234 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5235 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5236 else
5237 V[i] = DAG.getUNDEF(VT);
5238 }
5239
5240 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5242 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5243 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005244 unsigned EltStride = NumElems >> 1;
5245 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005246 for (unsigned i = 0; i < EltStride; ++i) {
5247 // If V[i+EltStride] is undef and this is the first round of mixing,
5248 // then it is safe to just drop this shuffle: V[i] is already in the
5249 // right place, the one element (since it's the first round) being
5250 // inserted as undef can be dropped. This isn't safe for successive
5251 // rounds because they will permute elements within both vectors.
5252 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5253 EltStride == NumElems/2)
5254 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005255
Chris Lattner6e80e442010-08-28 17:15:43 +00005256 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005257 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005258 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 }
5260 return V[0];
5261 }
Dan Gohman475871a2008-07-27 21:46:04 +00005262 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263}
5264
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005265// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5266// them in a MMX register. This is better than doing a stack convert.
5267static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005268 DebugLoc dl = Op.getDebugLoc();
5269 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005270
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005271 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5272 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5273 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005275 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5276 InVec = Op.getOperand(1);
5277 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5278 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005279 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005280 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5281 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5282 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005284 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5285 Mask[0] = 0; Mask[1] = 2;
5286 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5287 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005289}
5290
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005291// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5292// to create 256-bit vectors from two other 128-bit ones.
5293static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5294 DebugLoc dl = Op.getDebugLoc();
5295 EVT ResVT = Op.getValueType();
5296
5297 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5298
5299 SDValue V1 = Op.getOperand(0);
5300 SDValue V2 = Op.getOperand(1);
5301 unsigned NumElems = ResVT.getVectorNumElements();
5302
5303 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5304 DAG.getConstant(0, MVT::i32), DAG, dl);
5305 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5306 DAG, dl);
5307}
5308
5309SDValue
5310X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005311 EVT ResVT = Op.getValueType();
5312
5313 assert(Op.getNumOperands() == 2);
5314 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5315 "Unsupported CONCAT_VECTORS for value type");
5316
5317 // We support concatenate two MMX registers and place them in a MMX register.
5318 // This is better than doing a stack convert.
5319 if (ResVT.is128BitVector())
5320 return LowerMMXCONCAT_VECTORS(Op, DAG);
5321
5322 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5323 // from two other 128-bit ones.
5324 return LowerAVXCONCAT_VECTORS(Op, DAG);
5325}
5326
Nate Begemanb9a47b82009-02-23 08:49:38 +00005327// v8i16 shuffles - Prefer shuffles in the following order:
5328// 1. [all] pshuflw, pshufhw, optional move
5329// 2. [ssse3] 1 x pshufb
5330// 3. [ssse3] 2 x pshufb + 1 x por
5331// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005332SDValue
5333X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5334 SelectionDAG &DAG) const {
5335 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005336 SDValue V1 = SVOp->getOperand(0);
5337 SDValue V2 = SVOp->getOperand(1);
5338 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005339 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005340
Nate Begemanb9a47b82009-02-23 08:49:38 +00005341 // Determine if more than 1 of the words in each of the low and high quadwords
5342 // of the result come from the same quadword of one of the two inputs. Undef
5343 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005344 unsigned LoQuad[] = { 0, 0, 0, 0 };
5345 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005346 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005347 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005348 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005349 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005350 MaskVals.push_back(EltIdx);
5351 if (EltIdx < 0) {
5352 ++Quad[0];
5353 ++Quad[1];
5354 ++Quad[2];
5355 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005356 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005357 }
5358 ++Quad[EltIdx / 4];
5359 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005360 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005361
Nate Begemanb9a47b82009-02-23 08:49:38 +00005362 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005363 unsigned MaxQuad = 1;
5364 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005365 if (LoQuad[i] > MaxQuad) {
5366 BestLoQuad = i;
5367 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005368 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005369 }
5370
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005372 MaxQuad = 1;
5373 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 if (HiQuad[i] > MaxQuad) {
5375 BestHiQuad = i;
5376 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005377 }
5378 }
5379
Nate Begemanb9a47b82009-02-23 08:49:38 +00005380 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005381 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005382 // single pshufb instruction is necessary. If There are more than 2 input
5383 // quads, disable the next transformation since it does not help SSSE3.
5384 bool V1Used = InputQuads[0] || InputQuads[1];
5385 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005386 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005387 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005388 BestLoQuad = InputQuads[0] ? 0 : 1;
5389 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005390 }
5391 if (InputQuads.count() > 2) {
5392 BestLoQuad = -1;
5393 BestHiQuad = -1;
5394 }
5395 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005396
Nate Begemanb9a47b82009-02-23 08:49:38 +00005397 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5398 // the shuffle mask. If a quad is scored as -1, that means that it contains
5399 // words from all 4 input quadwords.
5400 SDValue NewV;
5401 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005402 int MaskV[] = {
5403 BestLoQuad < 0 ? 0 : BestLoQuad,
5404 BestHiQuad < 0 ? 1 : BestHiQuad
5405 };
Eric Christopherfd179292009-08-27 18:07:15 +00005406 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005407 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5408 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5409 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005410
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5412 // source words for the shuffle, to aid later transformations.
5413 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005414 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005415 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005416 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005417 if (idx != (int)i)
5418 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005419 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005420 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 AllWordsInNewV = false;
5422 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005423 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005424
Nate Begemanb9a47b82009-02-23 08:49:38 +00005425 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5426 if (AllWordsInNewV) {
5427 for (int i = 0; i != 8; ++i) {
5428 int idx = MaskVals[i];
5429 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005430 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005431 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005432 if ((idx != i) && idx < 4)
5433 pshufhw = false;
5434 if ((idx != i) && idx > 3)
5435 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005436 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005437 V1 = NewV;
5438 V2Used = false;
5439 BestLoQuad = 0;
5440 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005441 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005442
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5444 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005445 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005446 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5447 unsigned TargetMask = 0;
5448 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005450 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5451 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5452 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005453 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005454 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005455 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005456 }
Eric Christopherfd179292009-08-27 18:07:15 +00005457
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458 // If we have SSSE3, and all words of the result are from 1 input vector,
5459 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5460 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005461 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005463
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005465 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 // mask, and elements that come from V1 in the V2 mask, so that the two
5467 // results can be OR'd together.
5468 bool TwoInputs = V1Used && V2Used;
5469 for (unsigned i = 0; i != 8; ++i) {
5470 int EltIdx = MaskVals[i] * 2;
5471 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5473 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005474 continue;
5475 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5477 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005480 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005481 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005484 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005485
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 // Calculate the shuffle mask for the second input, shuffle it, and
5487 // OR it with the first shuffled input.
5488 pshufbMask.clear();
5489 for (unsigned i = 0; i != 8; ++i) {
5490 int EltIdx = MaskVals[i] * 2;
5491 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5493 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 continue;
5495 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5497 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005499 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005500 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005501 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 MVT::v16i8, &pshufbMask[0], 16));
5503 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005504 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 }
5506
5507 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5508 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005509 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005511 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 for (int i = 0; i != 4; ++i) {
5513 int idx = MaskVals[i];
5514 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 InOrder.set(i);
5516 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005517 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 }
5520 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005522 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005523
Craig Topperdd637ae2012-02-19 05:41:45 +00005524 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5525 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005526 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005527 NewV.getOperand(0),
5528 getShufflePSHUFLWImmediate(SVOp), DAG);
5529 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 }
Eric Christopherfd179292009-08-27 18:07:15 +00005531
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5533 // and update MaskVals with the new element order.
5534 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005535 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 for (unsigned i = 4; i != 8; ++i) {
5537 int idx = MaskVals[i];
5538 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 InOrder.set(i);
5540 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005541 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 }
5544 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005547
Craig Topperdd637ae2012-02-19 05:41:45 +00005548 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5549 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005550 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005551 NewV.getOperand(0),
5552 getShufflePSHUFHWImmediate(SVOp), DAG);
5553 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 }
Eric Christopherfd179292009-08-27 18:07:15 +00005555
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 // In case BestHi & BestLo were both -1, which means each quadword has a word
5557 // from each of the four input quadwords, calculate the InOrder bitvector now
5558 // before falling through to the insert/extract cleanup.
5559 if (BestLoQuad == -1 && BestHiQuad == -1) {
5560 NewV = V1;
5561 for (int i = 0; i != 8; ++i)
5562 if (MaskVals[i] < 0 || MaskVals[i] == i)
5563 InOrder.set(i);
5564 }
Eric Christopherfd179292009-08-27 18:07:15 +00005565
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 // The other elements are put in the right place using pextrw and pinsrw.
5567 for (unsigned i = 0; i != 8; ++i) {
5568 if (InOrder[i])
5569 continue;
5570 int EltIdx = MaskVals[i];
5571 if (EltIdx < 0)
5572 continue;
5573 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 DAG.getIntPtrConstant(i));
5580 }
5581 return NewV;
5582}
5583
5584// v16i8 shuffles - Prefer shuffles in the following order:
5585// 1. [ssse3] 1 x pshufb
5586// 2. [ssse3] 2 x pshufb + 1 x por
5587// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5588static
Nate Begeman9008ca62009-04-27 18:41:29 +00005589SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005590 SelectionDAG &DAG,
5591 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005592 SDValue V1 = SVOp->getOperand(0);
5593 SDValue V2 = SVOp->getOperand(1);
5594 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005595 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005596
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005598 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // present, fall back to case 3.
5600 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5601 bool V1Only = true;
5602 bool V2Only = true;
5603 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 if (EltIdx < 0)
5606 continue;
5607 if (EltIdx < 16)
5608 V2Only = false;
5609 else
5610 V1Only = false;
5611 }
Eric Christopherfd179292009-08-27 18:07:15 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005614 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005616
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005618 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 //
5620 // Otherwise, we have elements from both input vectors, and must zero out
5621 // elements that come from V2 in the first mask, and V1 in the second mask
5622 // so that we can OR them together.
5623 bool TwoInputs = !(V1Only || V2Only);
5624 for (unsigned i = 0; i != 16; ++i) {
5625 int EltIdx = MaskVals[i];
5626 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 continue;
5629 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 }
5632 // If all the elements are from V2, assign it to V1 and return after
5633 // building the first pshufb.
5634 if (V2Only)
5635 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005637 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 if (!TwoInputs)
5640 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // Calculate the shuffle mask for the second input, shuffle it, and
5643 // OR it with the first shuffled input.
5644 pshufbMask.clear();
5645 for (unsigned i = 0; i != 16; ++i) {
5646 int EltIdx = MaskVals[i];
5647 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 continue;
5650 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005654 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 MVT::v16i8, &pshufbMask[0], 16));
5656 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 }
Eric Christopherfd179292009-08-27 18:07:15 +00005658
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 // No SSSE3 - Calculate in place words and then fix all out of place words
5660 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5661 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005662 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5663 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 SDValue NewV = V2Only ? V2 : V1;
5665 for (int i = 0; i != 8; ++i) {
5666 int Elt0 = MaskVals[i*2];
5667 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005668
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 // This word of the result is all undef, skip it.
5670 if (Elt0 < 0 && Elt1 < 0)
5671 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // This word of the result is already in the correct place, skip it.
5674 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5675 continue;
5676 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5677 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005678
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5680 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5681 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005682
5683 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5684 // using a single extract together, load it and store it.
5685 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005687 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005689 DAG.getIntPtrConstant(i));
5690 continue;
5691 }
5692
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005694 // source byte is not also odd, shift the extracted word left 8 bits
5695 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 DAG.getIntPtrConstant(Elt1 / 2));
5699 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005701 DAG.getConstant(8,
5702 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005703 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5705 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 }
5707 // If Elt0 is defined, extract it from the appropriate source. If the
5708 // source byte is not also even, shift the extracted word right 8 bits. If
5709 // Elt1 was also defined, OR the extracted values together before
5710 // inserting them in the result.
5711 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5714 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005716 DAG.getConstant(8,
5717 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005718 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5720 DAG.getConstant(0x00FF, MVT::i16));
5721 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 : InsElt0;
5723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 DAG.getIntPtrConstant(i));
5726 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005727 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005728}
5729
Evan Cheng7a831ce2007-12-15 03:00:47 +00005730/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005731/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005732/// done when every pair / quad of shuffle mask elements point to elements in
5733/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005734/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005735static
Nate Begeman9008ca62009-04-27 18:41:29 +00005736SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005737 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005738 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 SDValue V1 = SVOp->getOperand(0);
5740 SDValue V2 = SVOp->getOperand(1);
5741 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005742 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005743 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005745 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 case MVT::v4f32: NewVT = MVT::v2f64; break;
5747 case MVT::v4i32: NewVT = MVT::v2i64; break;
5748 case MVT::v8i16: NewVT = MVT::v4i32; break;
5749 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005750 }
5751
Nate Begeman9008ca62009-04-27 18:41:29 +00005752 int Scale = NumElems / NewWidth;
5753 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005754 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005755 int StartIdx = -1;
5756 for (int j = 0; j < Scale; ++j) {
5757 int EltIdx = SVOp->getMaskElt(i+j);
5758 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005759 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005760 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005761 StartIdx = EltIdx - (EltIdx % Scale);
5762 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005763 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005764 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005765 if (StartIdx == -1)
5766 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005767 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005769 }
5770
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005771 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5772 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005773 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005774}
5775
Evan Chengd880b972008-05-09 21:53:03 +00005776/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005777///
Owen Andersone50ed302009-08-10 22:56:29 +00005778static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005779 SDValue SrcOp, SelectionDAG &DAG,
5780 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005782 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005783 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005784 LD = dyn_cast<LoadSDNode>(SrcOp);
5785 if (!LD) {
5786 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5787 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005788 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005789 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005790 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005791 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005792 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005793 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005795 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005796 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5797 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5798 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005799 SrcOp.getOperand(0)
5800 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005801 }
5802 }
5803 }
5804
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005805 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005806 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005807 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005808 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005809}
5810
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005811/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5812/// which could not be matched by any known target speficic shuffle
5813static SDValue
5814LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005815 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005816
Craig Topper8f35c132012-01-20 09:29:03 +00005817 unsigned NumElems = VT.getVectorNumElements();
5818 unsigned NumLaneElems = NumElems / 2;
5819
5820 int MinRange[2][2] = { { static_cast<int>(NumElems),
5821 static_cast<int>(NumElems) },
5822 { static_cast<int>(NumElems),
5823 static_cast<int>(NumElems) } };
5824 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5825
5826 // Collect used ranges for each source in each lane
5827 for (unsigned l = 0; l < 2; ++l) {
5828 unsigned LaneStart = l*NumLaneElems;
5829 for (unsigned i = 0; i != NumLaneElems; ++i) {
5830 int Idx = SVOp->getMaskElt(i+LaneStart);
5831 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005832 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005833
Craig Topper8f35c132012-01-20 09:29:03 +00005834 int Input = 0;
5835 if (Idx >= (int)NumElems) {
5836 Idx -= NumElems;
5837 Input = 1;
5838 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005839
Craig Topper8f35c132012-01-20 09:29:03 +00005840 if (Idx > MaxRange[l][Input])
5841 MaxRange[l][Input] = Idx;
5842 if (Idx < MinRange[l][Input])
5843 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005844 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005845 }
5846
Craig Topper8f35c132012-01-20 09:29:03 +00005847 // Make sure each range is 128-bits
5848 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5849 for (unsigned l = 0; l < 2; ++l) {
5850 for (unsigned Input = 0; Input < 2; ++Input) {
5851 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5852 continue;
5853
Craig Topperd9ec7252012-01-21 08:49:33 +00005854 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005855 ExtractIdx[l][Input] = 0;
5856 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005857 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005858 ExtractIdx[l][Input] = NumLaneElems;
5859 else
5860 return SDValue();
5861 }
5862 }
5863
5864 DebugLoc dl = SVOp->getDebugLoc();
5865 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5866 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5867
5868 SDValue Ops[2][2];
5869 for (unsigned l = 0; l < 2; ++l) {
5870 for (unsigned Input = 0; Input < 2; ++Input) {
5871 if (ExtractIdx[l][Input] >= 0)
5872 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5873 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5874 DAG, dl);
5875 else
5876 Ops[l][Input] = DAG.getUNDEF(NVT);
5877 }
5878 }
5879
5880 // Generate 128-bit shuffles
5881 SmallVector<int, 16> Mask1, Mask2;
5882 for (unsigned i = 0; i != NumLaneElems; ++i) {
5883 int Elt = SVOp->getMaskElt(i);
5884 if (Elt >= (int)NumElems) {
5885 Elt %= NumLaneElems;
5886 Elt += NumLaneElems;
5887 } else if (Elt >= 0) {
5888 Elt %= NumLaneElems;
5889 }
5890 Mask1.push_back(Elt);
5891 }
5892 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5893 int Elt = SVOp->getMaskElt(i);
5894 if (Elt >= (int)NumElems) {
5895 Elt %= NumLaneElems;
5896 Elt += NumLaneElems;
5897 } else if (Elt >= 0) {
5898 Elt %= NumLaneElems;
5899 }
5900 Mask2.push_back(Elt);
5901 }
5902
5903 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5904 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5905
5906 // Concatenate the result back
5907 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5908 DAG.getConstant(0, MVT::i32), DAG, dl);
5909 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5910 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005911}
5912
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005913/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5914/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005915static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005916LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005917 SDValue V1 = SVOp->getOperand(0);
5918 SDValue V2 = SVOp->getOperand(1);
5919 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005920 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005921
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005922 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5923
Benjamin Kramer9c683542012-01-30 15:16:21 +00005924 std::pair<int, int> Locs[4];
5925 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005926 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005927
Evan Chengace3c172008-07-22 21:13:36 +00005928 unsigned NumHi = 0;
5929 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005930 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 int Idx = PermMask[i];
5932 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005933 Locs[i] = std::make_pair(-1, -1);
5934 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5936 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005937 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005938 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005939 NumLo++;
5940 } else {
5941 Locs[i] = std::make_pair(1, NumHi);
5942 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005944 NumHi++;
5945 }
5946 }
5947 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005948
Evan Chengace3c172008-07-22 21:13:36 +00005949 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005950 // If no more than two elements come from either vector. This can be
5951 // implemented with two shuffles. First shuffle gather the elements.
5952 // The second shuffle, which takes the first shuffle as both of its
5953 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005954 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005955
Benjamin Kramer9c683542012-01-30 15:16:21 +00005956 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005957
Benjamin Kramer9c683542012-01-30 15:16:21 +00005958 for (unsigned i = 0; i != 4; ++i)
5959 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005960 unsigned Idx = (i < 2) ? 0 : 4;
5961 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005962 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005963 }
Evan Chengace3c172008-07-22 21:13:36 +00005964
Nate Begeman9008ca62009-04-27 18:41:29 +00005965 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005966 } else if (NumLo == 3 || NumHi == 3) {
5967 // Otherwise, we must have three elements from one vector, call it X, and
5968 // one element from the other, call it Y. First, use a shufps to build an
5969 // intermediate vector with the one element from Y and the element from X
5970 // that will be in the same half in the final destination (the indexes don't
5971 // matter). Then, use a shufps to build the final vector, taking the half
5972 // containing the element from Y from the intermediate, and the other half
5973 // from X.
5974 if (NumHi == 3) {
5975 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005976 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005977 std::swap(V1, V2);
5978 }
5979
5980 // Find the element from V2.
5981 unsigned HiIndex;
5982 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005983 int Val = PermMask[HiIndex];
5984 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005985 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005986 if (Val >= 4)
5987 break;
5988 }
5989
Nate Begeman9008ca62009-04-27 18:41:29 +00005990 Mask1[0] = PermMask[HiIndex];
5991 Mask1[1] = -1;
5992 Mask1[2] = PermMask[HiIndex^1];
5993 Mask1[3] = -1;
5994 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005995
5996 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005997 Mask1[0] = PermMask[0];
5998 Mask1[1] = PermMask[1];
5999 Mask1[2] = HiIndex & 1 ? 6 : 4;
6000 Mask1[3] = HiIndex & 1 ? 4 : 6;
6001 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006002 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006003 Mask1[0] = HiIndex & 1 ? 2 : 0;
6004 Mask1[1] = HiIndex & 1 ? 0 : 2;
6005 Mask1[2] = PermMask[2];
6006 Mask1[3] = PermMask[3];
6007 if (Mask1[2] >= 0)
6008 Mask1[2] += 4;
6009 if (Mask1[3] >= 0)
6010 Mask1[3] += 4;
6011 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006012 }
Evan Chengace3c172008-07-22 21:13:36 +00006013 }
6014
6015 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006016 int LoMask[] = { -1, -1, -1, -1 };
6017 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006018
Benjamin Kramer9c683542012-01-30 15:16:21 +00006019 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006020 unsigned MaskIdx = 0;
6021 unsigned LoIdx = 0;
6022 unsigned HiIdx = 2;
6023 for (unsigned i = 0; i != 4; ++i) {
6024 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006025 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006026 MaskIdx = 1;
6027 LoIdx = 0;
6028 HiIdx = 2;
6029 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006030 int Idx = PermMask[i];
6031 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006032 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006034 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006035 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006036 LoIdx++;
6037 } else {
6038 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006039 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006040 HiIdx++;
6041 }
6042 }
6043
Nate Begeman9008ca62009-04-27 18:41:29 +00006044 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6045 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006046 int MaskOps[] = { -1, -1, -1, -1 };
6047 for (unsigned i = 0; i != 4; ++i)
6048 if (Locs[i].first != -1)
6049 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006051}
6052
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006053static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006054 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006055 V = V.getOperand(0);
6056 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6057 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006058 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6059 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6060 // BUILD_VECTOR (load), undef
6061 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006062 if (MayFoldLoad(V))
6063 return true;
6064 return false;
6065}
6066
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006067// FIXME: the version above should always be used. Since there's
6068// a bug where several vector shuffles can't be folded because the
6069// DAG is not updated during lowering and a node claims to have two
6070// uses while it only has one, use this version, and let isel match
6071// another instruction if the load really happens to have more than
6072// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006073// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006074static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006075 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006076 V = V.getOperand(0);
6077 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6078 V = V.getOperand(0);
6079 if (ISD::isNormalLoad(V.getNode()))
6080 return true;
6081 return false;
6082}
6083
6084/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6085/// a vector extract, and if both can be later optimized into a single load.
6086/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6087/// here because otherwise a target specific shuffle node is going to be
6088/// emitted for this shuffle, and the optimization not done.
6089/// FIXME: This is probably not the best approach, but fix the problem
6090/// until the right path is decided.
6091static
6092bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6093 const TargetLowering &TLI) {
6094 EVT VT = V.getValueType();
6095 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6096
6097 // Be sure that the vector shuffle is present in a pattern like this:
6098 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6099 if (!V.hasOneUse())
6100 return false;
6101
6102 SDNode *N = *V.getNode()->use_begin();
6103 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6104 return false;
6105
6106 SDValue EltNo = N->getOperand(1);
6107 if (!isa<ConstantSDNode>(EltNo))
6108 return false;
6109
6110 // If the bit convert changed the number of elements, it is unsafe
6111 // to examine the mask.
6112 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006113 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006114 EVT SrcVT = V.getOperand(0).getValueType();
6115 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6116 return false;
6117 V = V.getOperand(0);
6118 HasShuffleIntoBitcast = true;
6119 }
6120
6121 // Select the input vector, guarding against out of range extract vector.
6122 unsigned NumElems = VT.getVectorNumElements();
6123 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6124 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6125 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6126
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006127 // If we are accessing the upper part of a YMM register
6128 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6129 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6130 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006131 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006132 return false;
6133
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006134 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006135 if (V.getOpcode() == ISD::BITCAST) {
6136 if (!V.hasOneUse())
6137 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006138 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006139 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006140
Craig Toppera51bb3a2012-01-02 08:46:48 +00006141 if (!ISD::isNormalLoad(V.getNode()))
6142 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006143
Craig Toppera51bb3a2012-01-02 08:46:48 +00006144 // Is the original load suitable?
6145 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006146
Craig Toppera51bb3a2012-01-02 08:46:48 +00006147 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6148 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006149
Craig Toppera51bb3a2012-01-02 08:46:48 +00006150 if (!HasShuffleIntoBitcast)
6151 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006152
Craig Toppera51bb3a2012-01-02 08:46:48 +00006153 // If there's a bitcast before the shuffle, check if the load type and
6154 // alignment is valid.
6155 unsigned Align = LN0->getAlignment();
6156 unsigned NewAlign =
6157 TLI.getTargetData()->getABITypeAlignment(
6158 VT.getTypeForEVT(*DAG.getContext()));
6159
6160 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6161 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006162
6163 return true;
6164}
6165
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006166static
Evan Cheng835580f2010-10-07 20:50:20 +00006167SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6168 EVT VT = Op.getValueType();
6169
6170 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006171 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6172 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006173 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6174 V1, DAG));
6175}
6176
6177static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006178SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006179 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006180 SDValue V1 = Op.getOperand(0);
6181 SDValue V2 = Op.getOperand(1);
6182 EVT VT = Op.getValueType();
6183
6184 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6185
Craig Topper1accb7e2012-01-10 06:54:16 +00006186 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006187 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6188
Evan Cheng0899f5c2011-08-31 02:05:24 +00006189 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6190 return DAG.getNode(ISD::BITCAST, dl, VT,
6191 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6192 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6193 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006194}
6195
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006196static
6197SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6198 SDValue V1 = Op.getOperand(0);
6199 SDValue V2 = Op.getOperand(1);
6200 EVT VT = Op.getValueType();
6201
6202 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6203 "unsupported shuffle type");
6204
6205 if (V2.getOpcode() == ISD::UNDEF)
6206 V2 = V1;
6207
6208 // v4i32 or v4f32
6209 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6210}
6211
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006212static
Craig Topper1accb7e2012-01-10 06:54:16 +00006213SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006214 SDValue V1 = Op.getOperand(0);
6215 SDValue V2 = Op.getOperand(1);
6216 EVT VT = Op.getValueType();
6217 unsigned NumElems = VT.getVectorNumElements();
6218
6219 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6220 // operand of these instructions is only memory, so check if there's a
6221 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6222 // same masks.
6223 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006224
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006225 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006226 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006227 CanFoldLoad = true;
6228
6229 // When V1 is a load, it can be folded later into a store in isel, example:
6230 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6231 // turns into:
6232 // (MOVLPSmr addr:$src1, VR128:$src2)
6233 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006234 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006235 CanFoldLoad = true;
6236
Dan Gohman65fd6562011-11-03 21:49:52 +00006237 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006238 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006239 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006240 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6241
6242 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006243 // If we don't care about the second element, procede to use movss.
6244 if (SVOp->getMaskElt(1) != -1)
6245 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006246 }
6247
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006248 // movl and movlp will both match v2i64, but v2i64 is never matched by
6249 // movl earlier because we make it strict to avoid messing with the movlp load
6250 // folding logic (see the code above getMOVLP call). Match it here then,
6251 // this is horrible, but will stay like this until we move all shuffle
6252 // matching to x86 specific nodes. Note that for the 1st condition all
6253 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006254 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006255 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6256 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006257 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006258 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006259 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006260 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006261
6262 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6263
6264 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006265 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006266 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006267}
6268
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006269static
6270SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006271 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006272 const X86Subtarget *Subtarget) {
6273 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6274 EVT VT = Op.getValueType();
6275 DebugLoc dl = Op.getDebugLoc();
6276 SDValue V1 = Op.getOperand(0);
6277 SDValue V2 = Op.getOperand(1);
6278
6279 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006280 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006281
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006282 // Handle splat operations
6283 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006284 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006285 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006286 // Special case, this is the only place now where it's allowed to return
6287 // a vector_shuffle operation without using a target specific node, because
6288 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6289 // this be moved to DAGCombine instead?
6290 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006291 return Op;
6292
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006293 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006294 SDValue LD = isVectorBroadcast(Op, Subtarget);
6295 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006296 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006297
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006298 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006299 if ((Size == 128 && NumElem <= 4) ||
6300 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006301 return SDValue();
6302
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006303 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006304 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006305 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006306
6307 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6308 // do it!
6309 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6310 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6311 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006312 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006313 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006314 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006315 // FIXME: Figure out a cleaner way to do this.
6316 // Try to make use of movq to zero out the top part.
6317 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6318 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6319 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006320 EVT NewVT = NewOp.getValueType();
6321 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6322 NewVT, true, false))
6323 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006324 DAG, Subtarget, dl);
6325 }
6326 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6327 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006328 if (NewOp.getNode()) {
6329 EVT NewVT = NewOp.getValueType();
6330 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6331 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6332 DAG, Subtarget, dl);
6333 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006334 }
6335 }
6336 return SDValue();
6337}
6338
Dan Gohman475871a2008-07-27 21:46:04 +00006339SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006340X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006342 SDValue V1 = Op.getOperand(0);
6343 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006344 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006345 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006346 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006347 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006348 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006349 bool V1IsSplat = false;
6350 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006351 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006352 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006353 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006354 MachineFunction &MF = DAG.getMachineFunction();
6355 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006356
Craig Topper3426a3e2011-11-14 06:46:21 +00006357 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006358
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006359 if (V1IsUndef && V2IsUndef)
6360 return DAG.getUNDEF(VT);
6361
6362 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006363
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006364 // Vector shuffle lowering takes 3 steps:
6365 //
6366 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6367 // narrowing and commutation of operands should be handled.
6368 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6369 // shuffle nodes.
6370 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6371 // so the shuffle can be broken into other shuffles and the legalizer can
6372 // try the lowering again.
6373 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006374 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006375 // be matched during isel, all of them must be converted to a target specific
6376 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006377
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006378 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6379 // narrowing and commutation of operands should be handled. The actual code
6380 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006381 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006382 if (NewOp.getNode())
6383 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006384
Craig Topper5aaffa82012-02-19 02:53:47 +00006385 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6386
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006387 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6388 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006389 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006390 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006391 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006392 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006393
Craig Topperdd637ae2012-02-19 05:41:45 +00006394 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006395 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006396 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006397
Craig Topperdd637ae2012-02-19 05:41:45 +00006398 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006399 return getMOVHighToLow(Op, dl, DAG);
6400
6401 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006402 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006403 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006404 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006405
Craig Topper5aaffa82012-02-19 02:53:47 +00006406 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006407 // The actual implementation will match the mask in the if above and then
6408 // during isel it can match several different instructions, not only pshufd
6409 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006410 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6411 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006412
Craig Topper5aaffa82012-02-19 02:53:47 +00006413 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006414
Craig Topperdbd98a42012-02-07 06:28:42 +00006415 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6416 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6417
Craig Topper1accb7e2012-01-10 06:54:16 +00006418 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006419 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6420
Craig Topperb3982da2011-12-31 23:50:21 +00006421 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006422 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006423 }
Eric Christopherfd179292009-08-27 18:07:15 +00006424
Evan Chengf26ffe92008-05-29 08:22:04 +00006425 // Check if this can be converted into a logical shift.
6426 bool isLeft = false;
6427 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006428 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006429 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006430 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006431 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006432 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006433 EVT EltVT = VT.getVectorElementType();
6434 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006435 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006436 }
Eric Christopherfd179292009-08-27 18:07:15 +00006437
Craig Topper5aaffa82012-02-19 02:53:47 +00006438 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006439 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006440 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006441 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006442 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006443 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6444
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006445 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006446 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6447 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006448 }
Eric Christopherfd179292009-08-27 18:07:15 +00006449
Nate Begeman9008ca62009-04-27 18:41:29 +00006450 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006451 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006452 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006453
Craig Topperdd637ae2012-02-19 05:41:45 +00006454 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006455 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006456
Craig Topperdd637ae2012-02-19 05:41:45 +00006457 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006458 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006459
Craig Topperdd637ae2012-02-19 05:41:45 +00006460 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006461 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006462
Craig Topperdd637ae2012-02-19 05:41:45 +00006463 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006464 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465
Craig Topperdd637ae2012-02-19 05:41:45 +00006466 if (ShouldXformToMOVHLPS(M, VT) ||
6467 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006468 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006469
Evan Chengf26ffe92008-05-29 08:22:04 +00006470 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006471 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006472 EVT EltVT = VT.getVectorElementType();
6473 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006474 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006475 }
Eric Christopherfd179292009-08-27 18:07:15 +00006476
Evan Cheng9eca5e82006-10-25 21:49:50 +00006477 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006478 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6479 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006480 V1IsSplat = isSplatVector(V1.getNode());
6481 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006482
Chris Lattner8a594482007-11-25 00:24:49 +00006483 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006484 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6485 CommuteVectorShuffleMask(M, NumElems);
6486 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006487 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006488 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006489 }
6490
Craig Topperbeabc6c2011-12-05 06:56:46 +00006491 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006492 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006493 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006494 return V1;
6495 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6496 // the instruction selector will not match, so get a canonical MOVL with
6497 // swapped operands to undo the commute.
6498 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006499 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500
Craig Topperbeabc6c2011-12-05 06:56:46 +00006501 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006502 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006503
Craig Topperbeabc6c2011-12-05 06:56:46 +00006504 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006505 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006506
Evan Cheng9bbbb982006-10-25 20:48:19 +00006507 if (V2IsSplat) {
6508 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006509 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006510 // new vector_shuffle with the corrected mask.p
6511 SmallVector<int, 8> NewMask(M.begin(), M.end());
6512 NormalizeMask(NewMask, NumElems);
6513 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6514 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6515 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6516 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006517 }
6518 }
6519
Evan Cheng9eca5e82006-10-25 21:49:50 +00006520 if (Commuted) {
6521 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006523 CommuteVectorShuffleMask(M, NumElems);
6524 std::swap(V1, V2);
6525 std::swap(V1IsSplat, V2IsSplat);
6526 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006527
Craig Topper39a9e482012-02-11 06:24:48 +00006528 if (isUNPCKLMask(M, VT, HasAVX2))
6529 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006530
Craig Topper39a9e482012-02-11 06:24:48 +00006531 if (isUNPCKHMask(M, VT, HasAVX2))
6532 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006533 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534
Nate Begeman9008ca62009-04-27 18:41:29 +00006535 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006536 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006537 return CommuteVectorShuffle(SVOp, DAG);
6538
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006539 // The checks below are all present in isShuffleMaskLegal, but they are
6540 // inlined here right now to enable us to directly emit target specific
6541 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006542
Craig Topper0e2037b2012-01-20 05:53:00 +00006543 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006544 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006545 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006546 DAG);
6547
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006548 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6549 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006550 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006551 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006552 }
6553
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006554 if (isPSHUFHWMask(M, VT))
6555 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006556 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006557 DAG);
6558
6559 if (isPSHUFLWMask(M, VT))
6560 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006561 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006562 DAG);
6563
Craig Topper1a7700a2012-01-19 08:19:12 +00006564 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006565 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006566 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006567
Craig Topper94438ba2011-12-16 08:06:31 +00006568 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006569 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006570 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006571 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006572
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006573 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006574 // Generate target specific nodes for 128 or 256-bit shuffles only
6575 // supported in the AVX instruction set.
6576 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006577
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006578 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006579 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006580 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6581
Craig Topper70b883b2011-11-28 10:14:51 +00006582 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006583 if (isVPERMILPMask(M, VT, HasAVX)) {
6584 if (HasAVX2 && VT == MVT::v8i32)
6585 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006586 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006587 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006588 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006589 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006590
Craig Topper70b883b2011-11-28 10:14:51 +00006591 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006592 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006593 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006594 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006595
6596 //===--------------------------------------------------------------------===//
6597 // Since no target specific shuffle was selected for this generic one,
6598 // lower it into other known shuffles. FIXME: this isn't true yet, but
6599 // this is the plan.
6600 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006601
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006602 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6603 if (VT == MVT::v8i16) {
6604 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6605 if (NewOp.getNode())
6606 return NewOp;
6607 }
6608
6609 if (VT == MVT::v16i8) {
6610 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6611 if (NewOp.getNode())
6612 return NewOp;
6613 }
6614
6615 // Handle all 128-bit wide vectors with 4 elements, and match them with
6616 // several different shuffle types.
6617 if (NumElems == 4 && VT.getSizeInBits() == 128)
6618 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6619
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006620 // Handle general 256-bit shuffles
6621 if (VT.is256BitVector())
6622 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6623
Dan Gohman475871a2008-07-27 21:46:04 +00006624 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625}
6626
Dan Gohman475871a2008-07-27 21:46:04 +00006627SDValue
6628X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006629 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006630 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006631 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006632
6633 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6634 return SDValue();
6635
Duncan Sands83ec4b62008-06-06 12:08:01 +00006636 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006638 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006640 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006641 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006642 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006643 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6644 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6645 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6647 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006648 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006650 Op.getOperand(0)),
6651 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006653 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006655 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006656 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006658 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6659 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006660 // result has a single use which is a store or a bitcast to i32. And in
6661 // the case of a store, it's not worth it if the index is a constant 0,
6662 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006663 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006664 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006665 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006666 if ((User->getOpcode() != ISD::STORE ||
6667 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6668 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006669 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006671 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006672 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006673 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006674 Op.getOperand(0)),
6675 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006676 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006677 } else if (VT == MVT::i32 || VT == MVT::i64) {
6678 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006679 if (isa<ConstantSDNode>(Op.getOperand(1)))
6680 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006681 }
Dan Gohman475871a2008-07-27 21:46:04 +00006682 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006683}
6684
6685
Dan Gohman475871a2008-07-27 21:46:04 +00006686SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006687X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6688 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006689 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006690 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006691
David Greene74a579d2011-02-10 16:57:36 +00006692 SDValue Vec = Op.getOperand(0);
6693 EVT VecVT = Vec.getValueType();
6694
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006695 // If this is a 256-bit vector result, first extract the 128-bit vector and
6696 // then extract the element from the 128-bit vector.
6697 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006698 DebugLoc dl = Op.getNode()->getDebugLoc();
6699 unsigned NumElems = VecVT.getVectorNumElements();
6700 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006701 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6702
6703 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006704 bool Upper = IdxVal >= NumElems/2;
6705 Vec = Extract128BitVector(Vec,
6706 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006707
David Greene74a579d2011-02-10 16:57:36 +00006708 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006709 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006710 }
6711
6712 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6713
Craig Topperd0a31172012-01-10 06:37:29 +00006714 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006716 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006717 return Res;
6718 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006719
Owen Andersone50ed302009-08-10 22:56:29 +00006720 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006721 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006723 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006724 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006725 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006726 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6728 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006729 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006731 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006733 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006734 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006736 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006738 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006739 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006740 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 if (Idx == 0)
6742 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006743
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006745 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006746 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006747 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006748 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006749 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006750 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006751 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006752 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6753 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6754 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006755 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 if (Idx == 0)
6757 return Op;
6758
6759 // UNPCKHPD the element to the lowest double word, then movsd.
6760 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6761 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006762 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006763 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006764 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006765 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006766 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006767 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768 }
6769
Dan Gohman475871a2008-07-27 21:46:04 +00006770 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006771}
6772
Dan Gohman475871a2008-07-27 21:46:04 +00006773SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006774X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6775 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006776 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006777 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006778 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006779
Dan Gohman475871a2008-07-27 21:46:04 +00006780 SDValue N0 = Op.getOperand(0);
6781 SDValue N1 = Op.getOperand(1);
6782 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006784 if (VT.getSizeInBits() == 256)
6785 return SDValue();
6786
Dan Gohman8a55ce42009-09-23 21:02:20 +00006787 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006788 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006789 unsigned Opc;
6790 if (VT == MVT::v8i16)
6791 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006792 else if (VT == MVT::v16i8)
6793 Opc = X86ISD::PINSRB;
6794 else
6795 Opc = X86ISD::PINSRB;
6796
Nate Begeman14d12ca2008-02-11 04:19:36 +00006797 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6798 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 if (N1.getValueType() != MVT::i32)
6800 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6801 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006802 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006803 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006804 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006805 // Bits [7:6] of the constant are the source select. This will always be
6806 // zero here. The DAG Combiner may combine an extract_elt index into these
6807 // bits. For example (insert (extract, 3), 2) could be matched by putting
6808 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006809 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006810 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006811 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006812 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006813 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006814 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006816 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006817 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6818 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006819 // PINSR* works with constant index.
6820 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006821 }
Dan Gohman475871a2008-07-27 21:46:04 +00006822 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006823}
6824
Dan Gohman475871a2008-07-27 21:46:04 +00006825SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006826X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006827 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006828 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829
David Greene6b381262011-02-09 15:32:06 +00006830 DebugLoc dl = Op.getDebugLoc();
6831 SDValue N0 = Op.getOperand(0);
6832 SDValue N1 = Op.getOperand(1);
6833 SDValue N2 = Op.getOperand(2);
6834
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006835 // If this is a 256-bit vector result, first extract the 128-bit vector,
6836 // insert the element into the extracted half and then place it back.
6837 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006838 if (!isa<ConstantSDNode>(N2))
6839 return SDValue();
6840
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006841 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006842 unsigned NumElems = VT.getVectorNumElements();
6843 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006844 bool Upper = IdxVal >= NumElems/2;
6845 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6846 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006847
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006848 // Insert the element into the desired half.
6849 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6850 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006851
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006852 // Insert the changed part back to the 256-bit vector
6853 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006854 }
6855
Craig Topperd0a31172012-01-10 06:37:29 +00006856 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006857 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6858
Dan Gohman8a55ce42009-09-23 21:02:20 +00006859 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006861
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006863 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6864 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 if (N1.getValueType() != MVT::i32)
6866 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6867 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006868 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006869 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 }
Dan Gohman475871a2008-07-27 21:46:04 +00006871 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872}
6873
Dan Gohman475871a2008-07-27 21:46:04 +00006874SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006875X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006876 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006877 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006878 EVT OpVT = Op.getValueType();
6879
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006880 // If this is a 256-bit vector result, first insert into a 128-bit
6881 // vector and then insert into the 256-bit vector.
6882 if (OpVT.getSizeInBits() > 128) {
6883 // Insert into a 128-bit vector.
6884 EVT VT128 = EVT::getVectorVT(*Context,
6885 OpVT.getVectorElementType(),
6886 OpVT.getVectorNumElements() / 2);
6887
6888 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6889
6890 // Insert the 128-bit vector.
6891 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6892 DAG.getConstant(0, MVT::i32),
6893 DAG, dl);
6894 }
6895
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006896 if (Op.getValueType() == MVT::v1i64 &&
6897 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006898 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006899
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006901 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6902 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006903 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006904 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905}
6906
David Greene91585092011-01-26 15:38:49 +00006907// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6908// a simple subregister reference or explicit instructions to grab
6909// upper bits of a vector.
6910SDValue
6911X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6912 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006913 DebugLoc dl = Op.getNode()->getDebugLoc();
6914 SDValue Vec = Op.getNode()->getOperand(0);
6915 SDValue Idx = Op.getNode()->getOperand(1);
6916
6917 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6918 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6919 return Extract128BitVector(Vec, Idx, DAG, dl);
6920 }
David Greene91585092011-01-26 15:38:49 +00006921 }
6922 return SDValue();
6923}
6924
David Greenecfe33c42011-01-26 19:13:22 +00006925// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6926// simple superregister reference or explicit instructions to insert
6927// the upper bits of a vector.
6928SDValue
6929X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6930 if (Subtarget->hasAVX()) {
6931 DebugLoc dl = Op.getNode()->getDebugLoc();
6932 SDValue Vec = Op.getNode()->getOperand(0);
6933 SDValue SubVec = Op.getNode()->getOperand(1);
6934 SDValue Idx = Op.getNode()->getOperand(2);
6935
6936 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6937 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006938 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006939 }
6940 }
6941 return SDValue();
6942}
6943
Bill Wendling056292f2008-09-16 21:48:12 +00006944// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6945// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6946// one of the above mentioned nodes. It has to be wrapped because otherwise
6947// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6948// be used to form addressing mode. These wrapped nodes will be selected
6949// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006951X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006953
Chris Lattner41621a22009-06-26 19:22:52 +00006954 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6955 // global base reg.
6956 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006957 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006958 CodeModel::Model M = getTargetMachine().getCodeModel();
6959
Chris Lattner4f066492009-07-11 20:29:19 +00006960 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006961 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006962 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006963 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006964 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006965 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006966 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006967
Evan Cheng1606e8e2009-03-13 07:51:59 +00006968 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006969 CP->getAlignment(),
6970 CP->getOffset(), OpFlag);
6971 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006972 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006973 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006974 if (OpFlag) {
6975 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006976 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006977 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006978 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979 }
6980
6981 return Result;
6982}
6983
Dan Gohmand858e902010-04-17 15:26:15 +00006984SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006985 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006986
Chris Lattner18c59872009-06-27 04:16:01 +00006987 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6988 // global base reg.
6989 unsigned char OpFlag = 0;
6990 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006991 CodeModel::Model M = getTargetMachine().getCodeModel();
6992
Chris Lattner4f066492009-07-11 20:29:19 +00006993 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006994 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006995 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006996 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006997 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006998 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006999 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007000
Chris Lattner18c59872009-06-27 04:16:01 +00007001 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7002 OpFlag);
7003 DebugLoc DL = JT->getDebugLoc();
7004 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007005
Chris Lattner18c59872009-06-27 04:16:01 +00007006 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007007 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007008 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7009 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007010 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007011 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007012
Chris Lattner18c59872009-06-27 04:16:01 +00007013 return Result;
7014}
7015
7016SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007017X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007018 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007019
Chris Lattner18c59872009-06-27 04:16:01 +00007020 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7021 // global base reg.
7022 unsigned char OpFlag = 0;
7023 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007024 CodeModel::Model M = getTargetMachine().getCodeModel();
7025
Chris Lattner4f066492009-07-11 20:29:19 +00007026 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007027 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7028 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7029 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007030 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007031 } else if (Subtarget->isPICStyleGOT()) {
7032 OpFlag = X86II::MO_GOT;
7033 } else if (Subtarget->isPICStyleStubPIC()) {
7034 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7035 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7036 OpFlag = X86II::MO_DARWIN_NONLAZY;
7037 }
Eric Christopherfd179292009-08-27 18:07:15 +00007038
Chris Lattner18c59872009-06-27 04:16:01 +00007039 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007040
Chris Lattner18c59872009-06-27 04:16:01 +00007041 DebugLoc DL = Op.getDebugLoc();
7042 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007043
7044
Chris Lattner18c59872009-06-27 04:16:01 +00007045 // With PIC, the address is actually $g + Offset.
7046 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007047 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007048 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7049 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007050 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007051 Result);
7052 }
Eric Christopherfd179292009-08-27 18:07:15 +00007053
Eli Friedman586272d2011-08-11 01:48:05 +00007054 // For symbols that require a load from a stub to get the address, emit the
7055 // load.
7056 if (isGlobalStubReference(OpFlag))
7057 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007058 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007059
Chris Lattner18c59872009-06-27 04:16:01 +00007060 return Result;
7061}
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007064X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007065 // Create the TargetBlockAddressAddress node.
7066 unsigned char OpFlags =
7067 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007068 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007069 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007070 DebugLoc dl = Op.getDebugLoc();
7071 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7072 /*isTarget=*/true, OpFlags);
7073
Dan Gohmanf705adb2009-10-30 01:28:02 +00007074 if (Subtarget->isPICStyleRIPRel() &&
7075 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007076 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7077 else
7078 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007079
Dan Gohman29cbade2009-11-20 23:18:13 +00007080 // With PIC, the address is actually $g + Offset.
7081 if (isGlobalRelativeToPICBase(OpFlags)) {
7082 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7083 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7084 Result);
7085 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007086
7087 return Result;
7088}
7089
7090SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007091X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007092 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007093 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007094 // Create the TargetGlobalAddress node, folding in the constant
7095 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007096 unsigned char OpFlags =
7097 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007098 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007099 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007100 if (OpFlags == X86II::MO_NO_FLAG &&
7101 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007102 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007103 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007104 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007105 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007106 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007107 }
Eric Christopherfd179292009-08-27 18:07:15 +00007108
Chris Lattner4f066492009-07-11 20:29:19 +00007109 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007110 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007111 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7112 else
7113 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007114
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007115 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007116 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007117 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7118 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007119 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007121
Chris Lattner36c25012009-07-10 07:34:39 +00007122 // For globals that require a load from a stub to get the address, emit the
7123 // load.
7124 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007125 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007126 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007127
Dan Gohman6520e202008-10-18 02:06:02 +00007128 // If there was a non-zero offset that we didn't fold, create an explicit
7129 // addition for it.
7130 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007131 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007132 DAG.getConstant(Offset, getPointerTy()));
7133
Evan Cheng0db9fe62006-04-25 20:13:52 +00007134 return Result;
7135}
7136
Evan Chengda43bcf2008-09-24 00:05:32 +00007137SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007138X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007139 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007140 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007141 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007142}
7143
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007144static SDValue
7145GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007146 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007147 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007148 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007149 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007150 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007151 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007152 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007153 GA->getOffset(),
7154 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007155 if (InFlag) {
7156 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007157 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007158 } else {
7159 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007160 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007161 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007162
7163 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007164 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007165
Rafael Espindola15f1b662009-04-24 12:59:40 +00007166 SDValue Flag = Chain.getValue(1);
7167 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007168}
7169
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007170// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007171static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007172LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007173 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007175 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7176 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007177 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007178 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007179 InFlag = Chain.getValue(1);
7180
Chris Lattnerb903bed2009-06-26 21:20:29 +00007181 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007182}
7183
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007184// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007185static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007186LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007187 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007188 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7189 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007190}
7191
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007192// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7193// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007194static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007195 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007196 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007197 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007198
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007199 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7200 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7201 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007202
Michael J. Spencerec38de22010-10-10 22:04:20 +00007203 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007204 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007205 MachinePointerInfo(Ptr),
7206 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007207
Chris Lattnerb903bed2009-06-26 21:20:29 +00007208 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007209 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7210 // initialexec.
7211 unsigned WrapperKind = X86ISD::Wrapper;
7212 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007213 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007214 } else if (is64Bit) {
7215 assert(model == TLSModel::InitialExec);
7216 OperandFlags = X86II::MO_GOTTPOFF;
7217 WrapperKind = X86ISD::WrapperRIP;
7218 } else {
7219 assert(model == TLSModel::InitialExec);
7220 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007221 }
Eric Christopherfd179292009-08-27 18:07:15 +00007222
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007223 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7224 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007225 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007226 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007227 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007228 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007229
Rafael Espindola9a580232009-02-27 13:37:18 +00007230 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007231 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007232 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007233
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007234 // The address of the thread local variable is the add of the thread
7235 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007236 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007237}
7238
Dan Gohman475871a2008-07-27 21:46:04 +00007239SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007240X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007241
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007242 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007243 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007244
Eric Christopher30ef0e52010-06-03 04:07:48 +00007245 if (Subtarget->isTargetELF()) {
7246 // TODO: implement the "local dynamic" model
7247 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007248
Eric Christopher30ef0e52010-06-03 04:07:48 +00007249 // If GV is an alias then use the aliasee for determining
7250 // thread-localness.
7251 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7252 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007253
7254 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007255 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007256
Eric Christopher30ef0e52010-06-03 04:07:48 +00007257 switch (model) {
7258 case TLSModel::GeneralDynamic:
7259 case TLSModel::LocalDynamic: // not implemented
7260 if (Subtarget->is64Bit())
7261 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7262 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007263
Eric Christopher30ef0e52010-06-03 04:07:48 +00007264 case TLSModel::InitialExec:
7265 case TLSModel::LocalExec:
7266 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7267 Subtarget->is64Bit());
7268 }
7269 } else if (Subtarget->isTargetDarwin()) {
7270 // Darwin only has one model of TLS. Lower to that.
7271 unsigned char OpFlag = 0;
7272 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7273 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007274
Eric Christopher30ef0e52010-06-03 04:07:48 +00007275 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7276 // global base reg.
7277 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7278 !Subtarget->is64Bit();
7279 if (PIC32)
7280 OpFlag = X86II::MO_TLVP_PIC_BASE;
7281 else
7282 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007283 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007284 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007285 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007286 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007287 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007288
Eric Christopher30ef0e52010-06-03 04:07:48 +00007289 // With PIC32, the address is actually $g + Offset.
7290 if (PIC32)
7291 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7292 DAG.getNode(X86ISD::GlobalBaseReg,
7293 DebugLoc(), getPointerTy()),
7294 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007295
Eric Christopher30ef0e52010-06-03 04:07:48 +00007296 // Lowering the machine isd will make sure everything is in the right
7297 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007298 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007299 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007300 SDValue Args[] = { Chain, Offset };
7301 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007302
Eric Christopher30ef0e52010-06-03 04:07:48 +00007303 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7304 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7305 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007306
Eric Christopher30ef0e52010-06-03 04:07:48 +00007307 // And our return value (tls address) is in the standard call return value
7308 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007309 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007310 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7311 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007312 } else if (Subtarget->isTargetWindows()) {
7313 // Just use the implicit TLS architecture
7314 // Need to generate someting similar to:
7315 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7316 // ; from TEB
7317 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7318 // mov rcx, qword [rdx+rcx*8]
7319 // mov eax, .tls$:tlsvar
7320 // [rax+rcx] contains the address
7321 // Windows 64bit: gs:0x58
7322 // Windows 32bit: fs:__tls_array
7323
7324 // If GV is an alias then use the aliasee for determining
7325 // thread-localness.
7326 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7327 GV = GA->resolveAliasedGlobal(false);
7328 DebugLoc dl = GA->getDebugLoc();
7329 SDValue Chain = DAG.getEntryNode();
7330
7331 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7332 // %gs:0x58 (64-bit).
7333 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7334 ? Type::getInt8PtrTy(*DAG.getContext(),
7335 256)
7336 : Type::getInt32PtrTy(*DAG.getContext(),
7337 257));
7338
7339 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7340 Subtarget->is64Bit()
7341 ? DAG.getIntPtrConstant(0x58)
7342 : DAG.getExternalSymbol("_tls_array",
7343 getPointerTy()),
7344 MachinePointerInfo(Ptr),
7345 false, false, false, 0);
7346
7347 // Load the _tls_index variable
7348 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7349 if (Subtarget->is64Bit())
7350 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7351 IDX, MachinePointerInfo(), MVT::i32,
7352 false, false, 0);
7353 else
7354 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7355 false, false, false, 0);
7356
7357 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7358 getPointerTy());
7359 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7360
7361 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7362 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7363 false, false, false, 0);
7364
7365 // Get the offset of start of .tls section
7366 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7367 GA->getValueType(0),
7368 GA->getOffset(), X86II::MO_SECREL);
7369 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7370
7371 // The address of the thread local variable is the add of the thread
7372 // pointer with the offset of the variable.
7373 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007374 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
David Blaikie4d6ccb52012-01-20 21:51:11 +00007376 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007377}
7378
Evan Cheng0db9fe62006-04-25 20:13:52 +00007379
Chad Rosierb90d2a92012-01-03 23:19:12 +00007380/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7381/// and take a 2 x i32 value to shift plus a shift amount.
7382SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007383 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007384 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007385 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007386 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007387 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007388 SDValue ShOpLo = Op.getOperand(0);
7389 SDValue ShOpHi = Op.getOperand(1);
7390 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007391 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007393 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007394
Dan Gohman475871a2008-07-27 21:46:04 +00007395 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007396 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007397 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7398 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007399 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007400 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7401 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007402 }
Evan Chenge3413162006-01-09 18:33:28 +00007403
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7405 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007406 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007408
Dan Gohman475871a2008-07-27 21:46:04 +00007409 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007411 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7412 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007413
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007414 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007415 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7416 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007417 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007418 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7419 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007420 }
7421
Dan Gohman475871a2008-07-27 21:46:04 +00007422 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007423 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424}
Evan Chenga3195e82006-01-12 22:54:21 +00007425
Dan Gohmand858e902010-04-17 15:26:15 +00007426SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7427 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007428 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007429
Dale Johannesen0488fb62010-09-30 23:57:10 +00007430 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007431 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007432
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007434 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Eli Friedman36df4992009-05-27 00:47:34 +00007436 // These are really Legal; return the operand so the caller accepts it as
7437 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007439 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007441 Subtarget->is64Bit()) {
7442 return Op;
7443 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007444
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007445 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007446 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007447 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007448 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007449 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007450 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007451 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007452 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007453 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007454 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7455}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007456
Owen Andersone50ed302009-08-10 22:56:29 +00007457SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007458 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007459 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007460 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007461 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007462 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007463 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007464 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007465 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007466 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007468
Chris Lattner492a43e2010-09-22 01:28:21 +00007469 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007470
Stuart Hastings84be9582011-06-02 15:57:11 +00007471 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7472 MachineMemOperand *MMO;
7473 if (FI) {
7474 int SSFI = FI->getIndex();
7475 MMO =
7476 DAG.getMachineFunction()
7477 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7478 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7479 } else {
7480 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7481 StackSlot = StackSlot.getOperand(1);
7482 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007483 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007484 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7485 X86ISD::FILD, DL,
7486 Tys, Ops, array_lengthof(Ops),
7487 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007489 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007490 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007491 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007492
7493 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7494 // shouldn't be necessary except that RFP cannot be live across
7495 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007496 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007497 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7498 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007499 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007501 SDValue Ops[] = {
7502 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7503 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007504 MachineMemOperand *MMO =
7505 DAG.getMachineFunction()
7506 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007507 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007508
Chris Lattner492a43e2010-09-22 01:28:21 +00007509 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7510 Ops, array_lengthof(Ops),
7511 Op.getValueType(), MMO);
7512 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007513 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007514 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007515 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007516
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 return Result;
7518}
7519
Bill Wendling8b8a6362009-01-17 03:56:04 +00007520// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007521SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7522 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007523 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007524 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007525 movq %rax, %xmm0
7526 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7527 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7528 #ifdef __SSE3__
7529 haddpd %xmm0, %xmm0
7530 #else
7531 pshufd $0x4e, %xmm0, %xmm1
7532 addpd %xmm1, %xmm0
7533 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007534 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007535
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007536 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007537 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007538
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007539 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007540 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7541 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007542 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007543
Chris Lattner97484792012-01-25 09:56:22 +00007544 SmallVector<Constant*,2> CV1;
7545 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007546 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007547 CV1.push_back(
7548 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7549 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007550 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007551
Bill Wendling397ae212012-01-05 02:13:20 +00007552 // Load the 64-bit value into an XMM register.
7553 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7554 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007556 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007557 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007558 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7559 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7560 CLod0);
7561
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007563 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007564 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007565 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007567 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007568
Craig Topperd0a31172012-01-10 06:37:29 +00007569 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007570 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7571 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7572 } else {
7573 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7574 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7575 S2F, 0x4E, DAG);
7576 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7577 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7578 Sub);
7579 }
7580
7581 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007582 DAG.getIntPtrConstant(0));
7583}
7584
Bill Wendling8b8a6362009-01-17 03:56:04 +00007585// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007586SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7587 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007588 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007589 // FP constant to bias correct the final result.
7590 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007591 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007592
7593 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007595 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596
Eli Friedmanf3704762011-08-29 21:15:46 +00007597 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007598 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007599
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007601 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602 DAG.getIntPtrConstant(0));
7603
7604 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007606 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007607 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007609 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007610 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 MVT::v2f64, Bias)));
7612 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007613 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007614 DAG.getIntPtrConstant(0));
7615
7616 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007618
7619 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007620 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007621
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007623 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007624 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007626 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007627 }
7628
7629 // Handle final rounding.
7630 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007631}
7632
Dan Gohmand858e902010-04-17 15:26:15 +00007633SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7634 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007635 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007636 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007637
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007638 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007639 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7640 // the optimization here.
7641 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007642 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007643
Owen Andersone50ed302009-08-10 22:56:29 +00007644 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007645 EVT DstVT = Op.getValueType();
7646 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007647 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007648 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007650 else if (Subtarget->is64Bit() &&
7651 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007652 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007653
7654 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007656 if (SrcVT == MVT::i32) {
7657 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7658 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7659 getPointerTy(), StackSlot, WordOff);
7660 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007661 StackSlot, MachinePointerInfo(),
7662 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007663 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007664 OffsetSlot, MachinePointerInfo(),
7665 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007666 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7667 return Fild;
7668 }
7669
7670 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7671 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007672 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007673 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007674 // For i64 source, we need to add the appropriate power of 2 if the input
7675 // was negative. This is the same as the optimization in
7676 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7677 // we must be careful to do the computation in x87 extended precision, not
7678 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007679 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7680 MachineMemOperand *MMO =
7681 DAG.getMachineFunction()
7682 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7683 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007684
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007685 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7686 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007687 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7688 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007689
7690 APInt FF(32, 0x5F800000ULL);
7691
7692 // Check whether the sign bit is set.
7693 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7694 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7695 ISD::SETLT);
7696
7697 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7698 SDValue FudgePtr = DAG.getConstantPool(
7699 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7700 getPointerTy());
7701
7702 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7703 SDValue Zero = DAG.getIntPtrConstant(0);
7704 SDValue Four = DAG.getIntPtrConstant(4);
7705 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7706 Zero, Four);
7707 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7708
7709 // Load the value out, extending it from f32 to f80.
7710 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007711 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007712 FudgePtr, MachinePointerInfo::getConstantPool(),
7713 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007714 // Extend everything to 80 bits to force it to be done on x87.
7715 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7716 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007717}
7718
Dan Gohman475871a2008-07-27 21:46:04 +00007719std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007720FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007721 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007722
Owen Andersone50ed302009-08-10 22:56:29 +00007723 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007724
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007725 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7727 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007728 }
7729
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7731 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007732 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007733
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007734 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007736 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007737 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007738 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007740 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007741 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007742
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007743 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7744 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007745 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007746 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007747 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007748 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007749
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007751 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7752 Opc = X86ISD::WIN_FTOL;
7753 else
7754 switch (DstTy.getSimpleVT().SimpleTy) {
7755 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7756 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7757 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7758 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7759 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007760
Dan Gohman475871a2008-07-27 21:46:04 +00007761 SDValue Chain = DAG.getEntryNode();
7762 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007763 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007764 // FIXME This causes a redundant load/store if the SSE-class value is already
7765 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007766 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007768 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007769 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007770 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007772 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007773 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007774 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007775
Chris Lattner492a43e2010-09-22 01:28:21 +00007776 MachineMemOperand *MMO =
7777 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7778 MachineMemOperand::MOLoad, MemSize, MemSize);
7779 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7780 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007781 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007782 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007783 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7784 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007785
Chris Lattner07290932010-09-22 01:05:16 +00007786 MachineMemOperand *MMO =
7787 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7788 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007789
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007790 if (Opc != X86ISD::WIN_FTOL) {
7791 // Build the FP_TO_INT*_IN_MEM
7792 SDValue Ops[] = { Chain, Value, StackSlot };
7793 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7794 Ops, 3, DstTy, MMO);
7795 return std::make_pair(FIST, StackSlot);
7796 } else {
7797 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7798 DAG.getVTList(MVT::Other, MVT::Glue),
7799 Chain, Value);
7800 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7801 MVT::i32, ftol.getValue(1));
7802 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7803 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007804 SDValue Ops[] = { eax, edx };
7805 SDValue pair = IsReplace
7806 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7807 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007808 return std::make_pair(pair, SDValue());
7809 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007810}
7811
Dan Gohmand858e902010-04-17 15:26:15 +00007812SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7813 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007814 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007815 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007816
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007817 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7818 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007819 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007820 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7821 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007822
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007823 if (StackSlot.getNode())
7824 // Load the result.
7825 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7826 FIST, StackSlot, MachinePointerInfo(),
7827 false, false, false, 0);
7828 else
7829 // The node is the result.
7830 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007831}
7832
Dan Gohmand858e902010-04-17 15:26:15 +00007833SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7834 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007835 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7836 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007837 SDValue FIST = Vals.first, StackSlot = Vals.second;
7838 assert(FIST.getNode() && "Unexpected failure");
7839
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007840 if (StackSlot.getNode())
7841 // Load the result.
7842 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7843 FIST, StackSlot, MachinePointerInfo(),
7844 false, false, false, 0);
7845 else
7846 // The node is the result.
7847 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007848}
7849
Dan Gohmand858e902010-04-17 15:26:15 +00007850SDValue X86TargetLowering::LowerFABS(SDValue Op,
7851 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007852 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007853 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007854 EVT VT = Op.getValueType();
7855 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007856 if (VT.isVector())
7857 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007858 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007860 C = ConstantVector::getSplat(2,
7861 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007862 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007863 C = ConstantVector::getSplat(4,
7864 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007866 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007867 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007868 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007869 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007870 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007871}
7872
Dan Gohmand858e902010-04-17 15:26:15 +00007873SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007874 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007875 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007876 EVT VT = Op.getValueType();
7877 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007878 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7879 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007880 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007881 NumElts = VT.getVectorNumElements();
7882 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007883 Constant *C;
7884 if (EltVT == MVT::f64)
7885 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7886 else
7887 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7888 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007889 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007890 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007891 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007892 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007893 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007894 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007895 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007896 DAG.getNode(ISD::XOR, dl, XORVT,
7897 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007898 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007899 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007900 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007901 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007902 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007903}
7904
Dan Gohmand858e902010-04-17 15:26:15 +00007905SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007906 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007907 SDValue Op0 = Op.getOperand(0);
7908 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007909 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007910 EVT VT = Op.getValueType();
7911 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007912
7913 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007914 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007915 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007916 SrcVT = VT;
7917 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007918 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007919 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007920 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007921 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007922 }
7923
7924 // At this point the operands and the result should have the same
7925 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007926
Evan Cheng68c47cb2007-01-05 07:55:56 +00007927 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007928 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007929 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7931 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007932 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007933 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7934 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7936 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007937 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007938 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007939 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007940 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007941 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007942 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007943 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007944
7945 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007946 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 // Op0 is MVT::f32, Op1 is MVT::f64.
7948 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7949 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7950 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007951 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007953 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007954 }
7955
Evan Cheng73d6cf12007-01-05 21:37:56 +00007956 // Clear first operand sign bit.
7957 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007958 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7960 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007961 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007962 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7963 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007966 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007967 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007968 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007969 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007970 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007971 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007972 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007973
7974 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007975 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007976}
7977
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007978SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7979 SDValue N0 = Op.getOperand(0);
7980 DebugLoc dl = Op.getDebugLoc();
7981 EVT VT = Op.getValueType();
7982
7983 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7984 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7985 DAG.getConstant(1, VT));
7986 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7987}
7988
Dan Gohman076aee32009-03-04 19:44:21 +00007989/// Emit nodes that will be selected as "test Op0,Op0", or something
7990/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007991SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007992 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007993 DebugLoc dl = Op.getDebugLoc();
7994
Dan Gohman31125812009-03-07 01:58:32 +00007995 // CF and OF aren't always set the way we want. Determine which
7996 // of these we need.
7997 bool NeedCF = false;
7998 bool NeedOF = false;
7999 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008000 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008001 case X86::COND_A: case X86::COND_AE:
8002 case X86::COND_B: case X86::COND_BE:
8003 NeedCF = true;
8004 break;
8005 case X86::COND_G: case X86::COND_GE:
8006 case X86::COND_L: case X86::COND_LE:
8007 case X86::COND_O: case X86::COND_NO:
8008 NeedOF = true;
8009 break;
Dan Gohman31125812009-03-07 01:58:32 +00008010 }
8011
Dan Gohman076aee32009-03-04 19:44:21 +00008012 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008013 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8014 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008015 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8016 // Emit a CMP with 0, which is the TEST pattern.
8017 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8018 DAG.getConstant(0, Op.getValueType()));
8019
8020 unsigned Opcode = 0;
8021 unsigned NumOperands = 0;
8022 switch (Op.getNode()->getOpcode()) {
8023 case ISD::ADD:
8024 // Due to an isel shortcoming, be conservative if this add is likely to be
8025 // selected as part of a load-modify-store instruction. When the root node
8026 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8027 // uses of other nodes in the match, such as the ADD in this case. This
8028 // leads to the ADD being left around and reselected, with the result being
8029 // two adds in the output. Alas, even if none our users are stores, that
8030 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8031 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8032 // climbing the DAG back to the root, and it doesn't seem to be worth the
8033 // effort.
8034 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008035 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8036 if (UI->getOpcode() != ISD::CopyToReg &&
8037 UI->getOpcode() != ISD::SETCC &&
8038 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008039 goto default_case;
8040
8041 if (ConstantSDNode *C =
8042 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8043 // An add of one will be selected as an INC.
8044 if (C->getAPIntValue() == 1) {
8045 Opcode = X86ISD::INC;
8046 NumOperands = 1;
8047 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008048 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008049
8050 // An add of negative one (subtract of one) will be selected as a DEC.
8051 if (C->getAPIntValue().isAllOnesValue()) {
8052 Opcode = X86ISD::DEC;
8053 NumOperands = 1;
8054 break;
8055 }
Dan Gohman076aee32009-03-04 19:44:21 +00008056 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008057
8058 // Otherwise use a regular EFLAGS-setting add.
8059 Opcode = X86ISD::ADD;
8060 NumOperands = 2;
8061 break;
8062 case ISD::AND: {
8063 // If the primary and result isn't used, don't bother using X86ISD::AND,
8064 // because a TEST instruction will be better.
8065 bool NonFlagUse = false;
8066 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8067 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8068 SDNode *User = *UI;
8069 unsigned UOpNo = UI.getOperandNo();
8070 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8071 // Look pass truncate.
8072 UOpNo = User->use_begin().getOperandNo();
8073 User = *User->use_begin();
8074 }
8075
8076 if (User->getOpcode() != ISD::BRCOND &&
8077 User->getOpcode() != ISD::SETCC &&
8078 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8079 NonFlagUse = true;
8080 break;
8081 }
Dan Gohman076aee32009-03-04 19:44:21 +00008082 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008083
8084 if (!NonFlagUse)
8085 break;
8086 }
8087 // FALL THROUGH
8088 case ISD::SUB:
8089 case ISD::OR:
8090 case ISD::XOR:
8091 // Due to the ISEL shortcoming noted above, be conservative if this op is
8092 // likely to be selected as part of a load-modify-store instruction.
8093 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8094 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8095 if (UI->getOpcode() == ISD::STORE)
8096 goto default_case;
8097
8098 // Otherwise use a regular EFLAGS-setting instruction.
8099 switch (Op.getNode()->getOpcode()) {
8100 default: llvm_unreachable("unexpected operator!");
8101 case ISD::SUB: Opcode = X86ISD::SUB; break;
8102 case ISD::OR: Opcode = X86ISD::OR; break;
8103 case ISD::XOR: Opcode = X86ISD::XOR; break;
8104 case ISD::AND: Opcode = X86ISD::AND; break;
8105 }
8106
8107 NumOperands = 2;
8108 break;
8109 case X86ISD::ADD:
8110 case X86ISD::SUB:
8111 case X86ISD::INC:
8112 case X86ISD::DEC:
8113 case X86ISD::OR:
8114 case X86ISD::XOR:
8115 case X86ISD::AND:
8116 return SDValue(Op.getNode(), 1);
8117 default:
8118 default_case:
8119 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008120 }
8121
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008122 if (Opcode == 0)
8123 // Emit a CMP with 0, which is the TEST pattern.
8124 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8125 DAG.getConstant(0, Op.getValueType()));
8126
8127 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8128 SmallVector<SDValue, 4> Ops;
8129 for (unsigned i = 0; i != NumOperands; ++i)
8130 Ops.push_back(Op.getOperand(i));
8131
8132 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8133 DAG.ReplaceAllUsesWith(Op, New);
8134 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008135}
8136
8137/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8138/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008139SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008140 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008141 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8142 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008143 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008144
8145 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008146 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008147}
8148
Evan Chengd40d03e2010-01-06 19:38:29 +00008149/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8150/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008151SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8152 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008153 SDValue Op0 = And.getOperand(0);
8154 SDValue Op1 = And.getOperand(1);
8155 if (Op0.getOpcode() == ISD::TRUNCATE)
8156 Op0 = Op0.getOperand(0);
8157 if (Op1.getOpcode() == ISD::TRUNCATE)
8158 Op1 = Op1.getOperand(0);
8159
Evan Chengd40d03e2010-01-06 19:38:29 +00008160 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008161 if (Op1.getOpcode() == ISD::SHL)
8162 std::swap(Op0, Op1);
8163 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008164 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8165 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008166 // If we looked past a truncate, check that it's only truncating away
8167 // known zeros.
8168 unsigned BitWidth = Op0.getValueSizeInBits();
8169 unsigned AndBitWidth = And.getValueSizeInBits();
8170 if (BitWidth > AndBitWidth) {
8171 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8172 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8173 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8174 return SDValue();
8175 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008176 LHS = Op1;
8177 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008178 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008179 } else if (Op1.getOpcode() == ISD::Constant) {
8180 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008181 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008182 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008183
8184 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008185 LHS = AndLHS.getOperand(0);
8186 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008187 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008188
8189 // Use BT if the immediate can't be encoded in a TEST instruction.
8190 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8191 LHS = AndLHS;
8192 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8193 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008194 }
Evan Cheng0488db92007-09-25 01:57:46 +00008195
Evan Chengd40d03e2010-01-06 19:38:29 +00008196 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008197 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008198 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008199 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008200 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008201 // Also promote i16 to i32 for performance / code size reason.
8202 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008203 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008204 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008205
Evan Chengd40d03e2010-01-06 19:38:29 +00008206 // If the operand types disagree, extend the shift amount to match. Since
8207 // BT ignores high bits (like shifts) we can use anyextend.
8208 if (LHS.getValueType() != RHS.getValueType())
8209 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008210
Evan Chengd40d03e2010-01-06 19:38:29 +00008211 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8212 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8213 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8214 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008215 }
8216
Evan Cheng54de3ea2010-01-05 06:52:31 +00008217 return SDValue();
8218}
8219
Dan Gohmand858e902010-04-17 15:26:15 +00008220SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008221
8222 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8223
Evan Cheng54de3ea2010-01-05 06:52:31 +00008224 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8225 SDValue Op0 = Op.getOperand(0);
8226 SDValue Op1 = Op.getOperand(1);
8227 DebugLoc dl = Op.getDebugLoc();
8228 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8229
8230 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008231 // Lower (X & (1 << N)) == 0 to BT(X, N).
8232 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8233 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008234 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008235 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008236 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008237 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8238 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8239 if (NewSetCC.getNode())
8240 return NewSetCC;
8241 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008242
Chris Lattner481eebc2010-12-19 21:23:48 +00008243 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8244 // these.
8245 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008246 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008247 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8248 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008249
Chris Lattner481eebc2010-12-19 21:23:48 +00008250 // If the input is a setcc, then reuse the input setcc or use a new one with
8251 // the inverted condition.
8252 if (Op0.getOpcode() == X86ISD::SETCC) {
8253 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8254 bool Invert = (CC == ISD::SETNE) ^
8255 cast<ConstantSDNode>(Op1)->isNullValue();
8256 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008257
Evan Cheng2c755ba2010-02-27 07:36:59 +00008258 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008259 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8260 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8261 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008262 }
8263
Evan Chenge5b51ac2010-04-17 06:13:15 +00008264 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008265 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008266 if (X86CC == X86::COND_INVALID)
8267 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008269 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008270 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008271 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008272}
8273
Craig Topper89af15e2011-09-18 08:03:58 +00008274// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008275// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008276static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008277 EVT VT = Op.getValueType();
8278
Duncan Sands28b77e92011-09-06 19:07:46 +00008279 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008280 "Unsupported value type for operation");
8281
8282 int NumElems = VT.getVectorNumElements();
8283 DebugLoc dl = Op.getDebugLoc();
8284 SDValue CC = Op.getOperand(2);
8285 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8286 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8287
8288 // Extract the LHS vectors
8289 SDValue LHS = Op.getOperand(0);
8290 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8291 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8292
8293 // Extract the RHS vectors
8294 SDValue RHS = Op.getOperand(1);
8295 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8296 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8297
8298 // Issue the operation on the smaller types and concatenate the result back
8299 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8300 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8301 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8302 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8303 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8304}
8305
8306
Dan Gohmand858e902010-04-17 15:26:15 +00008307SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008308 SDValue Cond;
8309 SDValue Op0 = Op.getOperand(0);
8310 SDValue Op1 = Op.getOperand(1);
8311 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008312 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008313 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8314 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008315 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008316
8317 if (isFP) {
8318 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008319 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008320 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008321
Nate Begeman30a0de92008-07-17 16:51:19 +00008322 bool Swap = false;
8323
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008324 // SSE Condition code mapping:
8325 // 0 - EQ
8326 // 1 - LT
8327 // 2 - LE
8328 // 3 - UNORD
8329 // 4 - NEQ
8330 // 5 - NLT
8331 // 6 - NLE
8332 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008333 switch (SetCCOpcode) {
8334 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008335 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008336 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008337 case ISD::SETOGT:
8338 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008339 case ISD::SETLT:
8340 case ISD::SETOLT: SSECC = 1; break;
8341 case ISD::SETOGE:
8342 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008343 case ISD::SETLE:
8344 case ISD::SETOLE: SSECC = 2; break;
8345 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008346 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008347 case ISD::SETNE: SSECC = 4; break;
8348 case ISD::SETULE: Swap = true;
8349 case ISD::SETUGE: SSECC = 5; break;
8350 case ISD::SETULT: Swap = true;
8351 case ISD::SETUGT: SSECC = 6; break;
8352 case ISD::SETO: SSECC = 7; break;
8353 }
8354 if (Swap)
8355 std::swap(Op0, Op1);
8356
Nate Begemanfb8ead02008-07-25 19:05:58 +00008357 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008358 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008359 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008360 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008361 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8362 DAG.getConstant(3, MVT::i8));
8363 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8364 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008365 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008366 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008367 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008368 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8369 DAG.getConstant(7, MVT::i8));
8370 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8371 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008372 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008373 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008374 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008375 }
8376 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008377 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8378 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008379 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008380
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008381 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008382 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008383 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008384
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 // We are handling one of the integer comparisons here. Since SSE only has
8386 // GT and EQ comparisons for integer, swapping operands and multiple
8387 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008388 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008390
Nate Begeman30a0de92008-07-17 16:51:19 +00008391 switch (SetCCOpcode) {
8392 default: break;
8393 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008394 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008396 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008398 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008400 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008402 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 }
8404 if (Swap)
8405 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008406
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008407 // Check that the operation in question is available (most are plain SSE2,
8408 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008409 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008410 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008411 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008412 return SDValue();
8413
Nate Begeman30a0de92008-07-17 16:51:19 +00008414 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8415 // bits of the inputs before performing those operations.
8416 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008417 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008418 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8419 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008420 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008421 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8422 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008423 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8424 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008426
Dale Johannesenace16102009-02-03 19:33:06 +00008427 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008428
8429 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008430 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008431 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008432
Nate Begeman30a0de92008-07-17 16:51:19 +00008433 return Result;
8434}
Evan Cheng0488db92007-09-25 01:57:46 +00008435
Evan Cheng370e5342008-12-03 08:38:43 +00008436// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008437static bool isX86LogicalCmp(SDValue Op) {
8438 unsigned Opc = Op.getNode()->getOpcode();
8439 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8440 return true;
8441 if (Op.getResNo() == 1 &&
8442 (Opc == X86ISD::ADD ||
8443 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008444 Opc == X86ISD::ADC ||
8445 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008446 Opc == X86ISD::SMUL ||
8447 Opc == X86ISD::UMUL ||
8448 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008449 Opc == X86ISD::DEC ||
8450 Opc == X86ISD::OR ||
8451 Opc == X86ISD::XOR ||
8452 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008453 return true;
8454
Chris Lattner9637d5b2010-12-05 07:49:54 +00008455 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8456 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008457
Dan Gohman076aee32009-03-04 19:44:21 +00008458 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008459}
8460
Chris Lattnera2b56002010-12-05 01:23:24 +00008461static bool isZero(SDValue V) {
8462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8463 return C && C->isNullValue();
8464}
8465
Chris Lattner96908b12010-12-05 02:00:51 +00008466static bool isAllOnes(SDValue V) {
8467 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8468 return C && C->isAllOnesValue();
8469}
8470
Dan Gohmand858e902010-04-17 15:26:15 +00008471SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008472 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008473 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008474 SDValue Op1 = Op.getOperand(1);
8475 SDValue Op2 = Op.getOperand(2);
8476 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008477 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008478
Dan Gohman1a492952009-10-20 16:22:37 +00008479 if (Cond.getOpcode() == ISD::SETCC) {
8480 SDValue NewCond = LowerSETCC(Cond, DAG);
8481 if (NewCond.getNode())
8482 Cond = NewCond;
8483 }
Evan Cheng734503b2006-09-11 02:19:56 +00008484
Chris Lattnera2b56002010-12-05 01:23:24 +00008485 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008486 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008487 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008488 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008489 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008490 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8491 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008492 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008493
Chris Lattnera2b56002010-12-05 01:23:24 +00008494 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008495
8496 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008497 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8498 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008499
8500 SDValue CmpOp0 = Cmp.getOperand(0);
8501 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8502 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008503
Chris Lattner96908b12010-12-05 02:00:51 +00008504 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008505 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8506 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008507
Chris Lattner96908b12010-12-05 02:00:51 +00008508 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8509 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008510
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008511 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008512 if (N2C == 0 || !N2C->isNullValue())
8513 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8514 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008515 }
8516 }
8517
Chris Lattnera2b56002010-12-05 01:23:24 +00008518 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008519 if (Cond.getOpcode() == ISD::AND &&
8520 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8521 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008522 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008523 Cond = Cond.getOperand(0);
8524 }
8525
Evan Cheng3f41d662007-10-08 22:16:29 +00008526 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8527 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008528 unsigned CondOpcode = Cond.getOpcode();
8529 if (CondOpcode == X86ISD::SETCC ||
8530 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008531 CC = Cond.getOperand(0);
8532
Dan Gohman475871a2008-07-27 21:46:04 +00008533 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008534 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008535 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008536
Evan Cheng3f41d662007-10-08 22:16:29 +00008537 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008538 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008539 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008540 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008541
Chris Lattnerd1980a52009-03-12 06:52:53 +00008542 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8543 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008544 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008545 addTest = false;
8546 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008547 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8548 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8549 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8550 Cond.getOperand(0).getValueType() != MVT::i8)) {
8551 SDValue LHS = Cond.getOperand(0);
8552 SDValue RHS = Cond.getOperand(1);
8553 unsigned X86Opcode;
8554 unsigned X86Cond;
8555 SDVTList VTs;
8556 switch (CondOpcode) {
8557 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8558 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8559 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8560 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8561 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8562 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8563 default: llvm_unreachable("unexpected overflowing operator");
8564 }
8565 if (CondOpcode == ISD::UMULO)
8566 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8567 MVT::i32);
8568 else
8569 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8570
8571 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8572
8573 if (CondOpcode == ISD::UMULO)
8574 Cond = X86Op.getValue(2);
8575 else
8576 Cond = X86Op.getValue(1);
8577
8578 CC = DAG.getConstant(X86Cond, MVT::i8);
8579 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008580 }
8581
8582 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008583 // Look pass the truncate.
8584 if (Cond.getOpcode() == ISD::TRUNCATE)
8585 Cond = Cond.getOperand(0);
8586
8587 // We know the result of AND is compared against zero. Try to match
8588 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008589 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008590 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008591 if (NewSetCC.getNode()) {
8592 CC = NewSetCC.getOperand(0);
8593 Cond = NewSetCC.getOperand(1);
8594 addTest = false;
8595 }
8596 }
8597 }
8598
8599 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008600 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008601 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008602 }
8603
Benjamin Kramere915ff32010-12-22 23:09:28 +00008604 // a < b ? -1 : 0 -> RES = ~setcc_carry
8605 // a < b ? 0 : -1 -> RES = setcc_carry
8606 // a >= b ? -1 : 0 -> RES = setcc_carry
8607 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8608 if (Cond.getOpcode() == X86ISD::CMP) {
8609 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8610
8611 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8612 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8613 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8614 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8615 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8616 return DAG.getNOT(DL, Res, Res.getValueType());
8617 return Res;
8618 }
8619 }
8620
Evan Cheng0488db92007-09-25 01:57:46 +00008621 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8622 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008623 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008624 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008625 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008626}
8627
Evan Cheng370e5342008-12-03 08:38:43 +00008628// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8629// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8630// from the AND / OR.
8631static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8632 Opc = Op.getOpcode();
8633 if (Opc != ISD::OR && Opc != ISD::AND)
8634 return false;
8635 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8636 Op.getOperand(0).hasOneUse() &&
8637 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8638 Op.getOperand(1).hasOneUse());
8639}
8640
Evan Cheng961d6d42009-02-02 08:19:07 +00008641// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8642// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008643static bool isXor1OfSetCC(SDValue Op) {
8644 if (Op.getOpcode() != ISD::XOR)
8645 return false;
8646 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8647 if (N1C && N1C->getAPIntValue() == 1) {
8648 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8649 Op.getOperand(0).hasOneUse();
8650 }
8651 return false;
8652}
8653
Dan Gohmand858e902010-04-17 15:26:15 +00008654SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008655 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008656 SDValue Chain = Op.getOperand(0);
8657 SDValue Cond = Op.getOperand(1);
8658 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008659 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008660 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008661 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008662
Dan Gohman1a492952009-10-20 16:22:37 +00008663 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008664 // Check for setcc([su]{add,sub,mul}o == 0).
8665 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8666 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8667 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8668 Cond.getOperand(0).getResNo() == 1 &&
8669 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8670 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8671 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8672 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8673 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8674 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8675 Inverted = true;
8676 Cond = Cond.getOperand(0);
8677 } else {
8678 SDValue NewCond = LowerSETCC(Cond, DAG);
8679 if (NewCond.getNode())
8680 Cond = NewCond;
8681 }
Dan Gohman1a492952009-10-20 16:22:37 +00008682 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008683#if 0
8684 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008685 else if (Cond.getOpcode() == X86ISD::ADD ||
8686 Cond.getOpcode() == X86ISD::SUB ||
8687 Cond.getOpcode() == X86ISD::SMUL ||
8688 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008689 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008690#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008691
Evan Chengad9c0a32009-12-15 00:53:42 +00008692 // Look pass (and (setcc_carry (cmp ...)), 1).
8693 if (Cond.getOpcode() == ISD::AND &&
8694 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8695 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008696 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008697 Cond = Cond.getOperand(0);
8698 }
8699
Evan Cheng3f41d662007-10-08 22:16:29 +00008700 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8701 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008702 unsigned CondOpcode = Cond.getOpcode();
8703 if (CondOpcode == X86ISD::SETCC ||
8704 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008705 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008706
Dan Gohman475871a2008-07-27 21:46:04 +00008707 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008708 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008709 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008710 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008711 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008712 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008713 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008714 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008715 default: break;
8716 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008717 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008718 // These can only come from an arithmetic instruction with overflow,
8719 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008720 Cond = Cond.getNode()->getOperand(1);
8721 addTest = false;
8722 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008723 }
Evan Cheng0488db92007-09-25 01:57:46 +00008724 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008725 }
8726 CondOpcode = Cond.getOpcode();
8727 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8728 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8729 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8730 Cond.getOperand(0).getValueType() != MVT::i8)) {
8731 SDValue LHS = Cond.getOperand(0);
8732 SDValue RHS = Cond.getOperand(1);
8733 unsigned X86Opcode;
8734 unsigned X86Cond;
8735 SDVTList VTs;
8736 switch (CondOpcode) {
8737 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8738 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8739 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8740 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8741 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8742 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8743 default: llvm_unreachable("unexpected overflowing operator");
8744 }
8745 if (Inverted)
8746 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8747 if (CondOpcode == ISD::UMULO)
8748 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8749 MVT::i32);
8750 else
8751 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8752
8753 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8754
8755 if (CondOpcode == ISD::UMULO)
8756 Cond = X86Op.getValue(2);
8757 else
8758 Cond = X86Op.getValue(1);
8759
8760 CC = DAG.getConstant(X86Cond, MVT::i8);
8761 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008762 } else {
8763 unsigned CondOpc;
8764 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8765 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008766 if (CondOpc == ISD::OR) {
8767 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8768 // two branches instead of an explicit OR instruction with a
8769 // separate test.
8770 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008771 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008772 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008773 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008774 Chain, Dest, CC, Cmp);
8775 CC = Cond.getOperand(1).getOperand(0);
8776 Cond = Cmp;
8777 addTest = false;
8778 }
8779 } else { // ISD::AND
8780 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8781 // two branches instead of an explicit AND instruction with a
8782 // separate test. However, we only do this if this block doesn't
8783 // have a fall-through edge, because this requires an explicit
8784 // jmp when the condition is false.
8785 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008786 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008787 Op.getNode()->hasOneUse()) {
8788 X86::CondCode CCode =
8789 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8790 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008791 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008792 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008793 // Look for an unconditional branch following this conditional branch.
8794 // We need this because we need to reverse the successors in order
8795 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008796 if (User->getOpcode() == ISD::BR) {
8797 SDValue FalseBB = User->getOperand(1);
8798 SDNode *NewBR =
8799 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008800 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008801 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008802 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008803
Dale Johannesene4d209d2009-02-03 20:21:25 +00008804 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008805 Chain, Dest, CC, Cmp);
8806 X86::CondCode CCode =
8807 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8808 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008809 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008810 Cond = Cmp;
8811 addTest = false;
8812 }
8813 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008814 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008815 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8816 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8817 // It should be transformed during dag combiner except when the condition
8818 // is set by a arithmetics with overflow node.
8819 X86::CondCode CCode =
8820 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8821 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008822 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008823 Cond = Cond.getOperand(0).getOperand(1);
8824 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008825 } else if (Cond.getOpcode() == ISD::SETCC &&
8826 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8827 // For FCMP_OEQ, we can emit
8828 // two branches instead of an explicit AND instruction with a
8829 // separate test. However, we only do this if this block doesn't
8830 // have a fall-through edge, because this requires an explicit
8831 // jmp when the condition is false.
8832 if (Op.getNode()->hasOneUse()) {
8833 SDNode *User = *Op.getNode()->use_begin();
8834 // Look for an unconditional branch following this conditional branch.
8835 // We need this because we need to reverse the successors in order
8836 // to implement FCMP_OEQ.
8837 if (User->getOpcode() == ISD::BR) {
8838 SDValue FalseBB = User->getOperand(1);
8839 SDNode *NewBR =
8840 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8841 assert(NewBR == User);
8842 (void)NewBR;
8843 Dest = FalseBB;
8844
8845 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8846 Cond.getOperand(0), Cond.getOperand(1));
8847 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8848 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8849 Chain, Dest, CC, Cmp);
8850 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8851 Cond = Cmp;
8852 addTest = false;
8853 }
8854 }
8855 } else if (Cond.getOpcode() == ISD::SETCC &&
8856 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8857 // For FCMP_UNE, we can emit
8858 // two branches instead of an explicit AND instruction with a
8859 // separate test. However, we only do this if this block doesn't
8860 // have a fall-through edge, because this requires an explicit
8861 // jmp when the condition is false.
8862 if (Op.getNode()->hasOneUse()) {
8863 SDNode *User = *Op.getNode()->use_begin();
8864 // Look for an unconditional branch following this conditional branch.
8865 // We need this because we need to reverse the successors in order
8866 // to implement FCMP_UNE.
8867 if (User->getOpcode() == ISD::BR) {
8868 SDValue FalseBB = User->getOperand(1);
8869 SDNode *NewBR =
8870 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8871 assert(NewBR == User);
8872 (void)NewBR;
8873
8874 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8875 Cond.getOperand(0), Cond.getOperand(1));
8876 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8877 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8878 Chain, Dest, CC, Cmp);
8879 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8880 Cond = Cmp;
8881 addTest = false;
8882 Dest = FalseBB;
8883 }
8884 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008885 }
Evan Cheng0488db92007-09-25 01:57:46 +00008886 }
8887
8888 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008889 // Look pass the truncate.
8890 if (Cond.getOpcode() == ISD::TRUNCATE)
8891 Cond = Cond.getOperand(0);
8892
8893 // We know the result of AND is compared against zero. Try to match
8894 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008895 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008896 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8897 if (NewSetCC.getNode()) {
8898 CC = NewSetCC.getOperand(0);
8899 Cond = NewSetCC.getOperand(1);
8900 addTest = false;
8901 }
8902 }
8903 }
8904
8905 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008906 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008907 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008908 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008909 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008910 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008911}
8912
Anton Korobeynikove060b532007-04-17 19:34:00 +00008913
8914// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8915// Calls to _alloca is needed to probe the stack when allocating more than 4k
8916// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8917// that the guard pages used by the OS virtual memory manager are allocated in
8918// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008919SDValue
8920X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008921 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008922 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008923 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008924 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008925 "are being used");
8926 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008927 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008928
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008929 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008930 SDValue Chain = Op.getOperand(0);
8931 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008932 // FIXME: Ensure alignment here
8933
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008934 bool Is64Bit = Subtarget->is64Bit();
8935 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008936
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008937 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008938 MachineFunction &MF = DAG.getMachineFunction();
8939 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008940
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008941 if (Is64Bit) {
8942 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008943 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008944 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008945
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008946 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8947 I != E; I++)
8948 if (I->hasNestAttr())
8949 report_fatal_error("Cannot use segmented stacks with functions that "
8950 "have nested arguments.");
8951 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008952
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008953 const TargetRegisterClass *AddrRegClass =
8954 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8955 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8956 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8957 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8958 DAG.getRegister(Vreg, SPTy));
8959 SDValue Ops1[2] = { Value, Chain };
8960 return DAG.getMergeValues(Ops1, 2, dl);
8961 } else {
8962 SDValue Flag;
8963 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008964
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008965 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8966 Flag = Chain.getValue(1);
8967 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008968
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008969 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8970 Flag = Chain.getValue(1);
8971
8972 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8973
8974 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8975 return DAG.getMergeValues(Ops1, 2, dl);
8976 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008977}
8978
Dan Gohmand858e902010-04-17 15:26:15 +00008979SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008980 MachineFunction &MF = DAG.getMachineFunction();
8981 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8982
Dan Gohman69de1932008-02-06 22:27:42 +00008983 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008984 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008985
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008986 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008987 // vastart just stores the address of the VarArgsFrameIndex slot into the
8988 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008989 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8990 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008991 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8992 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008993 }
8994
8995 // __va_list_tag:
8996 // gp_offset (0 - 6 * 8)
8997 // fp_offset (48 - 48 + 8 * 16)
8998 // overflow_arg_area (point to parameters coming in memory).
8999 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009000 SmallVector<SDValue, 8> MemOps;
9001 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009002 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009003 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009004 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9005 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009006 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009007 MemOps.push_back(Store);
9008
9009 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009011 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009012 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009013 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9014 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009015 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009016 MemOps.push_back(Store);
9017
9018 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009019 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009020 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009021 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9022 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009023 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9024 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009025 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009026 MemOps.push_back(Store);
9027
9028 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009029 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009030 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009031 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9032 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009033 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9034 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009035 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009036 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009037 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009038}
9039
Dan Gohmand858e902010-04-17 15:26:15 +00009040SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009041 assert(Subtarget->is64Bit() &&
9042 "LowerVAARG only handles 64-bit va_arg!");
9043 assert((Subtarget->isTargetLinux() ||
9044 Subtarget->isTargetDarwin()) &&
9045 "Unhandled target in LowerVAARG");
9046 assert(Op.getNode()->getNumOperands() == 4);
9047 SDValue Chain = Op.getOperand(0);
9048 SDValue SrcPtr = Op.getOperand(1);
9049 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9050 unsigned Align = Op.getConstantOperandVal(3);
9051 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009052
Dan Gohman320afb82010-10-12 18:00:49 +00009053 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009054 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009055 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9056 uint8_t ArgMode;
9057
9058 // Decide which area this value should be read from.
9059 // TODO: Implement the AMD64 ABI in its entirety. This simple
9060 // selection mechanism works only for the basic types.
9061 if (ArgVT == MVT::f80) {
9062 llvm_unreachable("va_arg for f80 not yet implemented");
9063 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9064 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9065 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9066 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9067 } else {
9068 llvm_unreachable("Unhandled argument type in LowerVAARG");
9069 }
9070
9071 if (ArgMode == 2) {
9072 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009073 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009074 !(DAG.getMachineFunction()
9075 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009076 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009077 }
9078
9079 // Insert VAARG_64 node into the DAG
9080 // VAARG_64 returns two values: Variable Argument Address, Chain
9081 SmallVector<SDValue, 11> InstOps;
9082 InstOps.push_back(Chain);
9083 InstOps.push_back(SrcPtr);
9084 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9085 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9086 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9087 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9088 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9089 VTs, &InstOps[0], InstOps.size(),
9090 MVT::i64,
9091 MachinePointerInfo(SV),
9092 /*Align=*/0,
9093 /*Volatile=*/false,
9094 /*ReadMem=*/true,
9095 /*WriteMem=*/true);
9096 Chain = VAARG.getValue(1);
9097
9098 // Load the next argument and return it
9099 return DAG.getLoad(ArgVT, dl,
9100 Chain,
9101 VAARG,
9102 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009103 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009104}
9105
Dan Gohmand858e902010-04-17 15:26:15 +00009106SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009107 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009108 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009109 SDValue Chain = Op.getOperand(0);
9110 SDValue DstPtr = Op.getOperand(1);
9111 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009112 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9113 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009114 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009115
Chris Lattnere72f2022010-09-21 05:40:29 +00009116 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009117 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009118 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009119 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009120}
9121
Craig Topper80e46362012-01-23 06:16:53 +00009122// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9123// may or may not be a constant. Takes immediate version of shift as input.
9124static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9125 SDValue SrcOp, SDValue ShAmt,
9126 SelectionDAG &DAG) {
9127 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9128
9129 if (isa<ConstantSDNode>(ShAmt)) {
9130 switch (Opc) {
9131 default: llvm_unreachable("Unknown target vector shift node");
9132 case X86ISD::VSHLI:
9133 case X86ISD::VSRLI:
9134 case X86ISD::VSRAI:
9135 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9136 }
9137 }
9138
9139 // Change opcode to non-immediate version
9140 switch (Opc) {
9141 default: llvm_unreachable("Unknown target vector shift node");
9142 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9143 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9144 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9145 }
9146
9147 // Need to build a vector containing shift amount
9148 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9149 SDValue ShOps[4];
9150 ShOps[0] = ShAmt;
9151 ShOps[1] = DAG.getConstant(0, MVT::i32);
9152 ShOps[2] = DAG.getUNDEF(MVT::i32);
9153 ShOps[3] = DAG.getUNDEF(MVT::i32);
9154 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9155 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9156 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9157}
9158
Dan Gohman475871a2008-07-27 21:46:04 +00009159SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009160X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009161 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009162 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009163 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009164 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009165 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009166 case Intrinsic::x86_sse_comieq_ss:
9167 case Intrinsic::x86_sse_comilt_ss:
9168 case Intrinsic::x86_sse_comile_ss:
9169 case Intrinsic::x86_sse_comigt_ss:
9170 case Intrinsic::x86_sse_comige_ss:
9171 case Intrinsic::x86_sse_comineq_ss:
9172 case Intrinsic::x86_sse_ucomieq_ss:
9173 case Intrinsic::x86_sse_ucomilt_ss:
9174 case Intrinsic::x86_sse_ucomile_ss:
9175 case Intrinsic::x86_sse_ucomigt_ss:
9176 case Intrinsic::x86_sse_ucomige_ss:
9177 case Intrinsic::x86_sse_ucomineq_ss:
9178 case Intrinsic::x86_sse2_comieq_sd:
9179 case Intrinsic::x86_sse2_comilt_sd:
9180 case Intrinsic::x86_sse2_comile_sd:
9181 case Intrinsic::x86_sse2_comigt_sd:
9182 case Intrinsic::x86_sse2_comige_sd:
9183 case Intrinsic::x86_sse2_comineq_sd:
9184 case Intrinsic::x86_sse2_ucomieq_sd:
9185 case Intrinsic::x86_sse2_ucomilt_sd:
9186 case Intrinsic::x86_sse2_ucomile_sd:
9187 case Intrinsic::x86_sse2_ucomigt_sd:
9188 case Intrinsic::x86_sse2_ucomige_sd:
9189 case Intrinsic::x86_sse2_ucomineq_sd: {
9190 unsigned Opc = 0;
9191 ISD::CondCode CC = ISD::SETCC_INVALID;
9192 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009193 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009194 case Intrinsic::x86_sse_comieq_ss:
9195 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009196 Opc = X86ISD::COMI;
9197 CC = ISD::SETEQ;
9198 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009199 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009200 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009201 Opc = X86ISD::COMI;
9202 CC = ISD::SETLT;
9203 break;
9204 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009205 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009206 Opc = X86ISD::COMI;
9207 CC = ISD::SETLE;
9208 break;
9209 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009210 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009211 Opc = X86ISD::COMI;
9212 CC = ISD::SETGT;
9213 break;
9214 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009215 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009216 Opc = X86ISD::COMI;
9217 CC = ISD::SETGE;
9218 break;
9219 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009220 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009221 Opc = X86ISD::COMI;
9222 CC = ISD::SETNE;
9223 break;
9224 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009225 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009226 Opc = X86ISD::UCOMI;
9227 CC = ISD::SETEQ;
9228 break;
9229 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009230 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009231 Opc = X86ISD::UCOMI;
9232 CC = ISD::SETLT;
9233 break;
9234 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009235 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009236 Opc = X86ISD::UCOMI;
9237 CC = ISD::SETLE;
9238 break;
9239 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009240 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009241 Opc = X86ISD::UCOMI;
9242 CC = ISD::SETGT;
9243 break;
9244 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009245 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009246 Opc = X86ISD::UCOMI;
9247 CC = ISD::SETGE;
9248 break;
9249 case Intrinsic::x86_sse_ucomineq_ss:
9250 case Intrinsic::x86_sse2_ucomineq_sd:
9251 Opc = X86ISD::UCOMI;
9252 CC = ISD::SETNE;
9253 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009254 }
Evan Cheng734503b2006-09-11 02:19:56 +00009255
Dan Gohman475871a2008-07-27 21:46:04 +00009256 SDValue LHS = Op.getOperand(1);
9257 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009258 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009259 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009260 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9261 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9262 DAG.getConstant(X86CC, MVT::i8), Cond);
9263 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009264 }
Craig Topper86c7c582012-01-30 01:10:15 +00009265 // XOP comparison intrinsics
9266 case Intrinsic::x86_xop_vpcomltb:
9267 case Intrinsic::x86_xop_vpcomltw:
9268 case Intrinsic::x86_xop_vpcomltd:
9269 case Intrinsic::x86_xop_vpcomltq:
9270 case Intrinsic::x86_xop_vpcomltub:
9271 case Intrinsic::x86_xop_vpcomltuw:
9272 case Intrinsic::x86_xop_vpcomltud:
9273 case Intrinsic::x86_xop_vpcomltuq:
9274 case Intrinsic::x86_xop_vpcomleb:
9275 case Intrinsic::x86_xop_vpcomlew:
9276 case Intrinsic::x86_xop_vpcomled:
9277 case Intrinsic::x86_xop_vpcomleq:
9278 case Intrinsic::x86_xop_vpcomleub:
9279 case Intrinsic::x86_xop_vpcomleuw:
9280 case Intrinsic::x86_xop_vpcomleud:
9281 case Intrinsic::x86_xop_vpcomleuq:
9282 case Intrinsic::x86_xop_vpcomgtb:
9283 case Intrinsic::x86_xop_vpcomgtw:
9284 case Intrinsic::x86_xop_vpcomgtd:
9285 case Intrinsic::x86_xop_vpcomgtq:
9286 case Intrinsic::x86_xop_vpcomgtub:
9287 case Intrinsic::x86_xop_vpcomgtuw:
9288 case Intrinsic::x86_xop_vpcomgtud:
9289 case Intrinsic::x86_xop_vpcomgtuq:
9290 case Intrinsic::x86_xop_vpcomgeb:
9291 case Intrinsic::x86_xop_vpcomgew:
9292 case Intrinsic::x86_xop_vpcomged:
9293 case Intrinsic::x86_xop_vpcomgeq:
9294 case Intrinsic::x86_xop_vpcomgeub:
9295 case Intrinsic::x86_xop_vpcomgeuw:
9296 case Intrinsic::x86_xop_vpcomgeud:
9297 case Intrinsic::x86_xop_vpcomgeuq:
9298 case Intrinsic::x86_xop_vpcomeqb:
9299 case Intrinsic::x86_xop_vpcomeqw:
9300 case Intrinsic::x86_xop_vpcomeqd:
9301 case Intrinsic::x86_xop_vpcomeqq:
9302 case Intrinsic::x86_xop_vpcomequb:
9303 case Intrinsic::x86_xop_vpcomequw:
9304 case Intrinsic::x86_xop_vpcomequd:
9305 case Intrinsic::x86_xop_vpcomequq:
9306 case Intrinsic::x86_xop_vpcomneb:
9307 case Intrinsic::x86_xop_vpcomnew:
9308 case Intrinsic::x86_xop_vpcomned:
9309 case Intrinsic::x86_xop_vpcomneq:
9310 case Intrinsic::x86_xop_vpcomneub:
9311 case Intrinsic::x86_xop_vpcomneuw:
9312 case Intrinsic::x86_xop_vpcomneud:
9313 case Intrinsic::x86_xop_vpcomneuq:
9314 case Intrinsic::x86_xop_vpcomfalseb:
9315 case Intrinsic::x86_xop_vpcomfalsew:
9316 case Intrinsic::x86_xop_vpcomfalsed:
9317 case Intrinsic::x86_xop_vpcomfalseq:
9318 case Intrinsic::x86_xop_vpcomfalseub:
9319 case Intrinsic::x86_xop_vpcomfalseuw:
9320 case Intrinsic::x86_xop_vpcomfalseud:
9321 case Intrinsic::x86_xop_vpcomfalseuq:
9322 case Intrinsic::x86_xop_vpcomtrueb:
9323 case Intrinsic::x86_xop_vpcomtruew:
9324 case Intrinsic::x86_xop_vpcomtrued:
9325 case Intrinsic::x86_xop_vpcomtrueq:
9326 case Intrinsic::x86_xop_vpcomtrueub:
9327 case Intrinsic::x86_xop_vpcomtrueuw:
9328 case Intrinsic::x86_xop_vpcomtrueud:
9329 case Intrinsic::x86_xop_vpcomtrueuq: {
9330 unsigned CC = 0;
9331 unsigned Opc = 0;
9332
9333 switch (IntNo) {
9334 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9335 case Intrinsic::x86_xop_vpcomltb:
9336 case Intrinsic::x86_xop_vpcomltw:
9337 case Intrinsic::x86_xop_vpcomltd:
9338 case Intrinsic::x86_xop_vpcomltq:
9339 CC = 0;
9340 Opc = X86ISD::VPCOM;
9341 break;
9342 case Intrinsic::x86_xop_vpcomltub:
9343 case Intrinsic::x86_xop_vpcomltuw:
9344 case Intrinsic::x86_xop_vpcomltud:
9345 case Intrinsic::x86_xop_vpcomltuq:
9346 CC = 0;
9347 Opc = X86ISD::VPCOMU;
9348 break;
9349 case Intrinsic::x86_xop_vpcomleb:
9350 case Intrinsic::x86_xop_vpcomlew:
9351 case Intrinsic::x86_xop_vpcomled:
9352 case Intrinsic::x86_xop_vpcomleq:
9353 CC = 1;
9354 Opc = X86ISD::VPCOM;
9355 break;
9356 case Intrinsic::x86_xop_vpcomleub:
9357 case Intrinsic::x86_xop_vpcomleuw:
9358 case Intrinsic::x86_xop_vpcomleud:
9359 case Intrinsic::x86_xop_vpcomleuq:
9360 CC = 1;
9361 Opc = X86ISD::VPCOMU;
9362 break;
9363 case Intrinsic::x86_xop_vpcomgtb:
9364 case Intrinsic::x86_xop_vpcomgtw:
9365 case Intrinsic::x86_xop_vpcomgtd:
9366 case Intrinsic::x86_xop_vpcomgtq:
9367 CC = 2;
9368 Opc = X86ISD::VPCOM;
9369 break;
9370 case Intrinsic::x86_xop_vpcomgtub:
9371 case Intrinsic::x86_xop_vpcomgtuw:
9372 case Intrinsic::x86_xop_vpcomgtud:
9373 case Intrinsic::x86_xop_vpcomgtuq:
9374 CC = 2;
9375 Opc = X86ISD::VPCOMU;
9376 break;
9377 case Intrinsic::x86_xop_vpcomgeb:
9378 case Intrinsic::x86_xop_vpcomgew:
9379 case Intrinsic::x86_xop_vpcomged:
9380 case Intrinsic::x86_xop_vpcomgeq:
9381 CC = 3;
9382 Opc = X86ISD::VPCOM;
9383 break;
9384 case Intrinsic::x86_xop_vpcomgeub:
9385 case Intrinsic::x86_xop_vpcomgeuw:
9386 case Intrinsic::x86_xop_vpcomgeud:
9387 case Intrinsic::x86_xop_vpcomgeuq:
9388 CC = 3;
9389 Opc = X86ISD::VPCOMU;
9390 break;
9391 case Intrinsic::x86_xop_vpcomeqb:
9392 case Intrinsic::x86_xop_vpcomeqw:
9393 case Intrinsic::x86_xop_vpcomeqd:
9394 case Intrinsic::x86_xop_vpcomeqq:
9395 CC = 4;
9396 Opc = X86ISD::VPCOM;
9397 break;
9398 case Intrinsic::x86_xop_vpcomequb:
9399 case Intrinsic::x86_xop_vpcomequw:
9400 case Intrinsic::x86_xop_vpcomequd:
9401 case Intrinsic::x86_xop_vpcomequq:
9402 CC = 4;
9403 Opc = X86ISD::VPCOMU;
9404 break;
9405 case Intrinsic::x86_xop_vpcomneb:
9406 case Intrinsic::x86_xop_vpcomnew:
9407 case Intrinsic::x86_xop_vpcomned:
9408 case Intrinsic::x86_xop_vpcomneq:
9409 CC = 5;
9410 Opc = X86ISD::VPCOM;
9411 break;
9412 case Intrinsic::x86_xop_vpcomneub:
9413 case Intrinsic::x86_xop_vpcomneuw:
9414 case Intrinsic::x86_xop_vpcomneud:
9415 case Intrinsic::x86_xop_vpcomneuq:
9416 CC = 5;
9417 Opc = X86ISD::VPCOMU;
9418 break;
9419 case Intrinsic::x86_xop_vpcomfalseb:
9420 case Intrinsic::x86_xop_vpcomfalsew:
9421 case Intrinsic::x86_xop_vpcomfalsed:
9422 case Intrinsic::x86_xop_vpcomfalseq:
9423 CC = 6;
9424 Opc = X86ISD::VPCOM;
9425 break;
9426 case Intrinsic::x86_xop_vpcomfalseub:
9427 case Intrinsic::x86_xop_vpcomfalseuw:
9428 case Intrinsic::x86_xop_vpcomfalseud:
9429 case Intrinsic::x86_xop_vpcomfalseuq:
9430 CC = 6;
9431 Opc = X86ISD::VPCOMU;
9432 break;
9433 case Intrinsic::x86_xop_vpcomtrueb:
9434 case Intrinsic::x86_xop_vpcomtruew:
9435 case Intrinsic::x86_xop_vpcomtrued:
9436 case Intrinsic::x86_xop_vpcomtrueq:
9437 CC = 7;
9438 Opc = X86ISD::VPCOM;
9439 break;
9440 case Intrinsic::x86_xop_vpcomtrueub:
9441 case Intrinsic::x86_xop_vpcomtrueuw:
9442 case Intrinsic::x86_xop_vpcomtrueud:
9443 case Intrinsic::x86_xop_vpcomtrueuq:
9444 CC = 7;
9445 Opc = X86ISD::VPCOMU;
9446 break;
9447 }
9448
9449 SDValue LHS = Op.getOperand(1);
9450 SDValue RHS = Op.getOperand(2);
9451 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9452 DAG.getConstant(CC, MVT::i8));
9453 }
9454
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009455 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009456 case Intrinsic::x86_sse2_pmulu_dq:
9457 case Intrinsic::x86_avx2_pmulu_dq:
9458 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9459 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009460 case Intrinsic::x86_sse3_hadd_ps:
9461 case Intrinsic::x86_sse3_hadd_pd:
9462 case Intrinsic::x86_avx_hadd_ps_256:
9463 case Intrinsic::x86_avx_hadd_pd_256:
9464 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9465 Op.getOperand(1), Op.getOperand(2));
9466 case Intrinsic::x86_sse3_hsub_ps:
9467 case Intrinsic::x86_sse3_hsub_pd:
9468 case Intrinsic::x86_avx_hsub_ps_256:
9469 case Intrinsic::x86_avx_hsub_pd_256:
9470 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9471 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009472 case Intrinsic::x86_ssse3_phadd_w_128:
9473 case Intrinsic::x86_ssse3_phadd_d_128:
9474 case Intrinsic::x86_avx2_phadd_w:
9475 case Intrinsic::x86_avx2_phadd_d:
9476 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9477 Op.getOperand(1), Op.getOperand(2));
9478 case Intrinsic::x86_ssse3_phsub_w_128:
9479 case Intrinsic::x86_ssse3_phsub_d_128:
9480 case Intrinsic::x86_avx2_phsub_w:
9481 case Intrinsic::x86_avx2_phsub_d:
9482 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9483 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009484 case Intrinsic::x86_avx2_psllv_d:
9485 case Intrinsic::x86_avx2_psllv_q:
9486 case Intrinsic::x86_avx2_psllv_d_256:
9487 case Intrinsic::x86_avx2_psllv_q_256:
9488 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9489 Op.getOperand(1), Op.getOperand(2));
9490 case Intrinsic::x86_avx2_psrlv_d:
9491 case Intrinsic::x86_avx2_psrlv_q:
9492 case Intrinsic::x86_avx2_psrlv_d_256:
9493 case Intrinsic::x86_avx2_psrlv_q_256:
9494 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9495 Op.getOperand(1), Op.getOperand(2));
9496 case Intrinsic::x86_avx2_psrav_d:
9497 case Intrinsic::x86_avx2_psrav_d_256:
9498 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9499 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009500 case Intrinsic::x86_ssse3_pshuf_b_128:
9501 case Intrinsic::x86_avx2_pshuf_b:
9502 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9503 Op.getOperand(1), Op.getOperand(2));
9504 case Intrinsic::x86_ssse3_psign_b_128:
9505 case Intrinsic::x86_ssse3_psign_w_128:
9506 case Intrinsic::x86_ssse3_psign_d_128:
9507 case Intrinsic::x86_avx2_psign_b:
9508 case Intrinsic::x86_avx2_psign_w:
9509 case Intrinsic::x86_avx2_psign_d:
9510 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9511 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009512 case Intrinsic::x86_sse41_insertps:
9513 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9514 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9515 case Intrinsic::x86_avx_vperm2f128_ps_256:
9516 case Intrinsic::x86_avx_vperm2f128_pd_256:
9517 case Intrinsic::x86_avx_vperm2f128_si_256:
9518 case Intrinsic::x86_avx2_vperm2i128:
9519 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9520 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009521 case Intrinsic::x86_avx_vpermil_ps:
9522 case Intrinsic::x86_avx_vpermil_pd:
9523 case Intrinsic::x86_avx_vpermil_ps_256:
9524 case Intrinsic::x86_avx_vpermil_pd_256:
9525 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9526 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009527
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009528 // ptest and testp intrinsics. The intrinsic these come from are designed to
9529 // return an integer value, not just an instruction so lower it to the ptest
9530 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009531 case Intrinsic::x86_sse41_ptestz:
9532 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009533 case Intrinsic::x86_sse41_ptestnzc:
9534 case Intrinsic::x86_avx_ptestz_256:
9535 case Intrinsic::x86_avx_ptestc_256:
9536 case Intrinsic::x86_avx_ptestnzc_256:
9537 case Intrinsic::x86_avx_vtestz_ps:
9538 case Intrinsic::x86_avx_vtestc_ps:
9539 case Intrinsic::x86_avx_vtestnzc_ps:
9540 case Intrinsic::x86_avx_vtestz_pd:
9541 case Intrinsic::x86_avx_vtestc_pd:
9542 case Intrinsic::x86_avx_vtestnzc_pd:
9543 case Intrinsic::x86_avx_vtestz_ps_256:
9544 case Intrinsic::x86_avx_vtestc_ps_256:
9545 case Intrinsic::x86_avx_vtestnzc_ps_256:
9546 case Intrinsic::x86_avx_vtestz_pd_256:
9547 case Intrinsic::x86_avx_vtestc_pd_256:
9548 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9549 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009550 unsigned X86CC = 0;
9551 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009552 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009553 case Intrinsic::x86_avx_vtestz_ps:
9554 case Intrinsic::x86_avx_vtestz_pd:
9555 case Intrinsic::x86_avx_vtestz_ps_256:
9556 case Intrinsic::x86_avx_vtestz_pd_256:
9557 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009558 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009559 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009560 // ZF = 1
9561 X86CC = X86::COND_E;
9562 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009563 case Intrinsic::x86_avx_vtestc_ps:
9564 case Intrinsic::x86_avx_vtestc_pd:
9565 case Intrinsic::x86_avx_vtestc_ps_256:
9566 case Intrinsic::x86_avx_vtestc_pd_256:
9567 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009568 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009569 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009570 // CF = 1
9571 X86CC = X86::COND_B;
9572 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009573 case Intrinsic::x86_avx_vtestnzc_ps:
9574 case Intrinsic::x86_avx_vtestnzc_pd:
9575 case Intrinsic::x86_avx_vtestnzc_ps_256:
9576 case Intrinsic::x86_avx_vtestnzc_pd_256:
9577 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009578 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009579 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009580 // ZF and CF = 0
9581 X86CC = X86::COND_A;
9582 break;
9583 }
Eric Christopherfd179292009-08-27 18:07:15 +00009584
Eric Christopher71c67532009-07-29 00:28:05 +00009585 SDValue LHS = Op.getOperand(1);
9586 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009587 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9588 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9590 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9591 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009592 }
Evan Cheng5759f972008-05-04 09:15:50 +00009593
Craig Topper80e46362012-01-23 06:16:53 +00009594 // SSE/AVX shift intrinsics
9595 case Intrinsic::x86_sse2_psll_w:
9596 case Intrinsic::x86_sse2_psll_d:
9597 case Intrinsic::x86_sse2_psll_q:
9598 case Intrinsic::x86_avx2_psll_w:
9599 case Intrinsic::x86_avx2_psll_d:
9600 case Intrinsic::x86_avx2_psll_q:
9601 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9602 Op.getOperand(1), Op.getOperand(2));
9603 case Intrinsic::x86_sse2_psrl_w:
9604 case Intrinsic::x86_sse2_psrl_d:
9605 case Intrinsic::x86_sse2_psrl_q:
9606 case Intrinsic::x86_avx2_psrl_w:
9607 case Intrinsic::x86_avx2_psrl_d:
9608 case Intrinsic::x86_avx2_psrl_q:
9609 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9610 Op.getOperand(1), Op.getOperand(2));
9611 case Intrinsic::x86_sse2_psra_w:
9612 case Intrinsic::x86_sse2_psra_d:
9613 case Intrinsic::x86_avx2_psra_w:
9614 case Intrinsic::x86_avx2_psra_d:
9615 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9616 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009617 case Intrinsic::x86_sse2_pslli_w:
9618 case Intrinsic::x86_sse2_pslli_d:
9619 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009620 case Intrinsic::x86_avx2_pslli_w:
9621 case Intrinsic::x86_avx2_pslli_d:
9622 case Intrinsic::x86_avx2_pslli_q:
9623 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9624 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009625 case Intrinsic::x86_sse2_psrli_w:
9626 case Intrinsic::x86_sse2_psrli_d:
9627 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009628 case Intrinsic::x86_avx2_psrli_w:
9629 case Intrinsic::x86_avx2_psrli_d:
9630 case Intrinsic::x86_avx2_psrli_q:
9631 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9632 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009633 case Intrinsic::x86_sse2_psrai_w:
9634 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009635 case Intrinsic::x86_avx2_psrai_w:
9636 case Intrinsic::x86_avx2_psrai_d:
9637 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9638 Op.getOperand(1), Op.getOperand(2), DAG);
9639 // Fix vector shift instructions where the last operand is a non-immediate
9640 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009641 case Intrinsic::x86_mmx_pslli_w:
9642 case Intrinsic::x86_mmx_pslli_d:
9643 case Intrinsic::x86_mmx_pslli_q:
9644 case Intrinsic::x86_mmx_psrli_w:
9645 case Intrinsic::x86_mmx_psrli_d:
9646 case Intrinsic::x86_mmx_psrli_q:
9647 case Intrinsic::x86_mmx_psrai_w:
9648 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009649 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009650 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009651 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009652
9653 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009654 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009655 case Intrinsic::x86_mmx_pslli_w:
9656 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009657 break;
Craig Topper80e46362012-01-23 06:16:53 +00009658 case Intrinsic::x86_mmx_pslli_d:
9659 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009660 break;
Craig Topper80e46362012-01-23 06:16:53 +00009661 case Intrinsic::x86_mmx_pslli_q:
9662 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009663 break;
Craig Topper80e46362012-01-23 06:16:53 +00009664 case Intrinsic::x86_mmx_psrli_w:
9665 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009666 break;
Craig Topper80e46362012-01-23 06:16:53 +00009667 case Intrinsic::x86_mmx_psrli_d:
9668 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009669 break;
Craig Topper80e46362012-01-23 06:16:53 +00009670 case Intrinsic::x86_mmx_psrli_q:
9671 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 break;
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_mmx_psrai_w:
9674 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009675 break;
Craig Topper80e46362012-01-23 06:16:53 +00009676 case Intrinsic::x86_mmx_psrai_d:
9677 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009678 break;
Craig Topper80e46362012-01-23 06:16:53 +00009679 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009680 }
Mon P Wangefa42202009-09-03 19:56:25 +00009681
9682 // The vector shift intrinsics with scalars uses 32b shift amounts but
9683 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9684 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009685 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9686 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009687// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009688
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009690 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009691 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009693 Op.getOperand(1), ShAmt);
9694 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009695 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009696}
Evan Cheng72261582005-12-20 06:22:03 +00009697
Dan Gohmand858e902010-04-17 15:26:15 +00009698SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9699 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009700 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9701 MFI->setReturnAddressIsTaken(true);
9702
Bill Wendling64e87322009-01-16 19:25:27 +00009703 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009704 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009705
9706 if (Depth > 0) {
9707 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9708 SDValue Offset =
9709 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009711 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009712 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009713 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009714 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009715 }
9716
9717 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009718 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009719 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009720 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009721}
9722
Dan Gohmand858e902010-04-17 15:26:15 +00009723SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009724 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9725 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009726
Owen Andersone50ed302009-08-10 22:56:29 +00009727 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009728 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009729 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9730 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009731 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009732 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009733 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9734 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009735 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009736 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009737}
9738
Dan Gohman475871a2008-07-27 21:46:04 +00009739SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009740 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009741 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009742}
9743
Dan Gohmand858e902010-04-17 15:26:15 +00009744SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009745 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009746 SDValue Chain = Op.getOperand(0);
9747 SDValue Offset = Op.getOperand(1);
9748 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009749 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009750
Dan Gohmand8816272010-08-11 18:14:00 +00009751 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9752 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9753 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009754 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009755
Dan Gohmand8816272010-08-11 18:14:00 +00009756 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9757 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009758 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009759 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9760 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009761 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009762 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009763
Dale Johannesene4d209d2009-02-03 20:21:25 +00009764 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009766 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009767}
9768
Duncan Sands4a544a72011-09-06 13:37:06 +00009769SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9770 SelectionDAG &DAG) const {
9771 return Op.getOperand(0);
9772}
9773
9774SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9775 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009776 SDValue Root = Op.getOperand(0);
9777 SDValue Trmp = Op.getOperand(1); // trampoline
9778 SDValue FPtr = Op.getOperand(2); // nested function
9779 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009780 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009781
Dan Gohman69de1932008-02-06 22:27:42 +00009782 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009783
9784 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009785 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009786
9787 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009788 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9789 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009790
Evan Cheng0e6a0522011-07-18 20:57:22 +00009791 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9792 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009793
9794 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9795
9796 // Load the pointer to the nested function into R11.
9797 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009798 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009799 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009800 Addr, MachinePointerInfo(TrmpAddr),
9801 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
Owen Anderson825b72b2009-08-11 20:47:22 +00009803 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9804 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009805 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9806 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009807 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009808
9809 // Load the 'nest' parameter value into R10.
9810 // R10 is specified in X86CallingConv.td
9811 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9813 DAG.getConstant(10, MVT::i64));
9814 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009815 Addr, MachinePointerInfo(TrmpAddr, 10),
9816 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009817
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9819 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009820 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9821 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009822 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009823
9824 // Jump to the nested function.
9825 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9827 DAG.getConstant(20, MVT::i64));
9828 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009829 Addr, MachinePointerInfo(TrmpAddr, 20),
9830 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009831
9832 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009833 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9834 DAG.getConstant(22, MVT::i64));
9835 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009836 MachinePointerInfo(TrmpAddr, 22),
9837 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009838
Duncan Sands4a544a72011-09-06 13:37:06 +00009839 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009841 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009842 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009843 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009844 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845
9846 switch (CC) {
9847 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009848 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850 case CallingConv::X86_StdCall: {
9851 // Pass 'nest' parameter in ECX.
9852 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009853 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
9855 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009856 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009857 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
Chris Lattner58d74912008-03-12 17:45:29 +00009859 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860 unsigned InRegCount = 0;
9861 unsigned Idx = 1;
9862
9863 for (FunctionType::param_iterator I = FTy->param_begin(),
9864 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009865 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009867 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009868
9869 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009870 report_fatal_error("Nest register in use - reduce number of inreg"
9871 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009872 }
9873 }
9874 break;
9875 }
9876 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009877 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009878 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009879 // Pass 'nest' parameter in EAX.
9880 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009881 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009882 break;
9883 }
9884
Dan Gohman475871a2008-07-27 21:46:04 +00009885 SDValue OutChains[4];
9886 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009887
Owen Anderson825b72b2009-08-11 20:47:22 +00009888 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9889 DAG.getConstant(10, MVT::i32));
9890 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891
Chris Lattnera62fe662010-02-05 19:20:30 +00009892 // This is storing the opcode for MOV32ri.
9893 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009894 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009895 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009896 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009897 Trmp, MachinePointerInfo(TrmpAddr),
9898 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9901 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009902 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9903 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009904 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009905
Chris Lattnera62fe662010-02-05 19:20:30 +00009906 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9908 DAG.getConstant(5, MVT::i32));
9909 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009910 MachinePointerInfo(TrmpAddr, 5),
9911 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009912
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9914 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009915 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9916 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009917 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918
Duncan Sands4a544a72011-09-06 13:37:06 +00009919 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920 }
9921}
9922
Dan Gohmand858e902010-04-17 15:26:15 +00009923SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9924 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009925 /*
9926 The rounding mode is in bits 11:10 of FPSR, and has the following
9927 settings:
9928 00 Round to nearest
9929 01 Round to -inf
9930 10 Round to +inf
9931 11 Round to 0
9932
9933 FLT_ROUNDS, on the other hand, expects the following:
9934 -1 Undefined
9935 0 Round to 0
9936 1 Round to nearest
9937 2 Round to +inf
9938 3 Round to -inf
9939
9940 To perform the conversion, we do:
9941 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9942 */
9943
9944 MachineFunction &MF = DAG.getMachineFunction();
9945 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009946 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009947 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009948 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009949 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009950
9951 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009952 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009953 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009954
Michael J. Spencerec38de22010-10-10 22:04:20 +00009955
Chris Lattner2156b792010-09-22 01:11:26 +00009956 MachineMemOperand *MMO =
9957 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9958 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009959
Chris Lattner2156b792010-09-22 01:11:26 +00009960 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9961 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9962 DAG.getVTList(MVT::Other),
9963 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009964
9965 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009966 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009967 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009968
9969 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009970 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009971 DAG.getNode(ISD::SRL, DL, MVT::i16,
9972 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 CWD, DAG.getConstant(0x800, MVT::i16)),
9974 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009975 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009976 DAG.getNode(ISD::SRL, DL, MVT::i16,
9977 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 CWD, DAG.getConstant(0x400, MVT::i16)),
9979 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009980
Dan Gohman475871a2008-07-27 21:46:04 +00009981 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009982 DAG.getNode(ISD::AND, DL, MVT::i16,
9983 DAG.getNode(ISD::ADD, DL, MVT::i16,
9984 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 DAG.getConstant(1, MVT::i16)),
9986 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009987
9988
Duncan Sands83ec4b62008-06-06 12:08:01 +00009989 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009990 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009991}
9992
Dan Gohmand858e902010-04-17 15:26:15 +00009993SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009994 EVT VT = Op.getValueType();
9995 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009996 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009997 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009998
9999 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010001 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010003 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010004 }
Evan Cheng18efe262007-12-14 02:13:44 +000010005
Evan Cheng152804e2007-12-14 08:30:15 +000010006 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010009
10010 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010011 SDValue Ops[] = {
10012 Op,
10013 DAG.getConstant(NumBits+NumBits-1, OpVT),
10014 DAG.getConstant(X86::COND_E, MVT::i8),
10015 Op.getValue(1)
10016 };
10017 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010018
10019 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010021
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 if (VT == MVT::i8)
10023 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010024 return Op;
10025}
10026
Chandler Carruthacc068e2011-12-24 10:55:54 +000010027SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10028 SelectionDAG &DAG) const {
10029 EVT VT = Op.getValueType();
10030 EVT OpVT = VT;
10031 unsigned NumBits = VT.getSizeInBits();
10032 DebugLoc dl = Op.getDebugLoc();
10033
10034 Op = Op.getOperand(0);
10035 if (VT == MVT::i8) {
10036 // Zero extend to i32 since there is not an i8 bsr.
10037 OpVT = MVT::i32;
10038 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10039 }
10040
10041 // Issue a bsr (scan bits in reverse).
10042 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10043 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10044
10045 // And xor with NumBits-1.
10046 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10047
10048 if (VT == MVT::i8)
10049 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10050 return Op;
10051}
10052
Dan Gohmand858e902010-04-17 15:26:15 +000010053SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010054 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010055 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010056 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010057 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010058
10059 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010060 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010061 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010062
10063 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010064 SDValue Ops[] = {
10065 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010066 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010067 DAG.getConstant(X86::COND_E, MVT::i8),
10068 Op.getValue(1)
10069 };
Chandler Carruth77821022011-12-24 12:12:34 +000010070 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010071}
10072
Craig Topper13894fa2011-08-24 06:14:18 +000010073// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10074// ones, and then concatenate the result back.
10075static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010076 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010077
10078 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10079 "Unsupported value type for operation");
10080
10081 int NumElems = VT.getVectorNumElements();
10082 DebugLoc dl = Op.getDebugLoc();
10083 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10084 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10085
10086 // Extract the LHS vectors
10087 SDValue LHS = Op.getOperand(0);
10088 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10089 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10090
10091 // Extract the RHS vectors
10092 SDValue RHS = Op.getOperand(1);
10093 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10094 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10095
10096 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10097 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10098
10099 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10100 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10101 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10102}
10103
10104SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10105 assert(Op.getValueType().getSizeInBits() == 256 &&
10106 Op.getValueType().isInteger() &&
10107 "Only handle AVX 256-bit vector integer operation");
10108 return Lower256IntArith(Op, DAG);
10109}
10110
10111SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10112 assert(Op.getValueType().getSizeInBits() == 256 &&
10113 Op.getValueType().isInteger() &&
10114 "Only handle AVX 256-bit vector integer operation");
10115 return Lower256IntArith(Op, DAG);
10116}
10117
10118SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10119 EVT VT = Op.getValueType();
10120
10121 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010122 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010123 return Lower256IntArith(Op, DAG);
10124
Craig Topper5b209e82012-02-05 03:14:49 +000010125 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10126 "Only know how to lower V2I64/V4I64 multiply");
10127
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010128 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010129
Craig Topper5b209e82012-02-05 03:14:49 +000010130 // Ahi = psrlqi(a, 32);
10131 // Bhi = psrlqi(b, 32);
10132 //
10133 // AloBlo = pmuludq(a, b);
10134 // AloBhi = pmuludq(a, Bhi);
10135 // AhiBlo = pmuludq(Ahi, b);
10136
10137 // AloBhi = psllqi(AloBhi, 32);
10138 // AhiBlo = psllqi(AhiBlo, 32);
10139 // return AloBlo + AloBhi + AhiBlo;
10140
Craig Topperaaa643c2011-11-09 07:28:55 +000010141 SDValue A = Op.getOperand(0);
10142 SDValue B = Op.getOperand(1);
10143
Craig Topper5b209e82012-02-05 03:14:49 +000010144 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010145
Craig Topper5b209e82012-02-05 03:14:49 +000010146 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10147 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010148
Craig Topper5b209e82012-02-05 03:14:49 +000010149 // Bit cast to 32-bit vectors for MULUDQ
10150 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10151 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10152 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10153 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10154 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010155
Craig Topper5b209e82012-02-05 03:14:49 +000010156 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10157 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10158 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010159
Craig Topper5b209e82012-02-05 03:14:49 +000010160 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10161 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010162
Dale Johannesene4d209d2009-02-03 20:21:25 +000010163 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010164 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010165}
10166
Nadav Rotem43012222011-05-11 08:12:09 +000010167SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10168
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010169 EVT VT = Op.getValueType();
10170 DebugLoc dl = Op.getDebugLoc();
10171 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010172 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010173 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010174
Craig Topper1accb7e2012-01-10 06:54:16 +000010175 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010176 return SDValue();
10177
Nadav Rotem43012222011-05-11 08:12:09 +000010178 // Optimize shl/srl/sra with constant shift amount.
10179 if (isSplatVector(Amt.getNode())) {
10180 SDValue SclrAmt = Amt->getOperand(0);
10181 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10182 uint64_t ShiftAmt = C->getZExtValue();
10183
Craig Toppered2e13d2012-01-22 19:15:14 +000010184 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10185 (Subtarget->hasAVX2() &&
10186 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10187 if (Op.getOpcode() == ISD::SHL)
10188 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10189 DAG.getConstant(ShiftAmt, MVT::i32));
10190 if (Op.getOpcode() == ISD::SRL)
10191 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10192 DAG.getConstant(ShiftAmt, MVT::i32));
10193 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10194 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10195 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010196 }
10197
Craig Toppered2e13d2012-01-22 19:15:14 +000010198 if (VT == MVT::v16i8) {
10199 if (Op.getOpcode() == ISD::SHL) {
10200 // Make a large shift.
10201 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10202 DAG.getConstant(ShiftAmt, MVT::i32));
10203 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10204 // Zero out the rightmost bits.
10205 SmallVector<SDValue, 16> V(16,
10206 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10207 MVT::i8));
10208 return DAG.getNode(ISD::AND, dl, VT, SHL,
10209 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010210 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010211 if (Op.getOpcode() == ISD::SRL) {
10212 // Make a large shift.
10213 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10214 DAG.getConstant(ShiftAmt, MVT::i32));
10215 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10216 // Zero out the leftmost bits.
10217 SmallVector<SDValue, 16> V(16,
10218 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10219 MVT::i8));
10220 return DAG.getNode(ISD::AND, dl, VT, SRL,
10221 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10222 }
10223 if (Op.getOpcode() == ISD::SRA) {
10224 if (ShiftAmt == 7) {
10225 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010226 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010227 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010228 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010229
Craig Toppered2e13d2012-01-22 19:15:14 +000010230 // R s>> a === ((R u>> a) ^ m) - m
10231 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10232 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10233 MVT::i8));
10234 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10235 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10236 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10237 return Res;
10238 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010239 }
Craig Topper46154eb2011-11-11 07:39:23 +000010240
Craig Topper0d86d462011-11-20 00:12:05 +000010241 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10242 if (Op.getOpcode() == ISD::SHL) {
10243 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010244 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10245 DAG.getConstant(ShiftAmt, MVT::i32));
10246 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010247 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010248 SmallVector<SDValue, 32> V(32,
10249 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10250 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010251 return DAG.getNode(ISD::AND, dl, VT, SHL,
10252 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010253 }
Craig Topper0d86d462011-11-20 00:12:05 +000010254 if (Op.getOpcode() == ISD::SRL) {
10255 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010256 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10257 DAG.getConstant(ShiftAmt, MVT::i32));
10258 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010259 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010260 SmallVector<SDValue, 32> V(32,
10261 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10262 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010263 return DAG.getNode(ISD::AND, dl, VT, SRL,
10264 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10265 }
10266 if (Op.getOpcode() == ISD::SRA) {
10267 if (ShiftAmt == 7) {
10268 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010269 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010270 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010271 }
10272
10273 // R s>> a === ((R u>> a) ^ m) - m
10274 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10275 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10276 MVT::i8));
10277 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10278 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10279 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10280 return Res;
10281 }
10282 }
Nadav Rotem43012222011-05-11 08:12:09 +000010283 }
10284 }
10285
10286 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010287 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010288 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10289 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010290
Chris Lattner7302d802012-02-06 21:56:39 +000010291 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10292 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010293 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10294 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010295 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010296 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010297
10298 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010299 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010300 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10301 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10302 }
Nadav Rotem43012222011-05-11 08:12:09 +000010303 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010304 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010305
Nate Begeman51409212010-07-28 00:21:48 +000010306 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010307 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10308 DAG.getConstant(5, MVT::i32));
10309 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010310
Lang Hames8b99c1e2011-12-17 01:08:46 +000010311 // Turn 'a' into a mask suitable for VSELECT
10312 SDValue VSelM = DAG.getConstant(0x80, VT);
10313 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010314 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010315
Lang Hames8b99c1e2011-12-17 01:08:46 +000010316 SDValue CM1 = DAG.getConstant(0x0f, VT);
10317 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010318
Lang Hames8b99c1e2011-12-17 01:08:46 +000010319 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10320 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010321 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10322 DAG.getConstant(4, MVT::i32), DAG);
10323 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010324 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10325
Nate Begeman51409212010-07-28 00:21:48 +000010326 // a += a
10327 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010328 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010329 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010330
Lang Hames8b99c1e2011-12-17 01:08:46 +000010331 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10332 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010333 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10334 DAG.getConstant(2, MVT::i32), DAG);
10335 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010336 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10337
Nate Begeman51409212010-07-28 00:21:48 +000010338 // a += a
10339 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010340 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010341 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010342
Lang Hames8b99c1e2011-12-17 01:08:46 +000010343 // return VSELECT(r, r+r, a);
10344 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010345 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010346 return R;
10347 }
Craig Topper46154eb2011-11-11 07:39:23 +000010348
10349 // Decompose 256-bit shifts into smaller 128-bit shifts.
10350 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010351 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010352 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10353 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10354
10355 // Extract the two vectors
10356 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10357 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10358 DAG, dl);
10359
10360 // Recreate the shift amount vectors
10361 SDValue Amt1, Amt2;
10362 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10363 // Constant shift amount
10364 SmallVector<SDValue, 4> Amt1Csts;
10365 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010366 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010367 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010368 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010369 Amt2Csts.push_back(Amt->getOperand(i));
10370
10371 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10372 &Amt1Csts[0], NumElems/2);
10373 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10374 &Amt2Csts[0], NumElems/2);
10375 } else {
10376 // Variable shift amount
10377 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10378 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10379 DAG, dl);
10380 }
10381
10382 // Issue new vector shifts for the smaller types
10383 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10384 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10385
10386 // Concatenate the result back
10387 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10388 }
10389
Nate Begeman51409212010-07-28 00:21:48 +000010390 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010391}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010392
Dan Gohmand858e902010-04-17 15:26:15 +000010393SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010394 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10395 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010396 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10397 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010398 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010399 SDValue LHS = N->getOperand(0);
10400 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010401 unsigned BaseOp = 0;
10402 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010403 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010404 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010405 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010406 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010407 // A subtract of one will be selected as a INC. Note that INC doesn't
10408 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010409 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10410 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010411 BaseOp = X86ISD::INC;
10412 Cond = X86::COND_O;
10413 break;
10414 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010415 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010416 Cond = X86::COND_O;
10417 break;
10418 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010419 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010420 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010421 break;
10422 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010423 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10424 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010425 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10426 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010427 BaseOp = X86ISD::DEC;
10428 Cond = X86::COND_O;
10429 break;
10430 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010431 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010432 Cond = X86::COND_O;
10433 break;
10434 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010435 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010436 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010437 break;
10438 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010439 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010440 Cond = X86::COND_O;
10441 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010442 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10443 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10444 MVT::i32);
10445 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010446
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010447 SDValue SetCC =
10448 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10449 DAG.getConstant(X86::COND_O, MVT::i32),
10450 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010451
Dan Gohman6e5fda22011-07-22 18:45:15 +000010452 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010453 }
Bill Wendling74c37652008-12-09 22:08:41 +000010454 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010455
Bill Wendling61edeb52008-12-02 01:06:39 +000010456 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010457 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010458 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010459
Bill Wendling61edeb52008-12-02 01:06:39 +000010460 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010461 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10462 DAG.getConstant(Cond, MVT::i32),
10463 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010464
Dan Gohman6e5fda22011-07-22 18:45:15 +000010465 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010466}
10467
Chad Rosier30450e82011-12-22 22:35:21 +000010468SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10469 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010470 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010471 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10472 EVT VT = Op.getValueType();
10473
Craig Toppered2e13d2012-01-22 19:15:14 +000010474 if (!Subtarget->hasSSE2() || !VT.isVector())
10475 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010476
Craig Toppered2e13d2012-01-22 19:15:14 +000010477 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10478 ExtraVT.getScalarType().getSizeInBits();
10479 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10480
10481 switch (VT.getSimpleVT().SimpleTy) {
10482 default: return SDValue();
10483 case MVT::v8i32:
10484 case MVT::v16i16:
10485 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010486 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010487 if (!Subtarget->hasAVX2()) {
10488 // needs to be split
10489 int NumElems = VT.getVectorNumElements();
10490 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10491 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010492
Craig Toppered2e13d2012-01-22 19:15:14 +000010493 // Extract the LHS vectors
10494 SDValue LHS = Op.getOperand(0);
10495 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10496 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010497
Craig Toppered2e13d2012-01-22 19:15:14 +000010498 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10499 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010500
Craig Toppered2e13d2012-01-22 19:15:14 +000010501 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10502 int ExtraNumElems = ExtraVT.getVectorNumElements();
10503 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10504 ExtraNumElems/2);
10505 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010506
Craig Toppered2e13d2012-01-22 19:15:14 +000010507 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10508 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010509
Craig Toppered2e13d2012-01-22 19:15:14 +000010510 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10511 }
10512 // fall through
10513 case MVT::v4i32:
10514 case MVT::v8i16: {
10515 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10516 Op.getOperand(0), ShAmt, DAG);
10517 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010518 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010519 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010520}
10521
10522
Eric Christopher9a9d2752010-07-22 02:48:34 +000010523SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10524 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010525
Eric Christopher77ed1352011-07-08 00:04:56 +000010526 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10527 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010528 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010529 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010530 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010531 SDValue Ops[] = {
10532 DAG.getRegister(X86::ESP, MVT::i32), // Base
10533 DAG.getTargetConstant(1, MVT::i8), // Scale
10534 DAG.getRegister(0, MVT::i32), // Index
10535 DAG.getTargetConstant(0, MVT::i32), // Disp
10536 DAG.getRegister(0, MVT::i32), // Segment.
10537 Zero,
10538 Chain
10539 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010540 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010541 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10542 array_lengthof(Ops));
10543 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010544 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010545
Eric Christopher9a9d2752010-07-22 02:48:34 +000010546 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010547 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010548 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010549
Chris Lattner132929a2010-08-14 17:26:09 +000010550 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10551 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10552 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10553 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010554
Chris Lattner132929a2010-08-14 17:26:09 +000010555 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10556 if (!Op1 && !Op2 && !Op3 && Op4)
10557 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010558
Chris Lattner132929a2010-08-14 17:26:09 +000010559 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10560 if (Op1 && !Op2 && !Op3 && !Op4)
10561 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010562
10563 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010564 // (MFENCE)>;
10565 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010566}
10567
Eli Friedman14648462011-07-27 22:21:52 +000010568SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10569 SelectionDAG &DAG) const {
10570 DebugLoc dl = Op.getDebugLoc();
10571 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10572 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10573 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10574 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10575
10576 // The only fence that needs an instruction is a sequentially-consistent
10577 // cross-thread fence.
10578 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10579 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10580 // no-sse2). There isn't any reason to disable it if the target processor
10581 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010582 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010583 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10584
10585 SDValue Chain = Op.getOperand(0);
10586 SDValue Zero = DAG.getConstant(0, MVT::i32);
10587 SDValue Ops[] = {
10588 DAG.getRegister(X86::ESP, MVT::i32), // Base
10589 DAG.getTargetConstant(1, MVT::i8), // Scale
10590 DAG.getRegister(0, MVT::i32), // Index
10591 DAG.getTargetConstant(0, MVT::i32), // Disp
10592 DAG.getRegister(0, MVT::i32), // Segment.
10593 Zero,
10594 Chain
10595 };
10596 SDNode *Res =
10597 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10598 array_lengthof(Ops));
10599 return SDValue(Res, 0);
10600 }
10601
10602 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10603 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10604}
10605
10606
Dan Gohmand858e902010-04-17 15:26:15 +000010607SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010608 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010609 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010610 unsigned Reg = 0;
10611 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010612 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010613 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010614 case MVT::i8: Reg = X86::AL; size = 1; break;
10615 case MVT::i16: Reg = X86::AX; size = 2; break;
10616 case MVT::i32: Reg = X86::EAX; size = 4; break;
10617 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010618 assert(Subtarget->is64Bit() && "Node not type legal!");
10619 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010620 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010621 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010622 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010623 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010624 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010625 Op.getOperand(1),
10626 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010627 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010628 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010629 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010630 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10631 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10632 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010633 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010634 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010635 return cpOut;
10636}
10637
Duncan Sands1607f052008-12-01 11:39:25 +000010638SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010639 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010640 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010641 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010642 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010643 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010644 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010645 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10646 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010647 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010648 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10649 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010650 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010651 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010652 rdx.getValue(1)
10653 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010654 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010655}
10656
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010657SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010658 SelectionDAG &DAG) const {
10659 EVT SrcVT = Op.getOperand(0).getValueType();
10660 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010661 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010662 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010663 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010664 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010665 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010666 // i64 <=> MMX conversions are Legal.
10667 if (SrcVT==MVT::i64 && DstVT.isVector())
10668 return Op;
10669 if (DstVT==MVT::i64 && SrcVT.isVector())
10670 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010671 // MMX <=> MMX conversions are Legal.
10672 if (SrcVT.isVector() && DstVT.isVector())
10673 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010674 // All other conversions need to be expanded.
10675 return SDValue();
10676}
Chris Lattner5b856542010-12-20 00:59:46 +000010677
Dan Gohmand858e902010-04-17 15:26:15 +000010678SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010679 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010680 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010681 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010682 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010683 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010684 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010685 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010686 Node->getOperand(0),
10687 Node->getOperand(1), negOp,
10688 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010689 cast<AtomicSDNode>(Node)->getAlignment(),
10690 cast<AtomicSDNode>(Node)->getOrdering(),
10691 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010692}
10693
Eli Friedman327236c2011-08-24 20:50:09 +000010694static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10695 SDNode *Node = Op.getNode();
10696 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010697 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010698
10699 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010700 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10701 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10702 // (The only way to get a 16-byte store is cmpxchg16b)
10703 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10704 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10705 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010706 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10707 cast<AtomicSDNode>(Node)->getMemoryVT(),
10708 Node->getOperand(0),
10709 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010710 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010711 cast<AtomicSDNode>(Node)->getOrdering(),
10712 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010713 return Swap.getValue(1);
10714 }
10715 // Other atomic stores have a simple pattern.
10716 return Op;
10717}
10718
Chris Lattner5b856542010-12-20 00:59:46 +000010719static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10720 EVT VT = Op.getNode()->getValueType(0);
10721
10722 // Let legalize expand this if it isn't a legal type yet.
10723 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10724 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010725
Chris Lattner5b856542010-12-20 00:59:46 +000010726 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010727
Chris Lattner5b856542010-12-20 00:59:46 +000010728 unsigned Opc;
10729 bool ExtraOp = false;
10730 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010731 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010732 case ISD::ADDC: Opc = X86ISD::ADD; break;
10733 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10734 case ISD::SUBC: Opc = X86ISD::SUB; break;
10735 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10736 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010737
Chris Lattner5b856542010-12-20 00:59:46 +000010738 if (!ExtraOp)
10739 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10740 Op.getOperand(1));
10741 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10742 Op.getOperand(1), Op.getOperand(2));
10743}
10744
Evan Cheng0db9fe62006-04-25 20:13:52 +000010745/// LowerOperation - Provide custom lowering hooks for some operations.
10746///
Dan Gohmand858e902010-04-17 15:26:15 +000010747SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010748 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010749 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010750 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010751 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010752 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010753 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10754 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010755 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010756 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010757 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010758 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10759 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10760 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010761 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010762 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010763 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10764 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10765 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010766 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010767 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010768 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010769 case ISD::SHL_PARTS:
10770 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010771 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010772 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010773 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010774 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010775 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010776 case ISD::FABS: return LowerFABS(Op, DAG);
10777 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010778 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010779 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010780 case ISD::SETCC: return LowerSETCC(Op, DAG);
10781 case ISD::SELECT: return LowerSELECT(Op, DAG);
10782 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010783 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010784 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010785 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010786 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010787 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010788 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10789 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010790 case ISD::FRAME_TO_ARGS_OFFSET:
10791 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010792 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010793 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010794 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10795 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010796 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010797 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010798 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010799 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010800 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010801 case ISD::SRA:
10802 case ISD::SRL:
10803 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010804 case ISD::SADDO:
10805 case ISD::UADDO:
10806 case ISD::SSUBO:
10807 case ISD::USUBO:
10808 case ISD::SMULO:
10809 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010810 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010811 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010812 case ISD::ADDC:
10813 case ISD::ADDE:
10814 case ISD::SUBC:
10815 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010816 case ISD::ADD: return LowerADD(Op, DAG);
10817 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010818 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010819}
10820
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010821static void ReplaceATOMIC_LOAD(SDNode *Node,
10822 SmallVectorImpl<SDValue> &Results,
10823 SelectionDAG &DAG) {
10824 DebugLoc dl = Node->getDebugLoc();
10825 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10826
10827 // Convert wide load -> cmpxchg8b/cmpxchg16b
10828 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10829 // (The only way to get a 16-byte load is cmpxchg16b)
10830 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010831 SDValue Zero = DAG.getConstant(0, VT);
10832 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010833 Node->getOperand(0),
10834 Node->getOperand(1), Zero, Zero,
10835 cast<AtomicSDNode>(Node)->getMemOperand(),
10836 cast<AtomicSDNode>(Node)->getOrdering(),
10837 cast<AtomicSDNode>(Node)->getSynchScope());
10838 Results.push_back(Swap.getValue(0));
10839 Results.push_back(Swap.getValue(1));
10840}
10841
Duncan Sands1607f052008-12-01 11:39:25 +000010842void X86TargetLowering::
10843ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010844 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010845 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010846 assert (Node->getValueType(0) == MVT::i64 &&
10847 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010848
10849 SDValue Chain = Node->getOperand(0);
10850 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010851 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010852 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010853 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010854 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010855 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010856 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010857 SDValue Result =
10858 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10859 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010860 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010861 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010862 Results.push_back(Result.getValue(2));
10863}
10864
Duncan Sands126d9072008-07-04 11:47:58 +000010865/// ReplaceNodeResults - Replace a node with an illegal result type
10866/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010867void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10868 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010869 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010870 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010871 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010872 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010873 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010874 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010875 case ISD::ADDC:
10876 case ISD::ADDE:
10877 case ISD::SUBC:
10878 case ISD::SUBE:
10879 // We don't want to expand or promote these.
10880 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010881 case ISD::FP_TO_SINT:
10882 case ISD::FP_TO_UINT: {
10883 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10884
10885 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10886 return;
10887
Eli Friedman948e95a2009-05-23 09:59:16 +000010888 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010889 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010890 SDValue FIST = Vals.first, StackSlot = Vals.second;
10891 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010892 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010893 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010894 if (StackSlot.getNode() != 0)
10895 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10896 MachinePointerInfo(),
10897 false, false, false, 0));
10898 else
10899 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010900 }
10901 return;
10902 }
10903 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010904 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010905 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010906 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010907 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010908 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010909 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010910 eax.getValue(2));
10911 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10912 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010913 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010914 Results.push_back(edx.getValue(1));
10915 return;
10916 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010917 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010918 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010919 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010920 bool Regs64bit = T == MVT::i128;
10921 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010922 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010923 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10924 DAG.getConstant(0, HalfT));
10925 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10926 DAG.getConstant(1, HalfT));
10927 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10928 Regs64bit ? X86::RAX : X86::EAX,
10929 cpInL, SDValue());
10930 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10931 Regs64bit ? X86::RDX : X86::EDX,
10932 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010933 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010934 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10935 DAG.getConstant(0, HalfT));
10936 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10937 DAG.getConstant(1, HalfT));
10938 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10939 Regs64bit ? X86::RBX : X86::EBX,
10940 swapInL, cpInH.getValue(1));
10941 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10942 Regs64bit ? X86::RCX : X86::ECX,
10943 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010944 SDValue Ops[] = { swapInH.getValue(0),
10945 N->getOperand(1),
10946 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010947 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010948 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010949 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10950 X86ISD::LCMPXCHG8_DAG;
10951 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010952 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010953 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10954 Regs64bit ? X86::RAX : X86::EAX,
10955 HalfT, Result.getValue(1));
10956 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10957 Regs64bit ? X86::RDX : X86::EDX,
10958 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010959 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010961 Results.push_back(cpOutH.getValue(1));
10962 return;
10963 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010964 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010965 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10966 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010967 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010968 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10969 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010970 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010971 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10972 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010973 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010974 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10975 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010976 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010977 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10978 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010979 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010980 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10981 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010982 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10984 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010985 case ISD::ATOMIC_LOAD:
10986 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010987 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010988}
10989
Evan Cheng72261582005-12-20 06:22:03 +000010990const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10991 switch (Opcode) {
10992 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010993 case X86ISD::BSF: return "X86ISD::BSF";
10994 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010995 case X86ISD::SHLD: return "X86ISD::SHLD";
10996 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010997 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010998 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010999 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011000 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011001 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011002 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011003 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11004 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11005 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011006 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011007 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011008 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011009 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011010 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011011 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011012 case X86ISD::COMI: return "X86ISD::COMI";
11013 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011014 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011015 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011016 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11017 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011018 case X86ISD::CMOV: return "X86ISD::CMOV";
11019 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011020 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011021 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11022 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011023 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011024 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011025 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011026 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011027 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011028 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11029 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011030 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011031 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011032 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011033 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011034 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011035 case X86ISD::HADD: return "X86ISD::HADD";
11036 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011037 case X86ISD::FHADD: return "X86ISD::FHADD";
11038 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011039 case X86ISD::FMAX: return "X86ISD::FMAX";
11040 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011041 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11042 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011043 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011044 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011045 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011046 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011047 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011048 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11049 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011050 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11051 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11052 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11053 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11054 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11055 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011056 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11057 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011058 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11059 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011060 case X86ISD::VSHL: return "X86ISD::VSHL";
11061 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011062 case X86ISD::VSRA: return "X86ISD::VSRA";
11063 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11064 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11065 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011066 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011067 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11068 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011069 case X86ISD::ADD: return "X86ISD::ADD";
11070 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011071 case X86ISD::ADC: return "X86ISD::ADC";
11072 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011073 case X86ISD::SMUL: return "X86ISD::SMUL";
11074 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011075 case X86ISD::INC: return "X86ISD::INC";
11076 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011077 case X86ISD::OR: return "X86ISD::OR";
11078 case X86ISD::XOR: return "X86ISD::XOR";
11079 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011080 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011081 case X86ISD::BLSI: return "X86ISD::BLSI";
11082 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11083 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011084 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011085 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011086 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011087 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11088 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11089 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011090 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011091 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011092 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011093 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011094 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011095 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11096 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011097 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11098 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11099 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011100 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11101 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011102 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11103 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011104 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011105 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011106 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011107 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011108 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011109 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011110 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011111 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011112 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011113 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011114 }
11115}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011116
Chris Lattnerc9addb72007-03-30 23:15:24 +000011117// isLegalAddressingMode - Return true if the addressing mode represented
11118// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011119bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011120 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011121 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011122 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011123 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011124
Chris Lattnerc9addb72007-03-30 23:15:24 +000011125 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011126 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011127 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011128
Chris Lattnerc9addb72007-03-30 23:15:24 +000011129 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011130 unsigned GVFlags =
11131 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011132
Chris Lattnerdfed4132009-07-10 07:38:24 +000011133 // If a reference to this global requires an extra load, we can't fold it.
11134 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011135 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011136
Chris Lattnerdfed4132009-07-10 07:38:24 +000011137 // If BaseGV requires a register for the PIC base, we cannot also have a
11138 // BaseReg specified.
11139 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011140 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011141
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011142 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011143 if ((M != CodeModel::Small || R != Reloc::Static) &&
11144 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011145 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011146 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011147
Chris Lattnerc9addb72007-03-30 23:15:24 +000011148 switch (AM.Scale) {
11149 case 0:
11150 case 1:
11151 case 2:
11152 case 4:
11153 case 8:
11154 // These scales always work.
11155 break;
11156 case 3:
11157 case 5:
11158 case 9:
11159 // These scales are formed with basereg+scalereg. Only accept if there is
11160 // no basereg yet.
11161 if (AM.HasBaseReg)
11162 return false;
11163 break;
11164 default: // Other stuff never works.
11165 return false;
11166 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011167
Chris Lattnerc9addb72007-03-30 23:15:24 +000011168 return true;
11169}
11170
11171
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011172bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011173 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011174 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011175 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11176 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011177 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011178 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011179 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011180}
11181
Owen Andersone50ed302009-08-10 22:56:29 +000011182bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011183 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011184 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011185 unsigned NumBits1 = VT1.getSizeInBits();
11186 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011187 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011188 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011189 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011190}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011191
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011192bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011193 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011194 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011195}
11196
Owen Andersone50ed302009-08-10 22:56:29 +000011197bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011198 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011199 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011200}
11201
Owen Andersone50ed302009-08-10 22:56:29 +000011202bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011203 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011204 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011205}
11206
Evan Cheng60c07e12006-07-05 22:17:51 +000011207/// isShuffleMaskLegal - Targets can use this to indicate that they only
11208/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11209/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11210/// are assumed to be legal.
11211bool
Eric Christopherfd179292009-08-27 18:07:15 +000011212X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011213 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011214 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011215 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011216 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011217
Nate Begemana09008b2009-10-19 02:17:23 +000011218 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011219 return (VT.getVectorNumElements() == 2 ||
11220 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11221 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011222 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011223 isPSHUFDMask(M, VT) ||
11224 isPSHUFHWMask(M, VT) ||
11225 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011226 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011227 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11228 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011229 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11230 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011231}
11232
Dan Gohman7d8143f2008-04-09 20:09:42 +000011233bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011234X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011235 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011236 unsigned NumElts = VT.getVectorNumElements();
11237 // FIXME: This collection of masks seems suspect.
11238 if (NumElts == 2)
11239 return true;
11240 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11241 return (isMOVLMask(Mask, VT) ||
11242 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011243 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11244 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011245 }
11246 return false;
11247}
11248
11249//===----------------------------------------------------------------------===//
11250// X86 Scheduler Hooks
11251//===----------------------------------------------------------------------===//
11252
Mon P Wang63307c32008-05-05 19:05:59 +000011253// private utility function
11254MachineBasicBlock *
11255X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11256 MachineBasicBlock *MBB,
11257 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011258 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011259 unsigned LoadOpc,
11260 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011261 unsigned notOpc,
11262 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011263 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011264 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011265 // For the atomic bitwise operator, we generate
11266 // thisMBB:
11267 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011268 // ld t1 = [bitinstr.addr]
11269 // op t2 = t1, [bitinstr.val]
11270 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011271 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11272 // bz newMBB
11273 // fallthrough -->nextMBB
11274 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11275 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011276 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011277 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011278
Mon P Wang63307c32008-05-05 19:05:59 +000011279 /// First build the CFG
11280 MachineFunction *F = MBB->getParent();
11281 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011282 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11283 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11284 F->insert(MBBIter, newMBB);
11285 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011286
Dan Gohman14152b42010-07-06 20:24:04 +000011287 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11288 nextMBB->splice(nextMBB->begin(), thisMBB,
11289 llvm::next(MachineBasicBlock::iterator(bInstr)),
11290 thisMBB->end());
11291 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011292
Mon P Wang63307c32008-05-05 19:05:59 +000011293 // Update thisMBB to fall through to newMBB
11294 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011295
Mon P Wang63307c32008-05-05 19:05:59 +000011296 // newMBB jumps to itself and fall through to nextMBB
11297 newMBB->addSuccessor(nextMBB);
11298 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011299
Mon P Wang63307c32008-05-05 19:05:59 +000011300 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011301 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011302 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011303 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011304 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011305 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011306 int numArgs = bInstr->getNumOperands() - 1;
11307 for (int i=0; i < numArgs; ++i)
11308 argOpers[i] = &bInstr->getOperand(i+1);
11309
11310 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011311 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011312 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Dale Johannesen140be2d2008-08-19 18:47:28 +000011314 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011315 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011316 for (int i=0; i <= lastAddrIndx; ++i)
11317 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011318
Dale Johannesen140be2d2008-08-19 18:47:28 +000011319 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011320 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011321 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011322 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011323 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011324 tt = t1;
11325
Dale Johannesen140be2d2008-08-19 18:47:28 +000011326 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011327 assert((argOpers[valArgIndx]->isReg() ||
11328 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011329 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011330 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011331 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011332 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011334 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011335 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011336
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011337 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011338 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011339
Dale Johannesene4d209d2009-02-03 20:21:25 +000011340 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011341 for (int i=0; i <= lastAddrIndx; ++i)
11342 (*MIB).addOperand(*argOpers[i]);
11343 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011344 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011345 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11346 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011347
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011348 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011349 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011350
Mon P Wang63307c32008-05-05 19:05:59 +000011351 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011352 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011353
Dan Gohman14152b42010-07-06 20:24:04 +000011354 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011355 return nextMBB;
11356}
11357
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011358// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011359MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011360X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11361 MachineBasicBlock *MBB,
11362 unsigned regOpcL,
11363 unsigned regOpcH,
11364 unsigned immOpcL,
11365 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011366 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 // For the atomic bitwise operator, we generate
11368 // thisMBB (instructions are in pairs, except cmpxchg8b)
11369 // ld t1,t2 = [bitinstr.addr]
11370 // newMBB:
11371 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11372 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011373 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011374 // mov ECX, EBX <- t5, t6
11375 // mov EAX, EDX <- t1, t2
11376 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11377 // mov t3, t4 <- EAX, EDX
11378 // bz newMBB
11379 // result in out1, out2
11380 // fallthrough -->nextMBB
11381
11382 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11383 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011384 const unsigned NotOpc = X86::NOT32r;
11385 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11386 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11387 MachineFunction::iterator MBBIter = MBB;
11388 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011389
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011390 /// First build the CFG
11391 MachineFunction *F = MBB->getParent();
11392 MachineBasicBlock *thisMBB = MBB;
11393 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11394 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11395 F->insert(MBBIter, newMBB);
11396 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011397
Dan Gohman14152b42010-07-06 20:24:04 +000011398 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11399 nextMBB->splice(nextMBB->begin(), thisMBB,
11400 llvm::next(MachineBasicBlock::iterator(bInstr)),
11401 thisMBB->end());
11402 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011404 // Update thisMBB to fall through to newMBB
11405 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011406
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 // newMBB jumps to itself and fall through to nextMBB
11408 newMBB->addSuccessor(nextMBB);
11409 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011412 // Insert instructions into newMBB based on incoming instruction
11413 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011414 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011415 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416 MachineOperand& dest1Oper = bInstr->getOperand(0);
11417 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011418 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11419 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 argOpers[i] = &bInstr->getOperand(i+2);
11421
Dan Gohman71ea4e52010-05-14 21:01:44 +000011422 // We use some of the operands multiple times, so conservatively just
11423 // clear any kill flags that might be present.
11424 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11425 argOpers[i]->setIsKill(false);
11426 }
11427
Evan Chengad5b52f2010-01-08 19:14:57 +000011428 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011429 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011433 for (int i=0; i <= lastAddrIndx; ++i)
11434 (*MIB).addOperand(*argOpers[i]);
11435 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011436 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011437 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011438 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011440 MachineOperand newOp3 = *(argOpers[3]);
11441 if (newOp3.isImm())
11442 newOp3.setImm(newOp3.getImm()+4);
11443 else
11444 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011446 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447
11448 // t3/4 are defined later, at the bottom of the loop
11449 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11450 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011451 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011453 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11455
Evan Cheng306b4ca2010-01-08 23:41:50 +000011456 // The subsequent operations should be using the destination registers of
11457 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011458 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011459 t1 = F->getRegInfo().createVirtualRegister(RC);
11460 t2 = F->getRegInfo().createVirtualRegister(RC);
11461 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11462 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011464 t1 = dest1Oper.getReg();
11465 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 }
11467
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011468 int valArgIndx = lastAddrIndx + 1;
11469 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011470 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 "invalid operand");
11472 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11473 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011474 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011475 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011476 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011477 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011478 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011479 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011480 (*MIB).addOperand(*argOpers[valArgIndx]);
11481 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011482 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011483 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011484 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011485 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011486 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011488 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011489 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011490 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011491 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011492
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011493 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011495 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011496 MIB.addReg(t2);
11497
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011498 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011500 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011501 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011502
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
11506
11507 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011508 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11509 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011511 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011512 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011513 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011515
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011517 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518
Dan Gohman14152b42010-07-06 20:24:04 +000011519 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 return nextMBB;
11521}
11522
11523// private utility function
11524MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011525X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11526 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011527 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // For the atomic min/max operator, we generate
11529 // thisMBB:
11530 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011531 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011532 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011533 // cmp t1, t2
11534 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011535 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011536 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11537 // bz newMBB
11538 // fallthrough -->nextMBB
11539 //
11540 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11541 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011542 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011543 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011544
Mon P Wang63307c32008-05-05 19:05:59 +000011545 /// First build the CFG
11546 MachineFunction *F = MBB->getParent();
11547 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011548 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11549 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11550 F->insert(MBBIter, newMBB);
11551 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011552
Dan Gohman14152b42010-07-06 20:24:04 +000011553 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11554 nextMBB->splice(nextMBB->begin(), thisMBB,
11555 llvm::next(MachineBasicBlock::iterator(mInstr)),
11556 thisMBB->end());
11557 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011558
Mon P Wang63307c32008-05-05 19:05:59 +000011559 // Update thisMBB to fall through to newMBB
11560 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011561
Mon P Wang63307c32008-05-05 19:05:59 +000011562 // newMBB jumps to newMBB and fall through to nextMBB
11563 newMBB->addSuccessor(nextMBB);
11564 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011565
Dale Johannesene4d209d2009-02-03 20:21:25 +000011566 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011567 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011568 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011569 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011570 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011571 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011572 int numArgs = mInstr->getNumOperands() - 1;
11573 for (int i=0; i < numArgs; ++i)
11574 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011575
Mon P Wang63307c32008-05-05 19:05:59 +000011576 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011577 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011578 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011579
Mon P Wangab3e7472008-05-05 22:56:23 +000011580 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011582 for (int i=0; i <= lastAddrIndx; ++i)
11583 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011584
Mon P Wang63307c32008-05-05 19:05:59 +000011585 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011586 assert((argOpers[valArgIndx]->isReg() ||
11587 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011588 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011589
11590 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011591 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011592 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011593 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011594 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011595 (*MIB).addOperand(*argOpers[valArgIndx]);
11596
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011598 MIB.addReg(t1);
11599
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011601 MIB.addReg(t1);
11602 MIB.addReg(t2);
11603
11604 // Generate movc
11605 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011606 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011607 MIB.addReg(t2);
11608 MIB.addReg(t1);
11609
11610 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011611 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011612 for (int i=0; i <= lastAddrIndx; ++i)
11613 (*MIB).addOperand(*argOpers[i]);
11614 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011615 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011616 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11617 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011618
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011619 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011620 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011621
Mon P Wang63307c32008-05-05 19:05:59 +000011622 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011623 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011624
Dan Gohman14152b42010-07-06 20:24:04 +000011625 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011626 return nextMBB;
11627}
11628
Eric Christopherf83a5de2009-08-27 18:08:16 +000011629// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011630// or XMM0_V32I8 in AVX all of this code can be replaced with that
11631// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011632MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011633X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011634 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011635 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011636 "Target must have SSE4.2 or AVX features enabled");
11637
Eric Christopherb120ab42009-08-18 22:50:32 +000011638 DebugLoc dl = MI->getDebugLoc();
11639 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011640 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011641 if (!Subtarget->hasAVX()) {
11642 if (memArg)
11643 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11644 else
11645 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11646 } else {
11647 if (memArg)
11648 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11649 else
11650 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11651 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011652
Eric Christopher41c902f2010-11-30 08:20:21 +000011653 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011654 for (unsigned i = 0; i < numArgs; ++i) {
11655 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011656 if (!(Op.isReg() && Op.isImplicit()))
11657 MIB.addOperand(Op);
11658 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011659 BuildMI(*BB, MI, dl,
11660 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11661 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011662 .addReg(X86::XMM0);
11663
Dan Gohman14152b42010-07-06 20:24:04 +000011664 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011665 return BB;
11666}
11667
11668MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011669X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011670 DebugLoc dl = MI->getDebugLoc();
11671 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011672
Eric Christopher228232b2010-11-30 07:20:12 +000011673 // Address into RAX/EAX, other two args into ECX, EDX.
11674 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11675 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11676 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11677 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011678 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011679
Eric Christopher228232b2010-11-30 07:20:12 +000011680 unsigned ValOps = X86::AddrNumOperands;
11681 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11682 .addReg(MI->getOperand(ValOps).getReg());
11683 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11684 .addReg(MI->getOperand(ValOps+1).getReg());
11685
11686 // The instruction doesn't actually take any operands though.
11687 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011688
Eric Christopher228232b2010-11-30 07:20:12 +000011689 MI->eraseFromParent(); // The pseudo is gone now.
11690 return BB;
11691}
11692
11693MachineBasicBlock *
11694X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011695 DebugLoc dl = MI->getDebugLoc();
11696 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011697
Eric Christopher228232b2010-11-30 07:20:12 +000011698 // First arg in ECX, the second in EAX.
11699 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11700 .addReg(MI->getOperand(0).getReg());
11701 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11702 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011703
Eric Christopher228232b2010-11-30 07:20:12 +000011704 // The instruction doesn't actually take any operands though.
11705 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011706
Eric Christopher228232b2010-11-30 07:20:12 +000011707 MI->eraseFromParent(); // The pseudo is gone now.
11708 return BB;
11709}
11710
11711MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011712X86TargetLowering::EmitVAARG64WithCustomInserter(
11713 MachineInstr *MI,
11714 MachineBasicBlock *MBB) const {
11715 // Emit va_arg instruction on X86-64.
11716
11717 // Operands to this pseudo-instruction:
11718 // 0 ) Output : destination address (reg)
11719 // 1-5) Input : va_list address (addr, i64mem)
11720 // 6 ) ArgSize : Size (in bytes) of vararg type
11721 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11722 // 8 ) Align : Alignment of type
11723 // 9 ) EFLAGS (implicit-def)
11724
11725 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11726 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11727
11728 unsigned DestReg = MI->getOperand(0).getReg();
11729 MachineOperand &Base = MI->getOperand(1);
11730 MachineOperand &Scale = MI->getOperand(2);
11731 MachineOperand &Index = MI->getOperand(3);
11732 MachineOperand &Disp = MI->getOperand(4);
11733 MachineOperand &Segment = MI->getOperand(5);
11734 unsigned ArgSize = MI->getOperand(6).getImm();
11735 unsigned ArgMode = MI->getOperand(7).getImm();
11736 unsigned Align = MI->getOperand(8).getImm();
11737
11738 // Memory Reference
11739 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11740 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11741 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11742
11743 // Machine Information
11744 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11745 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11746 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11747 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11748 DebugLoc DL = MI->getDebugLoc();
11749
11750 // struct va_list {
11751 // i32 gp_offset
11752 // i32 fp_offset
11753 // i64 overflow_area (address)
11754 // i64 reg_save_area (address)
11755 // }
11756 // sizeof(va_list) = 24
11757 // alignment(va_list) = 8
11758
11759 unsigned TotalNumIntRegs = 6;
11760 unsigned TotalNumXMMRegs = 8;
11761 bool UseGPOffset = (ArgMode == 1);
11762 bool UseFPOffset = (ArgMode == 2);
11763 unsigned MaxOffset = TotalNumIntRegs * 8 +
11764 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11765
11766 /* Align ArgSize to a multiple of 8 */
11767 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11768 bool NeedsAlign = (Align > 8);
11769
11770 MachineBasicBlock *thisMBB = MBB;
11771 MachineBasicBlock *overflowMBB;
11772 MachineBasicBlock *offsetMBB;
11773 MachineBasicBlock *endMBB;
11774
11775 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11776 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11777 unsigned OffsetReg = 0;
11778
11779 if (!UseGPOffset && !UseFPOffset) {
11780 // If we only pull from the overflow region, we don't create a branch.
11781 // We don't need to alter control flow.
11782 OffsetDestReg = 0; // unused
11783 OverflowDestReg = DestReg;
11784
11785 offsetMBB = NULL;
11786 overflowMBB = thisMBB;
11787 endMBB = thisMBB;
11788 } else {
11789 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11790 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11791 // If not, pull from overflow_area. (branch to overflowMBB)
11792 //
11793 // thisMBB
11794 // | .
11795 // | .
11796 // offsetMBB overflowMBB
11797 // | .
11798 // | .
11799 // endMBB
11800
11801 // Registers for the PHI in endMBB
11802 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11803 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11804
11805 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11806 MachineFunction *MF = MBB->getParent();
11807 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11808 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11809 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11810
11811 MachineFunction::iterator MBBIter = MBB;
11812 ++MBBIter;
11813
11814 // Insert the new basic blocks
11815 MF->insert(MBBIter, offsetMBB);
11816 MF->insert(MBBIter, overflowMBB);
11817 MF->insert(MBBIter, endMBB);
11818
11819 // Transfer the remainder of MBB and its successor edges to endMBB.
11820 endMBB->splice(endMBB->begin(), thisMBB,
11821 llvm::next(MachineBasicBlock::iterator(MI)),
11822 thisMBB->end());
11823 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11824
11825 // Make offsetMBB and overflowMBB successors of thisMBB
11826 thisMBB->addSuccessor(offsetMBB);
11827 thisMBB->addSuccessor(overflowMBB);
11828
11829 // endMBB is a successor of both offsetMBB and overflowMBB
11830 offsetMBB->addSuccessor(endMBB);
11831 overflowMBB->addSuccessor(endMBB);
11832
11833 // Load the offset value into a register
11834 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11835 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11836 .addOperand(Base)
11837 .addOperand(Scale)
11838 .addOperand(Index)
11839 .addDisp(Disp, UseFPOffset ? 4 : 0)
11840 .addOperand(Segment)
11841 .setMemRefs(MMOBegin, MMOEnd);
11842
11843 // Check if there is enough room left to pull this argument.
11844 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11845 .addReg(OffsetReg)
11846 .addImm(MaxOffset + 8 - ArgSizeA8);
11847
11848 // Branch to "overflowMBB" if offset >= max
11849 // Fall through to "offsetMBB" otherwise
11850 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11851 .addMBB(overflowMBB);
11852 }
11853
11854 // In offsetMBB, emit code to use the reg_save_area.
11855 if (offsetMBB) {
11856 assert(OffsetReg != 0);
11857
11858 // Read the reg_save_area address.
11859 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11860 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11861 .addOperand(Base)
11862 .addOperand(Scale)
11863 .addOperand(Index)
11864 .addDisp(Disp, 16)
11865 .addOperand(Segment)
11866 .setMemRefs(MMOBegin, MMOEnd);
11867
11868 // Zero-extend the offset
11869 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11870 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11871 .addImm(0)
11872 .addReg(OffsetReg)
11873 .addImm(X86::sub_32bit);
11874
11875 // Add the offset to the reg_save_area to get the final address.
11876 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11877 .addReg(OffsetReg64)
11878 .addReg(RegSaveReg);
11879
11880 // Compute the offset for the next argument
11881 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11882 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11883 .addReg(OffsetReg)
11884 .addImm(UseFPOffset ? 16 : 8);
11885
11886 // Store it back into the va_list.
11887 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11888 .addOperand(Base)
11889 .addOperand(Scale)
11890 .addOperand(Index)
11891 .addDisp(Disp, UseFPOffset ? 4 : 0)
11892 .addOperand(Segment)
11893 .addReg(NextOffsetReg)
11894 .setMemRefs(MMOBegin, MMOEnd);
11895
11896 // Jump to endMBB
11897 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11898 .addMBB(endMBB);
11899 }
11900
11901 //
11902 // Emit code to use overflow area
11903 //
11904
11905 // Load the overflow_area address into a register.
11906 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11907 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11908 .addOperand(Base)
11909 .addOperand(Scale)
11910 .addOperand(Index)
11911 .addDisp(Disp, 8)
11912 .addOperand(Segment)
11913 .setMemRefs(MMOBegin, MMOEnd);
11914
11915 // If we need to align it, do so. Otherwise, just copy the address
11916 // to OverflowDestReg.
11917 if (NeedsAlign) {
11918 // Align the overflow address
11919 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11920 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11921
11922 // aligned_addr = (addr + (align-1)) & ~(align-1)
11923 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11924 .addReg(OverflowAddrReg)
11925 .addImm(Align-1);
11926
11927 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11928 .addReg(TmpReg)
11929 .addImm(~(uint64_t)(Align-1));
11930 } else {
11931 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11932 .addReg(OverflowAddrReg);
11933 }
11934
11935 // Compute the next overflow address after this argument.
11936 // (the overflow address should be kept 8-byte aligned)
11937 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11938 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11939 .addReg(OverflowDestReg)
11940 .addImm(ArgSizeA8);
11941
11942 // Store the new overflow address.
11943 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11944 .addOperand(Base)
11945 .addOperand(Scale)
11946 .addOperand(Index)
11947 .addDisp(Disp, 8)
11948 .addOperand(Segment)
11949 .addReg(NextAddrReg)
11950 .setMemRefs(MMOBegin, MMOEnd);
11951
11952 // If we branched, emit the PHI to the front of endMBB.
11953 if (offsetMBB) {
11954 BuildMI(*endMBB, endMBB->begin(), DL,
11955 TII->get(X86::PHI), DestReg)
11956 .addReg(OffsetDestReg).addMBB(offsetMBB)
11957 .addReg(OverflowDestReg).addMBB(overflowMBB);
11958 }
11959
11960 // Erase the pseudo instruction
11961 MI->eraseFromParent();
11962
11963 return endMBB;
11964}
11965
11966MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011967X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11968 MachineInstr *MI,
11969 MachineBasicBlock *MBB) const {
11970 // Emit code to save XMM registers to the stack. The ABI says that the
11971 // number of registers to save is given in %al, so it's theoretically
11972 // possible to do an indirect jump trick to avoid saving all of them,
11973 // however this code takes a simpler approach and just executes all
11974 // of the stores if %al is non-zero. It's less code, and it's probably
11975 // easier on the hardware branch predictor, and stores aren't all that
11976 // expensive anyway.
11977
11978 // Create the new basic blocks. One block contains all the XMM stores,
11979 // and one block is the final destination regardless of whether any
11980 // stores were performed.
11981 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11982 MachineFunction *F = MBB->getParent();
11983 MachineFunction::iterator MBBIter = MBB;
11984 ++MBBIter;
11985 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11986 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11987 F->insert(MBBIter, XMMSaveMBB);
11988 F->insert(MBBIter, EndMBB);
11989
Dan Gohman14152b42010-07-06 20:24:04 +000011990 // Transfer the remainder of MBB and its successor edges to EndMBB.
11991 EndMBB->splice(EndMBB->begin(), MBB,
11992 llvm::next(MachineBasicBlock::iterator(MI)),
11993 MBB->end());
11994 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11995
Dan Gohmand6708ea2009-08-15 01:38:56 +000011996 // The original block will now fall through to the XMM save block.
11997 MBB->addSuccessor(XMMSaveMBB);
11998 // The XMMSaveMBB will fall through to the end block.
11999 XMMSaveMBB->addSuccessor(EndMBB);
12000
12001 // Now add the instructions.
12002 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12003 DebugLoc DL = MI->getDebugLoc();
12004
12005 unsigned CountReg = MI->getOperand(0).getReg();
12006 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12007 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12008
12009 if (!Subtarget->isTargetWin64()) {
12010 // If %al is 0, branch around the XMM save block.
12011 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012012 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012013 MBB->addSuccessor(EndMBB);
12014 }
12015
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012016 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012017 // In the XMM save block, save all the XMM argument registers.
12018 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12019 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012020 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012021 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012022 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012023 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012024 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012025 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012026 .addFrameIndex(RegSaveFrameIndex)
12027 .addImm(/*Scale=*/1)
12028 .addReg(/*IndexReg=*/0)
12029 .addImm(/*Disp=*/Offset)
12030 .addReg(/*Segment=*/0)
12031 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012032 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012033 }
12034
Dan Gohman14152b42010-07-06 20:24:04 +000012035 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012036
12037 return EndMBB;
12038}
Mon P Wang63307c32008-05-05 19:05:59 +000012039
Lang Hames6e3f7e42012-02-03 01:13:49 +000012040// The EFLAGS operand of SelectItr might be missing a kill marker
12041// because there were multiple uses of EFLAGS, and ISel didn't know
12042// which to mark. Figure out whether SelectItr should have had a
12043// kill marker, and set it if it should. Returns the correct kill
12044// marker value.
12045static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12046 MachineBasicBlock* BB,
12047 const TargetRegisterInfo* TRI) {
12048 // Scan forward through BB for a use/def of EFLAGS.
12049 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12050 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012051 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012052 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012053 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012054 if (mi.definesRegister(X86::EFLAGS))
12055 break; // Should have kill-flag - update below.
12056 }
12057
12058 // If we hit the end of the block, check whether EFLAGS is live into a
12059 // successor.
12060 if (miI == BB->end()) {
12061 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12062 sEnd = BB->succ_end();
12063 sItr != sEnd; ++sItr) {
12064 MachineBasicBlock* succ = *sItr;
12065 if (succ->isLiveIn(X86::EFLAGS))
12066 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012067 }
12068 }
12069
Lang Hames6e3f7e42012-02-03 01:13:49 +000012070 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12071 // out. SelectMI should have a kill flag on EFLAGS.
12072 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012073 return true;
12074}
12075
Evan Cheng60c07e12006-07-05 22:17:51 +000012076MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012077X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012078 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12080 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012081
Chris Lattner52600972009-09-02 05:57:00 +000012082 // To "insert" a SELECT_CC instruction, we actually have to insert the
12083 // diamond control-flow pattern. The incoming instruction knows the
12084 // destination vreg to set, the condition code register to branch on, the
12085 // true/false values to select between, and a branch opcode to use.
12086 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12087 MachineFunction::iterator It = BB;
12088 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012089
Chris Lattner52600972009-09-02 05:57:00 +000012090 // thisMBB:
12091 // ...
12092 // TrueVal = ...
12093 // cmpTY ccX, r1, r2
12094 // bCC copy1MBB
12095 // fallthrough --> copy0MBB
12096 MachineBasicBlock *thisMBB = BB;
12097 MachineFunction *F = BB->getParent();
12098 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12099 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012100 F->insert(It, copy0MBB);
12101 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012102
Bill Wendling730c07e2010-06-25 20:48:10 +000012103 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12104 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012105 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12106 if (!MI->killsRegister(X86::EFLAGS) &&
12107 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12108 copy0MBB->addLiveIn(X86::EFLAGS);
12109 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012110 }
12111
Dan Gohman14152b42010-07-06 20:24:04 +000012112 // Transfer the remainder of BB and its successor edges to sinkMBB.
12113 sinkMBB->splice(sinkMBB->begin(), BB,
12114 llvm::next(MachineBasicBlock::iterator(MI)),
12115 BB->end());
12116 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12117
12118 // Add the true and fallthrough blocks as its successors.
12119 BB->addSuccessor(copy0MBB);
12120 BB->addSuccessor(sinkMBB);
12121
12122 // Create the conditional branch instruction.
12123 unsigned Opc =
12124 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12125 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12126
Chris Lattner52600972009-09-02 05:57:00 +000012127 // copy0MBB:
12128 // %FalseValue = ...
12129 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012130 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012131
Chris Lattner52600972009-09-02 05:57:00 +000012132 // sinkMBB:
12133 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12134 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012135 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12136 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012137 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12138 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12139
Dan Gohman14152b42010-07-06 20:24:04 +000012140 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012141 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012142}
12143
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012144MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012145X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12146 bool Is64Bit) const {
12147 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12148 DebugLoc DL = MI->getDebugLoc();
12149 MachineFunction *MF = BB->getParent();
12150 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12151
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012152 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012153
12154 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12155 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12156
12157 // BB:
12158 // ... [Till the alloca]
12159 // If stacklet is not large enough, jump to mallocMBB
12160 //
12161 // bumpMBB:
12162 // Allocate by subtracting from RSP
12163 // Jump to continueMBB
12164 //
12165 // mallocMBB:
12166 // Allocate by call to runtime
12167 //
12168 // continueMBB:
12169 // ...
12170 // [rest of original BB]
12171 //
12172
12173 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12174 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12175 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12176
12177 MachineRegisterInfo &MRI = MF->getRegInfo();
12178 const TargetRegisterClass *AddrRegClass =
12179 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12180
12181 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12182 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12183 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012184 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012185 sizeVReg = MI->getOperand(1).getReg(),
12186 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12187
12188 MachineFunction::iterator MBBIter = BB;
12189 ++MBBIter;
12190
12191 MF->insert(MBBIter, bumpMBB);
12192 MF->insert(MBBIter, mallocMBB);
12193 MF->insert(MBBIter, continueMBB);
12194
12195 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12196 (MachineBasicBlock::iterator(MI)), BB->end());
12197 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12198
12199 // Add code to the main basic block to check if the stack limit has been hit,
12200 // and if so, jump to mallocMBB otherwise to bumpMBB.
12201 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012202 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012203 .addReg(tmpSPVReg).addReg(sizeVReg);
12204 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012205 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012206 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012207 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12208
12209 // bumpMBB simply decreases the stack pointer, since we know the current
12210 // stacklet has enough space.
12211 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012212 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012213 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012214 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012215 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12216
12217 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012218 const uint32_t *RegMask =
12219 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012220 if (Is64Bit) {
12221 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12222 .addReg(sizeVReg);
12223 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012224 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12225 .addRegMask(RegMask)
12226 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012227 } else {
12228 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12229 .addImm(12);
12230 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12231 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012232 .addExternalSymbol("__morestack_allocate_stack_space")
12233 .addRegMask(RegMask)
12234 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012235 }
12236
12237 if (!Is64Bit)
12238 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12239 .addImm(16);
12240
12241 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12242 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12243 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12244
12245 // Set up the CFG correctly.
12246 BB->addSuccessor(bumpMBB);
12247 BB->addSuccessor(mallocMBB);
12248 mallocMBB->addSuccessor(continueMBB);
12249 bumpMBB->addSuccessor(continueMBB);
12250
12251 // Take care of the PHI nodes.
12252 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12253 MI->getOperand(0).getReg())
12254 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12255 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12256
12257 // Delete the original pseudo instruction.
12258 MI->eraseFromParent();
12259
12260 // And we're done.
12261 return continueMBB;
12262}
12263
12264MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012265X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012266 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012267 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12268 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012269
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012270 assert(!Subtarget->isTargetEnvMacho());
12271
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012272 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12273 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012274
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012275 if (Subtarget->isTargetWin64()) {
12276 if (Subtarget->isTargetCygMing()) {
12277 // ___chkstk(Mingw64):
12278 // Clobbers R10, R11, RAX and EFLAGS.
12279 // Updates RSP.
12280 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12281 .addExternalSymbol("___chkstk")
12282 .addReg(X86::RAX, RegState::Implicit)
12283 .addReg(X86::RSP, RegState::Implicit)
12284 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12285 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12286 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12287 } else {
12288 // __chkstk(MSVCRT): does not update stack pointer.
12289 // Clobbers R10, R11 and EFLAGS.
12290 // FIXME: RAX(allocated size) might be reused and not killed.
12291 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12292 .addExternalSymbol("__chkstk")
12293 .addReg(X86::RAX, RegState::Implicit)
12294 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12295 // RAX has the offset to subtracted from RSP.
12296 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12297 .addReg(X86::RSP)
12298 .addReg(X86::RAX);
12299 }
12300 } else {
12301 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012302 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12303
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012304 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12305 .addExternalSymbol(StackProbeSymbol)
12306 .addReg(X86::EAX, RegState::Implicit)
12307 .addReg(X86::ESP, RegState::Implicit)
12308 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12309 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12310 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12311 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012312
Dan Gohman14152b42010-07-06 20:24:04 +000012313 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012314 return BB;
12315}
Chris Lattner52600972009-09-02 05:57:00 +000012316
12317MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012318X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12319 MachineBasicBlock *BB) const {
12320 // This is pretty easy. We're taking the value that we received from
12321 // our load from the relocation, sticking it in either RDI (x86-64)
12322 // or EAX and doing an indirect call. The return value will then
12323 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012324 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012325 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012326 DebugLoc DL = MI->getDebugLoc();
12327 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012328
12329 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012330 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012331
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012332 // Get a register mask for the lowered call.
12333 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12334 // proper register mask.
12335 const uint32_t *RegMask =
12336 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012337 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012338 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12339 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012340 .addReg(X86::RIP)
12341 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012342 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012343 MI->getOperand(3).getTargetFlags())
12344 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012345 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012346 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012347 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012348 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012349 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12350 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012351 .addReg(0)
12352 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012353 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012354 MI->getOperand(3).getTargetFlags())
12355 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012356 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012357 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012358 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012359 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012360 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12361 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012362 .addReg(TII->getGlobalBaseReg(F))
12363 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012364 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012365 MI->getOperand(3).getTargetFlags())
12366 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012367 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012368 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012369 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012370 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012371
Dan Gohman14152b42010-07-06 20:24:04 +000012372 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012373 return BB;
12374}
12375
12376MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012377X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012378 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012379 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012380 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012381 case X86::TAILJMPd64:
12382 case X86::TAILJMPr64:
12383 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012384 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012385 case X86::TCRETURNdi64:
12386 case X86::TCRETURNri64:
12387 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012388 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012389 case X86::WIN_ALLOCA:
12390 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012391 case X86::SEG_ALLOCA_32:
12392 return EmitLoweredSegAlloca(MI, BB, false);
12393 case X86::SEG_ALLOCA_64:
12394 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012395 case X86::TLSCall_32:
12396 case X86::TLSCall_64:
12397 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012398 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012399 case X86::CMOV_FR32:
12400 case X86::CMOV_FR64:
12401 case X86::CMOV_V4F32:
12402 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012403 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012404 case X86::CMOV_V8F32:
12405 case X86::CMOV_V4F64:
12406 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012407 case X86::CMOV_GR16:
12408 case X86::CMOV_GR32:
12409 case X86::CMOV_RFP32:
12410 case X86::CMOV_RFP64:
12411 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012412 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012413
Dale Johannesen849f2142007-07-03 00:53:03 +000012414 case X86::FP32_TO_INT16_IN_MEM:
12415 case X86::FP32_TO_INT32_IN_MEM:
12416 case X86::FP32_TO_INT64_IN_MEM:
12417 case X86::FP64_TO_INT16_IN_MEM:
12418 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012419 case X86::FP64_TO_INT64_IN_MEM:
12420 case X86::FP80_TO_INT16_IN_MEM:
12421 case X86::FP80_TO_INT32_IN_MEM:
12422 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012423 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12424 DebugLoc DL = MI->getDebugLoc();
12425
Evan Cheng60c07e12006-07-05 22:17:51 +000012426 // Change the floating point control register to use "round towards zero"
12427 // mode when truncating to an integer value.
12428 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012429 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012430 addFrameReference(BuildMI(*BB, MI, DL,
12431 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012432
12433 // Load the old value of the high byte of the control word...
12434 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012435 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012436 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012437 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012438
12439 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012440 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012441 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012442
12443 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012444 addFrameReference(BuildMI(*BB, MI, DL,
12445 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012446
12447 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012448 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012449 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012450
12451 // Get the X86 opcode to use.
12452 unsigned Opc;
12453 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012454 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012455 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12456 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12457 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12458 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12459 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12460 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012461 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12462 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12463 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 }
12465
12466 X86AddressMode AM;
12467 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012468 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 AM.BaseType = X86AddressMode::RegBase;
12470 AM.Base.Reg = Op.getReg();
12471 } else {
12472 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012473 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012474 }
12475 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012476 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012477 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012478 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012479 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012480 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012481 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012482 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012483 AM.GV = Op.getGlobal();
12484 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012485 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012486 }
Dan Gohman14152b42010-07-06 20:24:04 +000012487 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012488 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012489
12490 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012491 addFrameReference(BuildMI(*BB, MI, DL,
12492 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012493
Dan Gohman14152b42010-07-06 20:24:04 +000012494 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012495 return BB;
12496 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012497 // String/text processing lowering.
12498 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012499 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012500 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12501 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012502 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012503 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12504 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012505 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012506 return EmitPCMP(MI, BB, 5, false /* in mem */);
12507 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012508 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012509 return EmitPCMP(MI, BB, 5, true /* in mem */);
12510
Eric Christopher228232b2010-11-30 07:20:12 +000012511 // Thread synchronization.
12512 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012513 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012514 case X86::MWAIT:
12515 return EmitMwait(MI, BB);
12516
Eric Christopherb120ab42009-08-18 22:50:32 +000012517 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012518 case X86::ATOMAND32:
12519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012520 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012521 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012522 X86::NOT32r, X86::EAX,
12523 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012524 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12526 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012527 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012528 X86::NOT32r, X86::EAX,
12529 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012530 case X86::ATOMXOR32:
12531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012532 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012533 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012534 X86::NOT32r, X86::EAX,
12535 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012536 case X86::ATOMNAND32:
12537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012538 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012540 X86::NOT32r, X86::EAX,
12541 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012542 case X86::ATOMMIN32:
12543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12544 case X86::ATOMMAX32:
12545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12546 case X86::ATOMUMIN32:
12547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12548 case X86::ATOMUMAX32:
12549 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012550
12551 case X86::ATOMAND16:
12552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12553 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012554 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012555 X86::NOT16r, X86::AX,
12556 X86::GR16RegisterClass);
12557 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012558 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012559 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012560 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012561 X86::NOT16r, X86::AX,
12562 X86::GR16RegisterClass);
12563 case X86::ATOMXOR16:
12564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12565 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012566 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012567 X86::NOT16r, X86::AX,
12568 X86::GR16RegisterClass);
12569 case X86::ATOMNAND16:
12570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12571 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012572 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::NOT16r, X86::AX,
12574 X86::GR16RegisterClass, true);
12575 case X86::ATOMMIN16:
12576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12577 case X86::ATOMMAX16:
12578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12579 case X86::ATOMUMIN16:
12580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12581 case X86::ATOMUMAX16:
12582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12583
12584 case X86::ATOMAND8:
12585 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12586 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012587 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012588 X86::NOT8r, X86::AL,
12589 X86::GR8RegisterClass);
12590 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012592 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012593 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012594 X86::NOT8r, X86::AL,
12595 X86::GR8RegisterClass);
12596 case X86::ATOMXOR8:
12597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12598 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012599 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012600 X86::NOT8r, X86::AL,
12601 X86::GR8RegisterClass);
12602 case X86::ATOMNAND8:
12603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12604 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012605 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012606 X86::NOT8r, X86::AL,
12607 X86::GR8RegisterClass, true);
12608 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012609 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012610 case X86::ATOMAND64:
12611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012613 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012614 X86::NOT64r, X86::RAX,
12615 X86::GR64RegisterClass);
12616 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12618 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012619 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012620 X86::NOT64r, X86::RAX,
12621 X86::GR64RegisterClass);
12622 case X86::ATOMXOR64:
12623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012624 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012625 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012626 X86::NOT64r, X86::RAX,
12627 X86::GR64RegisterClass);
12628 case X86::ATOMNAND64:
12629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12630 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012631 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012632 X86::NOT64r, X86::RAX,
12633 X86::GR64RegisterClass, true);
12634 case X86::ATOMMIN64:
12635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12636 case X86::ATOMMAX64:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12638 case X86::ATOMUMIN64:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12640 case X86::ATOMUMAX64:
12641 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012642
12643 // This group does 64-bit operations on a 32-bit host.
12644 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012645 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012646 X86::AND32rr, X86::AND32rr,
12647 X86::AND32ri, X86::AND32ri,
12648 false);
12649 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012650 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012651 X86::OR32rr, X86::OR32rr,
12652 X86::OR32ri, X86::OR32ri,
12653 false);
12654 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012655 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012656 X86::XOR32rr, X86::XOR32rr,
12657 X86::XOR32ri, X86::XOR32ri,
12658 false);
12659 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012660 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012661 X86::AND32rr, X86::AND32rr,
12662 X86::AND32ri, X86::AND32ri,
12663 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012664 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012665 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012666 X86::ADD32rr, X86::ADC32rr,
12667 X86::ADD32ri, X86::ADC32ri,
12668 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012669 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012670 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012671 X86::SUB32rr, X86::SBB32rr,
12672 X86::SUB32ri, X86::SBB32ri,
12673 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012674 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012675 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012676 X86::MOV32rr, X86::MOV32rr,
12677 X86::MOV32ri, X86::MOV32ri,
12678 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012679 case X86::VASTART_SAVE_XMM_REGS:
12680 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012681
12682 case X86::VAARG_64:
12683 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012684 }
12685}
12686
12687//===----------------------------------------------------------------------===//
12688// X86 Optimization Hooks
12689//===----------------------------------------------------------------------===//
12690
Dan Gohman475871a2008-07-27 21:46:04 +000012691void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012692 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012693 APInt &KnownZero,
12694 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012695 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012696 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012697 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012698 assert((Opc >= ISD::BUILTIN_OP_END ||
12699 Opc == ISD::INTRINSIC_WO_CHAIN ||
12700 Opc == ISD::INTRINSIC_W_CHAIN ||
12701 Opc == ISD::INTRINSIC_VOID) &&
12702 "Should use MaskedValueIsZero if you don't know whether Op"
12703 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012704
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012705 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012706 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012707 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012708 case X86ISD::ADD:
12709 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012710 case X86ISD::ADC:
12711 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012712 case X86ISD::SMUL:
12713 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012714 case X86ISD::INC:
12715 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012716 case X86ISD::OR:
12717 case X86ISD::XOR:
12718 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012719 // These nodes' second result is a boolean.
12720 if (Op.getResNo() == 0)
12721 break;
12722 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012723 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012724 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12725 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012726 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012727 case ISD::INTRINSIC_WO_CHAIN: {
12728 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12729 unsigned NumLoBits = 0;
12730 switch (IntId) {
12731 default: break;
12732 case Intrinsic::x86_sse_movmsk_ps:
12733 case Intrinsic::x86_avx_movmsk_ps_256:
12734 case Intrinsic::x86_sse2_movmsk_pd:
12735 case Intrinsic::x86_avx_movmsk_pd_256:
12736 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012737 case Intrinsic::x86_sse2_pmovmskb_128:
12738 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012739 // High bits of movmskp{s|d}, pmovmskb are known zero.
12740 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012741 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012742 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12743 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12744 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12745 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12746 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12747 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012748 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012749 }
12750 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12751 Mask.getBitWidth() - NumLoBits);
12752 break;
12753 }
12754 }
12755 break;
12756 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012757 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012758}
Chris Lattner259e97c2006-01-31 19:43:35 +000012759
Owen Andersonbc146b02010-09-21 20:42:50 +000012760unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12761 unsigned Depth) const {
12762 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12763 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12764 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012765
Owen Andersonbc146b02010-09-21 20:42:50 +000012766 // Fallback case.
12767 return 1;
12768}
12769
Evan Cheng206ee9d2006-07-07 08:33:52 +000012770/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012771/// node is a GlobalAddress + offset.
12772bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012773 const GlobalValue* &GA,
12774 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012775 if (N->getOpcode() == X86ISD::Wrapper) {
12776 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012777 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012778 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012779 return true;
12780 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012781 }
Evan Chengad4196b2008-05-12 19:56:52 +000012782 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012783}
12784
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012785/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12786/// same as extracting the high 128-bit part of 256-bit vector and then
12787/// inserting the result into the low part of a new 256-bit vector
12788static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12789 EVT VT = SVOp->getValueType(0);
12790 int NumElems = VT.getVectorNumElements();
12791
12792 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12793 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12794 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12795 SVOp->getMaskElt(j) >= 0)
12796 return false;
12797
12798 return true;
12799}
12800
12801/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12802/// same as extracting the low 128-bit part of 256-bit vector and then
12803/// inserting the result into the high part of a new 256-bit vector
12804static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12805 EVT VT = SVOp->getValueType(0);
12806 int NumElems = VT.getVectorNumElements();
12807
12808 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12809 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12810 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12811 SVOp->getMaskElt(j) >= 0)
12812 return false;
12813
12814 return true;
12815}
12816
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012817/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12818static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012819 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012820 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012821 DebugLoc dl = N->getDebugLoc();
12822 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12823 SDValue V1 = SVOp->getOperand(0);
12824 SDValue V2 = SVOp->getOperand(1);
12825 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012826 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012827
12828 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12829 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12830 //
12831 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012832 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012833 // V UNDEF BUILD_VECTOR UNDEF
12834 // \ / \ /
12835 // CONCAT_VECTOR CONCAT_VECTOR
12836 // \ /
12837 // \ /
12838 // RESULT: V + zero extended
12839 //
12840 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12841 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12842 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12843 return SDValue();
12844
12845 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12846 return SDValue();
12847
12848 // To match the shuffle mask, the first half of the mask should
12849 // be exactly the first vector, and all the rest a splat with the
12850 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012851 for (int i = 0; i < NumElems/2; ++i)
12852 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12853 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12854 return SDValue();
12855
Chad Rosier3d1161e2012-01-03 21:05:52 +000012856 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12857 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12858 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12859 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12860 SDValue ResNode =
12861 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12862 Ld->getMemoryVT(),
12863 Ld->getPointerInfo(),
12864 Ld->getAlignment(),
12865 false/*isVolatile*/, true/*ReadMem*/,
12866 false/*WriteMem*/);
12867 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12868 }
12869
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012870 // Emit a zeroed vector and insert the desired subvector on its
12871 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012872 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012873 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12874 DAG.getConstant(0, MVT::i32), DAG, dl);
12875 return DCI.CombineTo(N, InsV);
12876 }
12877
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012878 //===--------------------------------------------------------------------===//
12879 // Combine some shuffles into subvector extracts and inserts:
12880 //
12881
12882 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12883 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12884 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12885 DAG, dl);
12886 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12887 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12888 return DCI.CombineTo(N, InsV);
12889 }
12890
12891 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12892 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12893 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12894 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12895 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12896 return DCI.CombineTo(N, InsV);
12897 }
12898
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012899 return SDValue();
12900}
12901
12902/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012903static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012904 TargetLowering::DAGCombinerInfo &DCI,
12905 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012906 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012907 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012908
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012909 // Don't create instructions with illegal types after legalize types has run.
12910 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12911 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12912 return SDValue();
12913
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012914 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12915 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12916 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012917 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012918
12919 // Only handle 128 wide vector from here on.
12920 if (VT.getSizeInBits() != 128)
12921 return SDValue();
12922
12923 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12924 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12925 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012926 SmallVector<SDValue, 16> Elts;
12927 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012928 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012929
Nate Begemanfdea31a2010-03-24 20:49:50 +000012930 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012931}
Evan Chengd880b972008-05-09 21:53:03 +000012932
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012933
12934/// PerformTruncateCombine - Converts truncate operation to
12935/// a sequence of vector shuffle operations.
12936/// It is possible when we truncate 256-bit vector to 128-bit vector
12937
12938SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12939 DAGCombinerInfo &DCI) const {
12940 if (!DCI.isBeforeLegalizeOps())
12941 return SDValue();
12942
12943 if (!Subtarget->hasAVX()) return SDValue();
12944
12945 EVT VT = N->getValueType(0);
12946 SDValue Op = N->getOperand(0);
12947 EVT OpVT = Op.getValueType();
12948 DebugLoc dl = N->getDebugLoc();
12949
12950 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12951
12952 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12953 DAG.getIntPtrConstant(0));
12954
12955 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12956 DAG.getIntPtrConstant(2));
12957
12958 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12959 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12960
12961 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012962 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012963
12964 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012965 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012966 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012967 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012968
12969 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012970 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012971
Elena Demikhovsky73252572012-02-01 10:33:05 +000012972 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012973 }
12974 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12975
12976 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12977 DAG.getIntPtrConstant(0));
12978
12979 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12980 DAG.getIntPtrConstant(4));
12981
12982 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12983 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12984
12985 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012986 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12987 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012988
12989 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12990 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012991 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012992 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12993 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012994 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012995
12996 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12997 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12998
12999 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013000 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013001
Elena Demikhovsky73252572012-02-01 10:33:05 +000013002 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013003 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013004 }
13005
13006 return SDValue();
13007}
13008
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013009/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13010/// generation and convert it from being a bunch of shuffles and extracts
13011/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013012static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13013 const TargetLowering &TLI) {
13014 SDValue InputVector = N->getOperand(0);
13015
13016 // Only operate on vectors of 4 elements, where the alternative shuffling
13017 // gets to be more expensive.
13018 if (InputVector.getValueType() != MVT::v4i32)
13019 return SDValue();
13020
13021 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13022 // single use which is a sign-extend or zero-extend, and all elements are
13023 // used.
13024 SmallVector<SDNode *, 4> Uses;
13025 unsigned ExtractedElements = 0;
13026 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13027 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13028 if (UI.getUse().getResNo() != InputVector.getResNo())
13029 return SDValue();
13030
13031 SDNode *Extract = *UI;
13032 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13033 return SDValue();
13034
13035 if (Extract->getValueType(0) != MVT::i32)
13036 return SDValue();
13037 if (!Extract->hasOneUse())
13038 return SDValue();
13039 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13040 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13041 return SDValue();
13042 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13043 return SDValue();
13044
13045 // Record which element was extracted.
13046 ExtractedElements |=
13047 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13048
13049 Uses.push_back(Extract);
13050 }
13051
13052 // If not all the elements were used, this may not be worthwhile.
13053 if (ExtractedElements != 15)
13054 return SDValue();
13055
13056 // Ok, we've now decided to do the transformation.
13057 DebugLoc dl = InputVector.getDebugLoc();
13058
13059 // Store the value to a temporary stack slot.
13060 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013061 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13062 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013063
13064 // Replace each use (extract) with a load of the appropriate element.
13065 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13066 UE = Uses.end(); UI != UE; ++UI) {
13067 SDNode *Extract = *UI;
13068
Nadav Rotem86694292011-05-17 08:31:57 +000013069 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013070 SDValue Idx = Extract->getOperand(1);
13071 unsigned EltSize =
13072 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13073 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13074 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13075
Nadav Rotem86694292011-05-17 08:31:57 +000013076 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013077 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013078
13079 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013080 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013081 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013082 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013083
13084 // Replace the exact with the load.
13085 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13086 }
13087
13088 // The replacement was made in place; don't return anything.
13089 return SDValue();
13090}
13091
Duncan Sands6bcd2192011-09-17 16:49:39 +000013092/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13093/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013094static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013095 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 const X86Subtarget *Subtarget) {
13097 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013098 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013099 // Get the LHS/RHS of the select.
13100 SDValue LHS = N->getOperand(1);
13101 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013102 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013103
Dan Gohman670e5392009-09-21 18:03:22 +000013104 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013105 // instructions match the semantics of the common C idiom x<y?x:y but not
13106 // x<=y?x:y, because of how they handle negative zero (which can be
13107 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013108 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13109 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013110 (Subtarget->hasSSE2() ||
13111 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013112 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013113
Chris Lattner47b4ce82009-03-11 05:48:52 +000013114 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013115 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013116 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13117 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013118 switch (CC) {
13119 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013120 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013121 // Converting this to a min would handle NaNs incorrectly, and swapping
13122 // the operands would cause it to handle comparisons between positive
13123 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013124 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013125 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013126 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13127 break;
13128 std::swap(LHS, RHS);
13129 }
Dan Gohman670e5392009-09-21 18:03:22 +000013130 Opcode = X86ISD::FMIN;
13131 break;
13132 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013133 // Converting this to a min would handle comparisons between positive
13134 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013135 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013136 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13137 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013138 Opcode = X86ISD::FMIN;
13139 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013140 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013141 // Converting this to a min would handle both negative zeros and NaNs
13142 // incorrectly, but we can swap the operands to fix both.
13143 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013144 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013145 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013146 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013147 Opcode = X86ISD::FMIN;
13148 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013149
Dan Gohman670e5392009-09-21 18:03:22 +000013150 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013151 // Converting this to a max would handle comparisons between positive
13152 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013153 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013154 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013155 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013156 Opcode = X86ISD::FMAX;
13157 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013159 // Converting this to a max would handle NaNs incorrectly, and swapping
13160 // the operands would cause it to handle comparisons between positive
13161 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013162 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013163 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013164 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13165 break;
13166 std::swap(LHS, RHS);
13167 }
Dan Gohman670e5392009-09-21 18:03:22 +000013168 Opcode = X86ISD::FMAX;
13169 break;
13170 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013171 // Converting this to a max would handle both negative zeros and NaNs
13172 // incorrectly, but we can swap the operands to fix both.
13173 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013174 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013175 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013176 case ISD::SETGE:
13177 Opcode = X86ISD::FMAX;
13178 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013179 }
Dan Gohman670e5392009-09-21 18:03:22 +000013180 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013181 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13182 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013183 switch (CC) {
13184 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013185 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013186 // Converting this to a min would handle comparisons between positive
13187 // and negative zero incorrectly, and swapping the operands would
13188 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013189 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013190 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013191 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013192 break;
13193 std::swap(LHS, RHS);
13194 }
Dan Gohman670e5392009-09-21 18:03:22 +000013195 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013196 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013197 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013198 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013199 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013200 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13201 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013202 Opcode = X86ISD::FMIN;
13203 break;
13204 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013205 // Converting this to a min would handle both negative zeros and NaNs
13206 // incorrectly, but we can swap the operands to fix both.
13207 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013208 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013209 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013210 case ISD::SETGE:
13211 Opcode = X86ISD::FMIN;
13212 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013213
Dan Gohman670e5392009-09-21 18:03:22 +000013214 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013215 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013216 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013217 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013218 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013219 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013220 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013221 // Converting this to a max would handle comparisons between positive
13222 // and negative zero incorrectly, and swapping the operands would
13223 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013224 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013225 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013226 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013227 break;
13228 std::swap(LHS, RHS);
13229 }
Dan Gohman670e5392009-09-21 18:03:22 +000013230 Opcode = X86ISD::FMAX;
13231 break;
13232 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013233 // Converting this to a max would handle both negative zeros and NaNs
13234 // incorrectly, but we can swap the operands to fix both.
13235 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013236 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013237 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013238 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013239 Opcode = X86ISD::FMAX;
13240 break;
13241 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013242 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013243
Chris Lattner47b4ce82009-03-11 05:48:52 +000013244 if (Opcode)
13245 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013246 }
Eric Christopherfd179292009-08-27 18:07:15 +000013247
Chris Lattnerd1980a52009-03-12 06:52:53 +000013248 // If this is a select between two integer constants, try to do some
13249 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13251 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013252 // Don't do this for crazy integer types.
13253 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13254 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013255 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013256 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013257
Chris Lattnercee56e72009-03-13 05:53:31 +000013258 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013259 // Efficiently invertible.
13260 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13261 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13262 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13263 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013264 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013265 }
Eric Christopherfd179292009-08-27 18:07:15 +000013266
Chris Lattnerd1980a52009-03-12 06:52:53 +000013267 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013268 if (FalseC->getAPIntValue() == 0 &&
13269 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013270 if (NeedsCondInvert) // Invert the condition if needed.
13271 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13272 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013273
Chris Lattnerd1980a52009-03-12 06:52:53 +000013274 // Zero extend the condition if needed.
13275 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013276
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013278 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013279 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013280 }
Eric Christopherfd179292009-08-27 18:07:15 +000013281
Chris Lattner97a29a52009-03-13 05:22:11 +000013282 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013284 if (NeedsCondInvert) // Invert the condition if needed.
13285 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13286 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013287
Chris Lattner97a29a52009-03-13 05:22:11 +000013288 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013289 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13290 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013291 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013292 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013293 }
Eric Christopherfd179292009-08-27 18:07:15 +000013294
Chris Lattnercee56e72009-03-13 05:53:31 +000013295 // Optimize cases that will turn into an LEA instruction. This requires
13296 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013297 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013298 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013299 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013300
Chris Lattnercee56e72009-03-13 05:53:31 +000013301 bool isFastMultiplier = false;
13302 if (Diff < 10) {
13303 switch ((unsigned char)Diff) {
13304 default: break;
13305 case 1: // result = add base, cond
13306 case 2: // result = lea base( , cond*2)
13307 case 3: // result = lea base(cond, cond*2)
13308 case 4: // result = lea base( , cond*4)
13309 case 5: // result = lea base(cond, cond*4)
13310 case 8: // result = lea base( , cond*8)
13311 case 9: // result = lea base(cond, cond*8)
13312 isFastMultiplier = true;
13313 break;
13314 }
13315 }
Eric Christopherfd179292009-08-27 18:07:15 +000013316
Chris Lattnercee56e72009-03-13 05:53:31 +000013317 if (isFastMultiplier) {
13318 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13319 if (NeedsCondInvert) // Invert the condition if needed.
13320 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13321 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013322
Chris Lattnercee56e72009-03-13 05:53:31 +000013323 // Zero extend the condition if needed.
13324 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13325 Cond);
13326 // Scale the condition by the difference.
13327 if (Diff != 1)
13328 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13329 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013330
Chris Lattnercee56e72009-03-13 05:53:31 +000013331 // Add the base if non-zero.
13332 if (FalseC->getAPIntValue() != 0)
13333 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13334 SDValue(FalseC, 0));
13335 return Cond;
13336 }
Eric Christopherfd179292009-08-27 18:07:15 +000013337 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013338 }
13339 }
Eric Christopherfd179292009-08-27 18:07:15 +000013340
Evan Cheng56f582d2012-01-04 01:41:39 +000013341 // Canonicalize max and min:
13342 // (x > y) ? x : y -> (x >= y) ? x : y
13343 // (x < y) ? x : y -> (x <= y) ? x : y
13344 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13345 // the need for an extra compare
13346 // against zero. e.g.
13347 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13348 // subl %esi, %edi
13349 // testl %edi, %edi
13350 // movl $0, %eax
13351 // cmovgl %edi, %eax
13352 // =>
13353 // xorl %eax, %eax
13354 // subl %esi, $edi
13355 // cmovsl %eax, %edi
13356 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13357 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13358 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13359 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13360 switch (CC) {
13361 default: break;
13362 case ISD::SETLT:
13363 case ISD::SETGT: {
13364 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13365 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13366 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13367 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13368 }
13369 }
13370 }
13371
Nadav Rotemcc616562012-01-15 19:27:55 +000013372 // If we know that this node is legal then we know that it is going to be
13373 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13374 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13375 // to simplify previous instructions.
13376 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13377 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13378 !DCI.isBeforeLegalize() &&
13379 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13380 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13381 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13382 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13383
13384 APInt KnownZero, KnownOne;
13385 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13386 DCI.isBeforeLegalizeOps());
13387 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13388 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13389 DCI.CommitTargetLoweringOpt(TLO);
13390 }
13391
Dan Gohman475871a2008-07-27 21:46:04 +000013392 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013393}
13394
Chris Lattnerd1980a52009-03-12 06:52:53 +000013395/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13396static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13397 TargetLowering::DAGCombinerInfo &DCI) {
13398 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013399
Chris Lattnerd1980a52009-03-12 06:52:53 +000013400 // If the flag operand isn't dead, don't touch this CMOV.
13401 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13402 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013403
Evan Chengb5a55d92011-05-24 01:48:22 +000013404 SDValue FalseOp = N->getOperand(0);
13405 SDValue TrueOp = N->getOperand(1);
13406 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13407 SDValue Cond = N->getOperand(3);
13408 if (CC == X86::COND_E || CC == X86::COND_NE) {
13409 switch (Cond.getOpcode()) {
13410 default: break;
13411 case X86ISD::BSR:
13412 case X86ISD::BSF:
13413 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13414 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13415 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13416 }
13417 }
13418
Chris Lattnerd1980a52009-03-12 06:52:53 +000013419 // If this is a select between two integer constants, try to do some
13420 // optimizations. Note that the operands are ordered the opposite of SELECT
13421 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013422 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13423 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013424 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13425 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013426 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13427 CC = X86::GetOppositeBranchCondition(CC);
13428 std::swap(TrueC, FalseC);
13429 }
Eric Christopherfd179292009-08-27 18:07:15 +000013430
Chris Lattnerd1980a52009-03-12 06:52:53 +000013431 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013432 // This is efficient for any integer data type (including i8/i16) and
13433 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013434 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013435 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13436 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013437
Chris Lattnerd1980a52009-03-12 06:52:53 +000013438 // Zero extend the condition if needed.
13439 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013440
Chris Lattnerd1980a52009-03-12 06:52:53 +000013441 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13442 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013443 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013444 if (N->getNumValues() == 2) // Dead flag value?
13445 return DCI.CombineTo(N, Cond, SDValue());
13446 return Cond;
13447 }
Eric Christopherfd179292009-08-27 18:07:15 +000013448
Chris Lattnercee56e72009-03-13 05:53:31 +000013449 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13450 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013451 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013452 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13453 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013454
Chris Lattner97a29a52009-03-13 05:22:11 +000013455 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013456 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13457 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013458 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13459 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013460
Chris Lattner97a29a52009-03-13 05:22:11 +000013461 if (N->getNumValues() == 2) // Dead flag value?
13462 return DCI.CombineTo(N, Cond, SDValue());
13463 return Cond;
13464 }
Eric Christopherfd179292009-08-27 18:07:15 +000013465
Chris Lattnercee56e72009-03-13 05:53:31 +000013466 // Optimize cases that will turn into an LEA instruction. This requires
13467 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013469 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013471
Chris Lattnercee56e72009-03-13 05:53:31 +000013472 bool isFastMultiplier = false;
13473 if (Diff < 10) {
13474 switch ((unsigned char)Diff) {
13475 default: break;
13476 case 1: // result = add base, cond
13477 case 2: // result = lea base( , cond*2)
13478 case 3: // result = lea base(cond, cond*2)
13479 case 4: // result = lea base( , cond*4)
13480 case 5: // result = lea base(cond, cond*4)
13481 case 8: // result = lea base( , cond*8)
13482 case 9: // result = lea base(cond, cond*8)
13483 isFastMultiplier = true;
13484 break;
13485 }
13486 }
Eric Christopherfd179292009-08-27 18:07:15 +000013487
Chris Lattnercee56e72009-03-13 05:53:31 +000013488 if (isFastMultiplier) {
13489 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13491 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013492 // Zero extend the condition if needed.
13493 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13494 Cond);
13495 // Scale the condition by the difference.
13496 if (Diff != 1)
13497 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13498 DAG.getConstant(Diff, Cond.getValueType()));
13499
13500 // Add the base if non-zero.
13501 if (FalseC->getAPIntValue() != 0)
13502 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13503 SDValue(FalseC, 0));
13504 if (N->getNumValues() == 2) // Dead flag value?
13505 return DCI.CombineTo(N, Cond, SDValue());
13506 return Cond;
13507 }
Eric Christopherfd179292009-08-27 18:07:15 +000013508 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013509 }
13510 }
13511 return SDValue();
13512}
13513
13514
Evan Cheng0b0cd912009-03-28 05:57:29 +000013515/// PerformMulCombine - Optimize a single multiply with constant into two
13516/// in order to implement it with two cheaper instructions, e.g.
13517/// LEA + SHL, LEA + LEA.
13518static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13519 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013520 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13521 return SDValue();
13522
Owen Andersone50ed302009-08-10 22:56:29 +000013523 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013524 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013525 return SDValue();
13526
13527 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13528 if (!C)
13529 return SDValue();
13530 uint64_t MulAmt = C->getZExtValue();
13531 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13532 return SDValue();
13533
13534 uint64_t MulAmt1 = 0;
13535 uint64_t MulAmt2 = 0;
13536 if ((MulAmt % 9) == 0) {
13537 MulAmt1 = 9;
13538 MulAmt2 = MulAmt / 9;
13539 } else if ((MulAmt % 5) == 0) {
13540 MulAmt1 = 5;
13541 MulAmt2 = MulAmt / 5;
13542 } else if ((MulAmt % 3) == 0) {
13543 MulAmt1 = 3;
13544 MulAmt2 = MulAmt / 3;
13545 }
13546 if (MulAmt2 &&
13547 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13548 DebugLoc DL = N->getDebugLoc();
13549
13550 if (isPowerOf2_64(MulAmt2) &&
13551 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13552 // If second multiplifer is pow2, issue it first. We want the multiply by
13553 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13554 // is an add.
13555 std::swap(MulAmt1, MulAmt2);
13556
13557 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013558 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013559 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013560 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013561 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013562 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013563 DAG.getConstant(MulAmt1, VT));
13564
Eric Christopherfd179292009-08-27 18:07:15 +000013565 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013566 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013567 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013568 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013569 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013570 DAG.getConstant(MulAmt2, VT));
13571
13572 // Do not add new nodes to DAG combiner worklist.
13573 DCI.CombineTo(N, NewMul, false);
13574 }
13575 return SDValue();
13576}
13577
Evan Chengad9c0a32009-12-15 00:53:42 +000013578static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13579 SDValue N0 = N->getOperand(0);
13580 SDValue N1 = N->getOperand(1);
13581 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13582 EVT VT = N0.getValueType();
13583
13584 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13585 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013586 if (VT.isInteger() && !VT.isVector() &&
13587 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013588 N0.getOperand(1).getOpcode() == ISD::Constant) {
13589 SDValue N00 = N0.getOperand(0);
13590 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13591 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13592 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13593 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13594 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13595 APInt ShAmt = N1C->getAPIntValue();
13596 Mask = Mask.shl(ShAmt);
13597 if (Mask != 0)
13598 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13599 N00, DAG.getConstant(Mask, VT));
13600 }
13601 }
13602
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013603
13604 // Hardware support for vector shifts is sparse which makes us scalarize the
13605 // vector operations in many cases. Also, on sandybridge ADD is faster than
13606 // shl.
13607 // (shl V, 1) -> add V,V
13608 if (isSplatVector(N1.getNode())) {
13609 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13610 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13611 // We shift all of the values by one. In many cases we do not have
13612 // hardware support for this operation. This is better expressed as an ADD
13613 // of two values.
13614 if (N1C && (1 == N1C->getZExtValue())) {
13615 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13616 }
13617 }
13618
Evan Chengad9c0a32009-12-15 00:53:42 +000013619 return SDValue();
13620}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013621
Nate Begeman740ab032009-01-26 00:52:55 +000013622/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13623/// when possible.
13624static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013625 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013626 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013627 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013628 if (N->getOpcode() == ISD::SHL) {
13629 SDValue V = PerformSHLCombine(N, DAG);
13630 if (V.getNode()) return V;
13631 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013632
Nate Begeman740ab032009-01-26 00:52:55 +000013633 // On X86 with SSE2 support, we can transform this to a vector shift if
13634 // all elements are shifted by the same amount. We can't do this in legalize
13635 // because the a constant vector is typically transformed to a constant pool
13636 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013637 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013638 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013639
Craig Topper7be5dfd2011-11-12 09:58:49 +000013640 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13641 (!Subtarget->hasAVX2() ||
13642 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013643 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013644
Mon P Wang3becd092009-01-28 08:12:05 +000013645 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013646 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013647 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013648 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013649 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13650 unsigned NumElts = VT.getVectorNumElements();
13651 unsigned i = 0;
13652 for (; i != NumElts; ++i) {
13653 SDValue Arg = ShAmtOp.getOperand(i);
13654 if (Arg.getOpcode() == ISD::UNDEF) continue;
13655 BaseShAmt = Arg;
13656 break;
13657 }
Craig Topper37c26772012-01-17 04:44:50 +000013658 // Handle the case where the build_vector is all undef
13659 // FIXME: Should DAG allow this?
13660 if (i == NumElts)
13661 return SDValue();
13662
Mon P Wang3becd092009-01-28 08:12:05 +000013663 for (; i != NumElts; ++i) {
13664 SDValue Arg = ShAmtOp.getOperand(i);
13665 if (Arg.getOpcode() == ISD::UNDEF) continue;
13666 if (Arg != BaseShAmt) {
13667 return SDValue();
13668 }
13669 }
13670 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013671 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013672 SDValue InVec = ShAmtOp.getOperand(0);
13673 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13674 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13675 unsigned i = 0;
13676 for (; i != NumElts; ++i) {
13677 SDValue Arg = InVec.getOperand(i);
13678 if (Arg.getOpcode() == ISD::UNDEF) continue;
13679 BaseShAmt = Arg;
13680 break;
13681 }
13682 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13683 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013684 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013685 if (C->getZExtValue() == SplatIdx)
13686 BaseShAmt = InVec.getOperand(1);
13687 }
13688 }
Mon P Wang845b1892012-02-01 22:15:20 +000013689 if (BaseShAmt.getNode() == 0) {
13690 // Don't create instructions with illegal types after legalize
13691 // types has run.
13692 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13693 !DCI.isBeforeLegalize())
13694 return SDValue();
13695
Mon P Wangefa42202009-09-03 19:56:25 +000013696 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13697 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013698 }
Mon P Wang3becd092009-01-28 08:12:05 +000013699 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013700 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013701
Mon P Wangefa42202009-09-03 19:56:25 +000013702 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013703 if (EltVT.bitsGT(MVT::i32))
13704 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13705 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013706 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013707
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013708 // The shift amount is identical so we can do a vector shift.
13709 SDValue ValOp = N->getOperand(0);
13710 switch (N->getOpcode()) {
13711 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013712 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013713 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013714 switch (VT.getSimpleVT().SimpleTy) {
13715 default: return SDValue();
13716 case MVT::v2i64:
13717 case MVT::v4i32:
13718 case MVT::v8i16:
13719 case MVT::v4i64:
13720 case MVT::v8i32:
13721 case MVT::v16i16:
13722 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13723 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013724 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013725 switch (VT.getSimpleVT().SimpleTy) {
13726 default: return SDValue();
13727 case MVT::v4i32:
13728 case MVT::v8i16:
13729 case MVT::v8i32:
13730 case MVT::v16i16:
13731 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13732 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013733 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013734 switch (VT.getSimpleVT().SimpleTy) {
13735 default: return SDValue();
13736 case MVT::v2i64:
13737 case MVT::v4i32:
13738 case MVT::v8i16:
13739 case MVT::v4i64:
13740 case MVT::v8i32:
13741 case MVT::v16i16:
13742 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13743 }
Nate Begeman740ab032009-01-26 00:52:55 +000013744 }
Nate Begeman740ab032009-01-26 00:52:55 +000013745}
13746
Nate Begemanb65c1752010-12-17 22:55:37 +000013747
Stuart Hastings865f0932011-06-03 23:53:54 +000013748// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13749// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13750// and friends. Likewise for OR -> CMPNEQSS.
13751static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13752 TargetLowering::DAGCombinerInfo &DCI,
13753 const X86Subtarget *Subtarget) {
13754 unsigned opcode;
13755
13756 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13757 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013758 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013759 SDValue N0 = N->getOperand(0);
13760 SDValue N1 = N->getOperand(1);
13761 SDValue CMP0 = N0->getOperand(1);
13762 SDValue CMP1 = N1->getOperand(1);
13763 DebugLoc DL = N->getDebugLoc();
13764
13765 // The SETCCs should both refer to the same CMP.
13766 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13767 return SDValue();
13768
13769 SDValue CMP00 = CMP0->getOperand(0);
13770 SDValue CMP01 = CMP0->getOperand(1);
13771 EVT VT = CMP00.getValueType();
13772
13773 if (VT == MVT::f32 || VT == MVT::f64) {
13774 bool ExpectingFlags = false;
13775 // Check for any users that want flags:
13776 for (SDNode::use_iterator UI = N->use_begin(),
13777 UE = N->use_end();
13778 !ExpectingFlags && UI != UE; ++UI)
13779 switch (UI->getOpcode()) {
13780 default:
13781 case ISD::BR_CC:
13782 case ISD::BRCOND:
13783 case ISD::SELECT:
13784 ExpectingFlags = true;
13785 break;
13786 case ISD::CopyToReg:
13787 case ISD::SIGN_EXTEND:
13788 case ISD::ZERO_EXTEND:
13789 case ISD::ANY_EXTEND:
13790 break;
13791 }
13792
13793 if (!ExpectingFlags) {
13794 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13795 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13796
13797 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13798 X86::CondCode tmp = cc0;
13799 cc0 = cc1;
13800 cc1 = tmp;
13801 }
13802
13803 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13804 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13805 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13806 X86ISD::NodeType NTOperator = is64BitFP ?
13807 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13808 // FIXME: need symbolic constants for these magic numbers.
13809 // See X86ATTInstPrinter.cpp:printSSECC().
13810 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13811 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13812 DAG.getConstant(x86cc, MVT::i8));
13813 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13814 OnesOrZeroesF);
13815 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13816 DAG.getConstant(1, MVT::i32));
13817 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13818 return OneBitOfTruth;
13819 }
13820 }
13821 }
13822 }
13823 return SDValue();
13824}
13825
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013826/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13827/// so it can be folded inside ANDNP.
13828static bool CanFoldXORWithAllOnes(const SDNode *N) {
13829 EVT VT = N->getValueType(0);
13830
13831 // Match direct AllOnes for 128 and 256-bit vectors
13832 if (ISD::isBuildVectorAllOnes(N))
13833 return true;
13834
13835 // Look through a bit convert.
13836 if (N->getOpcode() == ISD::BITCAST)
13837 N = N->getOperand(0).getNode();
13838
13839 // Sometimes the operand may come from a insert_subvector building a 256-bit
13840 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013841 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013842 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13843 SDValue V1 = N->getOperand(0);
13844 SDValue V2 = N->getOperand(1);
13845
13846 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13847 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13848 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13849 ISD::isBuildVectorAllOnes(V2.getNode()))
13850 return true;
13851 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013852
13853 return false;
13854}
13855
Nate Begemanb65c1752010-12-17 22:55:37 +000013856static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13857 TargetLowering::DAGCombinerInfo &DCI,
13858 const X86Subtarget *Subtarget) {
13859 if (DCI.isBeforeLegalizeOps())
13860 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013861
Stuart Hastings865f0932011-06-03 23:53:54 +000013862 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13863 if (R.getNode())
13864 return R;
13865
Craig Topper54a11172011-10-14 07:06:56 +000013866 EVT VT = N->getValueType(0);
13867
Craig Topperb4c94572011-10-21 06:55:01 +000013868 // Create ANDN, BLSI, and BLSR instructions
13869 // BLSI is X & (-X)
13870 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013871 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13872 SDValue N0 = N->getOperand(0);
13873 SDValue N1 = N->getOperand(1);
13874 DebugLoc DL = N->getDebugLoc();
13875
13876 // Check LHS for not
13877 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13878 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13879 // Check RHS for not
13880 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13881 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13882
Craig Topperb4c94572011-10-21 06:55:01 +000013883 // Check LHS for neg
13884 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13885 isZero(N0.getOperand(0)))
13886 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13887
13888 // Check RHS for neg
13889 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13890 isZero(N1.getOperand(0)))
13891 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13892
13893 // Check LHS for X-1
13894 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13895 isAllOnes(N0.getOperand(1)))
13896 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13897
13898 // Check RHS for X-1
13899 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13900 isAllOnes(N1.getOperand(1)))
13901 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13902
Craig Topper54a11172011-10-14 07:06:56 +000013903 return SDValue();
13904 }
13905
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013906 // Want to form ANDNP nodes:
13907 // 1) In the hopes of then easily combining them with OR and AND nodes
13908 // to form PBLEND/PSIGN.
13909 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013910 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013911 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013912
Nate Begemanb65c1752010-12-17 22:55:37 +000013913 SDValue N0 = N->getOperand(0);
13914 SDValue N1 = N->getOperand(1);
13915 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013916
Nate Begemanb65c1752010-12-17 22:55:37 +000013917 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013918 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013919 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13920 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013921 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013922
13923 // Check RHS for vnot
13924 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013925 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13926 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013927 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013928
Nate Begemanb65c1752010-12-17 22:55:37 +000013929 return SDValue();
13930}
13931
Evan Cheng760d1942010-01-04 21:22:48 +000013932static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013933 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013934 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013935 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013936 return SDValue();
13937
Stuart Hastings865f0932011-06-03 23:53:54 +000013938 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13939 if (R.getNode())
13940 return R;
13941
Evan Cheng760d1942010-01-04 21:22:48 +000013942 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013943
Evan Cheng760d1942010-01-04 21:22:48 +000013944 SDValue N0 = N->getOperand(0);
13945 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013946
Nate Begemanb65c1752010-12-17 22:55:37 +000013947 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013948 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013949 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013950 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13951 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013952
Craig Topper1666cb62011-11-19 07:07:26 +000013953 // Canonicalize pandn to RHS
13954 if (N0.getOpcode() == X86ISD::ANDNP)
13955 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013956 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013957 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13958 SDValue Mask = N1.getOperand(0);
13959 SDValue X = N1.getOperand(1);
13960 SDValue Y;
13961 if (N0.getOperand(0) == Mask)
13962 Y = N0.getOperand(1);
13963 if (N0.getOperand(1) == Mask)
13964 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013965
Craig Topper1666cb62011-11-19 07:07:26 +000013966 // Check to see if the mask appeared in both the AND and ANDNP and
13967 if (!Y.getNode())
13968 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013969
Craig Topper1666cb62011-11-19 07:07:26 +000013970 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13971 if (Mask.getOpcode() != ISD::BITCAST ||
13972 X.getOpcode() != ISD::BITCAST ||
13973 Y.getOpcode() != ISD::BITCAST)
13974 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013975
Craig Topper1666cb62011-11-19 07:07:26 +000013976 // Look through mask bitcast.
13977 Mask = Mask.getOperand(0);
13978 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013979
Craig Toppered2e13d2012-01-22 19:15:14 +000013980 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013981 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13982 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013983 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013984 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013985
13986 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013987 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013988 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13989 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13990 if ((SraAmt + 1) != EltBits)
13991 return SDValue();
13992
13993 DebugLoc DL = N->getDebugLoc();
13994
13995 // Now we know we at least have a plendvb with the mask val. See if
13996 // we can form a psignb/w/d.
13997 // psign = x.type == y.type == mask.type && y = sub(0, x);
13998 X = X.getOperand(0);
13999 Y = Y.getOperand(0);
14000 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14001 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014002 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14003 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14004 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014005 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014006 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014007 }
14008 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014009 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014010 return SDValue();
14011
14012 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14013
14014 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14015 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14016 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014017 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014018 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014019 }
14020 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014021
Craig Topper1666cb62011-11-19 07:07:26 +000014022 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14023 return SDValue();
14024
Nate Begemanb65c1752010-12-17 22:55:37 +000014025 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014026 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14027 std::swap(N0, N1);
14028 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14029 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014030 if (!N0.hasOneUse() || !N1.hasOneUse())
14031 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014032
14033 SDValue ShAmt0 = N0.getOperand(1);
14034 if (ShAmt0.getValueType() != MVT::i8)
14035 return SDValue();
14036 SDValue ShAmt1 = N1.getOperand(1);
14037 if (ShAmt1.getValueType() != MVT::i8)
14038 return SDValue();
14039 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14040 ShAmt0 = ShAmt0.getOperand(0);
14041 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14042 ShAmt1 = ShAmt1.getOperand(0);
14043
14044 DebugLoc DL = N->getDebugLoc();
14045 unsigned Opc = X86ISD::SHLD;
14046 SDValue Op0 = N0.getOperand(0);
14047 SDValue Op1 = N1.getOperand(0);
14048 if (ShAmt0.getOpcode() == ISD::SUB) {
14049 Opc = X86ISD::SHRD;
14050 std::swap(Op0, Op1);
14051 std::swap(ShAmt0, ShAmt1);
14052 }
14053
Evan Cheng8b1190a2010-04-28 01:18:01 +000014054 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014055 if (ShAmt1.getOpcode() == ISD::SUB) {
14056 SDValue Sum = ShAmt1.getOperand(0);
14057 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014058 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14059 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14060 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14061 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014062 return DAG.getNode(Opc, DL, VT,
14063 Op0, Op1,
14064 DAG.getNode(ISD::TRUNCATE, DL,
14065 MVT::i8, ShAmt0));
14066 }
14067 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14068 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14069 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014070 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014071 return DAG.getNode(Opc, DL, VT,
14072 N0.getOperand(0), N1.getOperand(0),
14073 DAG.getNode(ISD::TRUNCATE, DL,
14074 MVT::i8, ShAmt0));
14075 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014076
Evan Cheng760d1942010-01-04 21:22:48 +000014077 return SDValue();
14078}
14079
Craig Topper3738ccd2011-12-27 06:27:23 +000014080// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014081static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14082 TargetLowering::DAGCombinerInfo &DCI,
14083 const X86Subtarget *Subtarget) {
14084 if (DCI.isBeforeLegalizeOps())
14085 return SDValue();
14086
14087 EVT VT = N->getValueType(0);
14088
14089 if (VT != MVT::i32 && VT != MVT::i64)
14090 return SDValue();
14091
Craig Topper3738ccd2011-12-27 06:27:23 +000014092 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14093
Craig Topperb4c94572011-10-21 06:55:01 +000014094 // Create BLSMSK instructions by finding X ^ (X-1)
14095 SDValue N0 = N->getOperand(0);
14096 SDValue N1 = N->getOperand(1);
14097 DebugLoc DL = N->getDebugLoc();
14098
14099 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14100 isAllOnes(N0.getOperand(1)))
14101 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14102
14103 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14104 isAllOnes(N1.getOperand(1)))
14105 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14106
14107 return SDValue();
14108}
14109
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014110/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14111static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14112 const X86Subtarget *Subtarget) {
14113 LoadSDNode *Ld = cast<LoadSDNode>(N);
14114 EVT RegVT = Ld->getValueType(0);
14115 EVT MemVT = Ld->getMemoryVT();
14116 DebugLoc dl = Ld->getDebugLoc();
14117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14118
14119 ISD::LoadExtType Ext = Ld->getExtensionType();
14120
Nadav Rotemca6f2962011-09-18 19:00:23 +000014121 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014122 // shuffle. We need SSE4 for the shuffles.
14123 // TODO: It is possible to support ZExt by zeroing the undef values
14124 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014125 if (RegVT.isVector() && RegVT.isInteger() &&
14126 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014127 assert(MemVT != RegVT && "Cannot extend to the same type");
14128 assert(MemVT.isVector() && "Must load a vector from memory");
14129
14130 unsigned NumElems = RegVT.getVectorNumElements();
14131 unsigned RegSz = RegVT.getSizeInBits();
14132 unsigned MemSz = MemVT.getSizeInBits();
14133 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014134 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014135 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14136
14137 // Attempt to load the original value using a single load op.
14138 // Find a scalar type which is equal to the loaded word size.
14139 MVT SclrLoadTy = MVT::i8;
14140 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14141 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14142 MVT Tp = (MVT::SimpleValueType)tp;
14143 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14144 SclrLoadTy = Tp;
14145 break;
14146 }
14147 }
14148
14149 // Proceed if a load word is found.
14150 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14151
14152 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14153 RegSz/SclrLoadTy.getSizeInBits());
14154
14155 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14156 RegSz/MemVT.getScalarType().getSizeInBits());
14157 // Can't shuffle using an illegal type.
14158 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14159
14160 // Perform a single load.
14161 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14162 Ld->getBasePtr(),
14163 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014164 Ld->isNonTemporal(), Ld->isInvariant(),
14165 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014166
14167 // Insert the word loaded into a vector.
14168 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14169 LoadUnitVecVT, ScalarLoad);
14170
14171 // Bitcast the loaded value to a vector of the original element type, in
14172 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014173 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14174 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014175 unsigned SizeRatio = RegSz/MemSz;
14176
14177 // Redistribute the loaded elements into the different locations.
14178 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14179 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14180
14181 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14182 DAG.getUNDEF(SlicedVec.getValueType()),
14183 ShuffleVec.data());
14184
14185 // Bitcast to the requested type.
14186 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14187 // Replace the original load with the new sequence
14188 // and return the new chain.
14189 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14190 return SDValue(ScalarLoad.getNode(), 1);
14191 }
14192
14193 return SDValue();
14194}
14195
Chris Lattner149a4e52008-02-22 02:09:43 +000014196/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014197static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014198 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014199 StoreSDNode *St = cast<StoreSDNode>(N);
14200 EVT VT = St->getValue().getValueType();
14201 EVT StVT = St->getMemoryVT();
14202 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014203 SDValue StoredVal = St->getOperand(1);
14204 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14205
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014206 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014207 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14208 // 128-bit ones. If in the future the cost becomes only one memory access the
14209 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014210 if (VT.getSizeInBits() == 256 &&
14211 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14212 StoredVal.getNumOperands() == 2) {
14213
14214 SDValue Value0 = StoredVal.getOperand(0);
14215 SDValue Value1 = StoredVal.getOperand(1);
14216
14217 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14218 SDValue Ptr0 = St->getBasePtr();
14219 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14220
14221 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14222 St->getPointerInfo(), St->isVolatile(),
14223 St->isNonTemporal(), St->getAlignment());
14224 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14225 St->getPointerInfo(), St->isVolatile(),
14226 St->isNonTemporal(), St->getAlignment());
14227 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14228 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014229
14230 // Optimize trunc store (of multiple scalars) to shuffle and store.
14231 // First, pack all of the elements in one place. Next, store to memory
14232 // in fewer chunks.
14233 if (St->isTruncatingStore() && VT.isVector()) {
14234 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14235 unsigned NumElems = VT.getVectorNumElements();
14236 assert(StVT != VT && "Cannot truncate to the same type");
14237 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14238 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14239
14240 // From, To sizes and ElemCount must be pow of two
14241 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014242 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014243 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014244 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014245
Nadav Rotem614061b2011-08-10 19:30:14 +000014246 unsigned SizeRatio = FromSz / ToSz;
14247
14248 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14249
14250 // Create a type on which we perform the shuffle
14251 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14252 StVT.getScalarType(), NumElems*SizeRatio);
14253
14254 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14255
14256 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14257 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14258 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14259
14260 // Can't shuffle using an illegal type
14261 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14262
14263 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14264 DAG.getUNDEF(WideVec.getValueType()),
14265 ShuffleVec.data());
14266 // At this point all of the data is stored at the bottom of the
14267 // register. We now need to save it to mem.
14268
14269 // Find the largest store unit
14270 MVT StoreType = MVT::i8;
14271 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14272 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14273 MVT Tp = (MVT::SimpleValueType)tp;
14274 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14275 StoreType = Tp;
14276 }
14277
14278 // Bitcast the original vector into a vector of store-size units
14279 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14280 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14281 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14282 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14283 SmallVector<SDValue, 8> Chains;
14284 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14285 TLI.getPointerTy());
14286 SDValue Ptr = St->getBasePtr();
14287
14288 // Perform one or more big stores into memory.
14289 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14290 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14291 StoreType, ShuffWide,
14292 DAG.getIntPtrConstant(i));
14293 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14294 St->getPointerInfo(), St->isVolatile(),
14295 St->isNonTemporal(), St->getAlignment());
14296 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14297 Chains.push_back(Ch);
14298 }
14299
14300 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14301 Chains.size());
14302 }
14303
14304
Chris Lattner149a4e52008-02-22 02:09:43 +000014305 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14306 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014307 // A preferable solution to the general problem is to figure out the right
14308 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014309
14310 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014311 if (VT.getSizeInBits() != 64)
14312 return SDValue();
14313
Devang Patel578efa92009-06-05 21:57:13 +000014314 const Function *F = DAG.getMachineFunction().getFunction();
14315 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014316 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014317 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014318 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014319 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014320 isa<LoadSDNode>(St->getValue()) &&
14321 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14322 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014323 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014324 LoadSDNode *Ld = 0;
14325 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014326 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014327 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014328 // Must be a store of a load. We currently handle two cases: the load
14329 // is a direct child, and it's under an intervening TokenFactor. It is
14330 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014331 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014332 Ld = cast<LoadSDNode>(St->getChain());
14333 else if (St->getValue().hasOneUse() &&
14334 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014335 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014336 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014337 TokenFactorIndex = i;
14338 Ld = cast<LoadSDNode>(St->getValue());
14339 } else
14340 Ops.push_back(ChainVal->getOperand(i));
14341 }
14342 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014343
Evan Cheng536e6672009-03-12 05:59:15 +000014344 if (!Ld || !ISD::isNormalLoad(Ld))
14345 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014346
Evan Cheng536e6672009-03-12 05:59:15 +000014347 // If this is not the MMX case, i.e. we are just turning i64 load/store
14348 // into f64 load/store, avoid the transformation if there are multiple
14349 // uses of the loaded value.
14350 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14351 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014352
Evan Cheng536e6672009-03-12 05:59:15 +000014353 DebugLoc LdDL = Ld->getDebugLoc();
14354 DebugLoc StDL = N->getDebugLoc();
14355 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14356 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14357 // pair instead.
14358 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014359 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014360 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14361 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014362 Ld->isNonTemporal(), Ld->isInvariant(),
14363 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014364 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014365 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014366 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014367 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014368 Ops.size());
14369 }
Evan Cheng536e6672009-03-12 05:59:15 +000014370 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014371 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014372 St->isVolatile(), St->isNonTemporal(),
14373 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014374 }
Evan Cheng536e6672009-03-12 05:59:15 +000014375
14376 // Otherwise, lower to two pairs of 32-bit loads / stores.
14377 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014378 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14379 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014380
Owen Anderson825b72b2009-08-11 20:47:22 +000014381 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014382 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014383 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014384 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014385 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014386 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014387 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014388 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014389 MinAlign(Ld->getAlignment(), 4));
14390
14391 SDValue NewChain = LoLd.getValue(1);
14392 if (TokenFactorIndex != -1) {
14393 Ops.push_back(LoLd);
14394 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014395 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014396 Ops.size());
14397 }
14398
14399 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014400 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14401 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014402
14403 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014404 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014405 St->isVolatile(), St->isNonTemporal(),
14406 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014407 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014408 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014409 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014410 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014411 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014412 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014413 }
Dan Gohman475871a2008-07-27 21:46:04 +000014414 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014415}
14416
Duncan Sands17470be2011-09-22 20:15:48 +000014417/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14418/// and return the operands for the horizontal operation in LHS and RHS. A
14419/// horizontal operation performs the binary operation on successive elements
14420/// of its first operand, then on successive elements of its second operand,
14421/// returning the resulting values in a vector. For example, if
14422/// A = < float a0, float a1, float a2, float a3 >
14423/// and
14424/// B = < float b0, float b1, float b2, float b3 >
14425/// then the result of doing a horizontal operation on A and B is
14426/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14427/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14428/// A horizontal-op B, for some already available A and B, and if so then LHS is
14429/// set to A, RHS to B, and the routine returns 'true'.
14430/// Note that the binary operation should have the property that if one of the
14431/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014432static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014433 // Look for the following pattern: if
14434 // A = < float a0, float a1, float a2, float a3 >
14435 // B = < float b0, float b1, float b2, float b3 >
14436 // and
14437 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14438 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14439 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14440 // which is A horizontal-op B.
14441
14442 // At least one of the operands should be a vector shuffle.
14443 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14444 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14445 return false;
14446
14447 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014448
14449 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14450 "Unsupported vector type for horizontal add/sub");
14451
14452 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14453 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014454 unsigned NumElts = VT.getVectorNumElements();
14455 unsigned NumLanes = VT.getSizeInBits()/128;
14456 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014457 assert((NumLaneElts % 2 == 0) &&
14458 "Vector type should have an even number of elements in each lane");
14459 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014460
14461 // View LHS in the form
14462 // LHS = VECTOR_SHUFFLE A, B, LMask
14463 // If LHS is not a shuffle then pretend it is the shuffle
14464 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14465 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14466 // type VT.
14467 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014468 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014469 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14470 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14471 A = LHS.getOperand(0);
14472 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14473 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014474 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14475 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014476 } else {
14477 if (LHS.getOpcode() != ISD::UNDEF)
14478 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014479 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014480 LMask[i] = i;
14481 }
14482
14483 // Likewise, view RHS in the form
14484 // RHS = VECTOR_SHUFFLE C, D, RMask
14485 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014486 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014487 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14488 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14489 C = RHS.getOperand(0);
14490 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14491 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014492 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14493 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014494 } else {
14495 if (RHS.getOpcode() != ISD::UNDEF)
14496 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014497 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014498 RMask[i] = i;
14499 }
14500
14501 // Check that the shuffles are both shuffling the same vectors.
14502 if (!(A == C && B == D) && !(A == D && B == C))
14503 return false;
14504
14505 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14506 if (!A.getNode() && !B.getNode())
14507 return false;
14508
14509 // If A and B occur in reverse order in RHS, then "swap" them (which means
14510 // rewriting the mask).
14511 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014512 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014513
14514 // At this point LHS and RHS are equivalent to
14515 // LHS = VECTOR_SHUFFLE A, B, LMask
14516 // RHS = VECTOR_SHUFFLE A, B, RMask
14517 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014518 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014519 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014520
Craig Topperf8363302011-12-02 08:18:41 +000014521 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014522 if (LIdx < 0 || RIdx < 0 ||
14523 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14524 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014525 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014526
Craig Topperf8363302011-12-02 08:18:41 +000014527 // Check that successive elements are being operated on. If not, this is
14528 // not a horizontal operation.
14529 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14530 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014531 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014532 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014533 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014534 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014535 }
14536
14537 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14538 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14539 return true;
14540}
14541
14542/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14543static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14544 const X86Subtarget *Subtarget) {
14545 EVT VT = N->getValueType(0);
14546 SDValue LHS = N->getOperand(0);
14547 SDValue RHS = N->getOperand(1);
14548
14549 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014550 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014551 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014552 isHorizontalBinOp(LHS, RHS, true))
14553 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14554 return SDValue();
14555}
14556
14557/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14558static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14559 const X86Subtarget *Subtarget) {
14560 EVT VT = N->getValueType(0);
14561 SDValue LHS = N->getOperand(0);
14562 SDValue RHS = N->getOperand(1);
14563
14564 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014565 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014566 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014567 isHorizontalBinOp(LHS, RHS, false))
14568 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14569 return SDValue();
14570}
14571
Chris Lattner6cf73262008-01-25 06:14:17 +000014572/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14573/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014574static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014575 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14576 // F[X]OR(0.0, x) -> x
14577 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014578 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14579 if (C->getValueAPF().isPosZero())
14580 return N->getOperand(1);
14581 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14582 if (C->getValueAPF().isPosZero())
14583 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014584 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014585}
14586
14587/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014588static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014589 // FAND(0.0, x) -> 0.0
14590 // FAND(x, 0.0) -> 0.0
14591 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14592 if (C->getValueAPF().isPosZero())
14593 return N->getOperand(0);
14594 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14595 if (C->getValueAPF().isPosZero())
14596 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014597 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014598}
14599
Dan Gohmane5af2d32009-01-29 01:59:02 +000014600static SDValue PerformBTCombine(SDNode *N,
14601 SelectionDAG &DAG,
14602 TargetLowering::DAGCombinerInfo &DCI) {
14603 // BT ignores high bits in the bit index operand.
14604 SDValue Op1 = N->getOperand(1);
14605 if (Op1.hasOneUse()) {
14606 unsigned BitWidth = Op1.getValueSizeInBits();
14607 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14608 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014609 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14610 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014611 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014612 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14613 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14614 DCI.CommitTargetLoweringOpt(TLO);
14615 }
14616 return SDValue();
14617}
Chris Lattner83e6c992006-10-04 06:57:07 +000014618
Eli Friedman7a5e5552009-06-07 06:52:44 +000014619static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14620 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014621 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014622 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014623 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014624 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014625 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014626 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014627 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014628 }
14629 return SDValue();
14630}
14631
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014632static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14633 TargetLowering::DAGCombinerInfo &DCI,
14634 const X86Subtarget *Subtarget) {
14635 if (!DCI.isBeforeLegalizeOps())
14636 return SDValue();
14637
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014638 if (!Subtarget->hasAVX())
14639 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014640
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014641 // Optimize vectors in AVX mode
14642 // Sign extend v8i16 to v8i32 and
14643 // v4i32 to v4i64
14644 //
14645 // Divide input vector into two parts
14646 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14647 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14648 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014649
14650 EVT VT = N->getValueType(0);
14651 SDValue Op = N->getOperand(0);
14652 EVT OpVT = Op.getValueType();
14653 DebugLoc dl = N->getDebugLoc();
14654
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014655 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14656 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014657
14658 unsigned NumElems = OpVT.getVectorNumElements();
14659 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014660 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014661
14662 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014663 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014664
14665 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014666 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014667
14668 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014669 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014670
14671 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014672 VT.getVectorNumElements()/2);
14673
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014674 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14675 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14676
14677 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14678 }
14679 return SDValue();
14680}
14681
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014682static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14683 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014684 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14685 // (and (i32 x86isd::setcc_carry), 1)
14686 // This eliminates the zext. This transformation is necessary because
14687 // ISD::SETCC is always legalized to i8.
14688 DebugLoc dl = N->getDebugLoc();
14689 SDValue N0 = N->getOperand(0);
14690 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014691 EVT OpVT = N0.getValueType();
14692
Evan Cheng2e489c42009-12-16 00:53:11 +000014693 if (N0.getOpcode() == ISD::AND &&
14694 N0.hasOneUse() &&
14695 N0.getOperand(0).hasOneUse()) {
14696 SDValue N00 = N0.getOperand(0);
14697 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14698 return SDValue();
14699 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14700 if (!C || C->getZExtValue() != 1)
14701 return SDValue();
14702 return DAG.getNode(ISD::AND, dl, VT,
14703 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14704 N00.getOperand(0), N00.getOperand(1)),
14705 DAG.getConstant(1, VT));
14706 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014707 // Optimize vectors in AVX mode:
14708 //
14709 // v8i16 -> v8i32
14710 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14711 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14712 // Concat upper and lower parts.
14713 //
14714 // v4i32 -> v4i64
14715 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14716 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14717 // Concat upper and lower parts.
14718 //
14719 if (Subtarget->hasAVX()) {
14720
14721 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14722 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14723
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014724 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014725 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14726 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14727
14728 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14729 VT.getVectorNumElements()/2);
14730
14731 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14732 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14733
14734 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14735 }
14736 }
14737
Evan Cheng2e489c42009-12-16 00:53:11 +000014738
14739 return SDValue();
14740}
14741
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014742// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14743static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14744 unsigned X86CC = N->getConstantOperandVal(0);
14745 SDValue EFLAG = N->getOperand(1);
14746 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014747
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014748 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14749 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14750 // cases.
14751 if (X86CC == X86::COND_B)
14752 return DAG.getNode(ISD::AND, DL, MVT::i8,
14753 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14754 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14755 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014756
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014757 return SDValue();
14758}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014759
Benjamin Kramer1396c402011-06-18 11:09:41 +000014760static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14761 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014762 SDValue Op0 = N->getOperand(0);
14763 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14764 // a 32-bit target where SSE doesn't support i64->FP operations.
14765 if (Op0.getOpcode() == ISD::LOAD) {
14766 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14767 EVT VT = Ld->getValueType(0);
14768 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14769 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14770 !XTLI->getSubtarget()->is64Bit() &&
14771 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014772 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14773 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014774 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14775 return FILDChain;
14776 }
14777 }
14778 return SDValue();
14779}
14780
Chris Lattner23a01992010-12-20 01:37:09 +000014781// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14782static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14783 X86TargetLowering::DAGCombinerInfo &DCI) {
14784 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14785 // the result is either zero or one (depending on the input carry bit).
14786 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14787 if (X86::isZeroNode(N->getOperand(0)) &&
14788 X86::isZeroNode(N->getOperand(1)) &&
14789 // We don't have a good way to replace an EFLAGS use, so only do this when
14790 // dead right now.
14791 SDValue(N, 1).use_empty()) {
14792 DebugLoc DL = N->getDebugLoc();
14793 EVT VT = N->getValueType(0);
14794 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14795 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14796 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14797 DAG.getConstant(X86::COND_B,MVT::i8),
14798 N->getOperand(2)),
14799 DAG.getConstant(1, VT));
14800 return DCI.CombineTo(N, Res1, CarryOut);
14801 }
14802
14803 return SDValue();
14804}
14805
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014806// fold (add Y, (sete X, 0)) -> adc 0, Y
14807// (add Y, (setne X, 0)) -> sbb -1, Y
14808// (sub (sete X, 0), Y) -> sbb 0, Y
14809// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014810static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014811 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014812
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014813 // Look through ZExts.
14814 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14815 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14816 return SDValue();
14817
14818 SDValue SetCC = Ext.getOperand(0);
14819 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14820 return SDValue();
14821
14822 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14823 if (CC != X86::COND_E && CC != X86::COND_NE)
14824 return SDValue();
14825
14826 SDValue Cmp = SetCC.getOperand(1);
14827 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014828 !X86::isZeroNode(Cmp.getOperand(1)) ||
14829 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014830 return SDValue();
14831
14832 SDValue CmpOp0 = Cmp.getOperand(0);
14833 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14834 DAG.getConstant(1, CmpOp0.getValueType()));
14835
14836 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14837 if (CC == X86::COND_NE)
14838 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14839 DL, OtherVal.getValueType(), OtherVal,
14840 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14841 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14842 DL, OtherVal.getValueType(), OtherVal,
14843 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14844}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014845
Craig Topper54f952a2011-11-19 09:02:40 +000014846/// PerformADDCombine - Do target-specific dag combines on integer adds.
14847static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14848 const X86Subtarget *Subtarget) {
14849 EVT VT = N->getValueType(0);
14850 SDValue Op0 = N->getOperand(0);
14851 SDValue Op1 = N->getOperand(1);
14852
14853 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014854 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014855 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014856 isHorizontalBinOp(Op0, Op1, true))
14857 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14858
14859 return OptimizeConditionalInDecrement(N, DAG);
14860}
14861
14862static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14863 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014864 SDValue Op0 = N->getOperand(0);
14865 SDValue Op1 = N->getOperand(1);
14866
14867 // X86 can't encode an immediate LHS of a sub. See if we can push the
14868 // negation into a preceding instruction.
14869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014870 // If the RHS of the sub is a XOR with one use and a constant, invert the
14871 // immediate. Then add one to the LHS of the sub so we can turn
14872 // X-Y -> X+~Y+1, saving one register.
14873 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14874 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014875 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014876 EVT VT = Op0.getValueType();
14877 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14878 Op1.getOperand(0),
14879 DAG.getConstant(~XorC, VT));
14880 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014881 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014882 }
14883 }
14884
Craig Topper54f952a2011-11-19 09:02:40 +000014885 // Try to synthesize horizontal adds from adds of shuffles.
14886 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014887 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014888 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14889 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014890 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14891
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014892 return OptimizeConditionalInDecrement(N, DAG);
14893}
14894
Dan Gohman475871a2008-07-27 21:46:04 +000014895SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014896 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014897 SelectionDAG &DAG = DCI.DAG;
14898 switch (N->getOpcode()) {
14899 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014900 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014901 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014902 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014903 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014904 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014905 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14906 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014907 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014908 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014909 case ISD::SHL:
14910 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014911 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014912 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014913 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014914 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014915 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014916 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014917 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014918 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14919 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014920 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014921 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14922 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014923 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014924 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014925 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014926 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014927 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014928 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014929 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014930 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014931 case X86ISD::UNPCKH:
14932 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014933 case X86ISD::MOVHLPS:
14934 case X86ISD::MOVLHPS:
14935 case X86ISD::PSHUFD:
14936 case X86ISD::PSHUFHW:
14937 case X86ISD::PSHUFLW:
14938 case X86ISD::MOVSS:
14939 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014940 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014941 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014942 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014943 }
14944
Dan Gohman475871a2008-07-27 21:46:04 +000014945 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014946}
14947
Evan Chenge5b51ac2010-04-17 06:13:15 +000014948/// isTypeDesirableForOp - Return true if the target has native support for
14949/// the specified value type and it is 'desirable' to use the type for the
14950/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14951/// instruction encodings are longer and some i16 instructions are slow.
14952bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14953 if (!isTypeLegal(VT))
14954 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014955 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014956 return true;
14957
14958 switch (Opc) {
14959 default:
14960 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014961 case ISD::LOAD:
14962 case ISD::SIGN_EXTEND:
14963 case ISD::ZERO_EXTEND:
14964 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014965 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014966 case ISD::SRL:
14967 case ISD::SUB:
14968 case ISD::ADD:
14969 case ISD::MUL:
14970 case ISD::AND:
14971 case ISD::OR:
14972 case ISD::XOR:
14973 return false;
14974 }
14975}
14976
14977/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014978/// beneficial for dag combiner to promote the specified node. If true, it
14979/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014980bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014981 EVT VT = Op.getValueType();
14982 if (VT != MVT::i16)
14983 return false;
14984
Evan Cheng4c26e932010-04-19 19:29:22 +000014985 bool Promote = false;
14986 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014987 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014988 default: break;
14989 case ISD::LOAD: {
14990 LoadSDNode *LD = cast<LoadSDNode>(Op);
14991 // If the non-extending load has a single use and it's not live out, then it
14992 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014993 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14994 Op.hasOneUse()*/) {
14995 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14996 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14997 // The only case where we'd want to promote LOAD (rather then it being
14998 // promoted as an operand is when it's only use is liveout.
14999 if (UI->getOpcode() != ISD::CopyToReg)
15000 return false;
15001 }
15002 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015003 Promote = true;
15004 break;
15005 }
15006 case ISD::SIGN_EXTEND:
15007 case ISD::ZERO_EXTEND:
15008 case ISD::ANY_EXTEND:
15009 Promote = true;
15010 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015011 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015012 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015013 SDValue N0 = Op.getOperand(0);
15014 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015015 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015016 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015017 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015018 break;
15019 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015020 case ISD::ADD:
15021 case ISD::MUL:
15022 case ISD::AND:
15023 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015024 case ISD::XOR:
15025 Commute = true;
15026 // fallthrough
15027 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015028 SDValue N0 = Op.getOperand(0);
15029 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015030 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015031 return false;
15032 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015033 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015034 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015035 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015036 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015037 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015038 }
15039 }
15040
15041 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015042 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015043}
15044
Evan Cheng60c07e12006-07-05 22:17:51 +000015045//===----------------------------------------------------------------------===//
15046// X86 Inline Assembly Support
15047//===----------------------------------------------------------------------===//
15048
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015049namespace {
15050 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015051 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015052 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015053
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015054 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015055 StringRef piece(*args[i]);
15056 if (!s.startswith(piece)) // Check if the piece matches.
15057 return false;
15058
15059 s = s.substr(piece.size());
15060 StringRef::size_type pos = s.find_first_not_of(" \t");
15061 if (pos == 0) // We matched a prefix.
15062 return false;
15063
15064 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015065 }
15066
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015067 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015068 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015069 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015070}
15071
Chris Lattnerb8105652009-07-20 17:51:36 +000015072bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15073 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015074
15075 std::string AsmStr = IA->getAsmString();
15076
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015077 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15078 if (!Ty || Ty->getBitWidth() % 16 != 0)
15079 return false;
15080
Chris Lattnerb8105652009-07-20 17:51:36 +000015081 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015082 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015083 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015084
15085 switch (AsmPieces.size()) {
15086 default: return false;
15087 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015088 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015089 // we will turn this bswap into something that will be lowered to logical
15090 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15091 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015092 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015093 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15094 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15095 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15096 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15097 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15098 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015099 // No need to check constraints, nothing other than the equivalent of
15100 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015101 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015102 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015103
Chris Lattnerb8105652009-07-20 17:51:36 +000015104 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015105 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015106 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015107 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15108 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015109 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015110 const std::string &ConstraintsStr = IA->getConstraintString();
15111 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015112 std::sort(AsmPieces.begin(), AsmPieces.end());
15113 if (AsmPieces.size() == 4 &&
15114 AsmPieces[0] == "~{cc}" &&
15115 AsmPieces[1] == "~{dirflag}" &&
15116 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015117 AsmPieces[3] == "~{fpsr}")
15118 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015119 }
15120 break;
15121 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015122 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015123 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015124 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15125 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15126 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015127 AsmPieces.clear();
15128 const std::string &ConstraintsStr = IA->getConstraintString();
15129 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15130 std::sort(AsmPieces.begin(), AsmPieces.end());
15131 if (AsmPieces.size() == 4 &&
15132 AsmPieces[0] == "~{cc}" &&
15133 AsmPieces[1] == "~{dirflag}" &&
15134 AsmPieces[2] == "~{flags}" &&
15135 AsmPieces[3] == "~{fpsr}")
15136 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015137 }
Evan Cheng55d42002011-01-08 01:24:27 +000015138
15139 if (CI->getType()->isIntegerTy(64)) {
15140 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15141 if (Constraints.size() >= 2 &&
15142 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15143 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15144 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015145 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15146 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15147 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015148 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015149 }
15150 }
15151 break;
15152 }
15153 return false;
15154}
15155
15156
15157
Chris Lattnerf4dff842006-07-11 02:54:03 +000015158/// getConstraintType - Given a constraint letter, return the type of
15159/// constraint it is for this target.
15160X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015161X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15162 if (Constraint.size() == 1) {
15163 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015164 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015165 case 'q':
15166 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015167 case 'f':
15168 case 't':
15169 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015170 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015171 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015172 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015173 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015174 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015175 case 'a':
15176 case 'b':
15177 case 'c':
15178 case 'd':
15179 case 'S':
15180 case 'D':
15181 case 'A':
15182 return C_Register;
15183 case 'I':
15184 case 'J':
15185 case 'K':
15186 case 'L':
15187 case 'M':
15188 case 'N':
15189 case 'G':
15190 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015191 case 'e':
15192 case 'Z':
15193 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015194 default:
15195 break;
15196 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015197 }
Chris Lattner4234f572007-03-25 02:14:49 +000015198 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015199}
15200
John Thompson44ab89e2010-10-29 17:29:13 +000015201/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015202/// This object must already have been set up with the operand type
15203/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015204TargetLowering::ConstraintWeight
15205 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015206 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015207 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015208 Value *CallOperandVal = info.CallOperandVal;
15209 // If we don't have a value, we can't do a match,
15210 // but allow it at the lowest weight.
15211 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015212 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015213 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015214 // Look at the constraint type.
15215 switch (*constraint) {
15216 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015217 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15218 case 'R':
15219 case 'q':
15220 case 'Q':
15221 case 'a':
15222 case 'b':
15223 case 'c':
15224 case 'd':
15225 case 'S':
15226 case 'D':
15227 case 'A':
15228 if (CallOperandVal->getType()->isIntegerTy())
15229 weight = CW_SpecificReg;
15230 break;
15231 case 'f':
15232 case 't':
15233 case 'u':
15234 if (type->isFloatingPointTy())
15235 weight = CW_SpecificReg;
15236 break;
15237 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015238 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015239 weight = CW_SpecificReg;
15240 break;
15241 case 'x':
15242 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015243 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015244 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015245 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015246 break;
15247 case 'I':
15248 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15249 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015250 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015251 }
15252 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015253 case 'J':
15254 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15255 if (C->getZExtValue() <= 63)
15256 weight = CW_Constant;
15257 }
15258 break;
15259 case 'K':
15260 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15261 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15262 weight = CW_Constant;
15263 }
15264 break;
15265 case 'L':
15266 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15267 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15268 weight = CW_Constant;
15269 }
15270 break;
15271 case 'M':
15272 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15273 if (C->getZExtValue() <= 3)
15274 weight = CW_Constant;
15275 }
15276 break;
15277 case 'N':
15278 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15279 if (C->getZExtValue() <= 0xff)
15280 weight = CW_Constant;
15281 }
15282 break;
15283 case 'G':
15284 case 'C':
15285 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15286 weight = CW_Constant;
15287 }
15288 break;
15289 case 'e':
15290 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15291 if ((C->getSExtValue() >= -0x80000000LL) &&
15292 (C->getSExtValue() <= 0x7fffffffLL))
15293 weight = CW_Constant;
15294 }
15295 break;
15296 case 'Z':
15297 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15298 if (C->getZExtValue() <= 0xffffffff)
15299 weight = CW_Constant;
15300 }
15301 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015302 }
15303 return weight;
15304}
15305
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015306/// LowerXConstraint - try to replace an X constraint, which matches anything,
15307/// with another that has more specific requirements based on the type of the
15308/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015309const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015310LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015311 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15312 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015313 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015314 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015315 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015316 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015317 return "x";
15318 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015319
Chris Lattner5e764232008-04-26 23:02:14 +000015320 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015321}
15322
Chris Lattner48884cd2007-08-25 00:47:38 +000015323/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15324/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015325void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015326 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015327 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015328 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015329 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015330
Eric Christopher100c8332011-06-02 23:16:42 +000015331 // Only support length 1 constraints for now.
15332 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015333
Eric Christopher100c8332011-06-02 23:16:42 +000015334 char ConstraintLetter = Constraint[0];
15335 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015336 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015337 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015338 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015339 if (C->getZExtValue() <= 31) {
15340 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015341 break;
15342 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015343 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015344 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015345 case 'J':
15346 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015347 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015348 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15349 break;
15350 }
15351 }
15352 return;
15353 case 'K':
15354 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015355 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015356 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15357 break;
15358 }
15359 }
15360 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015361 case 'N':
15362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015363 if (C->getZExtValue() <= 255) {
15364 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015365 break;
15366 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015367 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015368 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015369 case 'e': {
15370 // 32-bit signed value
15371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015372 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15373 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015374 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015375 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015376 break;
15377 }
15378 // FIXME gcc accepts some relocatable values here too, but only in certain
15379 // memory models; it's complicated.
15380 }
15381 return;
15382 }
15383 case 'Z': {
15384 // 32-bit unsigned value
15385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015386 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15387 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015388 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15389 break;
15390 }
15391 }
15392 // FIXME gcc accepts some relocatable values here too, but only in certain
15393 // memory models; it's complicated.
15394 return;
15395 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015396 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015397 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015398 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015399 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015400 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015401 break;
15402 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015403
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015404 // In any sort of PIC mode addresses need to be computed at runtime by
15405 // adding in a register or some sort of table lookup. These can't
15406 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015407 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015408 return;
15409
Chris Lattnerdc43a882007-05-03 16:52:29 +000015410 // If we are in non-pic codegen mode, we allow the address of a global (with
15411 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015412 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015413 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015414
Chris Lattner49921962009-05-08 18:23:14 +000015415 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15416 while (1) {
15417 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15418 Offset += GA->getOffset();
15419 break;
15420 } else if (Op.getOpcode() == ISD::ADD) {
15421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15422 Offset += C->getZExtValue();
15423 Op = Op.getOperand(0);
15424 continue;
15425 }
15426 } else if (Op.getOpcode() == ISD::SUB) {
15427 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15428 Offset += -C->getZExtValue();
15429 Op = Op.getOperand(0);
15430 continue;
15431 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015432 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015433
Chris Lattner49921962009-05-08 18:23:14 +000015434 // Otherwise, this isn't something we can handle, reject it.
15435 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015436 }
Eric Christopherfd179292009-08-27 18:07:15 +000015437
Dan Gohman46510a72010-04-15 01:51:59 +000015438 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015439 // If we require an extra load to get this address, as in PIC mode, we
15440 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015441 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15442 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015443 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015444
Devang Patel0d881da2010-07-06 22:08:15 +000015445 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15446 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015447 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015448 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015449 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015450
Gabor Greifba36cb52008-08-28 21:40:38 +000015451 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015452 Ops.push_back(Result);
15453 return;
15454 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015455 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015456}
15457
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015458std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015459X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015460 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015461 // First, see if this is a constraint that directly corresponds to an LLVM
15462 // register class.
15463 if (Constraint.size() == 1) {
15464 // GCC Constraint Letters
15465 switch (Constraint[0]) {
15466 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015467 // TODO: Slight differences here in allocation order and leaving
15468 // RIP in the class. Do they matter any more here than they do
15469 // in the normal allocation?
15470 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15471 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015472 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015473 return std::make_pair(0U, X86::GR32RegisterClass);
15474 else if (VT == MVT::i16)
15475 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015476 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015477 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015478 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015479 return std::make_pair(0U, X86::GR64RegisterClass);
15480 break;
15481 }
15482 // 32-bit fallthrough
15483 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015484 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015485 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15486 else if (VT == MVT::i16)
15487 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015488 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015489 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15490 else if (VT == MVT::i64)
15491 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15492 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015493 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015494 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015495 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015496 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015497 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015498 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015499 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015500 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015501 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015502 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015503 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015504 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15505 if (VT == MVT::i16)
15506 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15507 if (VT == MVT::i32 || !Subtarget->is64Bit())
15508 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15509 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015510 case 'f': // FP Stack registers.
15511 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15512 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015513 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015514 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015515 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015516 return std::make_pair(0U, X86::RFP64RegisterClass);
15517 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015518 case 'y': // MMX_REGS if MMX allowed.
15519 if (!Subtarget->hasMMX()) break;
15520 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015521 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015522 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015523 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015524 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015525 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015526
Owen Anderson825b72b2009-08-11 20:47:22 +000015527 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015528 default: break;
15529 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015530 case MVT::f32:
15531 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015532 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015533 case MVT::f64:
15534 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015535 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015536 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015537 case MVT::v16i8:
15538 case MVT::v8i16:
15539 case MVT::v4i32:
15540 case MVT::v2i64:
15541 case MVT::v4f32:
15542 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015543 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015544 // AVX types.
15545 case MVT::v32i8:
15546 case MVT::v16i16:
15547 case MVT::v8i32:
15548 case MVT::v4i64:
15549 case MVT::v8f32:
15550 case MVT::v4f64:
15551 return std::make_pair(0U, X86::VR256RegisterClass);
15552
Chris Lattner0f65cad2007-04-09 05:49:22 +000015553 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015554 break;
15555 }
15556 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015557
Chris Lattnerf76d1802006-07-31 23:26:50 +000015558 // Use the default implementation in TargetLowering to convert the register
15559 // constraint into a member of a register class.
15560 std::pair<unsigned, const TargetRegisterClass*> Res;
15561 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015562
15563 // Not found as a standard register?
15564 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015565 // Map st(0) -> st(7) -> ST0
15566 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15567 tolower(Constraint[1]) == 's' &&
15568 tolower(Constraint[2]) == 't' &&
15569 Constraint[3] == '(' &&
15570 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15571 Constraint[5] == ')' &&
15572 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015573
Chris Lattner56d77c72009-09-13 22:41:48 +000015574 Res.first = X86::ST0+Constraint[4]-'0';
15575 Res.second = X86::RFP80RegisterClass;
15576 return Res;
15577 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015578
Chris Lattner56d77c72009-09-13 22:41:48 +000015579 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015580 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015581 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015582 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015583 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015584 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015585
15586 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015587 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015588 Res.first = X86::EFLAGS;
15589 Res.second = X86::CCRRegisterClass;
15590 return Res;
15591 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015592
Dale Johannesen330169f2008-11-13 21:52:36 +000015593 // 'A' means EAX + EDX.
15594 if (Constraint == "A") {
15595 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015596 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015597 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015598 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015599 return Res;
15600 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015601
Chris Lattnerf76d1802006-07-31 23:26:50 +000015602 // Otherwise, check to see if this is a register class of the wrong value
15603 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15604 // turn into {ax},{dx}.
15605 if (Res.second->hasType(VT))
15606 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015607
Chris Lattnerf76d1802006-07-31 23:26:50 +000015608 // All of the single-register GCC register classes map their values onto
15609 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15610 // really want an 8-bit or 32-bit register, map to the appropriate register
15611 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015612 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015613 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015614 unsigned DestReg = 0;
15615 switch (Res.first) {
15616 default: break;
15617 case X86::AX: DestReg = X86::AL; break;
15618 case X86::DX: DestReg = X86::DL; break;
15619 case X86::CX: DestReg = X86::CL; break;
15620 case X86::BX: DestReg = X86::BL; break;
15621 }
15622 if (DestReg) {
15623 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015624 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015625 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015626 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015627 unsigned DestReg = 0;
15628 switch (Res.first) {
15629 default: break;
15630 case X86::AX: DestReg = X86::EAX; break;
15631 case X86::DX: DestReg = X86::EDX; break;
15632 case X86::CX: DestReg = X86::ECX; break;
15633 case X86::BX: DestReg = X86::EBX; break;
15634 case X86::SI: DestReg = X86::ESI; break;
15635 case X86::DI: DestReg = X86::EDI; break;
15636 case X86::BP: DestReg = X86::EBP; break;
15637 case X86::SP: DestReg = X86::ESP; break;
15638 }
15639 if (DestReg) {
15640 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015641 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015642 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015643 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015644 unsigned DestReg = 0;
15645 switch (Res.first) {
15646 default: break;
15647 case X86::AX: DestReg = X86::RAX; break;
15648 case X86::DX: DestReg = X86::RDX; break;
15649 case X86::CX: DestReg = X86::RCX; break;
15650 case X86::BX: DestReg = X86::RBX; break;
15651 case X86::SI: DestReg = X86::RSI; break;
15652 case X86::DI: DestReg = X86::RDI; break;
15653 case X86::BP: DestReg = X86::RBP; break;
15654 case X86::SP: DestReg = X86::RSP; break;
15655 }
15656 if (DestReg) {
15657 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015658 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015659 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015660 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015661 } else if (Res.second == X86::FR32RegisterClass ||
15662 Res.second == X86::FR64RegisterClass ||
15663 Res.second == X86::VR128RegisterClass) {
15664 // Handle references to XMM physical registers that got mapped into the
15665 // wrong class. This can happen with constraints like {xmm0} where the
15666 // target independent register mapper will just pick the first match it can
15667 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015668 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015669 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015670 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015671 Res.second = X86::FR64RegisterClass;
15672 else if (X86::VR128RegisterClass->hasType(VT))
15673 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015674 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015675
Chris Lattnerf76d1802006-07-31 23:26:50 +000015676 return Res;
15677}