blob: 4f14a0e20b4a8e8b5155ceebb7bb8363b6947edd [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Chengbf010eb2012-04-10 01:51:00 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
Evan Chengbf010eb2012-04-10 01:51:00 +00001587 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001589 if (Copy->getOpcode() == ISD::CopyToReg) {
1590 // If the copy has a glue operand, we conservatively assume it isn't safe to
1591 // perform a tail call.
1592 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1593 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001594 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001595 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001596 return false;
1597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 if (UI->getOpcode() != X86ISD::RET_FLAG)
1602 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 HasRet = true;
1604 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605
Evan Chengbf010eb2012-04-10 01:51:00 +00001606 if (!HasRet)
1607 return false;
1608
1609 Chain = TCChain;
1610 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611}
1612
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613EVT
1614X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001615 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001617 // TODO: Is this also valid on 32-bit?
1618 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 ReturnMVT = MVT::i8;
1620 else
1621 ReturnMVT = MVT::i32;
1622
1623 EVT MinVT = getRegisterType(Context, ReturnMVT);
1624 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001625}
1626
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627/// LowerCallResult - Lower the result values of a call into the
1628/// appropriate copies out of appropriate physical registers.
1629///
1630SDValue
1631X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001632 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 const SmallVectorImpl<ISD::InputArg> &Ins,
1634 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001636
Chris Lattnere32bbf62007-02-28 07:09:55 +00001637 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001638 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001640 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1641 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001643
Chris Lattner3085e152007-02-25 08:59:22 +00001644 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001645 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001646 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001647 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001651 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001652 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 }
1654
Evan Cheng79fb3b42009-02-20 20:43:02 +00001655 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656
1657 // If this is a call to a function that returns an fp value on the floating
1658 // point stack, we must guarantee the the value is popped from the stack, so
1659 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001660 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001661 // instead.
1662 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1663 // If we prefer to use the value in xmm registers, copy it out as f80 and
1664 // use a truncate to move it from fp stack reg to xmm reg.
1665 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001666 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001667 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1668 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 Val = Chain.getValue(0);
1670
1671 // Round the f80 to the right size, which also moves it to the appropriate
1672 // xmm register.
1673 if (CopyVT != VA.getValVT())
1674 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1675 // This truncation won't change the value.
1676 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001677 } else {
1678 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1679 CopyVT, InFlag).getValue(1);
1680 Val = Chain.getValue(0);
1681 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001682 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001684 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001687}
1688
1689
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001693// StdCall calling convention seems to be standard for many Windows' API
1694// routines and around. It differs from C calling convention just a little:
1695// callee should clean up the stack, not caller. Symbols should be also
1696// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001697// For info on fast calling convention see Fast Calling Convention (tail call)
1698// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001701/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1703 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001709/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001710/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711static bool
1712ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1713 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001717}
1718
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1720/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721/// the specific parameter attribute. The copy will be passed as a byval
1722/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001723static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001724CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001725 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1726 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001727 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001728
Dale Johannesendd64c412009-02-04 00:33:20 +00001729 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001730 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001731 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001732}
1733
Chris Lattner29689432010-03-11 00:22:57 +00001734/// IsTailCallConvention - Return true if the calling convention is one that
1735/// supports tail call optimization.
1736static bool IsTailCallConvention(CallingConv::ID CC) {
1737 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1738}
1739
Evan Cheng485fafc2011-03-21 01:19:09 +00001740bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001741 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001742 return false;
1743
1744 CallSite CS(CI);
1745 CallingConv::ID CalleeCC = CS.getCallingConv();
1746 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1747 return false;
1748
1749 return true;
1750}
1751
Evan Cheng0c439eb2010-01-27 00:07:07 +00001752/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1753/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001754static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1755 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001756 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001757}
1758
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759SDValue
1760X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001761 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 const CCValAssign &VA,
1765 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001766 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001767 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001769 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1770 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001771 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001772 EVT ValVT;
1773
1774 // If value is passed by pointer we have address passed instead of the value
1775 // itself.
1776 if (VA.getLocInfo() == CCValAssign::Indirect)
1777 ValVT = VA.getLocVT();
1778 else
1779 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001780
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001781 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001782 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001783 // In case of tail call optimization mark all arguments mutable. Since they
1784 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001785 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001786 unsigned Bytes = Flags.getByValSize();
1787 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1788 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001789 return DAG.getFrameIndex(FI, getPointerTy());
1790 } else {
1791 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001792 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001793 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1794 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001795 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001796 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001797 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001798}
1799
Dan Gohman475871a2008-07-27 21:46:04 +00001800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001802 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 bool isVarArg,
1804 const SmallVectorImpl<ISD::InputArg> &Ins,
1805 DebugLoc dl,
1806 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals)
1808 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001809 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 const Function* Fn = MF.getFunction();
1813 if (Fn->hasExternalLinkage() &&
1814 Subtarget->isTargetCygMing() &&
1815 Fn->getName() == "main")
1816 FuncInfo->setForceFramePointer(true);
1817
Evan Cheng1bc78042006-04-26 01:20:17 +00001818 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001820 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001821 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Chris Lattner29689432010-03-11 00:22:57 +00001823 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1824 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner638402b2007-02-28 07:00:42 +00001826 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001828 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001830
1831 // Allocate shadow area for Win64
1832 if (IsWin64) {
1833 CCInfo.AllocateStack(32, 8);
1834 }
1835
Duncan Sands45907662010-10-31 13:21:44 +00001836 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
1842 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1843 // places.
1844 assert(VA.getValNo() != LastVal &&
1845 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001846 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001848
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001851 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1861 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001863 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001864 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 RC = X86::VR64RegisterClass;
1866 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001868
Devang Patel68e6bee2011-02-21 23:21:26 +00001869 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1873 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1874 // right size.
1875 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001876 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 DAG.getValueType(VA.getValVT()));
1878 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 // Handle MMX values passed in XMM regs.
1886 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001887 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1888 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 } else
1890 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001891 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 } else {
1893 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001895 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896
1897 // If value is passed via pointer - do a load.
1898 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001899 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001900 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001903 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001904
Dan Gohman61a92132008-04-21 23:59:07 +00001905 // The x86-64 ABI for returning structs by value requires that we copy
1906 // the sret argument into %rax for the return. Save the argument into
1907 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001908 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001909 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1910 unsigned Reg = FuncInfo->getSRetReturnReg();
1911 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001913 FuncInfo->setSRetReturnReg(Reg);
1914 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001917 }
1918
Chris Lattnerf39f7712007-02-28 05:46:49 +00001919 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001920 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 if (FuncIsMadeTailCallSafe(CallConv,
1922 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001923 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001924
Evan Cheng1bc78042006-04-26 01:20:17 +00001925 // If the function takes variable number of arguments, make a frame index for
1926 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001927 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001928 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1929 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001930 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 }
1932 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1934
1935 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1944 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1945 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001946 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 // The XMM registers which might contain var arg parameters are shadowed
1951 // in their paired GPR. So we only need to save the GPR to their home
1952 // slots.
1953 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 } else {
1956 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1957 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958
Chad Rosier30450e82011-12-22 22:35:21 +00001959 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1960 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961 }
1962 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1963 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964
Devang Patel578efa92009-06-05 21:57:13 +00001965 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1969 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001972 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001973 // Kernel mode asks for SSE to be disabled, so don't push them
1974 // on the stack.
1975 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001976
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001979 // Get to the caller-allocated home save location. Add 8 to account
1980 // for the return address.
1981 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001983 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001984 // Fixup to set vararg frame on shadow area (4 x i64).
1985 if (NumIntRegs < 4)
1986 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001987 } else {
1988 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001989 // registers, then we must store them to their spots on the stack so
1990 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1992 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1993 FuncInfo->setRegSaveFrameIndex(
1994 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001996 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002000 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2001 getPointerTy());
2002 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002003 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2005 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002006 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002010 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002011 MachinePointerInfo::getFixedStack(
2012 FuncInfo->getRegSaveFrameIndex(), Offset),
2013 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002017
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2019 // Now store the XMM (fp + vector) parameter registers.
2020 SmallVector<SDValue, 11> SaveXMMOps;
2021 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2025 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002026
Dan Gohman1e93df62010-04-17 14:41:14 +00002027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getRegSaveFrameIndex()));
2029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002031
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002033 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002034 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2036 SaveXMMOps.push_back(Val);
2037 }
2038 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2039 MVT::Other,
2040 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002042
2043 if (!MemOps.empty())
2044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2045 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002050 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2051 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002055 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002056 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2057 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002059 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002062 // RegSaveFrameIndex is X86-64 only.
2063 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002064 if (CallConv == CallingConv::X86_FastCall ||
2065 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 // fastcc functions can't have varargs.
2067 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 }
Evan Cheng25caf632006-05-23 21:06:34 +00002069
Rafael Espindola76927d752011-08-30 19:39:58 +00002070 FuncInfo->setArgumentStackSize(StackSize);
2071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002073}
2074
Dan Gohman475871a2008-07-27 21:46:04 +00002075SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002076X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2077 SDValue StackPtr, SDValue Arg,
2078 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002079 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002081 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002084 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002086
2087 return DAG.getStore(Chain, dl, Arg, PtrOff,
2088 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002089 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002090}
2091
Bill Wendling64e87322009-01-16 19:25:27 +00002092/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002094SDValue
2095X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002096 SDValue &OutRetAddr, SDValue Chain,
2097 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002102
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002104 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002105 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002106 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107}
2108
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002109/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002111static SDValue
2112EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002114 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 // Store the return address to the appropriate stack slot.
2116 if (!FPDiff) return Chain;
2117 // Calculate the new stack slot for the return address.
2118 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002120 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002123 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002124 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002125 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002126 return Chain;
2127}
2128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002130X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002131 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002132 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::InputArg> &Ins,
2136 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MachineFunction &MF = DAG.getMachineFunction();
2139 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002140 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002141 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002143 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144
Nick Lewycky22de16d2012-01-19 00:34:10 +00002145 if (MF.getTarget().Options.DisableTailCalls)
2146 isTailCall = false;
2147
Evan Cheng5f941932010-02-05 02:21:12 +00002148 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002149 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002152 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002153
2154 // Sibcalls are automatically detected tailcalls which do not require
2155 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002156 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002157 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002158
2159 if (isTailCall)
2160 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002161 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002162
Chris Lattner29689432010-03-11 00:22:57 +00002163 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2164 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165
Chris Lattner638402b2007-02-28 07:00:42 +00002166 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002168 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002170
2171 // Allocate shadow area for Win64
2172 if (IsWin64) {
2173 CCInfo.AllocateStack(32, 8);
2174 }
2175
Duncan Sands45907662010-10-31 13:21:44 +00002176 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Chris Lattner423c5f42007-02-28 05:31:48 +00002178 // Get a count of how many bytes are to be pushed on the stack.
2179 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002181 // This is a sibcall. The memory operands are available in caller's
2182 // own caller's stack.
2183 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002184 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2185 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2193 FPDiff = NumBytesCallerPushed - NumBytes;
2194
2195 // Set the delta of movement of the returnaddr stackslot.
2196 // But only set if delta is greater than previous delta.
2197 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2198 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2199 }
2200
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (!IsSibcall)
2202 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002205 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002206 if (isTailCall && FPDiff)
2207 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2208 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002209
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2211 SmallVector<SDValue, 8> MemOpChains;
2212 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002213
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 // Walk the register/memloc assignments, inserting copies/loads. In the case
2215 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2217 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002219 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002221 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 // Promote the value if needed.
2224 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 case CCValAssign::Full: break;
2227 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
2230 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2235 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2238 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002239 } else
2240 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2241 break;
2242 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002245 case CCValAssign::Indirect: {
2246 // Store the argument.
2247 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002248 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002249 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002251 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Arg = SpillSlot;
2253 break;
2254 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002256
Chris Lattner423c5f42007-02-28 05:31:48 +00002257 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2259 if (isVarArg && IsWin64) {
2260 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2261 // shadow reg if callee is a varargs function.
2262 unsigned ShadowReg = 0;
2263 switch (VA.getLocReg()) {
2264 case X86::XMM0: ShadowReg = X86::RCX; break;
2265 case X86::XMM1: ShadowReg = X86::RDX; break;
2266 case X86::XMM2: ShadowReg = X86::R8; break;
2267 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002268 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002269 if (ShadowReg)
2270 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002272 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002273 assert(VA.isMemLoc());
2274 if (StackPtr.getNode() == 0)
2275 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2277 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Evan Cheng32fe1032006-05-25 00:59:30 +00002281 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002283 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002284
Evan Cheng347d5f72006-04-28 21:29:37 +00002285 // Build a sequence of copy-to-reg nodes chained together with token chain
2286 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 // Tail call byval lowering might overwrite argument registers so in case of
2289 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002292 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002293 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 InFlag = Chain.getValue(1);
2295 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002296
Chris Lattner88e1fd52009-07-09 04:24:46 +00002297 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2299 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2302 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002303 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 InFlag);
2305 InFlag = Chain.getValue(1);
2306 } else {
2307 // If we are tail calling and generating PIC/GOT style code load the
2308 // address of the callee into ECX. The value in ecx is used as target of
2309 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2310 // for tail calls on PIC/GOT architectures. Normally we would just put the
2311 // address of GOT into ebx and then call target@PLT. But for tail calls
2312 // ebx would be restored (since ebx is callee saved) before jumping to the
2313 // target@PLT.
2314
2315 // Note: The actual moving to ECX is done further down.
2316 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2317 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2318 !G->getGlobal()->hasProtectedVisibility())
2319 Callee = LowerGlobalAddress(Callee, DAG);
2320 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002321 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002322 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002323 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002324
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002325 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 // From AMD64 ABI document:
2327 // For calls that may call functions that use varargs or stdargs
2328 // (prototype-less calls or calls to functions containing ellipsis (...) in
2329 // the declaration) %al is used as hidden argument to specify the number
2330 // of SSE registers used. The contents of %al do not need to match exactly
2331 // the number of registers, but must be an ubound on the number of SSE
2332 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002333
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002335 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2337 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2338 };
2339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002340 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002341 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Dale Johannesendd64c412009-02-04 00:33:20 +00002343 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 InFlag = Chain.getValue(1);
2346 }
2347
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002348
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002349 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002350 if (isTailCall) {
2351 // Force all the incoming stack arguments to be loaded from the stack
2352 // before any new outgoing arguments are stored to the stack, because the
2353 // outgoing stack slots may alias the incoming argument stack slots, and
2354 // the alias isn't otherwise explicit. This is slightly more conservative
2355 // than necessary, because it means that each store effectively depends
2356 // on every argument instead of just those arguments it would clobber.
2357 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SmallVector<SDValue, 8> MemOpChains2;
2360 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002362 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002363 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002364 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2367 if (VA.isRegLoc())
2368 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002369 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002370 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002372 // Create frame index.
2373 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002374 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002375 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002377
Duncan Sands276dcbd2008-03-21 09:14:45 +00002378 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002381 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002382 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002383 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002384 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002385
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2387 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002390 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002391 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002393 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002394 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397 }
2398
2399 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002401 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002402
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 // Copy arguments to their registers.
2404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002406 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 InFlag = Chain.getValue(1);
2408 }
Dan Gohman475871a2008-07-27 21:46:04 +00002409 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002410
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002412 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002413 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 }
2415
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002416 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2417 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2418 // In the 64-bit large code model, we have to make all calls
2419 // through a register, since the call instruction's 32-bit
2420 // pc-relative offset may not be large enough to hold the whole
2421 // address.
2422 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002423 // If the callee is a GlobalAddress node (quite common, every direct call
2424 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2425 // it.
2426
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002427 // We should use extra load for direct calls to dllimported functions in
2428 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002429 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002430 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002432 bool ExtraLoad = false;
2433 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2436 // external symbols most go through the PLT in PIC mode. If the symbol
2437 // has hidden or protected visibility, or if it is static or local, then
2438 // we don't need to use the PLT - we can directly call it.
2439 if (Subtarget->isTargetELF() &&
2440 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002442 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002443 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002444 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002445 (!Subtarget->getTargetTriple().isMacOSX() ||
2446 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002447 // PC-relative references to external symbols should go through $stub,
2448 // unless we're building with the leopard linker or later, which
2449 // automatically synthesizes these stubs.
2450 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002451 } else if (Subtarget->isPICStyleRIPRel() &&
2452 isa<Function>(GV) &&
2453 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2454 // If the function is marked as non-lazy, generate an indirect call
2455 // which loads from the GOT directly. This avoids runtime overhead
2456 // at the cost of eager binding (and one extra byte of encoding).
2457 OpFlags = X86II::MO_GOTPCREL;
2458 WrapperKind = X86ISD::WrapperRIP;
2459 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002461
Devang Patel0d881da2010-07-06 22:08:15 +00002462 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002464
2465 // Add a wrapper if needed.
2466 if (WrapperKind != ISD::DELETED_NODE)
2467 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2468 // Add extra indirection if needed.
2469 if (ExtraLoad)
2470 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2471 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002472 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 }
Bill Wendling056292f2008-09-16 21:48:12 +00002474 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 unsigned char OpFlags = 0;
2476
Evan Cheng1bf891a2010-12-01 22:59:46 +00002477 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2478 // external symbols should go through the PLT.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2481 OpFlags = X86II::MO_PLT;
2482 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002483 (!Subtarget->getTargetTriple().isMacOSX() ||
2484 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002485 // PC-relative references to external symbols should go through $stub,
2486 // unless we're building with the leopard linker or later, which
2487 // automatically synthesizes these stubs.
2488 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002489 }
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Chris Lattner48a7d022009-07-09 05:02:21 +00002491 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2492 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002493 }
2494
Chris Lattnerd96d0722007-02-25 06:40:16 +00002495 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002497 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002498
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2501 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002505 Ops.push_back(Chain);
2506 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002507
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002510
Gordon Henriksen86737662008-01-05 16:56:59 +00002511 // Add argument registers to the end of the list so that they are known live
2512 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2514 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2515 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Evan Cheng586ccac2008-03-18 23:36:35 +00002517 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002519 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2520
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002521 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002522 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002524
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002525 // Add a register mask operand representing the call-preserved registers.
2526 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2527 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2528 assert(Mask && "Missing call preserved mask for calling convention");
2529 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002530
Gabor Greifba36cb52008-08-28 21:40:38 +00002531 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002532 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002535 // We used to do:
2536 //// If this is the first return lowered for this function, add the regs
2537 //// to the liveout set for the function.
2538 // This isn't right, although it's probably harmless on x86; liveouts
2539 // should be computed from returns not tail calls. Consider a void
2540 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return DAG.getNode(X86ISD::TC_RETURN, dl,
2542 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 }
2544
Dale Johannesenace16102009-02-03 19:33:06 +00002545 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002547
Chris Lattner2d297092006-05-23 18:50:38 +00002548 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002550 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2551 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002553 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2554 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002555 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002556 // pops the hidden struct pointer, so we have to push it back.
2557 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002558 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002562
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002564 if (!IsSibcall) {
2565 Chain = DAG.getCALLSEQ_END(Chain,
2566 DAG.getIntPtrConstant(NumBytes, true),
2567 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2568 true),
2569 InFlag);
2570 InFlag = Chain.getValue(1);
2571 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002572
Chris Lattner3085e152007-02-25 08:59:22 +00002573 // Handle result values, copying them out of physregs into vregs that we
2574 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2576 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002577}
2578
Evan Cheng25ab6902006-09-08 06:48:29 +00002579
2580//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// Fast Calling Convention (tail call) implementation
2582//===----------------------------------------------------------------------===//
2583
2584// Like std call, callee cleans arguments, convention except that ECX is
2585// reserved for storing the tail called function address. Only 2 registers are
2586// free for argument passing (inreg). Tail call optimization is performed
2587// provided:
2588// * tailcallopt is enabled
2589// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002590// On X86_64 architecture with GOT-style position independent code only local
2591// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002592// To keep the stack aligned according to platform abi the function
2593// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2594// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// If a tail called function callee has more arguments than the caller the
2596// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002597// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// original REtADDR, but before the saved framepointer or the spilled registers
2599// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2600// stack layout:
2601// arg1
2602// arg2
2603// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002604// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// move area ]
2606// (possible EBP)
2607// ESI
2608// EDI
2609// local1 ..
2610
2611/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2612/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002613unsigned
2614X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2615 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 MachineFunction &MF = DAG.getMachineFunction();
2617 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002618 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002620 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002622 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2624 // Number smaller than 12 so just add the difference.
2625 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2626 } else {
2627 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002628 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002632}
2633
Evan Cheng5f941932010-02-05 02:21:12 +00002634/// MatchingStackOffset - Return true if the given stack call argument is
2635/// already available in the same position (relatively) of the caller's
2636/// incoming argument stack.
2637static
2638bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2639 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2640 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002641 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2642 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (Arg.getOpcode() == ISD::CopyFromReg) {
2644 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002645 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002646 return false;
2647 MachineInstr *Def = MRI->getVRegDef(VR);
2648 if (!Def)
2649 return false;
2650 if (!Flags.isByVal()) {
2651 if (!TII->isLoadFromStackSlot(Def, FI))
2652 return false;
2653 } else {
2654 unsigned Opcode = Def->getOpcode();
2655 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2656 Def->getOperand(1).isFI()) {
2657 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002659 } else
2660 return false;
2661 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2663 if (Flags.isByVal())
2664 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002665 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 // define @foo(%struct.X* %A) {
2667 // tail call @bar(%struct.X* byval %A)
2668 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002669 return false;
2670 SDValue Ptr = Ld->getBasePtr();
2671 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2672 if (!FINode)
2673 return false;
2674 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002675 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002676 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002677 FI = FINode->getIndex();
2678 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 } else
2680 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002681
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002683 if (!MFI->isFixedObjectIndex(FI))
2684 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002686}
2687
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2689/// for tail call optimization. Targets which want to do tail call
2690/// optimization should implement this function.
2691bool
2692X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002693 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002695 bool isCalleeStructRet,
2696 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002697 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002698 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002699 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002701 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002702 CalleeCC != CallingConv::C)
2703 return false;
2704
Evan Cheng7096ae42010-01-29 06:45:59 +00002705 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002706 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002707 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002708 CallingConv::ID CallerCC = CallerF->getCallingConv();
2709 bool CCMatch = CallerCC == CalleeCC;
2710
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002711 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002712 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002713 return true;
2714 return false;
2715 }
2716
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002717 // Look for obvious safe cases to perform tail call optimization that do not
2718 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002719
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2721 // emit a special epilogue.
2722 if (RegInfo->needsStackRealignment(MF))
2723 return false;
2724
Evan Chenga375d472010-03-15 18:54:48 +00002725 // Also avoid sibcall optimization if either caller or callee uses struct
2726 // return semantics.
2727 if (isCalleeStructRet || isCallerStructRet)
2728 return false;
2729
Chad Rosier2416da32011-06-24 21:15:36 +00002730 // An stdcall caller is expected to clean up its arguments; the callee
2731 // isn't going to do that.
2732 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002736 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002737 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002738
2739 // Optimizing for varargs on Win64 is unlikely to be safe without
2740 // additional testing.
2741 if (Subtarget->isTargetWin64())
2742 return false;
2743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002745 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2746 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002747
Chad Rosier871f6642011-05-18 19:59:50 +00002748 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2750 if (!ArgLocs[i].isRegLoc())
2751 return false;
2752 }
2753
Chad Rosier30450e82011-12-22 22:35:21 +00002754 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2755 // stack. Therefore, if it's not used by the call it is not safe to optimize
2756 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002757 bool Unused = false;
2758 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2759 if (!Ins[i].Used) {
2760 Unused = true;
2761 break;
2762 }
2763 }
2764 if (Unused) {
2765 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002768 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002769 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002770 CCValAssign &VA = RVLocs[i];
2771 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2772 return false;
2773 }
2774 }
2775
Evan Cheng13617962010-04-30 01:12:32 +00002776 // If the calling conventions do not match, then we'd better make sure the
2777 // results are returned in the same way as what the caller expects.
2778 if (!CCMatch) {
2779 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2781 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002782 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2783
2784 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2786 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002787 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2788
2789 if (RVLocs1.size() != RVLocs2.size())
2790 return false;
2791 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2792 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2793 return false;
2794 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2795 return false;
2796 if (RVLocs1[i].isRegLoc()) {
2797 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2798 return false;
2799 } else {
2800 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2801 return false;
2802 }
2803 }
2804 }
2805
Evan Chenga6bff982010-01-30 01:22:00 +00002806 // If the callee takes no arguments then go on to check the results of the
2807 // call.
2808 if (!Outs.empty()) {
2809 // Check if stack adjustment is needed. For now, do not do this if any
2810 // argument is passed on the stack.
2811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002812 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2813 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002814
2815 // Allocate shadow area for Win64
2816 if (Subtarget->isTargetWin64()) {
2817 CCInfo.AllocateStack(32, 8);
2818 }
2819
Duncan Sands45907662010-10-31 13:21:44 +00002820 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002821 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002822 MachineFunction &MF = DAG.getMachineFunction();
2823 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2824 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002825
2826 // Check if the arguments are already laid out in the right way as
2827 // the caller's fixed stack objects.
2828 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002829 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2830 const X86InstrInfo *TII =
2831 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002832 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2833 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002835 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002836 if (VA.getLocInfo() == CCValAssign::Indirect)
2837 return false;
2838 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002839 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2840 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002841 return false;
2842 }
2843 }
2844 }
Evan Cheng9c044672010-05-29 01:35:22 +00002845
2846 // If the tailcall address may be in a register, then make sure it's
2847 // possible to register allocate for it. In 32-bit, the call address can
2848 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002849 // callee-saved registers are restored. These happen to be the same
2850 // registers used to pass 'inreg' arguments so watch out for those.
2851 if (!Subtarget->is64Bit() &&
2852 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002853 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002854 unsigned NumInRegs = 0;
2855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2856 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002857 if (!VA.isRegLoc())
2858 continue;
2859 unsigned Reg = VA.getLocReg();
2860 switch (Reg) {
2861 default: break;
2862 case X86::EAX: case X86::EDX: case X86::ECX:
2863 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002864 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002865 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002866 }
2867 }
2868 }
Evan Chenga6bff982010-01-30 01:22:00 +00002869 }
Evan Chengb1712452010-01-27 06:25:16 +00002870
Evan Cheng86809cc2010-02-03 03:28:02 +00002871 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002872}
2873
Dan Gohman3df24e62008-09-03 23:12:08 +00002874FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002875X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2876 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002877}
2878
2879
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002880//===----------------------------------------------------------------------===//
2881// Other Lowering Hooks
2882//===----------------------------------------------------------------------===//
2883
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002884static bool MayFoldLoad(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2886}
2887
2888static bool MayFoldIntoStore(SDValue Op) {
2889 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2890}
2891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892static bool isTargetShuffle(unsigned Opcode) {
2893 switch(Opcode) {
2894 default: return false;
2895 case X86ISD::PSHUFD:
2896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002898 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002899 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002901 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002902 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002903 case X86ISD::MOVLPS:
2904 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002905 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002906 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002907 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 case X86ISD::MOVSS:
2909 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002910 case X86ISD::UNPCKL:
2911 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002912 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002913 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914 return true;
2915 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916}
2917
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002919 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 switch(Opc) {
2921 default: llvm_unreachable("Unknown x86 shuffle node");
2922 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002923 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002924 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925 return DAG.getNode(Opc, dl, VT, V1);
2926 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927}
2928
2929static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002930 SDValue V1, unsigned TargetMask,
2931 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 switch(Opc) {
2933 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002934 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935 case X86ISD::PSHUFHW:
2936 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002937 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2939 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002940}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002941
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002943 SDValue V1, SDValue V2, unsigned TargetMask,
2944 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002947 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002948 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002949 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 return DAG.getNode(Opc, dl, VT, V1, V2,
2951 DAG.getConstant(TargetMask, MVT::i8));
2952 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002953}
2954
2955static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2956 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2957 switch(Opc) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
2959 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002960 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002961 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002962 case X86ISD::MOVLPS:
2963 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002964 case X86ISD::MOVSS:
2965 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002966 case X86ISD::UNPCKL:
2967 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968 return DAG.getNode(Opc, dl, VT, V1, V2);
2969 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970}
2971
Dan Gohmand858e902010-04-17 15:26:15 +00002972SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002973 MachineFunction &MF = DAG.getMachineFunction();
2974 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2975 int ReturnAddrIndex = FuncInfo->getRAIndex();
2976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002977 if (ReturnAddrIndex == 0) {
2978 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002979 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002980 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002981 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002982 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002983 }
2984
Evan Cheng25ab6902006-09-08 06:48:29 +00002985 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002986}
2987
2988
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002989bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2990 bool hasSymbolicDisplacement) {
2991 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002992 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002993 return false;
2994
2995 // If we don't have a symbolic displacement - we don't have any extra
2996 // restrictions.
2997 if (!hasSymbolicDisplacement)
2998 return true;
2999
3000 // FIXME: Some tweaks might be needed for medium code model.
3001 if (M != CodeModel::Small && M != CodeModel::Kernel)
3002 return false;
3003
3004 // For small code model we assume that latest object is 16MB before end of 31
3005 // bits boundary. We may also accept pretty large negative constants knowing
3006 // that all objects are in the positive half of address space.
3007 if (M == CodeModel::Small && Offset < 16*1024*1024)
3008 return true;
3009
3010 // For kernel code model we know that all object resist in the negative half
3011 // of 32bits address space. We may not accept negative offsets, since they may
3012 // be just off and we may accept pretty large positive ones.
3013 if (M == CodeModel::Kernel && Offset > 0)
3014 return true;
3015
3016 return false;
3017}
3018
Evan Chengef41ff62011-06-23 17:54:54 +00003019/// isCalleePop - Determines whether the callee is required to pop its
3020/// own arguments. Callee pop is necessary to support tail calls.
3021bool X86::isCalleePop(CallingConv::ID CallingConv,
3022 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3023 if (IsVarArg)
3024 return false;
3025
3026 switch (CallingConv) {
3027 default:
3028 return false;
3029 case CallingConv::X86_StdCall:
3030 return !is64Bit;
3031 case CallingConv::X86_FastCall:
3032 return !is64Bit;
3033 case CallingConv::X86_ThisCall:
3034 return !is64Bit;
3035 case CallingConv::Fast:
3036 return TailCallOpt;
3037 case CallingConv::GHC:
3038 return TailCallOpt;
3039 }
3040}
3041
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003042/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3043/// specific condition code, returning the condition code and the LHS/RHS of the
3044/// comparison to make.
3045static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3046 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003047 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003048 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3049 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3050 // X > -1 -> X == 0, jump !sign.
3051 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003052 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3054 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003056 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003057 // X < 1 -> X <= 0
3058 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003060 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003061 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003062
Evan Chengd9558e02006-01-06 00:43:03 +00003063 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003064 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 case ISD::SETEQ: return X86::COND_E;
3066 case ISD::SETGT: return X86::COND_G;
3067 case ISD::SETGE: return X86::COND_GE;
3068 case ISD::SETLT: return X86::COND_L;
3069 case ISD::SETLE: return X86::COND_LE;
3070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETULT: return X86::COND_B;
3072 case ISD::SETUGT: return X86::COND_A;
3073 case ISD::SETULE: return X86::COND_BE;
3074 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003075 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003077
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003081 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3082 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3084 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003085 }
3086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 switch (SetCCOpcode) {
3088 default: break;
3089 case ISD::SETOLT:
3090 case ISD::SETOLE:
3091 case ISD::SETUGT:
3092 case ISD::SETUGE:
3093 std::swap(LHS, RHS);
3094 break;
3095 }
3096
3097 // On a floating point condition, the flags are set as follows:
3098 // ZF PF CF op
3099 // 0 | 0 | 0 | X > Y
3100 // 0 | 0 | 1 | X < Y
3101 // 1 | 0 | 0 | X == Y
3102 // 1 | 1 | 1 | unordered
3103 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003104 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETOLT: // flipped
3108 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETOLE: // flipped
3111 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETUGT: // flipped
3114 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETUGE: // flipped
3117 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETNE: return X86::COND_NE;
3121 case ISD::SETUO: return X86::COND_P;
3122 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003123 case ISD::SETOEQ:
3124 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 }
Evan Chengd9558e02006-01-06 00:43:03 +00003126}
3127
Evan Cheng4a460802006-01-11 00:33:36 +00003128/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3129/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003130/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003131static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003132 switch (X86CC) {
3133 default:
3134 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003135 case X86::COND_B:
3136 case X86::COND_BE:
3137 case X86::COND_E:
3138 case X86::COND_P:
3139 case X86::COND_A:
3140 case X86::COND_AE:
3141 case X86::COND_NE:
3142 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003143 return true;
3144 }
3145}
3146
Evan Chengeb2f9692009-10-27 19:56:55 +00003147/// isFPImmLegal - Returns true if the target can instruction select the
3148/// specified FP immediate natively. If false, the legalizer will
3149/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003150bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003151 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3152 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3153 return true;
3154 }
3155 return false;
3156}
3157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3159/// the specified range (L, H].
3160static bool isUndefOrInRange(int Val, int Low, int Hi) {
3161 return (Val < 0) || (Val >= Low && Val < Hi);
3162}
3163
3164/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3165/// specified value.
3166static bool isUndefOrEqual(int Val, int CmpVal) {
3167 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003170}
3171
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003172/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3173/// from position Pos and ending in Pos+Size, falls within the specified
3174/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003176 int Pos, int Size, int Low) {
3177 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3178 if (!isUndefOrEqual(Mask[i], Low))
3179 return false;
3180 return true;
3181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3184/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3185/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003186static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003187 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 2 && Mask[1] < 2);
3191 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3195/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003201 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003205 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return true;
3210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003214static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003219 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003223 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003228}
3229
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003232static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3233 const X86Subtarget *Subtarget) {
3234 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3235 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 unsigned NumElts = VT.getVectorNumElements();
3239 unsigned NumLanes = VT.getSizeInBits()/128;
3240 unsigned NumLaneElts = NumElts/NumLanes;
3241
3242 // Do not handle 64-bit element shuffles with palignr.
3243 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Craig Topper0e2037b2012-01-20 05:53:00 +00003246 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3247 unsigned i;
3248 for (i = 0; i != NumLaneElts; ++i) {
3249 if (Mask[i+l] >= 0)
3250 break;
3251 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Lane is all undef, go to next lane
3254 if (i == NumLaneElts)
3255 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003256
Craig Topper0e2037b2012-01-20 05:53:00 +00003257 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 // Make sure its in this lane in one of the sources
3260 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3261 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003262 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003263
3264 // If not lane 0, then we must match lane 0
3265 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3266 return false;
3267
3268 // Correct second source to be contiguous with first source
3269 if (Start >= (int)NumElts)
3270 Start -= NumElts - NumLaneElts;
3271
3272 // Make sure we're shifting in the right direction.
3273 if (Start <= (int)(i+l))
3274 return false;
3275
3276 Start -= i;
3277
3278 // Check the rest of the elements to see if they are consecutive.
3279 for (++i; i != NumLaneElts; ++i) {
3280 int Idx = Mask[i+l];
3281
3282 // Make sure its in this lane
3283 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3285 return false;
3286
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3289 return false;
3290
3291 if (Idx >= (int)NumElts)
3292 Idx -= NumElts - NumLaneElts;
3293
3294 if (!isUndefOrEqual(Idx, Start+i))
3295 return false;
3296
3297 }
Nate Begemana09008b2009-10-19 02:17:23 +00003298 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003299
Nate Begemana09008b2009-10-19 02:17:23 +00003300 return true;
3301}
3302
Craig Topper1a7700a2012-01-19 08:19:12 +00003303/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3304/// the two vector operands have swapped position.
3305static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3306 unsigned NumElems) {
3307 for (unsigned i = 0; i != NumElems; ++i) {
3308 int idx = Mask[i];
3309 if (idx < 0)
3310 continue;
3311 else if (idx < (int)NumElems)
3312 Mask[i] = idx + NumElems;
3313 else
3314 Mask[i] = idx - NumElems;
3315 }
3316}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317
Craig Topper1a7700a2012-01-19 08:19:12 +00003318/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3319/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3320/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3321/// reverse of what x86 shuffles want.
3322static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3323 bool Commuted = false) {
3324 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 return false;
3326
Craig Topper1a7700a2012-01-19 08:19:12 +00003327 unsigned NumElems = VT.getVectorNumElements();
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElems = NumElems/NumLanes;
3330
3331 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003353 unsigned HalfLaneElems = NumLaneElems/2;
3354 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3355 for (unsigned i = 0; i != NumLaneElems; ++i) {
3356 int Idx = Mask[i+l];
3357 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3358 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3359 return false;
3360 // For VSHUFPSY, the mask of the second half must be the same as the
3361 // first but with the appropriate offsets. This works in the same way as
3362 // VPERMILPS works with masks.
3363 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3364 continue;
3365 if (!isUndefOrEqual(Idx, Mask[i]+l))
3366 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003367 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368 }
3369
3370 return true;
3371}
3372
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003373/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3374/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003375static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003376 unsigned NumElems = VT.getVectorNumElements();
3377
3378 if (VT.getSizeInBits() != 128)
3379 return false;
3380
3381 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003382 return false;
3383
Evan Cheng2064a2b2006-03-28 06:50:32 +00003384 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003385 return isUndefOrEqual(Mask[0], 6) &&
3386 isUndefOrEqual(Mask[1], 7) &&
3387 isUndefOrEqual(Mask[2], 2) &&
3388 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003389}
3390
Nate Begeman0b10b912009-11-07 23:17:15 +00003391/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3392/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3393/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003394static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003395 unsigned NumElems = VT.getVectorNumElements();
3396
3397 if (VT.getSizeInBits() != 128)
3398 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003399
Nate Begeman0b10b912009-11-07 23:17:15 +00003400 if (NumElems != 4)
3401 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003402
Craig Topperdd637ae2012-02-19 05:41:45 +00003403 return isUndefOrEqual(Mask[0], 2) &&
3404 isUndefOrEqual(Mask[1], 3) &&
3405 isUndefOrEqual(Mask[2], 2) &&
3406 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003407}
3408
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3410/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003411static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003412 if (VT.getSizeInBits() != 128)
3413 return false;
3414
Craig Topperdd637ae2012-02-19 05:41:45 +00003415 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417 if (NumElems != 2 && NumElems != 4)
3418 return false;
3419
Craig Topperdd637ae2012-02-19 05:41:45 +00003420 for (unsigned i = 0; i != NumElems/2; ++i)
3421 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003422 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003423
Craig Topperdd637ae2012-02-19 05:41:45 +00003424 for (unsigned i = NumElems/2; i != NumElems; ++i)
3425 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003426 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
3428 return true;
3429}
3430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3432/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003433static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3434 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
David Greenea20244d2011-03-02 17:23:43 +00003436 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438 return false;
3439
Craig Topperdd637ae2012-02-19 05:41:45 +00003440 for (unsigned i = 0; i != NumElems/2; ++i)
3441 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 for (unsigned i = 0; i != NumElems/2; ++i)
3445 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003446 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
3448 return true;
3449}
3450
Evan Cheng0038e592006-03-28 00:39:58 +00003451/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3452/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003453static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003454 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003455 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003456
3457 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3458 "Unsupported vector type for unpckh");
3459
Craig Topper6347e862011-11-21 06:57:39 +00003460 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003461 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003462 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003463
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003464 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3465 // independently on 128-bit lanes.
3466 unsigned NumLanes = VT.getSizeInBits()/128;
3467 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003468
Craig Topper94438ba2011-12-16 08:06:31 +00003469 for (unsigned l = 0; l != NumLanes; ++l) {
3470 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3471 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003472 i += 2, ++j) {
3473 int BitI = Mask[i];
3474 int BitI1 = Mask[i+1];
3475 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003476 return false;
David Greenea20244d2011-03-02 17:23:43 +00003477 if (V2IsSplat) {
3478 if (!isUndefOrEqual(BitI1, NumElts))
3479 return false;
3480 } else {
3481 if (!isUndefOrEqual(BitI1, j + NumElts))
3482 return false;
3483 }
Evan Cheng39623da2006-04-20 08:58:49 +00003484 }
Evan Cheng0038e592006-03-28 00:39:58 +00003485 }
David Greenea20244d2011-03-02 17:23:43 +00003486
Evan Cheng0038e592006-03-28 00:39:58 +00003487 return true;
3488}
3489
Evan Cheng4fcb9222006-03-28 02:43:26 +00003490/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003492static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003493 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003494 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495
3496 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3497 "Unsupported vector type for unpckh");
3498
Craig Topper6347e862011-11-21 06:57:39 +00003499 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003500 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003501 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003502
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3504 // independently on 128-bit lanes.
3505 unsigned NumLanes = VT.getSizeInBits()/128;
3506 unsigned NumLaneElts = NumElts/NumLanes;
3507
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003509 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3510 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511 int BitI = Mask[i];
3512 int BitI1 = Mask[i+1];
3513 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003514 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003515 if (V2IsSplat) {
3516 if (isUndefOrEqual(BitI1, NumElts))
3517 return false;
3518 } else {
3519 if (!isUndefOrEqual(BitI1, j+NumElts))
3520 return false;
3521 }
Evan Cheng39623da2006-04-20 08:58:49 +00003522 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003523 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003524 return true;
3525}
3526
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003527/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3528/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3529/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003530static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003531 bool HasAVX2) {
3532 unsigned NumElts = VT.getVectorNumElements();
3533
3534 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3535 "Unsupported vector type for unpckh");
3536
3537 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3538 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003539 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003540
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003541 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3542 // FIXME: Need a better way to get rid of this, there's no latency difference
3543 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3544 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003545 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003546 return false;
3547
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003552
Craig Topper94438ba2011-12-16 08:06:31 +00003553 for (unsigned l = 0; l != NumLanes; ++l) {
3554 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3555 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003556 i += 2, ++j) {
3557 int BitI = Mask[i];
3558 int BitI1 = Mask[i+1];
3559
3560 if (!isUndefOrEqual(BitI, j))
3561 return false;
3562 if (!isUndefOrEqual(BitI1, j))
3563 return false;
3564 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003565 }
David Greenea20244d2011-03-02 17:23:43 +00003566
Rafael Espindola15684b22009-04-24 12:40:33 +00003567 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003568}
3569
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003570/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3571/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3572/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003573static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003574 unsigned NumElts = VT.getVectorNumElements();
3575
3576 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3577 "Unsupported vector type for unpckh");
3578
3579 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3580 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003582
Craig Topper94438ba2011-12-16 08:06:31 +00003583 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3584 // independently on 128-bit lanes.
3585 unsigned NumLanes = VT.getSizeInBits()/128;
3586 unsigned NumLaneElts = NumElts/NumLanes;
3587
3588 for (unsigned l = 0; l != NumLanes; ++l) {
3589 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3590 i != (l+1)*NumLaneElts; i += 2, ++j) {
3591 int BitI = Mask[i];
3592 int BitI1 = Mask[i+1];
3593 if (!isUndefOrEqual(BitI, j))
3594 return false;
3595 if (!isUndefOrEqual(BitI1, j))
3596 return false;
3597 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003598 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003599 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003600}
3601
Evan Cheng017dcc62006-04-21 01:05:10 +00003602/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3603/// specifies a shuffle of elements that is suitable for input to MOVSS,
3604/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003605static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003606 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003607 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003608 if (VT.getSizeInBits() == 256)
3609 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003610
Craig Topperc612d792012-01-02 09:17:37 +00003611 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003612
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Craig Topperc612d792012-01-02 09:17:37 +00003616 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003619
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003620 return true;
3621}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003622
Craig Topper70b883b2011-11-28 10:14:51 +00003623/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003624/// as permutations between 128-bit chunks or halves. As an example: this
3625/// shuffle bellow:
3626/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3627/// The first half comes from the second half of V1 and the second half from the
3628/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003629static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003630 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003631 return false;
3632
3633 // The shuffle result is divided into half A and half B. In total the two
3634 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3635 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003636 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003637 bool MatchA = false, MatchB = false;
3638
3639 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003641 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3642 MatchA = true;
3643 break;
3644 }
3645 }
3646
3647 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003648 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003649 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3650 MatchB = true;
3651 break;
3652 }
3653 }
3654
3655 return MatchA && MatchB;
3656}
3657
Craig Topper70b883b2011-11-28 10:14:51 +00003658/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3659/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003660static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 EVT VT = SVOp->getValueType(0);
3662
Craig Topperc612d792012-01-02 09:17:37 +00003663 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003664
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned FstHalf = 0, SndHalf = 0;
3666 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667 if (SVOp->getMaskElt(i) > 0) {
3668 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3669 break;
3670 }
3671 }
Craig Topperc612d792012-01-02 09:17:37 +00003672 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003673 if (SVOp->getMaskElt(i) > 0) {
3674 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3675 break;
3676 }
3677 }
3678
3679 return (FstHalf | (SndHalf << 4));
3680}
3681
Craig Topper70b883b2011-11-28 10:14:51 +00003682/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003683/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3684/// Note that VPERMIL mask matching is different depending whether theunderlying
3685/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3686/// to the same elements of the low, but to the higher half of the source.
3687/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003688/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003689static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003690 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003691 return false;
3692
Craig Topperc612d792012-01-02 09:17:37 +00003693 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003694 // Only match 256-bit with 32/64-bit types
3695 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003696 return false;
3697
Craig Topperc612d792012-01-02 09:17:37 +00003698 unsigned NumLanes = VT.getSizeInBits()/128;
3699 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003700 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003703 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003704 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003705 continue;
3706 // VPERMILPS handling
3707 if (Mask[i] < 0)
3708 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003709 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003710 return false;
3711 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003712 }
3713
3714 return true;
3715}
3716
Craig Topper5aaffa82012-02-19 02:53:47 +00003717/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003718/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003719/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003720static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003723 if (VT.getSizeInBits() == 256)
3724 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003725 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003727
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Craig Topperc612d792012-01-02 09:17:37 +00003731 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003732 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3733 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3734 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003736
Evan Cheng39623da2006-04-20 08:58:49 +00003737 return true;
3738}
3739
Evan Chengd9539472006-04-14 21:59:03 +00003740/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3741/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003742/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003743static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003744 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003745 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003746 return false;
3747
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003748 unsigned NumElems = VT.getVectorNumElements();
3749
3750 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3751 (VT.getSizeInBits() == 256 && NumElems != 8))
3752 return false;
3753
3754 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003755 for (unsigned i = 0; i != NumElems; i += 2)
3756 if (!isUndefOrEqual(Mask[i], i+1) ||
3757 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003759
3760 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003761}
3762
3763/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3764/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003765/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003766static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003767 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003768 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003769 return false;
3770
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003771 unsigned NumElems = VT.getVectorNumElements();
3772
3773 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3774 (VT.getSizeInBits() == 256 && NumElems != 8))
3775 return false;
3776
3777 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003778 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003779 if (!isUndefOrEqual(Mask[i], i) ||
3780 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003782
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003783 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003784}
3785
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003786/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3787/// specifies a shuffle of elements that is suitable for input to 256-bit
3788/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003789static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003790 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791
Craig Topperbeabc6c2011-12-05 06:56:46 +00003792 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003793 return false;
3794
Craig Topperc612d792012-01-02 09:17:37 +00003795 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003796 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003797 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003798 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003799 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003800 return false;
3801 return true;
3802}
3803
Evan Cheng0b457f02008-09-25 20:50:48 +00003804/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003805/// specifies a shuffle of elements that is suitable for input to 128-bit
3806/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003807static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003808 if (VT.getSizeInBits() != 128)
3809 return false;
3810
Craig Topperc612d792012-01-02 09:17:37 +00003811 unsigned e = VT.getVectorNumElements() / 2;
3812 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003813 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003814 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003815 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003816 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003817 return false;
3818 return true;
3819}
3820
David Greenec38a03e2011-02-03 15:50:00 +00003821/// isVEXTRACTF128Index - Return true if the specified
3822/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3823/// suitable for input to VEXTRACTF128.
3824bool X86::isVEXTRACTF128Index(SDNode *N) {
3825 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3826 return false;
3827
3828 // The index should be aligned on a 128-bit boundary.
3829 uint64_t Index =
3830 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3831
3832 unsigned VL = N->getValueType(0).getVectorNumElements();
3833 unsigned VBits = N->getValueType(0).getSizeInBits();
3834 unsigned ElSize = VBits / VL;
3835 bool Result = (Index * ElSize) % 128 == 0;
3836
3837 return Result;
3838}
3839
David Greeneccacdc12011-02-04 16:08:29 +00003840/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3841/// operand specifies a subvector insert that is suitable for input to
3842/// VINSERTF128.
3843bool X86::isVINSERTF128Index(SDNode *N) {
3844 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3845 return false;
3846
3847 // The index should be aligned on a 128-bit boundary.
3848 uint64_t Index =
3849 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3850
3851 unsigned VL = N->getValueType(0).getVectorNumElements();
3852 unsigned VBits = N->getValueType(0).getSizeInBits();
3853 unsigned ElSize = VBits / VL;
3854 bool Result = (Index * ElSize) % 128 == 0;
3855
3856 return Result;
3857}
3858
Evan Cheng63d33002006-03-22 08:01:21 +00003859/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003860/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003861/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003862static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003863 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003864
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3866 "Unsupported vector type for PSHUF/SHUFP");
3867
3868 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3869 // independently on 128-bit lanes.
3870 unsigned NumElts = VT.getVectorNumElements();
3871 unsigned NumLanes = VT.getSizeInBits()/128;
3872 unsigned NumLaneElts = NumElts/NumLanes;
3873
3874 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3875 "Only supports 2 or 4 elements per lane");
3876
3877 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003878 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003879 for (unsigned i = 0; i != NumElts; ++i) {
3880 int Elt = N->getMaskElt(i);
3881 if (Elt < 0) continue;
3882 Elt %= NumLaneElts;
3883 unsigned ShAmt = i << Shift;
3884 if (ShAmt >= 8) ShAmt -= 8;
3885 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003886 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003887
Evan Cheng63d33002006-03-22 08:01:21 +00003888 return Mask;
3889}
3890
Evan Cheng506d3df2006-03-29 23:07:14 +00003891/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003892/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003893static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003894 unsigned Mask = 0;
3895 // 8 nodes, but we only care about the last 4.
3896 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003897 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003899 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003900 if (i != 4)
3901 Mask <<= 2;
3902 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 return Mask;
3904}
3905
3906/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003907/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003908static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003909 unsigned Mask = 0;
3910 // 8 nodes, but we only care about the first 4.
3911 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003912 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 if (Val >= 0)
3914 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003915 if (i != 0)
3916 Mask <<= 2;
3917 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003918 return Mask;
3919}
3920
Nate Begemana09008b2009-10-19 02:17:23 +00003921/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3922/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003923static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3924 EVT VT = SVOp->getValueType(0);
3925 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003926
Craig Topper0e2037b2012-01-20 05:53:00 +00003927 unsigned NumElts = VT.getVectorNumElements();
3928 unsigned NumLanes = VT.getSizeInBits()/128;
3929 unsigned NumLaneElts = NumElts/NumLanes;
3930
3931 int Val = 0;
3932 unsigned i;
3933 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003934 Val = SVOp->getMaskElt(i);
3935 if (Val >= 0)
3936 break;
3937 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003938 if (Val >= (int)NumElts)
3939 Val -= NumElts - NumLaneElts;
3940
Eli Friedman63f8dde2011-07-25 21:36:45 +00003941 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003942 return (Val - i) * EltSize;
3943}
3944
David Greenec38a03e2011-02-03 15:50:00 +00003945/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3946/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3947/// instructions.
3948unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3949 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3950 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3951
3952 uint64_t Index =
3953 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3954
3955 EVT VecVT = N->getOperand(0).getValueType();
3956 EVT ElVT = VecVT.getVectorElementType();
3957
3958 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003959 return Index / NumElemsPerChunk;
3960}
3961
David Greeneccacdc12011-02-04 16:08:29 +00003962/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3963/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3964/// instructions.
3965unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3966 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3967 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3968
3969 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003970 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003971
3972 EVT VecVT = N->getValueType(0);
3973 EVT ElVT = VecVT.getVectorElementType();
3974
3975 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003976 return Index / NumElemsPerChunk;
3977}
3978
Evan Cheng37b73872009-07-30 08:33:02 +00003979/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3980/// constant +0.0.
3981bool X86::isZeroNode(SDValue Elt) {
3982 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003983 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003984 (isa<ConstantFPSDNode>(Elt) &&
3985 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3986}
3987
Nate Begeman9008ca62009-04-27 18:41:29 +00003988/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3989/// their permute mask.
3990static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3991 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003992 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003993 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begeman5a5ca152009-04-29 05:20:52 +00003996 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 int idx = SVOp->getMaskElt(i);
3998 if (idx < 0)
3999 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004000 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004002 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004004 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4006 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004007}
4008
Evan Cheng533a0aa2006-04-19 20:35:22 +00004009/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4010/// match movhlps. The lower half elements should come from upper half of
4011/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004012/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004013static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004014 if (VT.getSizeInBits() != 128)
4015 return false;
4016 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004017 return false;
4018 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004019 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004020 return false;
4021 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004022 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004023 return false;
4024 return true;
4025}
4026
Evan Cheng5ced1d82006-04-06 23:23:56 +00004027/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004028/// is promoted to a vector. It also returns the LoadSDNode by reference if
4029/// required.
4030static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004031 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4032 return false;
4033 N = N->getOperand(0).getNode();
4034 if (!ISD::isNON_EXTLoad(N))
4035 return false;
4036 if (LD)
4037 *LD = cast<LoadSDNode>(N);
4038 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004039}
4040
Dan Gohman65fd6562011-11-03 21:49:52 +00004041// Test whether the given value is a vector value which will be legalized
4042// into a load.
4043static bool WillBeConstantPoolLoad(SDNode *N) {
4044 if (N->getOpcode() != ISD::BUILD_VECTOR)
4045 return false;
4046
4047 // Check for any non-constant elements.
4048 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4049 switch (N->getOperand(i).getNode()->getOpcode()) {
4050 case ISD::UNDEF:
4051 case ISD::ConstantFP:
4052 case ISD::Constant:
4053 break;
4054 default:
4055 return false;
4056 }
4057
4058 // Vectors of all-zeros and all-ones are materialized with special
4059 // instructions rather than being loaded.
4060 return !ISD::isBuildVectorAllZeros(N) &&
4061 !ISD::isBuildVectorAllOnes(N);
4062}
4063
Evan Cheng533a0aa2006-04-19 20:35:22 +00004064/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4065/// match movlp{s|d}. The lower half elements should come from lower half of
4066/// V1 (and in order), and the upper half elements should come from the upper
4067/// half of V2 (and in order). And since V1 will become the source of the
4068/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004069static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004070 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004071 if (VT.getSizeInBits() != 128)
4072 return false;
4073
Evan Cheng466685d2006-10-09 20:57:25 +00004074 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004075 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004076 // Is V2 is a vector load, don't do this transformation. We will try to use
4077 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004078 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004079 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004081 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004082
Evan Cheng533a0aa2006-04-19 20:35:22 +00004083 if (NumElems != 2 && NumElems != 4)
4084 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004085 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004086 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004088 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004089 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004092}
4093
Evan Cheng39623da2006-04-20 08:58:49 +00004094/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4095/// all the same.
4096static bool isSplatVector(SDNode *N) {
4097 if (N->getOpcode() != ISD::BUILD_VECTOR)
4098 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004099
Dan Gohman475871a2008-07-27 21:46:04 +00004100 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004101 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4102 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103 return false;
4104 return true;
4105}
4106
Evan Cheng213d2cf2007-05-17 18:45:50 +00004107/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004108/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004110static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SDValue V1 = N->getOperand(0);
4112 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004113 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4114 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004116 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004118 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4119 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004120 if (Opc != ISD::BUILD_VECTOR ||
4121 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 return false;
4123 } else if (Idx >= 0) {
4124 unsigned Opc = V1.getOpcode();
4125 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4126 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004127 if (Opc != ISD::BUILD_VECTOR ||
4128 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004129 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004130 }
4131 }
4132 return true;
4133}
4134
4135/// getZeroVector - Returns a vector of specified type with all zero elements.
4136///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004137static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004138 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004139 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Dale Johannesen0488fb62010-09-30 23:57:10 +00004141 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004142 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004144 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004145 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004146 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4147 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4148 } else { // SSE1
4149 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4150 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4151 }
4152 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004153 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004154 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4155 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4157 } else {
4158 // 256-bit logic and arithmetic instructions in AVX are all
4159 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4160 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4161 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4162 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4163 }
Evan Chengf0df0312008-05-15 08:39:06 +00004164 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004165 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004166}
4167
Chris Lattner8a594482007-11-25 00:24:49 +00004168/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004169/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4170/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4171/// Then bitcast to their original type, ensuring they get CSE'd.
4172static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4173 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004174 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004175 assert((VT.is128BitVector() || VT.is256BitVector())
4176 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004179 SDValue Vec;
4180 if (VT.getSizeInBits() == 256) {
4181 if (HasAVX2) { // AVX2
4182 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4184 } else { // AVX
4185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4186 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4187 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4188 Vec = Insert128BitVector(InsV, Vec,
4189 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4190 }
4191 } else {
4192 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004193 }
4194
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004196}
4197
Evan Cheng39623da2006-04-20 08:58:49 +00004198/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4199/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004200static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004201 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004202 if (Mask[i] > (int)NumElems) {
4203 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004204 }
Evan Cheng39623da2006-04-20 08:58:49 +00004205 }
Evan Cheng39623da2006-04-20 08:58:49 +00004206}
4207
Evan Cheng017dcc62006-04-21 01:05:10 +00004208/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4209/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004210static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 SDValue V2) {
4212 unsigned NumElems = VT.getVectorNumElements();
4213 SmallVector<int, 8> Mask;
4214 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004215 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 Mask.push_back(i);
4217 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004218}
4219
Nate Begeman9008ca62009-04-27 18:41:29 +00004220/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004221static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 SDValue V2) {
4223 unsigned NumElems = VT.getVectorNumElements();
4224 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004225 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 Mask.push_back(i);
4227 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004228 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004230}
4231
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004232/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004233static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue V2) {
4235 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004236 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 Mask.push_back(i + Half);
4240 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004241 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004243}
4244
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004245// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246// a generic shuffle instruction because the target has no such instructions.
4247// Generate shuffles which repeat i16 and i8 several times until they can be
4248// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004249static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 while (NumElems > 4) {
4255 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004256 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004258 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 EltNo -= NumElems/2;
4260 }
4261 NumElems >>= 1;
4262 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004263 return V;
4264}
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004266/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4267static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4268 EVT VT = V.getValueType();
4269 DebugLoc dl = V.getDebugLoc();
4270 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4271 && "Vector size not supported");
4272
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004273 if (VT.getSizeInBits() == 128) {
4274 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004276 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4277 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004278 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004279 // To use VPERMILPS to splat scalars, the second half of indicies must
4280 // refer to the higher part, which is a duplication of the lower one,
4281 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4283 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004284
4285 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4286 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4287 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004288 }
4289
4290 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4291}
4292
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004293/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004294static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4295 EVT SrcVT = SV->getValueType(0);
4296 SDValue V1 = SV->getOperand(0);
4297 DebugLoc dl = SV->getDebugLoc();
4298
4299 int EltNo = SV->getSplatIndex();
4300 int NumElems = SrcVT.getVectorNumElements();
4301 unsigned Size = SrcVT.getSizeInBits();
4302
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004303 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4304 "Unknown how to promote splat for type");
4305
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 // Extract the 128-bit part containing the splat element and update
4307 // the splat element index when it refers to the higher register.
4308 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004309 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004310 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4311 if (Idx > 0)
4312 EltNo -= NumElems/2;
4313 }
4314
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004315 // All i16 and i8 vector types can't be used directly by a generic shuffle
4316 // instruction because the target has no such instruction. Generate shuffles
4317 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004318 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004319 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004320 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004321 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322
4323 // Recreate the 256-bit vector and place the same 128-bit vector
4324 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004325 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004326 if (Size == 256) {
4327 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4328 DAG.getConstant(0, MVT::i32), DAG, dl);
4329 V1 = Insert128BitVector(InsV, V1,
4330 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4331 }
4332
4333 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004334}
4335
Evan Chengba05f722006-04-21 23:03:30 +00004336/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004337/// vector of zero or undef vector. This produces a shuffle where the low
4338/// element of V2 is swizzled into the zero/undef vector, landing at element
4339/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004340static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004341 bool IsZero,
4342 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004343 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004344 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004345 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004346 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 unsigned NumElems = VT.getVectorNumElements();
4348 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004349 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 // If this is the insertion idx, put the low elt of V2 here.
4351 MaskVec.push_back(i == Idx ? NumElems : i);
4352 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004353}
4354
Craig Toppera1ffc682012-03-20 06:42:26 +00004355/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4356/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004357/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004358static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004359 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004360 unsigned NumElems = VT.getVectorNumElements();
4361 SDValue ImmN;
4362
Craig Topper89f4e662012-03-20 07:17:59 +00004363 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004364 switch(N->getOpcode()) {
4365 case X86ISD::SHUFP:
4366 ImmN = N->getOperand(N->getNumOperands()-1);
4367 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4368 break;
4369 case X86ISD::UNPCKH:
4370 DecodeUNPCKHMask(VT, Mask);
4371 break;
4372 case X86ISD::UNPCKL:
4373 DecodeUNPCKLMask(VT, Mask);
4374 break;
4375 case X86ISD::MOVHLPS:
4376 DecodeMOVHLPSMask(NumElems, Mask);
4377 break;
4378 case X86ISD::MOVLHPS:
4379 DecodeMOVLHPSMask(NumElems, Mask);
4380 break;
4381 case X86ISD::PSHUFD:
4382 case X86ISD::VPERMILP:
4383 ImmN = N->getOperand(N->getNumOperands()-1);
4384 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004385 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004386 break;
4387 case X86ISD::PSHUFHW:
4388 ImmN = N->getOperand(N->getNumOperands()-1);
4389 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004390 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004391 break;
4392 case X86ISD::PSHUFLW:
4393 ImmN = N->getOperand(N->getNumOperands()-1);
4394 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004395 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004396 break;
4397 case X86ISD::MOVSS:
4398 case X86ISD::MOVSD: {
4399 // The index 0 always comes from the first element of the second source,
4400 // this is why MOVSS and MOVSD are used in the first place. The other
4401 // elements come from the other positions of the first source vector
4402 Mask.push_back(NumElems);
4403 for (unsigned i = 1; i != NumElems; ++i) {
4404 Mask.push_back(i);
4405 }
4406 break;
4407 }
4408 case X86ISD::VPERM2X128:
4409 ImmN = N->getOperand(N->getNumOperands()-1);
4410 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4411 break;
4412 case X86ISD::MOVDDUP:
4413 case X86ISD::MOVLHPD:
4414 case X86ISD::MOVLPD:
4415 case X86ISD::MOVLPS:
4416 case X86ISD::MOVSHDUP:
4417 case X86ISD::MOVSLDUP:
4418 case X86ISD::PALIGN:
4419 // Not yet implemented
4420 return false;
4421 default: llvm_unreachable("unknown target shuffle node");
4422 }
4423
4424 return true;
4425}
4426
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004427/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4428/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004429static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004430 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004431 if (Depth == 6)
4432 return SDValue(); // Limit search depth.
4433
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004434 SDValue V = SDValue(N, 0);
4435 EVT VT = V.getValueType();
4436 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004437
4438 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4439 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004440 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441
Craig Topper3d092db2012-03-21 02:14:01 +00004442 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004443 return DAG.getUNDEF(VT.getVectorElementType());
4444
Craig Topperd156dc12012-02-06 07:17:51 +00004445 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004446 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4447 : SV->getOperand(1);
4448 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004449 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450
4451 // Recurse into target specific vector shuffles to find scalars.
4452 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004453 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004454 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004455 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004456 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004457
Craig Topper89f4e662012-03-20 07:17:59 +00004458 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004459 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004460
Craig Topper3d092db2012-03-21 02:14:01 +00004461 int Elt = ShuffleMask[Index];
4462 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004463 return DAG.getUNDEF(VT.getVectorElementType());
4464
Craig Topper3d092db2012-03-21 02:14:01 +00004465 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004466 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004467 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004468 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 }
4470
4471 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004472 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473 V = V.getOperand(0);
4474 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004475 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004476
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004477 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478 return SDValue();
4479 }
4480
4481 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4482 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004483 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004484
4485 if (V.getOpcode() == ISD::BUILD_VECTOR)
4486 return V.getOperand(Index);
4487
4488 return SDValue();
4489}
4490
4491/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4492/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004493/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004494static
Craig Topper3d092db2012-03-21 02:14:01 +00004495unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004496 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004497 unsigned i;
4498 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004500 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501 if (!(Elt.getNode() &&
4502 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4503 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004504 }
4505
4506 return i;
4507}
4508
Craig Topper3d092db2012-03-21 02:14:01 +00004509/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4510/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4512static
Craig Topper3d092db2012-03-21 02:14:01 +00004513bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4514 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4515 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004516 bool SeenV1 = false;
4517 bool SeenV2 = false;
4518
Craig Topper3d092db2012-03-21 02:14:01 +00004519 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 int Idx = SVOp->getMaskElt(i);
4521 // Ignore undef indicies
4522 if (Idx < 0)
4523 continue;
4524
Craig Topper3d092db2012-03-21 02:14:01 +00004525 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 SeenV1 = true;
4527 else
4528 SeenV2 = true;
4529
4530 // Only accept consecutive elements from the same vector
4531 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4532 return false;
4533 }
4534
4535 OpNum = SeenV1 ? 0 : 1;
4536 return true;
4537}
4538
4539/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4540/// logical left shift of a vector.
4541static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4542 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4543 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4544 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4545 false /* check zeros from right */, DAG);
4546 unsigned OpSrc;
4547
4548 if (!NumZeros)
4549 return false;
4550
4551 // Considering the elements in the mask that are not consecutive zeros,
4552 // check if they consecutively come from only one of the source vectors.
4553 //
4554 // V1 = {X, A, B, C} 0
4555 // \ \ \ /
4556 // vector_shuffle V1, V2 <1, 2, 3, X>
4557 //
4558 if (!isShuffleMaskConsecutive(SVOp,
4559 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004560 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 NumZeros, // Where to start looking in the src vector
4562 NumElems, // Number of elements in vector
4563 OpSrc)) // Which source operand ?
4564 return false;
4565
4566 isLeft = false;
4567 ShAmt = NumZeros;
4568 ShVal = SVOp->getOperand(OpSrc);
4569 return true;
4570}
4571
4572/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4573/// logical left shift of a vector.
4574static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4575 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4576 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4577 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4578 true /* check zeros from left */, DAG);
4579 unsigned OpSrc;
4580
4581 if (!NumZeros)
4582 return false;
4583
4584 // Considering the elements in the mask that are not consecutive zeros,
4585 // check if they consecutively come from only one of the source vectors.
4586 //
4587 // 0 { A, B, X, X } = V2
4588 // / \ / /
4589 // vector_shuffle V1, V2 <X, X, 4, 5>
4590 //
4591 if (!isShuffleMaskConsecutive(SVOp,
4592 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004593 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594 0, // Where to start looking in the src vector
4595 NumElems, // Number of elements in vector
4596 OpSrc)) // Which source operand ?
4597 return false;
4598
4599 isLeft = true;
4600 ShAmt = NumZeros;
4601 ShVal = SVOp->getOperand(OpSrc);
4602 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004603}
4604
4605/// isVectorShift - Returns true if the shuffle can be implemented as a
4606/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004607static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004608 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004609 // Although the logic below support any bitwidth size, there are no
4610 // shift instructions which handle more than 128-bit vectors.
4611 if (SVOp->getValueType(0).getSizeInBits() > 128)
4612 return false;
4613
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004614 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4615 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4616 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004617
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004618 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004619}
4620
Evan Chengc78d3b42006-04-24 18:01:45 +00004621/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4622///
Dan Gohman475871a2008-07-27 21:46:04 +00004623static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004624 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004625 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004626 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004627 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004628 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004629 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004630
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004631 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004632 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004633 bool First = true;
4634 for (unsigned i = 0; i < 16; ++i) {
4635 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4636 if (ThisIsNonZero && First) {
4637 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004638 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004639 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004641 First = false;
4642 }
4643
4644 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004646 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4647 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004648 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004650 }
4651 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4653 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4654 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004655 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004657 } else
4658 ThisElt = LastElt;
4659
Gabor Greifba36cb52008-08-28 21:40:38 +00004660 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004662 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 }
4664 }
4665
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004666 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004667}
4668
Bill Wendlinga348c562007-03-22 18:42:45 +00004669/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004670///
Dan Gohman475871a2008-07-27 21:46:04 +00004671static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004672 unsigned NumNonZero, unsigned NumZero,
4673 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004674 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004675 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004676 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004677 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004678
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004679 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004680 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004681 bool First = true;
4682 for (unsigned i = 0; i < 8; ++i) {
4683 bool isNonZero = (NonZeros & (1 << i)) != 0;
4684 if (isNonZero) {
4685 if (First) {
4686 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004687 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004688 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004690 First = false;
4691 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004692 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004694 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004695 }
4696 }
4697
4698 return V;
4699}
4700
Evan Chengf26ffe92008-05-29 08:22:04 +00004701/// getVShift - Return a vector logical shift node.
4702///
Owen Andersone50ed302009-08-10 22:56:29 +00004703static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 unsigned NumBits, SelectionDAG &DAG,
4705 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004706 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004707 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004708 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004709 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4710 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004711 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004712 DAG.getConstant(NumBits,
4713 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004714}
4715
Dan Gohman475871a2008-07-27 21:46:04 +00004716SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004717X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004718 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004719
Evan Chengc3630942009-12-09 21:00:30 +00004720 // Check if the scalar load can be widened into a vector load. And if
4721 // the address is "base + cst" see if the cst can be "absorbed" into
4722 // the shuffle mask.
4723 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4724 SDValue Ptr = LD->getBasePtr();
4725 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4726 return SDValue();
4727 EVT PVT = LD->getValueType(0);
4728 if (PVT != MVT::i32 && PVT != MVT::f32)
4729 return SDValue();
4730
4731 int FI = -1;
4732 int64_t Offset = 0;
4733 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4734 FI = FINode->getIndex();
4735 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004736 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004737 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4738 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4739 Offset = Ptr.getConstantOperandVal(1);
4740 Ptr = Ptr.getOperand(0);
4741 } else {
4742 return SDValue();
4743 }
4744
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004745 // FIXME: 256-bit vector instructions don't require a strict alignment,
4746 // improve this code to support it better.
4747 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004748 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004749 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004750 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004751 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004752 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004753 // Can't change the alignment. FIXME: It's possible to compute
4754 // the exact stack offset and reference FI + adjust offset instead.
4755 // If someone *really* cares about this. That's the way to implement it.
4756 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004757 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004758 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004759 }
4760 }
4761
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004762 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004763 // Ptr + (Offset & ~15).
4764 if (Offset < 0)
4765 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004766 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004767 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004768 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004769 if (StartOffset)
4770 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4771 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4772
4773 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774 int NumElems = VT.getVectorNumElements();
4775
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004776 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4777 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004778 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004779 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004780
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004781 SmallVector<int, 8> Mask;
4782 for (int i = 0; i < NumElems; ++i)
4783 Mask.push_back(EltNo);
4784
Craig Toppercc3000632012-01-30 07:50:31 +00004785 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004786 }
4787
4788 return SDValue();
4789}
4790
Michael J. Spencerec38de22010-10-10 22:04:20 +00004791/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4792/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004793/// load which has the same value as a build_vector whose operands are 'elts'.
4794///
4795/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004796///
Nate Begeman1449f292010-03-24 22:19:06 +00004797/// FIXME: we'd also like to handle the case where the last elements are zero
4798/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4799/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004800static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004801 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004802 EVT EltVT = VT.getVectorElementType();
4803 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004804
Nate Begemanfdea31a2010-03-24 20:49:50 +00004805 LoadSDNode *LDBase = NULL;
4806 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004807
Nate Begeman1449f292010-03-24 22:19:06 +00004808 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004809 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004810 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004811 for (unsigned i = 0; i < NumElems; ++i) {
4812 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813
Nate Begemanfdea31a2010-03-24 20:49:50 +00004814 if (!Elt.getNode() ||
4815 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4816 return SDValue();
4817 if (!LDBase) {
4818 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4819 return SDValue();
4820 LDBase = cast<LoadSDNode>(Elt.getNode());
4821 LastLoadedElt = i;
4822 continue;
4823 }
4824 if (Elt.getOpcode() == ISD::UNDEF)
4825 continue;
4826
4827 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4828 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4829 return SDValue();
4830 LastLoadedElt = i;
4831 }
Nate Begeman1449f292010-03-24 22:19:06 +00004832
4833 // If we have found an entire vector of loads and undefs, then return a large
4834 // load of the entire vector width starting at the base pointer. If we found
4835 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004836 if (LastLoadedElt == NumElems - 1) {
4837 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004838 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004839 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004840 LDBase->isVolatile(), LDBase->isNonTemporal(),
4841 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004842 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004843 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004844 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004845 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004846 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4847 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004848 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4849 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004850 SDValue ResNode =
4851 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4852 LDBase->getPointerInfo(),
4853 LDBase->getAlignment(),
4854 false/*isVolatile*/, true/*ReadMem*/,
4855 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004856 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004857 }
4858 return SDValue();
4859}
4860
Nadav Rotem9d68b062012-04-08 12:54:54 +00004861/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4862/// to generate a splat value for the following cases:
4863/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004864/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004865/// a scalar load, or a constant.
4866/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004867/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004868SDValue
4869X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004870 if (!Subtarget->hasAVX())
4871 return SDValue();
4872
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004873 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004874 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004875
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004876 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004877 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004878
Nadav Rotem9d68b062012-04-08 12:54:54 +00004879 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004880 default:
4881 // Unknown pattern found.
4882 return SDValue();
4883
4884 case ISD::BUILD_VECTOR: {
4885 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004886 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004887 return SDValue();
4888
Nadav Rotem9d68b062012-04-08 12:54:54 +00004889 Ld = Op.getOperand(0);
4890 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4891 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004892
4893 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004894 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004895 // Constants may have multiple users.
4896 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004898 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004899 }
4900
4901 case ISD::VECTOR_SHUFFLE: {
4902 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4903
4904 // Shuffles must have a splat mask where the first element is
4905 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004906 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004907 return SDValue();
4908
4909 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004910 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004911 return SDValue();
4912
4913 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004914 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004915 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004916
4917 // The scalar_to_vector node and the suspected
4918 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004919 // Constants may have multiple users.
4920 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004921 return SDValue();
4922 break;
4923 }
4924 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004925
Nadav Rotem9d68b062012-04-08 12:54:54 +00004926 bool Is256 = VT.getSizeInBits() == 256;
4927 bool Is128 = VT.getSizeInBits() == 128;
4928
4929 // Handle the broadcasting a single constant scalar from the constant pool
4930 // into a vector. On Sandybridge it is still better to load a constant vector
4931 // from the constant pool and not to broadcast it from a scalar.
4932 if (ConstSplatVal && Subtarget->hasAVX2()) {
4933 EVT CVT = Ld.getValueType();
4934 assert(!CVT.isVector() && "Must not broadcast a vector type");
4935 unsigned ScalarSize = CVT.getSizeInBits();
4936
4937 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4938 (Is128 && (ScalarSize == 32))) {
4939
Nadav Rotem9d68b062012-04-08 12:54:54 +00004940 const Constant *C = 0;
4941 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4942 C = CI->getConstantIntValue();
4943 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4944 C = CF->getConstantFPValue();
4945
4946 assert(C && "Invalid constant type");
4947
Nadav Rotem154819d2012-04-09 07:45:58 +00004948 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004949 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004950 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004951 MachinePointerInfo::getConstantPool(),
4952 false, false, false, Alignment);
4953
Nadav Rotem9d68b062012-04-08 12:54:54 +00004954 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4955 }
4956 }
4957
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004958 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004959 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004961
Craig Toppera1902a12012-02-01 06:51:58 +00004962 // Reject loads that have uses of the chain result
4963 if (Ld->hasAnyUseOfValue(1))
4964 return SDValue();
4965
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4967
4968 // VBroadcast to YMM
4969 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004970 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971
4972 // VBroadcast to XMM
4973 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975
Craig Toppera9376332012-01-10 08:23:59 +00004976 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4977 // double since there is vbroadcastsd xmm
4978 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4979 // VBroadcast to YMM
4980 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004981 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004982
4983 // VBroadcast to XMM
4984 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004986 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 // Unsupported broadcast.
4989 return SDValue();
4990}
4991
Evan Chengc3630942009-12-09 21:00:30 +00004992SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004993X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004994 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004995
David Greenef125a292011-02-08 19:04:41 +00004996 EVT VT = Op.getValueType();
4997 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004998 unsigned NumElems = Op.getNumOperands();
4999
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005000 // Vectors containing all zeros can be matched by pxor and xorps later
5001 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5002 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5003 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005004 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005005 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005007 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005010 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005011 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5012 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005013 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005014 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005015 return Op;
5016
Craig Topper07a27622012-01-22 03:07:48 +00005017 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005018 }
5019
Nadav Rotem154819d2012-04-09 07:45:58 +00005020 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005021 if (Broadcast.getNode())
5022 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005023
Owen Andersone50ed302009-08-10 22:56:29 +00005024 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 unsigned NumZero = 0;
5027 unsigned NumNonZero = 0;
5028 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005029 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005030 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005032 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005033 if (Elt.getOpcode() == ISD::UNDEF)
5034 continue;
5035 Values.insert(Elt);
5036 if (Elt.getOpcode() != ISD::Constant &&
5037 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005038 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005039 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005040 NumZero++;
5041 else {
5042 NonZeros |= (1 << i);
5043 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 }
5045 }
5046
Chris Lattner97a2a562010-08-26 05:24:29 +00005047 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5048 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005049 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050
Chris Lattner67f453a2008-03-09 05:42:06 +00005051 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005052 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005055
Chris Lattner62098042008-03-09 01:05:04 +00005056 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5057 // the value are obviously zero, truncate the value to i32 and do the
5058 // insertion that way. Only do this if the value is non-constant or if the
5059 // value is a constant being inserted into element 0. It is cheaper to do
5060 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005062 (!IsAllConstants || Idx == 0)) {
5063 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005064 // Handle SSE only.
5065 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5066 EVT VecVT = MVT::v4i32;
5067 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Chris Lattner62098042008-03-09 01:05:04 +00005069 // Truncate the value (which may itself be a constant) to i32, and
5070 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005072 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005073 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Chris Lattner62098042008-03-09 01:05:04 +00005075 // Now we have our 32-bit value zero extended in the low element of
5076 // a vector. If Idx != 0, swizzle it into place.
5077 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005078 SmallVector<int, 4> Mask;
5079 Mask.push_back(Idx);
5080 for (unsigned i = 1; i != VecElts; ++i)
5081 Mask.push_back(i);
5082 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005083 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005084 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005085 }
Craig Topper07a27622012-01-22 03:07:48 +00005086 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005087 }
5088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattner19f79692008-03-08 22:59:52 +00005090 // If we have a constant or non-constant insertion into the low element of
5091 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5092 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005093 // depending on what the source datatype is.
5094 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005095 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005096 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005097
5098 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005100 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005101 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005102 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5103 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005104 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005105 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005106 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5107 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005108 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005109 }
5110
5111 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005113 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005114 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005115 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005116 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5117 DAG, dl);
5118 } else {
5119 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005120 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005123 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005124 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005125
5126 // Is it a vector logical left shift?
5127 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005128 X86::isZeroNode(Op.getOperand(0)) &&
5129 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005130 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005131 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005132 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005133 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005134 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005137 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005138 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139
Chris Lattner19f79692008-03-08 22:59:52 +00005140 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5141 // is a non-constant being inserted into an element other than the low one,
5142 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5143 // movd/movss) to move this into the low element, then shuffle it into
5144 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005146 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005149 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005152 MaskVec.push_back(i == Idx ? 0 : 1);
5153 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154 }
5155 }
5156
Chris Lattner67f453a2008-03-09 05:42:06 +00005157 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005158 if (Values.size() == 1) {
5159 if (EVTBits == 32) {
5160 // Instead of a shuffle like this:
5161 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5162 // Check if it's possible to issue this instead.
5163 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5164 unsigned Idx = CountTrailingZeros_32(NonZeros);
5165 SDValue Item = Op.getOperand(Idx);
5166 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5167 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5168 }
Dan Gohman475871a2008-07-27 21:46:04 +00005169 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Dan Gohmana3941172007-07-24 22:55:08 +00005172 // A vector full of immediates; various special cases are already
5173 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005174 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005175 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005176
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005177 // For AVX-length vectors, build the individual 128-bit pieces and use
5178 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005179 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005180 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005181 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005182 V.push_back(Op.getOperand(i));
5183
5184 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5185
5186 // Build both the lower and upper subvector.
5187 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5188 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5189 NumElems/2);
5190
5191 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005192 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5193 DAG.getConstant(0, MVT::i32), DAG, dl);
5194 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005195 DAG, dl);
5196 }
5197
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005198 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005199 if (EVTBits == 64) {
5200 if (NumNonZero == 1) {
5201 // One half is zero or undef.
5202 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005204 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005205 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005206 }
Dan Gohman475871a2008-07-27 21:46:04 +00005207 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005208 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209
5210 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005211 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005212 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005213 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005214 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 }
5216
Bill Wendling826f36f2007-03-28 00:57:11 +00005217 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005218 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005219 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005220 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
5222
5223 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005224 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 if (NumElems == 4 && NumZero > 0) {
5226 for (unsigned i = 0; i < 4; ++i) {
5227 bool isZero = !(NonZeros & (1 << i));
5228 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005229 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 else
Dale Johannesenace16102009-02-03 19:33:06 +00005231 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 }
5233
5234 for (unsigned i = 0; i < 2; ++i) {
5235 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5236 default: break;
5237 case 0:
5238 V[i] = V[i*2]; // Must be a zero vector.
5239 break;
5240 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005241 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 break;
5243 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 break;
5246 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 break;
5249 }
5250 }
5251
Benjamin Kramer9c683542012-01-30 15:16:21 +00005252 bool Reverse1 = (NonZeros & 0x3) == 2;
5253 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5254 int MaskVec[] = {
5255 Reverse1 ? 1 : 0,
5256 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005257 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5258 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005259 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 }
5262
Nate Begemanfdea31a2010-03-24 20:49:50 +00005263 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5264 // Check for a build vector of consecutive loads.
5265 for (unsigned i = 0; i < NumElems; ++i)
5266 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005267
Nate Begemanfdea31a2010-03-24 20:49:50 +00005268 // Check for elements which are consecutive loads.
5269 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5270 if (LD.getNode())
5271 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005272
5273 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005274 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005275 SDValue Result;
5276 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5277 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5278 else
5279 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005280
Chris Lattner24faf612010-08-28 17:59:08 +00005281 for (unsigned i = 1; i < NumElems; ++i) {
5282 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5283 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005285 }
5286 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005288
Chris Lattner6e80e442010-08-28 17:15:43 +00005289 // Otherwise, expand into a number of unpckl*, start by extending each of
5290 // our (non-undef) elements to the full vector width with the element in the
5291 // bottom slot of the vector (which generates no code for SSE).
5292 for (unsigned i = 0; i < NumElems; ++i) {
5293 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5294 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5295 else
5296 V[i] = DAG.getUNDEF(VT);
5297 }
5298
5299 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5301 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5302 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005303 unsigned EltStride = NumElems >> 1;
5304 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005305 for (unsigned i = 0; i < EltStride; ++i) {
5306 // If V[i+EltStride] is undef and this is the first round of mixing,
5307 // then it is safe to just drop this shuffle: V[i] is already in the
5308 // right place, the one element (since it's the first round) being
5309 // inserted as undef can be dropped. This isn't safe for successive
5310 // rounds because they will permute elements within both vectors.
5311 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5312 EltStride == NumElems/2)
5313 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005314
Chris Lattner6e80e442010-08-28 17:15:43 +00005315 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005316 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005317 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 }
5319 return V[0];
5320 }
Dan Gohman475871a2008-07-27 21:46:04 +00005321 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322}
5323
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005324// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5325// them in a MMX register. This is better than doing a stack convert.
5326static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005327 DebugLoc dl = Op.getDebugLoc();
5328 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005329
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005330 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5331 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5332 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005333 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005334 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5335 InVec = Op.getOperand(1);
5336 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5337 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005338 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005339 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5340 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5341 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005342 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005343 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5344 Mask[0] = 0; Mask[1] = 2;
5345 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5346 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005347 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005348}
5349
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005350// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5351// to create 256-bit vectors from two other 128-bit ones.
5352static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5353 DebugLoc dl = Op.getDebugLoc();
5354 EVT ResVT = Op.getValueType();
5355
5356 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5357
5358 SDValue V1 = Op.getOperand(0);
5359 SDValue V2 = Op.getOperand(1);
5360 unsigned NumElems = ResVT.getVectorNumElements();
5361
5362 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5363 DAG.getConstant(0, MVT::i32), DAG, dl);
5364 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5365 DAG, dl);
5366}
5367
5368SDValue
5369X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005370 EVT ResVT = Op.getValueType();
5371
5372 assert(Op.getNumOperands() == 2);
5373 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5374 "Unsupported CONCAT_VECTORS for value type");
5375
5376 // We support concatenate two MMX registers and place them in a MMX register.
5377 // This is better than doing a stack convert.
5378 if (ResVT.is128BitVector())
5379 return LowerMMXCONCAT_VECTORS(Op, DAG);
5380
5381 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5382 // from two other 128-bit ones.
5383 return LowerAVXCONCAT_VECTORS(Op, DAG);
5384}
5385
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005386// Try to lower a shuffle node into a simple blend instruction.
5387static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5388 const X86Subtarget *Subtarget,
5389 SelectionDAG &DAG, EVT PtrTy) {
5390 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5391 SDValue V1 = SVOp->getOperand(0);
5392 SDValue V2 = SVOp->getOperand(1);
5393 DebugLoc dl = SVOp->getDebugLoc();
Eric Christophera1390512012-04-10 19:33:16 +00005394 LLVMContext *Context = DAG.getContext();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005395 EVT VT = Op.getValueType();
5396 EVT InVT = V1.getValueType();
Eric Christophera1390512012-04-10 19:33:16 +00005397 EVT EltVT = VT.getVectorElementType();
5398 unsigned EltSize = EltVT.getSizeInBits();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005399 int MaskSize = VT.getVectorNumElements();
5400 int InSize = InVT.getVectorNumElements();
5401
Eric Christophera1390512012-04-10 19:33:16 +00005402 // TODO: At the moment we only use AVX blends. We could also use SSE4 blends.
5403 if (!Subtarget->hasAVX())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005404 return SDValue();
5405
5406 if (MaskSize != InSize)
5407 return SDValue();
5408
Eric Christophera1390512012-04-10 19:33:16 +00005409 SmallVector<Constant*,2> MaskVals;
5410 ConstantInt *Zero = ConstantInt::get(*Context, APInt(EltSize, 0));
5411 ConstantInt *NegOne = ConstantInt::get(*Context, APInt(EltSize, -1));
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005412
5413 for (int i = 0; i < MaskSize; ++i) {
5414 int EltIdx = SVOp->getMaskElt(i);
5415 if (EltIdx == i || EltIdx == -1)
Eric Christophera1390512012-04-10 19:33:16 +00005416 MaskVals.push_back(NegOne);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005417 else if (EltIdx == (i + MaskSize))
Eric Christophera1390512012-04-10 19:33:16 +00005418 MaskVals.push_back(Zero);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005419 else return SDValue();
5420 }
5421
Eric Christophera1390512012-04-10 19:33:16 +00005422 Constant *MaskC = ConstantVector::get(MaskVals);
5423 EVT MaskTy = EVT::getEVT(MaskC->getType());
5424 assert(MaskTy.getSizeInBits() == VT.getSizeInBits() && "Invalid mask size");
5425 SDValue MaskIdx = DAG.getConstantPool(MaskC, PtrTy);
5426 unsigned Alignment = cast<ConstantPoolSDNode>(MaskIdx)->getAlignment();
5427 SDValue Mask = DAG.getLoad(MaskTy, dl, DAG.getEntryNode(), MaskIdx,
5428 MachinePointerInfo::getConstantPool(),
5429 false, false, false, Alignment);
5430
5431 if (Subtarget->hasAVX2() && MaskTy == MVT::v32i8)
5432 return DAG.getNode(ISD::VSELECT, dl, VT, Mask, V1, V2);
5433
5434 if (Subtarget->hasAVX()) {
5435 switch (MaskTy.getSimpleVT().SimpleTy) {
5436 default: return SDValue();
5437 case MVT::v16i8:
5438 case MVT::v4i32:
5439 case MVT::v2i64:
5440 case MVT::v8i32:
5441 case MVT::v4i64:
5442 return DAG.getNode(ISD::VSELECT, dl, VT, Mask, V1, V2);
5443 }
5444 }
5445
5446 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005447}
5448
Nate Begemanb9a47b82009-02-23 08:49:38 +00005449// v8i16 shuffles - Prefer shuffles in the following order:
5450// 1. [all] pshuflw, pshufhw, optional move
5451// 2. [ssse3] 1 x pshufb
5452// 3. [ssse3] 2 x pshufb + 1 x por
5453// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005454SDValue
5455X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5456 SelectionDAG &DAG) const {
5457 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005458 SDValue V1 = SVOp->getOperand(0);
5459 SDValue V2 = SVOp->getOperand(1);
5460 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005462
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 // Determine if more than 1 of the words in each of the low and high quadwords
5464 // of the result come from the same quadword of one of the two inputs. Undef
5465 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005466 unsigned LoQuad[] = { 0, 0, 0, 0 };
5467 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005468 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005470 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005471 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 MaskVals.push_back(EltIdx);
5473 if (EltIdx < 0) {
5474 ++Quad[0];
5475 ++Quad[1];
5476 ++Quad[2];
5477 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005478 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005479 }
5480 ++Quad[EltIdx / 4];
5481 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005482 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005483
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005485 unsigned MaxQuad = 1;
5486 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 if (LoQuad[i] > MaxQuad) {
5488 BestLoQuad = i;
5489 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005490 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005491 }
5492
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005494 MaxQuad = 1;
5495 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 if (HiQuad[i] > MaxQuad) {
5497 BestHiQuad = i;
5498 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 }
5500 }
5501
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005503 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 // single pshufb instruction is necessary. If There are more than 2 input
5505 // quads, disable the next transformation since it does not help SSSE3.
5506 bool V1Used = InputQuads[0] || InputQuads[1];
5507 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005508 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005510 BestLoQuad = InputQuads[0] ? 0 : 1;
5511 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 }
5513 if (InputQuads.count() > 2) {
5514 BestLoQuad = -1;
5515 BestHiQuad = -1;
5516 }
5517 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005518
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5520 // the shuffle mask. If a quad is scored as -1, that means that it contains
5521 // words from all 4 input quadwords.
5522 SDValue NewV;
5523 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005524 int MaskV[] = {
5525 BestLoQuad < 0 ? 0 : BestLoQuad,
5526 BestHiQuad < 0 ? 1 : BestHiQuad
5527 };
Eric Christopherfd179292009-08-27 18:07:15 +00005528 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005529 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5530 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5531 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005532
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5534 // source words for the shuffle, to aid later transformations.
5535 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005536 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005537 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005539 if (idx != (int)i)
5540 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005542 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 AllWordsInNewV = false;
5544 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5548 if (AllWordsInNewV) {
5549 for (int i = 0; i != 8; ++i) {
5550 int idx = MaskVals[i];
5551 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005553 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if ((idx != i) && idx < 4)
5555 pshufhw = false;
5556 if ((idx != i) && idx > 3)
5557 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005558 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 V1 = NewV;
5560 V2Used = false;
5561 BestLoQuad = 0;
5562 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005563 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005564
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5566 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005567 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005568 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5569 unsigned TargetMask = 0;
5570 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005572 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5573 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5574 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005575 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005576 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005578 }
Eric Christopherfd179292009-08-27 18:07:15 +00005579
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 // If we have SSSE3, and all words of the result are from 1 input vector,
5581 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5582 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005583 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005587 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 // mask, and elements that come from V1 in the V2 mask, so that the two
5589 // results can be OR'd together.
5590 bool TwoInputs = V1Used && V2Used;
5591 for (unsigned i = 0; i != 8; ++i) {
5592 int EltIdx = MaskVals[i] * 2;
5593 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5595 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 continue;
5597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5599 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005601 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005602 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005603 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005607
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 // Calculate the shuffle mask for the second input, shuffle it, and
5609 // OR it with the first shuffled input.
5610 pshufbMask.clear();
5611 for (unsigned i = 0; i != 8; ++i) {
5612 int EltIdx = MaskVals[i] * 2;
5613 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5615 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 continue;
5617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5619 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005621 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005622 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005623 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 MVT::v16i8, &pshufbMask[0], 16));
5625 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005626 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 }
5628
5629 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5630 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005631 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005633 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 for (int i = 0; i != 4; ++i) {
5635 int idx = MaskVals[i];
5636 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 InOrder.set(i);
5638 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005639 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 }
5642 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005644 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005645
Craig Topperdd637ae2012-02-19 05:41:45 +00005646 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5647 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005648 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005649 NewV.getOperand(0),
5650 getShufflePSHUFLWImmediate(SVOp), DAG);
5651 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 }
Eric Christopherfd179292009-08-27 18:07:15 +00005653
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5655 // and update MaskVals with the new element order.
5656 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005657 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 for (unsigned i = 4; i != 8; ++i) {
5659 int idx = MaskVals[i];
5660 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 InOrder.set(i);
5662 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005663 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 }
5666 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005668 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005669
Craig Topperdd637ae2012-02-19 05:41:45 +00005670 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5671 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005672 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005673 NewV.getOperand(0),
5674 getShufflePSHUFHWImmediate(SVOp), DAG);
5675 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
Eric Christopherfd179292009-08-27 18:07:15 +00005677
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 // In case BestHi & BestLo were both -1, which means each quadword has a word
5679 // from each of the four input quadwords, calculate the InOrder bitvector now
5680 // before falling through to the insert/extract cleanup.
5681 if (BestLoQuad == -1 && BestHiQuad == -1) {
5682 NewV = V1;
5683 for (int i = 0; i != 8; ++i)
5684 if (MaskVals[i] < 0 || MaskVals[i] == i)
5685 InOrder.set(i);
5686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // The other elements are put in the right place using pextrw and pinsrw.
5689 for (unsigned i = 0; i != 8; ++i) {
5690 if (InOrder[i])
5691 continue;
5692 int EltIdx = MaskVals[i];
5693 if (EltIdx < 0)
5694 continue;
5695 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 DAG.getIntPtrConstant(i));
5702 }
5703 return NewV;
5704}
5705
5706// v16i8 shuffles - Prefer shuffles in the following order:
5707// 1. [ssse3] 1 x pshufb
5708// 2. [ssse3] 2 x pshufb + 1 x por
5709// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5710static
Nate Begeman9008ca62009-04-27 18:41:29 +00005711SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005712 SelectionDAG &DAG,
5713 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 SDValue V1 = SVOp->getOperand(0);
5715 SDValue V2 = SVOp->getOperand(1);
5716 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005717 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005718
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005720 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 // present, fall back to case 3.
5722 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5723 bool V1Only = true;
5724 bool V2Only = true;
5725 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005726 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 if (EltIdx < 0)
5728 continue;
5729 if (EltIdx < 16)
5730 V2Only = false;
5731 else
5732 V1Only = false;
5733 }
Eric Christopherfd179292009-08-27 18:07:15 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005736 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 //
5742 // Otherwise, we have elements from both input vectors, and must zero out
5743 // elements that come from V2 in the first mask, and V1 in the second mask
5744 // so that we can OR them together.
5745 bool TwoInputs = !(V1Only || V2Only);
5746 for (unsigned i = 0; i != 16; ++i) {
5747 int EltIdx = MaskVals[i];
5748 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 continue;
5751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 }
5754 // If all the elements are from V2, assign it to V1 and return after
5755 // building the first pshufb.
5756 if (V2Only)
5757 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005759 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 if (!TwoInputs)
5762 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005763
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 // Calculate the shuffle mask for the second input, shuffle it, and
5765 // OR it with the first shuffled input.
5766 pshufbMask.clear();
5767 for (unsigned i = 0; i != 16; ++i) {
5768 int EltIdx = MaskVals[i];
5769 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 continue;
5772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005776 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 MVT::v16i8, &pshufbMask[0], 16));
5778 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 }
Eric Christopherfd179292009-08-27 18:07:15 +00005780
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 // No SSSE3 - Calculate in place words and then fix all out of place words
5782 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5783 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005784 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5785 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 SDValue NewV = V2Only ? V2 : V1;
5787 for (int i = 0; i != 8; ++i) {
5788 int Elt0 = MaskVals[i*2];
5789 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005790
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // This word of the result is all undef, skip it.
5792 if (Elt0 < 0 && Elt1 < 0)
5793 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005794
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 // This word of the result is already in the correct place, skip it.
5796 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5797 continue;
5798 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5799 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5802 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5803 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005804
5805 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5806 // using a single extract together, load it and store it.
5807 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005809 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005811 DAG.getIntPtrConstant(i));
5812 continue;
5813 }
5814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005816 // source byte is not also odd, shift the extracted word left 8 bits
5817 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 DAG.getIntPtrConstant(Elt1 / 2));
5821 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005823 DAG.getConstant(8,
5824 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005825 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5827 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 }
5829 // If Elt0 is defined, extract it from the appropriate source. If the
5830 // source byte is not also even, shift the extracted word right 8 bits. If
5831 // Elt1 was also defined, OR the extracted values together before
5832 // inserting them in the result.
5833 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5836 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005838 DAG.getConstant(8,
5839 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005840 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5842 DAG.getConstant(0x00FF, MVT::i16));
5843 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 : InsElt0;
5845 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 DAG.getIntPtrConstant(i));
5848 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005849 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005850}
5851
Evan Cheng7a831ce2007-12-15 03:00:47 +00005852/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005853/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005854/// done when every pair / quad of shuffle mask elements point to elements in
5855/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005856/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005857static
Nate Begeman9008ca62009-04-27 18:41:29 +00005858SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005859 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005860 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 SDValue V1 = SVOp->getOperand(0);
5862 SDValue V2 = SVOp->getOperand(1);
5863 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005864 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005865 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005867 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 case MVT::v4f32: NewVT = MVT::v2f64; break;
5869 case MVT::v4i32: NewVT = MVT::v2i64; break;
5870 case MVT::v8i16: NewVT = MVT::v4i32; break;
5871 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005872 }
5873
Nate Begeman9008ca62009-04-27 18:41:29 +00005874 int Scale = NumElems / NewWidth;
5875 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005876 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 int StartIdx = -1;
5878 for (int j = 0; j < Scale; ++j) {
5879 int EltIdx = SVOp->getMaskElt(i+j);
5880 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005881 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005882 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005883 StartIdx = EltIdx - (EltIdx % Scale);
5884 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005885 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005886 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005887 if (StartIdx == -1)
5888 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005889 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005890 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005891 }
5892
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005893 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5894 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005895 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005896}
5897
Evan Chengd880b972008-05-09 21:53:03 +00005898/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005899///
Owen Andersone50ed302009-08-10 22:56:29 +00005900static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005901 SDValue SrcOp, SelectionDAG &DAG,
5902 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005904 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005905 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005906 LD = dyn_cast<LoadSDNode>(SrcOp);
5907 if (!LD) {
5908 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5909 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005910 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005911 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005912 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005913 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005914 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005915 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005917 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005918 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5919 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5920 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005921 SrcOp.getOperand(0)
5922 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005923 }
5924 }
5925 }
5926
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005927 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005928 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005929 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005930 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005931}
5932
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005933/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5934/// which could not be matched by any known target speficic shuffle
5935static SDValue
5936LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005937 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005938
Craig Topper8f35c132012-01-20 09:29:03 +00005939 unsigned NumElems = VT.getVectorNumElements();
5940 unsigned NumLaneElems = NumElems / 2;
5941
Craig Topper8f35c132012-01-20 09:29:03 +00005942 DebugLoc dl = SVOp->getDebugLoc();
5943 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005944 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5945 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005946
Craig Topper9a2b6e12012-04-06 07:45:23 +00005947 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005948 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005949 // Build a shuffle mask for the output, discovering on the fly which
5950 // input vectors to use as shuffle operands (recorded in InputUsed).
5951 // If building a suitable shuffle vector proves too hard, then bail
5952 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005953 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005954 unsigned LaneStart = l * NumLaneElems;
5955 for (unsigned i = 0; i != NumLaneElems; ++i) {
5956 // The mask element. This indexes into the input.
5957 int Idx = SVOp->getMaskElt(i+LaneStart);
5958 if (Idx < 0) {
5959 // the mask element does not index into any input vector.
5960 Mask.push_back(-1);
5961 continue;
5962 }
Craig Topper8f35c132012-01-20 09:29:03 +00005963
Craig Topper9a2b6e12012-04-06 07:45:23 +00005964 // The input vector this mask element indexes into.
5965 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005966
Craig Topper9a2b6e12012-04-06 07:45:23 +00005967 // Turn the index into an offset from the start of the input vector.
5968 Idx -= Input * NumLaneElems;
5969
5970 // Find or create a shuffle vector operand to hold this input.
5971 unsigned OpNo;
5972 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5973 if (InputUsed[OpNo] == Input)
5974 // This input vector is already an operand.
5975 break;
5976 if (InputUsed[OpNo] < 0) {
5977 // Create a new operand for this input vector.
5978 InputUsed[OpNo] = Input;
5979 break;
5980 }
5981 }
5982
5983 if (OpNo >= array_lengthof(InputUsed)) {
5984 // More than two input vectors used! Give up.
5985 return SDValue();
5986 }
5987
5988 // Add the mask index for the new shuffle vector.
5989 Mask.push_back(Idx + OpNo * NumLaneElems);
5990 }
5991
5992 if (InputUsed[0] < 0) {
5993 // No input vectors were used! The result is undefined.
5994 Shufs[l] = DAG.getUNDEF(NVT);
5995 } else {
5996 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
5997 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
5998 DAG, dl);
5999 // If only one input was used, use an undefined vector for the other.
6000 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6001 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6002 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6003 DAG, dl);
6004 // At least one input vector was used. Create a new shuffle vector.
6005 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6006 }
6007
6008 Mask.clear();
6009 }
Craig Topper8f35c132012-01-20 09:29:03 +00006010
6011 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00006012 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00006013 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006014 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00006015 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006016}
6017
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006018/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6019/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006020static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006021LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 SDValue V1 = SVOp->getOperand(0);
6023 SDValue V2 = SVOp->getOperand(1);
6024 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006025 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006026
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006027 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6028
Benjamin Kramer9c683542012-01-30 15:16:21 +00006029 std::pair<int, int> Locs[4];
6030 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006031 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006032
Evan Chengace3c172008-07-22 21:13:36 +00006033 unsigned NumHi = 0;
6034 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006035 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 int Idx = PermMask[i];
6037 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006038 Locs[i] = std::make_pair(-1, -1);
6039 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6041 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006042 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006044 NumLo++;
6045 } else {
6046 Locs[i] = std::make_pair(1, NumHi);
6047 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006049 NumHi++;
6050 }
6051 }
6052 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006053
Evan Chengace3c172008-07-22 21:13:36 +00006054 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006055 // If no more than two elements come from either vector. This can be
6056 // implemented with two shuffles. First shuffle gather the elements.
6057 // The second shuffle, which takes the first shuffle as both of its
6058 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006060
Benjamin Kramer9c683542012-01-30 15:16:21 +00006061 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006062
Benjamin Kramer9c683542012-01-30 15:16:21 +00006063 for (unsigned i = 0; i != 4; ++i)
6064 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006065 unsigned Idx = (i < 2) ? 0 : 4;
6066 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006068 }
Evan Chengace3c172008-07-22 21:13:36 +00006069
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071 } else if (NumLo == 3 || NumHi == 3) {
6072 // Otherwise, we must have three elements from one vector, call it X, and
6073 // one element from the other, call it Y. First, use a shufps to build an
6074 // intermediate vector with the one element from Y and the element from X
6075 // that will be in the same half in the final destination (the indexes don't
6076 // matter). Then, use a shufps to build the final vector, taking the half
6077 // containing the element from Y from the intermediate, and the other half
6078 // from X.
6079 if (NumHi == 3) {
6080 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006081 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006082 std::swap(V1, V2);
6083 }
6084
6085 // Find the element from V2.
6086 unsigned HiIndex;
6087 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 int Val = PermMask[HiIndex];
6089 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091 if (Val >= 4)
6092 break;
6093 }
6094
Nate Begeman9008ca62009-04-27 18:41:29 +00006095 Mask1[0] = PermMask[HiIndex];
6096 Mask1[1] = -1;
6097 Mask1[2] = PermMask[HiIndex^1];
6098 Mask1[3] = -1;
6099 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100
6101 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006102 Mask1[0] = PermMask[0];
6103 Mask1[1] = PermMask[1];
6104 Mask1[2] = HiIndex & 1 ? 6 : 4;
6105 Mask1[3] = HiIndex & 1 ? 4 : 6;
6106 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006107 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 Mask1[0] = HiIndex & 1 ? 2 : 0;
6109 Mask1[1] = HiIndex & 1 ? 0 : 2;
6110 Mask1[2] = PermMask[2];
6111 Mask1[3] = PermMask[3];
6112 if (Mask1[2] >= 0)
6113 Mask1[2] += 4;
6114 if (Mask1[3] >= 0)
6115 Mask1[3] += 4;
6116 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006117 }
Evan Chengace3c172008-07-22 21:13:36 +00006118 }
6119
6120 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006121 int LoMask[] = { -1, -1, -1, -1 };
6122 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006123
Benjamin Kramer9c683542012-01-30 15:16:21 +00006124 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006125 unsigned MaskIdx = 0;
6126 unsigned LoIdx = 0;
6127 unsigned HiIdx = 2;
6128 for (unsigned i = 0; i != 4; ++i) {
6129 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006130 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006131 MaskIdx = 1;
6132 LoIdx = 0;
6133 HiIdx = 2;
6134 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 int Idx = PermMask[i];
6136 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006137 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006139 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006140 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006141 LoIdx++;
6142 } else {
6143 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006144 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006145 HiIdx++;
6146 }
6147 }
6148
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6150 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006151 int MaskOps[] = { -1, -1, -1, -1 };
6152 for (unsigned i = 0; i != 4; ++i)
6153 if (Locs[i].first != -1)
6154 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006156}
6157
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006158static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006159 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006160 V = V.getOperand(0);
6161 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6162 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006163 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6164 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6165 // BUILD_VECTOR (load), undef
6166 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006167 if (MayFoldLoad(V))
6168 return true;
6169 return false;
6170}
6171
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006172// FIXME: the version above should always be used. Since there's
6173// a bug where several vector shuffles can't be folded because the
6174// DAG is not updated during lowering and a node claims to have two
6175// uses while it only has one, use this version, and let isel match
6176// another instruction if the load really happens to have more than
6177// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006178// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006179static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006180 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006181 V = V.getOperand(0);
6182 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6183 V = V.getOperand(0);
6184 if (ISD::isNormalLoad(V.getNode()))
6185 return true;
6186 return false;
6187}
6188
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006189static
Evan Cheng835580f2010-10-07 20:50:20 +00006190SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6191 EVT VT = Op.getValueType();
6192
6193 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006194 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6195 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006196 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6197 V1, DAG));
6198}
6199
6200static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006201SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006202 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006203 SDValue V1 = Op.getOperand(0);
6204 SDValue V2 = Op.getOperand(1);
6205 EVT VT = Op.getValueType();
6206
6207 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6208
Craig Topper1accb7e2012-01-10 06:54:16 +00006209 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006210 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6211
Evan Cheng0899f5c2011-08-31 02:05:24 +00006212 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6213 return DAG.getNode(ISD::BITCAST, dl, VT,
6214 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6215 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6216 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006217}
6218
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006219static
6220SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6221 SDValue V1 = Op.getOperand(0);
6222 SDValue V2 = Op.getOperand(1);
6223 EVT VT = Op.getValueType();
6224
6225 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6226 "unsupported shuffle type");
6227
6228 if (V2.getOpcode() == ISD::UNDEF)
6229 V2 = V1;
6230
6231 // v4i32 or v4f32
6232 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6233}
6234
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006235static
Craig Topper1accb7e2012-01-10 06:54:16 +00006236SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006237 SDValue V1 = Op.getOperand(0);
6238 SDValue V2 = Op.getOperand(1);
6239 EVT VT = Op.getValueType();
6240 unsigned NumElems = VT.getVectorNumElements();
6241
6242 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6243 // operand of these instructions is only memory, so check if there's a
6244 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6245 // same masks.
6246 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006247
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006248 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006249 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006250 CanFoldLoad = true;
6251
6252 // When V1 is a load, it can be folded later into a store in isel, example:
6253 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6254 // turns into:
6255 // (MOVLPSmr addr:$src1, VR128:$src2)
6256 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006257 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006258 CanFoldLoad = true;
6259
Dan Gohman65fd6562011-11-03 21:49:52 +00006260 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006261 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006262 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006263 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6264
6265 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006266 // If we don't care about the second element, procede to use movss.
6267 if (SVOp->getMaskElt(1) != -1)
6268 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006269 }
6270
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006271 // movl and movlp will both match v2i64, but v2i64 is never matched by
6272 // movl earlier because we make it strict to avoid messing with the movlp load
6273 // folding logic (see the code above getMOVLP call). Match it here then,
6274 // this is horrible, but will stay like this until we move all shuffle
6275 // matching to x86 specific nodes. Note that for the 1st condition all
6276 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006277 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006278 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6279 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006280 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006281 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006282 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006283 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006284
6285 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6286
6287 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006288 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006289 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006290}
6291
Nadav Rotem154819d2012-04-09 07:45:58 +00006292SDValue
6293X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006294 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6295 EVT VT = Op.getValueType();
6296 DebugLoc dl = Op.getDebugLoc();
6297 SDValue V1 = Op.getOperand(0);
6298 SDValue V2 = Op.getOperand(1);
6299
6300 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006301 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006302
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006303 // Handle splat operations
6304 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006305 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006306 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006307
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006308 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006309 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006310 if (Broadcast.getNode())
6311 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006312
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006313 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006314 if ((Size == 128 && NumElem <= 4) ||
6315 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006316 return SDValue();
6317
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006318 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006319 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006320 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006321
6322 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6323 // do it!
6324 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6325 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6326 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006327 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006328 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006329 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006330 // FIXME: Figure out a cleaner way to do this.
6331 // Try to make use of movq to zero out the top part.
6332 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6333 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6334 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006335 EVT NewVT = NewOp.getValueType();
6336 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6337 NewVT, true, false))
6338 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006339 DAG, Subtarget, dl);
6340 }
6341 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6342 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006343 if (NewOp.getNode()) {
6344 EVT NewVT = NewOp.getValueType();
6345 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6346 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6347 DAG, Subtarget, dl);
6348 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006349 }
6350 }
6351 return SDValue();
6352}
6353
Dan Gohman475871a2008-07-27 21:46:04 +00006354SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006355X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006356 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006357 SDValue V1 = Op.getOperand(0);
6358 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006359 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006360 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006361 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006362 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006363 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006364 bool V1IsSplat = false;
6365 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006366 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006367 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006368 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006369 MachineFunction &MF = DAG.getMachineFunction();
6370 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006371
Craig Topper3426a3e2011-11-14 06:46:21 +00006372 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006373
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006374 if (V1IsUndef && V2IsUndef)
6375 return DAG.getUNDEF(VT);
6376
6377 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006378
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006379 // Vector shuffle lowering takes 3 steps:
6380 //
6381 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6382 // narrowing and commutation of operands should be handled.
6383 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6384 // shuffle nodes.
6385 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6386 // so the shuffle can be broken into other shuffles and the legalizer can
6387 // try the lowering again.
6388 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006389 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390 // be matched during isel, all of them must be converted to a target specific
6391 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006392
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006393 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6394 // narrowing and commutation of operands should be handled. The actual code
6395 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006396 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 if (NewOp.getNode())
6398 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006399
Craig Topper5aaffa82012-02-19 02:53:47 +00006400 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6401
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006402 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6403 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006404 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006405 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006406 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006407 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006408
Craig Topperdd637ae2012-02-19 05:41:45 +00006409 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006410 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006411 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006412
Craig Topperdd637ae2012-02-19 05:41:45 +00006413 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006414 return getMOVHighToLow(Op, dl, DAG);
6415
6416 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006417 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006418 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006419 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006420
Craig Topper5aaffa82012-02-19 02:53:47 +00006421 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006422 // The actual implementation will match the mask in the if above and then
6423 // during isel it can match several different instructions, not only pshufd
6424 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006425 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6426 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006427
Craig Topper5aaffa82012-02-19 02:53:47 +00006428 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006429
Craig Topperdbd98a42012-02-07 06:28:42 +00006430 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6431 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6432
Craig Topper1accb7e2012-01-10 06:54:16 +00006433 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006434 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6435
Craig Topperb3982da2011-12-31 23:50:21 +00006436 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006437 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006438 }
Eric Christopherfd179292009-08-27 18:07:15 +00006439
Evan Chengf26ffe92008-05-29 08:22:04 +00006440 // Check if this can be converted into a logical shift.
6441 bool isLeft = false;
6442 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006443 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006444 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006445 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006446 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006447 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006448 EVT EltVT = VT.getVectorElementType();
6449 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006450 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006451 }
Eric Christopherfd179292009-08-27 18:07:15 +00006452
Craig Topper5aaffa82012-02-19 02:53:47 +00006453 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006454 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006455 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006456 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006457 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006458 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6459
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006460 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006461 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6462 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006463 }
Eric Christopherfd179292009-08-27 18:07:15 +00006464
Nate Begeman9008ca62009-04-27 18:41:29 +00006465 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006466 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006467 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006468
Craig Topperdd637ae2012-02-19 05:41:45 +00006469 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006470 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006471
Craig Topperdd637ae2012-02-19 05:41:45 +00006472 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006473 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006474
Craig Topperdd637ae2012-02-19 05:41:45 +00006475 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006476 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006477
Craig Topperdd637ae2012-02-19 05:41:45 +00006478 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006479 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480
Craig Topperdd637ae2012-02-19 05:41:45 +00006481 if (ShouldXformToMOVHLPS(M, VT) ||
6482 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006483 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006484
Evan Chengf26ffe92008-05-29 08:22:04 +00006485 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006486 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006487 EVT EltVT = VT.getVectorElementType();
6488 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006489 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006490 }
Eric Christopherfd179292009-08-27 18:07:15 +00006491
Evan Cheng9eca5e82006-10-25 21:49:50 +00006492 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006493 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6494 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006495 V1IsSplat = isSplatVector(V1.getNode());
6496 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006497
Chris Lattner8a594482007-11-25 00:24:49 +00006498 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006499 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6500 CommuteVectorShuffleMask(M, NumElems);
6501 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006502 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006503 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006504 }
6505
Craig Topperbeabc6c2011-12-05 06:56:46 +00006506 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006507 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006508 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006509 return V1;
6510 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6511 // the instruction selector will not match, so get a canonical MOVL with
6512 // swapped operands to undo the commute.
6513 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006514 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515
Craig Topperbeabc6c2011-12-05 06:56:46 +00006516 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006517 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006518
Craig Topperbeabc6c2011-12-05 06:56:46 +00006519 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006520 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006521
Evan Cheng9bbbb982006-10-25 20:48:19 +00006522 if (V2IsSplat) {
6523 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006524 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006525 // new vector_shuffle with the corrected mask.p
6526 SmallVector<int, 8> NewMask(M.begin(), M.end());
6527 NormalizeMask(NewMask, NumElems);
6528 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6529 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6530 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6531 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006532 }
6533 }
6534
Evan Cheng9eca5e82006-10-25 21:49:50 +00006535 if (Commuted) {
6536 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006537 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006538 CommuteVectorShuffleMask(M, NumElems);
6539 std::swap(V1, V2);
6540 std::swap(V1IsSplat, V2IsSplat);
6541 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006542
Craig Topper39a9e482012-02-11 06:24:48 +00006543 if (isUNPCKLMask(M, VT, HasAVX2))
6544 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006545
Craig Topper39a9e482012-02-11 06:24:48 +00006546 if (isUNPCKHMask(M, VT, HasAVX2))
6547 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006548 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006549
Nate Begeman9008ca62009-04-27 18:41:29 +00006550 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006551 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006552 return CommuteVectorShuffle(SVOp, DAG);
6553
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006554 // The checks below are all present in isShuffleMaskLegal, but they are
6555 // inlined here right now to enable us to directly emit target specific
6556 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006557
Craig Topper0e2037b2012-01-20 05:53:00 +00006558 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006559 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006560 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006561 DAG);
6562
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006563 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6564 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006565 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006566 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006567 }
6568
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006569 if (isPSHUFHWMask(M, VT))
6570 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006571 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006572 DAG);
6573
6574 if (isPSHUFLWMask(M, VT))
6575 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006576 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006577 DAG);
6578
Craig Topper1a7700a2012-01-19 08:19:12 +00006579 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006580 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006581 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006582
Craig Topper94438ba2011-12-16 08:06:31 +00006583 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006584 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006585 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006586 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006587
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006588 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006589 // Generate target specific nodes for 128 or 256-bit shuffles only
6590 // supported in the AVX instruction set.
6591 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006592
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006593 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006594 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006595 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6596
Craig Topper70b883b2011-11-28 10:14:51 +00006597 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006598 if (isVPERMILPMask(M, VT, HasAVX)) {
6599 if (HasAVX2 && VT == MVT::v8i32)
6600 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006601 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006602 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006603 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006604 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006605
Craig Topper70b883b2011-11-28 10:14:51 +00006606 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006607 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006608 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006609 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006610
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006611 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG, getPointerTy());
6612 if (BlendOp.getNode())
6613 return BlendOp;
6614
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006615 //===--------------------------------------------------------------------===//
6616 // Since no target specific shuffle was selected for this generic one,
6617 // lower it into other known shuffles. FIXME: this isn't true yet, but
6618 // this is the plan.
6619 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006620
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006621 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6622 if (VT == MVT::v8i16) {
6623 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6624 if (NewOp.getNode())
6625 return NewOp;
6626 }
6627
6628 if (VT == MVT::v16i8) {
6629 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6630 if (NewOp.getNode())
6631 return NewOp;
6632 }
6633
6634 // Handle all 128-bit wide vectors with 4 elements, and match them with
6635 // several different shuffle types.
6636 if (NumElems == 4 && VT.getSizeInBits() == 128)
6637 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6638
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006639 // Handle general 256-bit shuffles
6640 if (VT.is256BitVector())
6641 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6642
Dan Gohman475871a2008-07-27 21:46:04 +00006643 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644}
6645
Dan Gohman475871a2008-07-27 21:46:04 +00006646SDValue
6647X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006648 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006649 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006650 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006651
6652 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6653 return SDValue();
6654
Duncan Sands83ec4b62008-06-06 12:08:01 +00006655 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006657 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006659 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006660 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006661 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006662 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6663 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6664 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6666 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006667 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006669 Op.getOperand(0)),
6670 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006672 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006674 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006675 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006677 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6678 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006679 // result has a single use which is a store or a bitcast to i32. And in
6680 // the case of a store, it's not worth it if the index is a constant 0,
6681 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006682 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006683 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006684 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006685 if ((User->getOpcode() != ISD::STORE ||
6686 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6687 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006688 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006690 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006692 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006693 Op.getOperand(0)),
6694 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006695 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006696 } else if (VT == MVT::i32 || VT == MVT::i64) {
6697 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006698 if (isa<ConstantSDNode>(Op.getOperand(1)))
6699 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006700 }
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006702}
6703
6704
Dan Gohman475871a2008-07-27 21:46:04 +00006705SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006706X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6707 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006709 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710
David Greene74a579d2011-02-10 16:57:36 +00006711 SDValue Vec = Op.getOperand(0);
6712 EVT VecVT = Vec.getValueType();
6713
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006714 // If this is a 256-bit vector result, first extract the 128-bit vector and
6715 // then extract the element from the 128-bit vector.
6716 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006717 DebugLoc dl = Op.getNode()->getDebugLoc();
6718 unsigned NumElems = VecVT.getVectorNumElements();
6719 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006720 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6721
6722 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006723 bool Upper = IdxVal >= NumElems/2;
6724 Vec = Extract128BitVector(Vec,
6725 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006726
David Greene74a579d2011-02-10 16:57:36 +00006727 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006728 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006729 }
6730
6731 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6732
Craig Topperd0a31172012-01-10 06:37:29 +00006733 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006735 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006736 return Res;
6737 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006738
Owen Andersone50ed302009-08-10 22:56:29 +00006739 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006740 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006742 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006743 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006744 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006745 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6747 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006748 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006750 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006752 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006753 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006755 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006757 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006758 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006759 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 if (Idx == 0)
6761 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006762
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006764 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006765 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006766 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006767 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006768 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006769 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006770 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006771 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6772 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6773 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006774 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 if (Idx == 0)
6776 return Op;
6777
6778 // UNPCKHPD the element to the lowest double word, then movsd.
6779 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6780 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006781 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006782 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006783 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006784 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006785 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006786 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 }
6788
Dan Gohman475871a2008-07-27 21:46:04 +00006789 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790}
6791
Dan Gohman475871a2008-07-27 21:46:04 +00006792SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006793X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6794 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006795 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006796 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006797 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006798
Dan Gohman475871a2008-07-27 21:46:04 +00006799 SDValue N0 = Op.getOperand(0);
6800 SDValue N1 = Op.getOperand(1);
6801 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006802
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006803 if (VT.getSizeInBits() == 256)
6804 return SDValue();
6805
Dan Gohman8a55ce42009-09-23 21:02:20 +00006806 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006807 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006808 unsigned Opc;
6809 if (VT == MVT::v8i16)
6810 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006811 else if (VT == MVT::v16i8)
6812 Opc = X86ISD::PINSRB;
6813 else
6814 Opc = X86ISD::PINSRB;
6815
Nate Begeman14d12ca2008-02-11 04:19:36 +00006816 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6817 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 if (N1.getValueType() != MVT::i32)
6819 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6820 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006821 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006822 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006823 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 // Bits [7:6] of the constant are the source select. This will always be
6825 // zero here. The DAG Combiner may combine an extract_elt index into these
6826 // bits. For example (insert (extract, 3), 2) could be matched by putting
6827 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006828 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006830 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006831 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006832 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006833 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006835 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006836 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6837 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006838 // PINSR* works with constant index.
6839 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006840 }
Dan Gohman475871a2008-07-27 21:46:04 +00006841 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006842}
6843
Dan Gohman475871a2008-07-27 21:46:04 +00006844SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006845X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006846 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006847 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006848
David Greene6b381262011-02-09 15:32:06 +00006849 DebugLoc dl = Op.getDebugLoc();
6850 SDValue N0 = Op.getOperand(0);
6851 SDValue N1 = Op.getOperand(1);
6852 SDValue N2 = Op.getOperand(2);
6853
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006854 // If this is a 256-bit vector result, first extract the 128-bit vector,
6855 // insert the element into the extracted half and then place it back.
6856 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006857 if (!isa<ConstantSDNode>(N2))
6858 return SDValue();
6859
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006860 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006861 unsigned NumElems = VT.getVectorNumElements();
6862 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006863 bool Upper = IdxVal >= NumElems/2;
6864 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6865 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006866
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006867 // Insert the element into the desired half.
6868 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6869 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006870
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006871 // Insert the changed part back to the 256-bit vector
6872 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006873 }
6874
Craig Topperd0a31172012-01-10 06:37:29 +00006875 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6877
Dan Gohman8a55ce42009-09-23 21:02:20 +00006878 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006879 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006880
Dan Gohman8a55ce42009-09-23 21:02:20 +00006881 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006882 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6883 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 if (N1.getValueType() != MVT::i32)
6885 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6886 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006887 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006888 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 }
Dan Gohman475871a2008-07-27 21:46:04 +00006890 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891}
6892
Dan Gohman475871a2008-07-27 21:46:04 +00006893SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006894X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006895 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006897 EVT OpVT = Op.getValueType();
6898
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006899 // If this is a 256-bit vector result, first insert into a 128-bit
6900 // vector and then insert into the 256-bit vector.
6901 if (OpVT.getSizeInBits() > 128) {
6902 // Insert into a 128-bit vector.
6903 EVT VT128 = EVT::getVectorVT(*Context,
6904 OpVT.getVectorElementType(),
6905 OpVT.getVectorNumElements() / 2);
6906
6907 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6908
6909 // Insert the 128-bit vector.
6910 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6911 DAG.getConstant(0, MVT::i32),
6912 DAG, dl);
6913 }
6914
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006915 if (Op.getValueType() == MVT::v1i64 &&
6916 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006918
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006920 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6921 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006922 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006923 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924}
6925
David Greene91585092011-01-26 15:38:49 +00006926// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6927// a simple subregister reference or explicit instructions to grab
6928// upper bits of a vector.
6929SDValue
6930X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6931 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006932 DebugLoc dl = Op.getNode()->getDebugLoc();
6933 SDValue Vec = Op.getNode()->getOperand(0);
6934 SDValue Idx = Op.getNode()->getOperand(1);
6935
6936 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6937 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6938 return Extract128BitVector(Vec, Idx, DAG, dl);
6939 }
David Greene91585092011-01-26 15:38:49 +00006940 }
6941 return SDValue();
6942}
6943
David Greenecfe33c42011-01-26 19:13:22 +00006944// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6945// simple superregister reference or explicit instructions to insert
6946// the upper bits of a vector.
6947SDValue
6948X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6949 if (Subtarget->hasAVX()) {
6950 DebugLoc dl = Op.getNode()->getDebugLoc();
6951 SDValue Vec = Op.getNode()->getOperand(0);
6952 SDValue SubVec = Op.getNode()->getOperand(1);
6953 SDValue Idx = Op.getNode()->getOperand(2);
6954
6955 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6956 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006957 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006958 }
6959 }
6960 return SDValue();
6961}
6962
Bill Wendling056292f2008-09-16 21:48:12 +00006963// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6964// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6965// one of the above mentioned nodes. It has to be wrapped because otherwise
6966// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6967// be used to form addressing mode. These wrapped nodes will be selected
6968// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006969SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006970X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006971 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006972
Chris Lattner41621a22009-06-26 19:22:52 +00006973 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6974 // global base reg.
6975 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006976 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006977 CodeModel::Model M = getTargetMachine().getCodeModel();
6978
Chris Lattner4f066492009-07-11 20:29:19 +00006979 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006980 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006981 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006982 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006983 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006984 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006985 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006986
Evan Cheng1606e8e2009-03-13 07:51:59 +00006987 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006988 CP->getAlignment(),
6989 CP->getOffset(), OpFlag);
6990 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006991 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006992 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006993 if (OpFlag) {
6994 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006995 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006996 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006997 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 }
6999
7000 return Result;
7001}
7002
Dan Gohmand858e902010-04-17 15:26:15 +00007003SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007004 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007005
Chris Lattner18c59872009-06-27 04:16:01 +00007006 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7007 // global base reg.
7008 unsigned char OpFlag = 0;
7009 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007010 CodeModel::Model M = getTargetMachine().getCodeModel();
7011
Chris Lattner4f066492009-07-11 20:29:19 +00007012 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007013 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007014 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007015 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007016 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007017 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007018 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007019
Chris Lattner18c59872009-06-27 04:16:01 +00007020 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7021 OpFlag);
7022 DebugLoc DL = JT->getDebugLoc();
7023 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007024
Chris Lattner18c59872009-06-27 04:16:01 +00007025 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007026 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007027 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7028 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007029 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007030 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007031
Chris Lattner18c59872009-06-27 04:16:01 +00007032 return Result;
7033}
7034
7035SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007036X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007037 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007038
Chris Lattner18c59872009-06-27 04:16:01 +00007039 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7040 // global base reg.
7041 unsigned char OpFlag = 0;
7042 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007043 CodeModel::Model M = getTargetMachine().getCodeModel();
7044
Chris Lattner4f066492009-07-11 20:29:19 +00007045 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007046 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7047 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7048 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007049 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007050 } else if (Subtarget->isPICStyleGOT()) {
7051 OpFlag = X86II::MO_GOT;
7052 } else if (Subtarget->isPICStyleStubPIC()) {
7053 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7054 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7055 OpFlag = X86II::MO_DARWIN_NONLAZY;
7056 }
Eric Christopherfd179292009-08-27 18:07:15 +00007057
Chris Lattner18c59872009-06-27 04:16:01 +00007058 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007059
Chris Lattner18c59872009-06-27 04:16:01 +00007060 DebugLoc DL = Op.getDebugLoc();
7061 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007062
7063
Chris Lattner18c59872009-06-27 04:16:01 +00007064 // With PIC, the address is actually $g + Offset.
7065 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007066 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007067 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7068 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007069 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007070 Result);
7071 }
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Eli Friedman586272d2011-08-11 01:48:05 +00007073 // For symbols that require a load from a stub to get the address, emit the
7074 // load.
7075 if (isGlobalStubReference(OpFlag))
7076 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007077 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007078
Chris Lattner18c59872009-06-27 04:16:01 +00007079 return Result;
7080}
7081
Dan Gohman475871a2008-07-27 21:46:04 +00007082SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007083X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007084 // Create the TargetBlockAddressAddress node.
7085 unsigned char OpFlags =
7086 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007087 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007088 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007089 DebugLoc dl = Op.getDebugLoc();
7090 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7091 /*isTarget=*/true, OpFlags);
7092
Dan Gohmanf705adb2009-10-30 01:28:02 +00007093 if (Subtarget->isPICStyleRIPRel() &&
7094 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007095 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7096 else
7097 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007098
Dan Gohman29cbade2009-11-20 23:18:13 +00007099 // With PIC, the address is actually $g + Offset.
7100 if (isGlobalRelativeToPICBase(OpFlags)) {
7101 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7102 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7103 Result);
7104 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007105
7106 return Result;
7107}
7108
7109SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007110X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007111 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007112 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007113 // Create the TargetGlobalAddress node, folding in the constant
7114 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007115 unsigned char OpFlags =
7116 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007118 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007119 if (OpFlags == X86II::MO_NO_FLAG &&
7120 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007121 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007122 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007123 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007124 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007125 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007126 }
Eric Christopherfd179292009-08-27 18:07:15 +00007127
Chris Lattner4f066492009-07-11 20:29:19 +00007128 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007129 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007130 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7131 else
7132 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007133
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007134 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007135 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007136 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7137 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007138 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007140
Chris Lattner36c25012009-07-10 07:34:39 +00007141 // For globals that require a load from a stub to get the address, emit the
7142 // load.
7143 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007144 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007145 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007146
Dan Gohman6520e202008-10-18 02:06:02 +00007147 // If there was a non-zero offset that we didn't fold, create an explicit
7148 // addition for it.
7149 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007150 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007151 DAG.getConstant(Offset, getPointerTy()));
7152
Evan Cheng0db9fe62006-04-25 20:13:52 +00007153 return Result;
7154}
7155
Evan Chengda43bcf2008-09-24 00:05:32 +00007156SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007157X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007158 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007159 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007160 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007161}
7162
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007163static SDValue
7164GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007165 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007166 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007167 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007168 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007169 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007170 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007171 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007172 GA->getOffset(),
7173 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007174 if (InFlag) {
7175 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007176 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007177 } else {
7178 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007179 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007180 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007181
7182 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007183 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007184
Rafael Espindola15f1b662009-04-24 12:59:40 +00007185 SDValue Flag = Chain.getValue(1);
7186 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007187}
7188
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007189// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007190static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007191LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007192 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007193 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007194 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7195 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007196 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007197 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007198 InFlag = Chain.getValue(1);
7199
Chris Lattnerb903bed2009-06-26 21:20:29 +00007200 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007201}
7202
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007203// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007204static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007205LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007206 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007207 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7208 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007209}
7210
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007211// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7212// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007213static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007214 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007215 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007216 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007217
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007218 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7219 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7220 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007221
Michael J. Spencerec38de22010-10-10 22:04:20 +00007222 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007223 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007224 MachinePointerInfo(Ptr),
7225 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007226
Chris Lattnerb903bed2009-06-26 21:20:29 +00007227 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007228 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7229 // initialexec.
7230 unsigned WrapperKind = X86ISD::Wrapper;
7231 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007232 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007233 } else if (is64Bit) {
7234 assert(model == TLSModel::InitialExec);
7235 OperandFlags = X86II::MO_GOTTPOFF;
7236 WrapperKind = X86ISD::WrapperRIP;
7237 } else {
7238 assert(model == TLSModel::InitialExec);
7239 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007240 }
Eric Christopherfd179292009-08-27 18:07:15 +00007241
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007242 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7243 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007244 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007245 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007246 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007247 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007248
Rafael Espindola9a580232009-02-27 13:37:18 +00007249 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007250 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007251 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007252
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007253 // The address of the thread local variable is the add of the thread
7254 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007255 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007256}
7257
Dan Gohman475871a2008-07-27 21:46:04 +00007258SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007259X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007260
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007261 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007262 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007263
Eric Christopher30ef0e52010-06-03 04:07:48 +00007264 if (Subtarget->isTargetELF()) {
7265 // TODO: implement the "local dynamic" model
7266 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007267
Eric Christopher30ef0e52010-06-03 04:07:48 +00007268 // If GV is an alias then use the aliasee for determining
7269 // thread-localness.
7270 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7271 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007272
Chandler Carruth34797132012-04-08 17:20:55 +00007273 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007274
Eric Christopher30ef0e52010-06-03 04:07:48 +00007275 switch (model) {
7276 case TLSModel::GeneralDynamic:
7277 case TLSModel::LocalDynamic: // not implemented
7278 if (Subtarget->is64Bit())
7279 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7280 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007281
Eric Christopher30ef0e52010-06-03 04:07:48 +00007282 case TLSModel::InitialExec:
7283 case TLSModel::LocalExec:
7284 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7285 Subtarget->is64Bit());
7286 }
7287 } else if (Subtarget->isTargetDarwin()) {
7288 // Darwin only has one model of TLS. Lower to that.
7289 unsigned char OpFlag = 0;
7290 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7291 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007292
Eric Christopher30ef0e52010-06-03 04:07:48 +00007293 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7294 // global base reg.
7295 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7296 !Subtarget->is64Bit();
7297 if (PIC32)
7298 OpFlag = X86II::MO_TLVP_PIC_BASE;
7299 else
7300 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007301 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007302 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007303 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007304 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007305 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007306
Eric Christopher30ef0e52010-06-03 04:07:48 +00007307 // With PIC32, the address is actually $g + Offset.
7308 if (PIC32)
7309 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7310 DAG.getNode(X86ISD::GlobalBaseReg,
7311 DebugLoc(), getPointerTy()),
7312 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007313
Eric Christopher30ef0e52010-06-03 04:07:48 +00007314 // Lowering the machine isd will make sure everything is in the right
7315 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007316 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007317 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007318 SDValue Args[] = { Chain, Offset };
7319 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Eric Christopher30ef0e52010-06-03 04:07:48 +00007321 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7322 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7323 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007324
Eric Christopher30ef0e52010-06-03 04:07:48 +00007325 // And our return value (tls address) is in the standard call return value
7326 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007327 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007328 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7329 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007330 } else if (Subtarget->isTargetWindows()) {
7331 // Just use the implicit TLS architecture
7332 // Need to generate someting similar to:
7333 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7334 // ; from TEB
7335 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7336 // mov rcx, qword [rdx+rcx*8]
7337 // mov eax, .tls$:tlsvar
7338 // [rax+rcx] contains the address
7339 // Windows 64bit: gs:0x58
7340 // Windows 32bit: fs:__tls_array
7341
7342 // If GV is an alias then use the aliasee for determining
7343 // thread-localness.
7344 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7345 GV = GA->resolveAliasedGlobal(false);
7346 DebugLoc dl = GA->getDebugLoc();
7347 SDValue Chain = DAG.getEntryNode();
7348
7349 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7350 // %gs:0x58 (64-bit).
7351 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7352 ? Type::getInt8PtrTy(*DAG.getContext(),
7353 256)
7354 : Type::getInt32PtrTy(*DAG.getContext(),
7355 257));
7356
7357 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7358 Subtarget->is64Bit()
7359 ? DAG.getIntPtrConstant(0x58)
7360 : DAG.getExternalSymbol("_tls_array",
7361 getPointerTy()),
7362 MachinePointerInfo(Ptr),
7363 false, false, false, 0);
7364
7365 // Load the _tls_index variable
7366 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7367 if (Subtarget->is64Bit())
7368 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7369 IDX, MachinePointerInfo(), MVT::i32,
7370 false, false, 0);
7371 else
7372 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7373 false, false, false, 0);
7374
7375 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7376 getPointerTy());
7377 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7378
7379 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7380 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7381 false, false, false, 0);
7382
7383 // Get the offset of start of .tls section
7384 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7385 GA->getValueType(0),
7386 GA->getOffset(), X86II::MO_SECREL);
7387 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7388
7389 // The address of the thread local variable is the add of the thread
7390 // pointer with the offset of the variable.
7391 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007392 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007393
David Blaikie4d6ccb52012-01-20 21:51:11 +00007394 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007395}
7396
Evan Cheng0db9fe62006-04-25 20:13:52 +00007397
Chad Rosierb90d2a92012-01-03 23:19:12 +00007398/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7399/// and take a 2 x i32 value to shift plus a shift amount.
7400SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007401 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007402 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007403 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007404 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007405 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue ShOpLo = Op.getOperand(0);
7407 SDValue ShOpHi = Op.getOperand(1);
7408 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007409 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007411 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007412
Dan Gohman475871a2008-07-27 21:46:04 +00007413 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007414 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007415 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7416 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007417 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007418 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7419 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007420 }
Evan Chenge3413162006-01-09 18:33:28 +00007421
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7423 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007424 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007426
Dan Gohman475871a2008-07-27 21:46:04 +00007427 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007429 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7430 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007431
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007432 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007433 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7434 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007435 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007436 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7437 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007438 }
7439
Dan Gohman475871a2008-07-27 21:46:04 +00007440 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007441 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007442}
Evan Chenga3195e82006-01-12 22:54:21 +00007443
Dan Gohmand858e902010-04-17 15:26:15 +00007444SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7445 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007446 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007447
Dale Johannesen0488fb62010-09-30 23:57:10 +00007448 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007449 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007450
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007452 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007453
Eli Friedman36df4992009-05-27 00:47:34 +00007454 // These are really Legal; return the operand so the caller accepts it as
7455 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007457 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007458 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007459 Subtarget->is64Bit()) {
7460 return Op;
7461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007463 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007464 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007465 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007466 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007467 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007468 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007469 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007470 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007471 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007472 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7473}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007474
Owen Andersone50ed302009-08-10 22:56:29 +00007475SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007477 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007479 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007480 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007481 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007482 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007483 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007484 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007486
Chris Lattner492a43e2010-09-22 01:28:21 +00007487 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007488
Stuart Hastings84be9582011-06-02 15:57:11 +00007489 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7490 MachineMemOperand *MMO;
7491 if (FI) {
7492 int SSFI = FI->getIndex();
7493 MMO =
7494 DAG.getMachineFunction()
7495 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7496 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7497 } else {
7498 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7499 StackSlot = StackSlot.getOperand(1);
7500 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007501 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007502 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7503 X86ISD::FILD, DL,
7504 Tys, Ops, array_lengthof(Ops),
7505 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007507 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007509 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007510
7511 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7512 // shouldn't be necessary except that RFP cannot be live across
7513 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007514 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007515 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7516 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007517 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007519 SDValue Ops[] = {
7520 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7521 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007522 MachineMemOperand *MMO =
7523 DAG.getMachineFunction()
7524 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007525 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007526
Chris Lattner492a43e2010-09-22 01:28:21 +00007527 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7528 Ops, array_lengthof(Ops),
7529 Op.getValueType(), MMO);
7530 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007531 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007532 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007533 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007534
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 return Result;
7536}
7537
Bill Wendling8b8a6362009-01-17 03:56:04 +00007538// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007539SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7540 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007541 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007542 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007543 movq %rax, %xmm0
7544 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7545 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7546 #ifdef __SSE3__
7547 haddpd %xmm0, %xmm0
7548 #else
7549 pshufd $0x4e, %xmm0, %xmm1
7550 addpd %xmm1, %xmm0
7551 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007552 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007553
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007554 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007555 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007556
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007557 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007558 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7559 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007560 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007561
Chris Lattner97484792012-01-25 09:56:22 +00007562 SmallVector<Constant*,2> CV1;
7563 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007564 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007565 CV1.push_back(
7566 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7567 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007568 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007569
Bill Wendling397ae212012-01-05 02:13:20 +00007570 // Load the 64-bit value into an XMM register.
7571 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7572 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007574 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007575 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007576 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7577 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7578 CLod0);
7579
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007581 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007582 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007583 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007584 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007585 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007586
Craig Topperd0a31172012-01-10 06:37:29 +00007587 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007588 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7589 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7590 } else {
7591 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7592 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7593 S2F, 0x4E, DAG);
7594 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7595 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7596 Sub);
7597 }
7598
7599 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007600 DAG.getIntPtrConstant(0));
7601}
7602
Bill Wendling8b8a6362009-01-17 03:56:04 +00007603// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007604SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7605 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007606 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007607 // FP constant to bias correct the final result.
7608 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007610
7611 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007613 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007614
Eli Friedmanf3704762011-08-29 21:15:46 +00007615 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007616 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007617
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007619 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620 DAG.getIntPtrConstant(0));
7621
7622 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007624 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007625 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007627 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007628 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 MVT::v2f64, Bias)));
7630 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007631 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007632 DAG.getIntPtrConstant(0));
7633
7634 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007636
7637 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007638 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007639
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007641 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007642 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007644 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007645 }
7646
7647 // Handle final rounding.
7648 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649}
7650
Dan Gohmand858e902010-04-17 15:26:15 +00007651SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7652 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007653 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007654 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007655
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007656 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007657 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7658 // the optimization here.
7659 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007660 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007661
Owen Andersone50ed302009-08-10 22:56:29 +00007662 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007663 EVT DstVT = Op.getValueType();
7664 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007666 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007668 else if (Subtarget->is64Bit() &&
7669 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007670 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007671
7672 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007674 if (SrcVT == MVT::i32) {
7675 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7676 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7677 getPointerTy(), StackSlot, WordOff);
7678 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007679 StackSlot, MachinePointerInfo(),
7680 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007681 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007682 OffsetSlot, MachinePointerInfo(),
7683 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007684 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7685 return Fild;
7686 }
7687
7688 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7689 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007690 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007691 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007692 // For i64 source, we need to add the appropriate power of 2 if the input
7693 // was negative. This is the same as the optimization in
7694 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7695 // we must be careful to do the computation in x87 extended precision, not
7696 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007697 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7698 MachineMemOperand *MMO =
7699 DAG.getMachineFunction()
7700 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7701 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007702
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007703 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7704 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007705 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7706 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007707
7708 APInt FF(32, 0x5F800000ULL);
7709
7710 // Check whether the sign bit is set.
7711 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7712 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7713 ISD::SETLT);
7714
7715 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7716 SDValue FudgePtr = DAG.getConstantPool(
7717 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7718 getPointerTy());
7719
7720 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7721 SDValue Zero = DAG.getIntPtrConstant(0);
7722 SDValue Four = DAG.getIntPtrConstant(4);
7723 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7724 Zero, Four);
7725 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7726
7727 // Load the value out, extending it from f32 to f80.
7728 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007729 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007730 FudgePtr, MachinePointerInfo::getConstantPool(),
7731 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007732 // Extend everything to 80 bits to force it to be done on x87.
7733 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7734 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007735}
7736
Dan Gohman475871a2008-07-27 21:46:04 +00007737std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007738FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007739 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007740
Owen Andersone50ed302009-08-10 22:56:29 +00007741 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007742
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007743 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007744 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7745 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007746 }
7747
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7749 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007750 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007751
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007752 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007754 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007755 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007756 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007758 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007759 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007760
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007761 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7762 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007763 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007764 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007765 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007766 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007767
Evan Cheng0db9fe62006-04-25 20:13:52 +00007768 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007769 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7770 Opc = X86ISD::WIN_FTOL;
7771 else
7772 switch (DstTy.getSimpleVT().SimpleTy) {
7773 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7774 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7775 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7776 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7777 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007778
Dan Gohman475871a2008-07-27 21:46:04 +00007779 SDValue Chain = DAG.getEntryNode();
7780 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007781 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007782 // FIXME This causes a redundant load/store if the SSE-class value is already
7783 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007784 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007786 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007787 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007788 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007790 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007791 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007792 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007793
Chris Lattner492a43e2010-09-22 01:28:21 +00007794 MachineMemOperand *MMO =
7795 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7796 MachineMemOperand::MOLoad, MemSize, MemSize);
7797 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7798 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007799 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007800 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007801 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7802 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007803
Chris Lattner07290932010-09-22 01:05:16 +00007804 MachineMemOperand *MMO =
7805 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7806 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007807
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007808 if (Opc != X86ISD::WIN_FTOL) {
7809 // Build the FP_TO_INT*_IN_MEM
7810 SDValue Ops[] = { Chain, Value, StackSlot };
7811 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7812 Ops, 3, DstTy, MMO);
7813 return std::make_pair(FIST, StackSlot);
7814 } else {
7815 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7816 DAG.getVTList(MVT::Other, MVT::Glue),
7817 Chain, Value);
7818 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7819 MVT::i32, ftol.getValue(1));
7820 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7821 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007822 SDValue Ops[] = { eax, edx };
7823 SDValue pair = IsReplace
7824 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7825 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007826 return std::make_pair(pair, SDValue());
7827 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007828}
7829
Dan Gohmand858e902010-04-17 15:26:15 +00007830SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7831 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007832 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007833 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007834
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007835 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7836 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007837 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007838 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7839 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007840
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007841 if (StackSlot.getNode())
7842 // Load the result.
7843 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7844 FIST, StackSlot, MachinePointerInfo(),
7845 false, false, false, 0);
7846 else
7847 // The node is the result.
7848 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007849}
7850
Dan Gohmand858e902010-04-17 15:26:15 +00007851SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7852 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007853 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7854 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007855 SDValue FIST = Vals.first, StackSlot = Vals.second;
7856 assert(FIST.getNode() && "Unexpected failure");
7857
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007858 if (StackSlot.getNode())
7859 // Load the result.
7860 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7861 FIST, StackSlot, MachinePointerInfo(),
7862 false, false, false, 0);
7863 else
7864 // The node is the result.
7865 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007866}
7867
Dan Gohmand858e902010-04-17 15:26:15 +00007868SDValue X86TargetLowering::LowerFABS(SDValue Op,
7869 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007870 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007871 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007872 EVT VT = Op.getValueType();
7873 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007874 if (VT.isVector())
7875 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007876 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007878 C = ConstantVector::getSplat(2,
7879 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007880 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007881 C = ConstantVector::getSplat(4,
7882 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007883 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007884 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007885 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007886 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007887 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007888 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007889}
7890
Dan Gohmand858e902010-04-17 15:26:15 +00007891SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007892 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007893 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007894 EVT VT = Op.getValueType();
7895 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007896 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7897 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007898 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007899 NumElts = VT.getVectorNumElements();
7900 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007901 Constant *C;
7902 if (EltVT == MVT::f64)
7903 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7904 else
7905 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7906 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007907 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007908 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007909 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007910 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007911 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007912 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007913 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007914 DAG.getNode(ISD::XOR, dl, XORVT,
7915 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007916 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007917 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007918 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007919 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007920 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007921}
7922
Dan Gohmand858e902010-04-17 15:26:15 +00007923SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007924 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007925 SDValue Op0 = Op.getOperand(0);
7926 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007928 EVT VT = Op.getValueType();
7929 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007930
7931 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007932 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007933 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007934 SrcVT = VT;
7935 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007936 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007937 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007938 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007939 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007940 }
7941
7942 // At this point the operands and the result should have the same
7943 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007944
Evan Cheng68c47cb2007-01-05 07:55:56 +00007945 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007946 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007948 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7949 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007950 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007951 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7952 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7953 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7954 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007955 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007956 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007957 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007958 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007959 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007960 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007961 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007962
7963 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007964 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 // Op0 is MVT::f32, Op1 is MVT::f64.
7966 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7967 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7968 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007969 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007971 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007972 }
7973
Evan Cheng73d6cf12007-01-05 21:37:56 +00007974 // Clear first operand sign bit.
7975 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7978 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007979 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7983 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007984 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007985 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007986 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007987 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007988 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007989 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007990 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007991
7992 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007993 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007994}
7995
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007996SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7997 SDValue N0 = Op.getOperand(0);
7998 DebugLoc dl = Op.getDebugLoc();
7999 EVT VT = Op.getValueType();
8000
8001 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8002 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8003 DAG.getConstant(1, VT));
8004 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8005}
8006
Dan Gohman076aee32009-03-04 19:44:21 +00008007/// Emit nodes that will be selected as "test Op0,Op0", or something
8008/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008009SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008010 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008011 DebugLoc dl = Op.getDebugLoc();
8012
Dan Gohman31125812009-03-07 01:58:32 +00008013 // CF and OF aren't always set the way we want. Determine which
8014 // of these we need.
8015 bool NeedCF = false;
8016 bool NeedOF = false;
8017 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008018 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008019 case X86::COND_A: case X86::COND_AE:
8020 case X86::COND_B: case X86::COND_BE:
8021 NeedCF = true;
8022 break;
8023 case X86::COND_G: case X86::COND_GE:
8024 case X86::COND_L: case X86::COND_LE:
8025 case X86::COND_O: case X86::COND_NO:
8026 NeedOF = true;
8027 break;
Dan Gohman31125812009-03-07 01:58:32 +00008028 }
8029
Dan Gohman076aee32009-03-04 19:44:21 +00008030 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008031 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8032 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008033 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8034 // Emit a CMP with 0, which is the TEST pattern.
8035 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8036 DAG.getConstant(0, Op.getValueType()));
8037
8038 unsigned Opcode = 0;
8039 unsigned NumOperands = 0;
8040 switch (Op.getNode()->getOpcode()) {
8041 case ISD::ADD:
8042 // Due to an isel shortcoming, be conservative if this add is likely to be
8043 // selected as part of a load-modify-store instruction. When the root node
8044 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8045 // uses of other nodes in the match, such as the ADD in this case. This
8046 // leads to the ADD being left around and reselected, with the result being
8047 // two adds in the output. Alas, even if none our users are stores, that
8048 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8049 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8050 // climbing the DAG back to the root, and it doesn't seem to be worth the
8051 // effort.
8052 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008053 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8054 if (UI->getOpcode() != ISD::CopyToReg &&
8055 UI->getOpcode() != ISD::SETCC &&
8056 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008057 goto default_case;
8058
8059 if (ConstantSDNode *C =
8060 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8061 // An add of one will be selected as an INC.
8062 if (C->getAPIntValue() == 1) {
8063 Opcode = X86ISD::INC;
8064 NumOperands = 1;
8065 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008066 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008067
8068 // An add of negative one (subtract of one) will be selected as a DEC.
8069 if (C->getAPIntValue().isAllOnesValue()) {
8070 Opcode = X86ISD::DEC;
8071 NumOperands = 1;
8072 break;
8073 }
Dan Gohman076aee32009-03-04 19:44:21 +00008074 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008075
8076 // Otherwise use a regular EFLAGS-setting add.
8077 Opcode = X86ISD::ADD;
8078 NumOperands = 2;
8079 break;
8080 case ISD::AND: {
8081 // If the primary and result isn't used, don't bother using X86ISD::AND,
8082 // because a TEST instruction will be better.
8083 bool NonFlagUse = false;
8084 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8085 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8086 SDNode *User = *UI;
8087 unsigned UOpNo = UI.getOperandNo();
8088 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8089 // Look pass truncate.
8090 UOpNo = User->use_begin().getOperandNo();
8091 User = *User->use_begin();
8092 }
8093
8094 if (User->getOpcode() != ISD::BRCOND &&
8095 User->getOpcode() != ISD::SETCC &&
8096 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8097 NonFlagUse = true;
8098 break;
8099 }
Dan Gohman076aee32009-03-04 19:44:21 +00008100 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008101
8102 if (!NonFlagUse)
8103 break;
8104 }
8105 // FALL THROUGH
8106 case ISD::SUB:
8107 case ISD::OR:
8108 case ISD::XOR:
8109 // Due to the ISEL shortcoming noted above, be conservative if this op is
8110 // likely to be selected as part of a load-modify-store instruction.
8111 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8112 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8113 if (UI->getOpcode() == ISD::STORE)
8114 goto default_case;
8115
8116 // Otherwise use a regular EFLAGS-setting instruction.
8117 switch (Op.getNode()->getOpcode()) {
8118 default: llvm_unreachable("unexpected operator!");
8119 case ISD::SUB: Opcode = X86ISD::SUB; break;
8120 case ISD::OR: Opcode = X86ISD::OR; break;
8121 case ISD::XOR: Opcode = X86ISD::XOR; break;
8122 case ISD::AND: Opcode = X86ISD::AND; break;
8123 }
8124
8125 NumOperands = 2;
8126 break;
8127 case X86ISD::ADD:
8128 case X86ISD::SUB:
8129 case X86ISD::INC:
8130 case X86ISD::DEC:
8131 case X86ISD::OR:
8132 case X86ISD::XOR:
8133 case X86ISD::AND:
8134 return SDValue(Op.getNode(), 1);
8135 default:
8136 default_case:
8137 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008138 }
8139
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008140 if (Opcode == 0)
8141 // Emit a CMP with 0, which is the TEST pattern.
8142 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8143 DAG.getConstant(0, Op.getValueType()));
8144
8145 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8146 SmallVector<SDValue, 4> Ops;
8147 for (unsigned i = 0; i != NumOperands; ++i)
8148 Ops.push_back(Op.getOperand(i));
8149
8150 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8151 DAG.ReplaceAllUsesWith(Op, New);
8152 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008153}
8154
8155/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8156/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008157SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008158 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008159 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8160 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008161 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008162
8163 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008164 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008165}
8166
Evan Chengd40d03e2010-01-06 19:38:29 +00008167/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8168/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008169SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8170 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008171 SDValue Op0 = And.getOperand(0);
8172 SDValue Op1 = And.getOperand(1);
8173 if (Op0.getOpcode() == ISD::TRUNCATE)
8174 Op0 = Op0.getOperand(0);
8175 if (Op1.getOpcode() == ISD::TRUNCATE)
8176 Op1 = Op1.getOperand(0);
8177
Evan Chengd40d03e2010-01-06 19:38:29 +00008178 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008179 if (Op1.getOpcode() == ISD::SHL)
8180 std::swap(Op0, Op1);
8181 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008182 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8183 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008184 // If we looked past a truncate, check that it's only truncating away
8185 // known zeros.
8186 unsigned BitWidth = Op0.getValueSizeInBits();
8187 unsigned AndBitWidth = And.getValueSizeInBits();
8188 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008189 APInt Zeros, Ones;
8190 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008191 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8192 return SDValue();
8193 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008194 LHS = Op1;
8195 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008196 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008197 } else if (Op1.getOpcode() == ISD::Constant) {
8198 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008199 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008200 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008201
8202 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008203 LHS = AndLHS.getOperand(0);
8204 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008205 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008206
8207 // Use BT if the immediate can't be encoded in a TEST instruction.
8208 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8209 LHS = AndLHS;
8210 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8211 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008212 }
Evan Cheng0488db92007-09-25 01:57:46 +00008213
Evan Chengd40d03e2010-01-06 19:38:29 +00008214 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008215 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008216 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008217 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008218 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008219 // Also promote i16 to i32 for performance / code size reason.
8220 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008221 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008222 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008223
Evan Chengd40d03e2010-01-06 19:38:29 +00008224 // If the operand types disagree, extend the shift amount to match. Since
8225 // BT ignores high bits (like shifts) we can use anyextend.
8226 if (LHS.getValueType() != RHS.getValueType())
8227 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008228
Evan Chengd40d03e2010-01-06 19:38:29 +00008229 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8230 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8231 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8232 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008233 }
8234
Evan Cheng54de3ea2010-01-05 06:52:31 +00008235 return SDValue();
8236}
8237
Dan Gohmand858e902010-04-17 15:26:15 +00008238SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008239
8240 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8241
Evan Cheng54de3ea2010-01-05 06:52:31 +00008242 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8243 SDValue Op0 = Op.getOperand(0);
8244 SDValue Op1 = Op.getOperand(1);
8245 DebugLoc dl = Op.getDebugLoc();
8246 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8247
8248 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 // Lower (X & (1 << N)) == 0 to BT(X, N).
8250 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8251 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008252 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008254 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8256 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8257 if (NewSetCC.getNode())
8258 return NewSetCC;
8259 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008260
Chris Lattner481eebc2010-12-19 21:23:48 +00008261 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8262 // these.
8263 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008264 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008265 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8266 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008267
Chris Lattner481eebc2010-12-19 21:23:48 +00008268 // If the input is a setcc, then reuse the input setcc or use a new one with
8269 // the inverted condition.
8270 if (Op0.getOpcode() == X86ISD::SETCC) {
8271 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8272 bool Invert = (CC == ISD::SETNE) ^
8273 cast<ConstantSDNode>(Op1)->isNullValue();
8274 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008275
Evan Cheng2c755ba2010-02-27 07:36:59 +00008276 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008277 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8278 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8279 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008280 }
8281
Evan Chenge5b51ac2010-04-17 06:13:15 +00008282 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008283 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008284 if (X86CC == X86::COND_INVALID)
8285 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008286
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008287 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008288 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008289 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008290}
8291
Craig Topper89af15e2011-09-18 08:03:58 +00008292// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008293// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008294static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008295 EVT VT = Op.getValueType();
8296
Duncan Sands28b77e92011-09-06 19:07:46 +00008297 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008298 "Unsupported value type for operation");
8299
8300 int NumElems = VT.getVectorNumElements();
8301 DebugLoc dl = Op.getDebugLoc();
8302 SDValue CC = Op.getOperand(2);
8303 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8304 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8305
8306 // Extract the LHS vectors
8307 SDValue LHS = Op.getOperand(0);
8308 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8309 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8310
8311 // Extract the RHS vectors
8312 SDValue RHS = Op.getOperand(1);
8313 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8314 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8315
8316 // Issue the operation on the smaller types and concatenate the result back
8317 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8318 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8319 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8320 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8321 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8322}
8323
8324
Dan Gohmand858e902010-04-17 15:26:15 +00008325SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008326 SDValue Cond;
8327 SDValue Op0 = Op.getOperand(0);
8328 SDValue Op1 = Op.getOperand(1);
8329 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008330 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008331 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8332 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008333 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008334
8335 if (isFP) {
8336 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008337 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008338 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008339
Nate Begeman30a0de92008-07-17 16:51:19 +00008340 bool Swap = false;
8341
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008342 // SSE Condition code mapping:
8343 // 0 - EQ
8344 // 1 - LT
8345 // 2 - LE
8346 // 3 - UNORD
8347 // 4 - NEQ
8348 // 5 - NLT
8349 // 6 - NLE
8350 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008351 switch (SetCCOpcode) {
8352 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008353 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008355 case ISD::SETOGT:
8356 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008357 case ISD::SETLT:
8358 case ISD::SETOLT: SSECC = 1; break;
8359 case ISD::SETOGE:
8360 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008361 case ISD::SETLE:
8362 case ISD::SETOLE: SSECC = 2; break;
8363 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008364 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008365 case ISD::SETNE: SSECC = 4; break;
8366 case ISD::SETULE: Swap = true;
8367 case ISD::SETUGE: SSECC = 5; break;
8368 case ISD::SETULT: Swap = true;
8369 case ISD::SETUGT: SSECC = 6; break;
8370 case ISD::SETO: SSECC = 7; break;
8371 }
8372 if (Swap)
8373 std::swap(Op0, Op1);
8374
Nate Begemanfb8ead02008-07-25 19:05:58 +00008375 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008376 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008377 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008378 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008379 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8380 DAG.getConstant(3, MVT::i8));
8381 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8382 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008383 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008384 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008385 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008386 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8387 DAG.getConstant(7, MVT::i8));
8388 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8389 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008390 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008391 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008392 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 }
8394 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008395 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8396 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008398
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008399 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008400 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008401 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008402
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 // We are handling one of the integer comparisons here. Since SSE only has
8404 // GT and EQ comparisons for integer, swapping operands and multiple
8405 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008406 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008408
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 switch (SetCCOpcode) {
8410 default: break;
8411 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008412 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008413 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008414 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008416 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008417 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008418 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008419 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008420 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 }
8422 if (Swap)
8423 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008424
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008425 // Check that the operation in question is available (most are plain SSE2,
8426 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008427 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008428 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008429 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008430 return SDValue();
8431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8433 // bits of the inputs before performing those operations.
8434 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008435 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008436 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8437 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008438 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008439 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8440 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008441 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8442 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008444
Dale Johannesenace16102009-02-03 19:33:06 +00008445 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008446
8447 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008448 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008449 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008450
Nate Begeman30a0de92008-07-17 16:51:19 +00008451 return Result;
8452}
Evan Cheng0488db92007-09-25 01:57:46 +00008453
Evan Cheng370e5342008-12-03 08:38:43 +00008454// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008455static bool isX86LogicalCmp(SDValue Op) {
8456 unsigned Opc = Op.getNode()->getOpcode();
8457 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8458 return true;
8459 if (Op.getResNo() == 1 &&
8460 (Opc == X86ISD::ADD ||
8461 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008462 Opc == X86ISD::ADC ||
8463 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008464 Opc == X86ISD::SMUL ||
8465 Opc == X86ISD::UMUL ||
8466 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008467 Opc == X86ISD::DEC ||
8468 Opc == X86ISD::OR ||
8469 Opc == X86ISD::XOR ||
8470 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008471 return true;
8472
Chris Lattner9637d5b2010-12-05 07:49:54 +00008473 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8474 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008475
Dan Gohman076aee32009-03-04 19:44:21 +00008476 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008477}
8478
Chris Lattnera2b56002010-12-05 01:23:24 +00008479static bool isZero(SDValue V) {
8480 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8481 return C && C->isNullValue();
8482}
8483
Chris Lattner96908b12010-12-05 02:00:51 +00008484static bool isAllOnes(SDValue V) {
8485 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8486 return C && C->isAllOnesValue();
8487}
8488
Dan Gohmand858e902010-04-17 15:26:15 +00008489SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008490 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008491 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008492 SDValue Op1 = Op.getOperand(1);
8493 SDValue Op2 = Op.getOperand(2);
8494 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008495 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008496
Dan Gohman1a492952009-10-20 16:22:37 +00008497 if (Cond.getOpcode() == ISD::SETCC) {
8498 SDValue NewCond = LowerSETCC(Cond, DAG);
8499 if (NewCond.getNode())
8500 Cond = NewCond;
8501 }
Evan Cheng734503b2006-09-11 02:19:56 +00008502
Chris Lattnera2b56002010-12-05 01:23:24 +00008503 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008504 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008505 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008506 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008507 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008508 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8509 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008510 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008511
Chris Lattnera2b56002010-12-05 01:23:24 +00008512 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008513
8514 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008515 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8516 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008517
8518 SDValue CmpOp0 = Cmp.getOperand(0);
8519 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8520 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008521
Chris Lattner96908b12010-12-05 02:00:51 +00008522 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008523 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8524 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008525
Chris Lattner96908b12010-12-05 02:00:51 +00008526 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8527 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008528
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008529 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008530 if (N2C == 0 || !N2C->isNullValue())
8531 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8532 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008533 }
8534 }
8535
Chris Lattnera2b56002010-12-05 01:23:24 +00008536 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008537 if (Cond.getOpcode() == ISD::AND &&
8538 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8539 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008540 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008541 Cond = Cond.getOperand(0);
8542 }
8543
Evan Cheng3f41d662007-10-08 22:16:29 +00008544 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8545 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008546 unsigned CondOpcode = Cond.getOpcode();
8547 if (CondOpcode == X86ISD::SETCC ||
8548 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008549 CC = Cond.getOperand(0);
8550
Dan Gohman475871a2008-07-27 21:46:04 +00008551 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008552 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008553 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008554
Evan Cheng3f41d662007-10-08 22:16:29 +00008555 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008556 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008557 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008558 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008559
Chris Lattnerd1980a52009-03-12 06:52:53 +00008560 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8561 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008562 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008563 addTest = false;
8564 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008565 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8566 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8567 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8568 Cond.getOperand(0).getValueType() != MVT::i8)) {
8569 SDValue LHS = Cond.getOperand(0);
8570 SDValue RHS = Cond.getOperand(1);
8571 unsigned X86Opcode;
8572 unsigned X86Cond;
8573 SDVTList VTs;
8574 switch (CondOpcode) {
8575 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8576 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8577 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8578 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8579 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8580 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8581 default: llvm_unreachable("unexpected overflowing operator");
8582 }
8583 if (CondOpcode == ISD::UMULO)
8584 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8585 MVT::i32);
8586 else
8587 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8588
8589 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8590
8591 if (CondOpcode == ISD::UMULO)
8592 Cond = X86Op.getValue(2);
8593 else
8594 Cond = X86Op.getValue(1);
8595
8596 CC = DAG.getConstant(X86Cond, MVT::i8);
8597 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008598 }
8599
8600 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008601 // Look pass the truncate.
8602 if (Cond.getOpcode() == ISD::TRUNCATE)
8603 Cond = Cond.getOperand(0);
8604
8605 // We know the result of AND is compared against zero. Try to match
8606 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008607 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008608 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008609 if (NewSetCC.getNode()) {
8610 CC = NewSetCC.getOperand(0);
8611 Cond = NewSetCC.getOperand(1);
8612 addTest = false;
8613 }
8614 }
8615 }
8616
8617 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008618 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008619 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008620 }
8621
Benjamin Kramere915ff32010-12-22 23:09:28 +00008622 // a < b ? -1 : 0 -> RES = ~setcc_carry
8623 // a < b ? 0 : -1 -> RES = setcc_carry
8624 // a >= b ? -1 : 0 -> RES = setcc_carry
8625 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8626 if (Cond.getOpcode() == X86ISD::CMP) {
8627 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8628
8629 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8630 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8631 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8632 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8633 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8634 return DAG.getNOT(DL, Res, Res.getValueType());
8635 return Res;
8636 }
8637 }
8638
Evan Cheng0488db92007-09-25 01:57:46 +00008639 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8640 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008641 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008642 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008643 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008644}
8645
Evan Cheng370e5342008-12-03 08:38:43 +00008646// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8647// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8648// from the AND / OR.
8649static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8650 Opc = Op.getOpcode();
8651 if (Opc != ISD::OR && Opc != ISD::AND)
8652 return false;
8653 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8654 Op.getOperand(0).hasOneUse() &&
8655 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8656 Op.getOperand(1).hasOneUse());
8657}
8658
Evan Cheng961d6d42009-02-02 08:19:07 +00008659// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8660// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008661static bool isXor1OfSetCC(SDValue Op) {
8662 if (Op.getOpcode() != ISD::XOR)
8663 return false;
8664 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8665 if (N1C && N1C->getAPIntValue() == 1) {
8666 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8667 Op.getOperand(0).hasOneUse();
8668 }
8669 return false;
8670}
8671
Dan Gohmand858e902010-04-17 15:26:15 +00008672SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008673 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008674 SDValue Chain = Op.getOperand(0);
8675 SDValue Cond = Op.getOperand(1);
8676 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008677 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008678 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008679 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008680
Dan Gohman1a492952009-10-20 16:22:37 +00008681 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008682 // Check for setcc([su]{add,sub,mul}o == 0).
8683 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8684 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8685 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8686 Cond.getOperand(0).getResNo() == 1 &&
8687 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8688 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8689 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8690 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8691 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8692 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8693 Inverted = true;
8694 Cond = Cond.getOperand(0);
8695 } else {
8696 SDValue NewCond = LowerSETCC(Cond, DAG);
8697 if (NewCond.getNode())
8698 Cond = NewCond;
8699 }
Dan Gohman1a492952009-10-20 16:22:37 +00008700 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008701#if 0
8702 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008703 else if (Cond.getOpcode() == X86ISD::ADD ||
8704 Cond.getOpcode() == X86ISD::SUB ||
8705 Cond.getOpcode() == X86ISD::SMUL ||
8706 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008707 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008708#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008709
Evan Chengad9c0a32009-12-15 00:53:42 +00008710 // Look pass (and (setcc_carry (cmp ...)), 1).
8711 if (Cond.getOpcode() == ISD::AND &&
8712 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8713 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008714 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008715 Cond = Cond.getOperand(0);
8716 }
8717
Evan Cheng3f41d662007-10-08 22:16:29 +00008718 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8719 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008720 unsigned CondOpcode = Cond.getOpcode();
8721 if (CondOpcode == X86ISD::SETCC ||
8722 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008723 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008724
Dan Gohman475871a2008-07-27 21:46:04 +00008725 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008726 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008727 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008728 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008729 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008730 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008731 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008732 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008733 default: break;
8734 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008735 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008736 // These can only come from an arithmetic instruction with overflow,
8737 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008738 Cond = Cond.getNode()->getOperand(1);
8739 addTest = false;
8740 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008741 }
Evan Cheng0488db92007-09-25 01:57:46 +00008742 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008743 }
8744 CondOpcode = Cond.getOpcode();
8745 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8746 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8747 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8748 Cond.getOperand(0).getValueType() != MVT::i8)) {
8749 SDValue LHS = Cond.getOperand(0);
8750 SDValue RHS = Cond.getOperand(1);
8751 unsigned X86Opcode;
8752 unsigned X86Cond;
8753 SDVTList VTs;
8754 switch (CondOpcode) {
8755 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8756 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8757 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8758 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8759 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8760 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8761 default: llvm_unreachable("unexpected overflowing operator");
8762 }
8763 if (Inverted)
8764 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8765 if (CondOpcode == ISD::UMULO)
8766 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8767 MVT::i32);
8768 else
8769 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8770
8771 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8772
8773 if (CondOpcode == ISD::UMULO)
8774 Cond = X86Op.getValue(2);
8775 else
8776 Cond = X86Op.getValue(1);
8777
8778 CC = DAG.getConstant(X86Cond, MVT::i8);
8779 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008780 } else {
8781 unsigned CondOpc;
8782 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8783 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008784 if (CondOpc == ISD::OR) {
8785 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8786 // two branches instead of an explicit OR instruction with a
8787 // separate test.
8788 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008789 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008790 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008791 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008792 Chain, Dest, CC, Cmp);
8793 CC = Cond.getOperand(1).getOperand(0);
8794 Cond = Cmp;
8795 addTest = false;
8796 }
8797 } else { // ISD::AND
8798 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8799 // two branches instead of an explicit AND instruction with a
8800 // separate test. However, we only do this if this block doesn't
8801 // have a fall-through edge, because this requires an explicit
8802 // jmp when the condition is false.
8803 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008804 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008805 Op.getNode()->hasOneUse()) {
8806 X86::CondCode CCode =
8807 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8808 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008809 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008810 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008811 // Look for an unconditional branch following this conditional branch.
8812 // We need this because we need to reverse the successors in order
8813 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008814 if (User->getOpcode() == ISD::BR) {
8815 SDValue FalseBB = User->getOperand(1);
8816 SDNode *NewBR =
8817 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008818 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008819 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008820 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008821
Dale Johannesene4d209d2009-02-03 20:21:25 +00008822 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008823 Chain, Dest, CC, Cmp);
8824 X86::CondCode CCode =
8825 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8826 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008827 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008828 Cond = Cmp;
8829 addTest = false;
8830 }
8831 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008832 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008833 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8834 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8835 // It should be transformed during dag combiner except when the condition
8836 // is set by a arithmetics with overflow node.
8837 X86::CondCode CCode =
8838 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8839 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008840 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008841 Cond = Cond.getOperand(0).getOperand(1);
8842 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008843 } else if (Cond.getOpcode() == ISD::SETCC &&
8844 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8845 // For FCMP_OEQ, we can emit
8846 // two branches instead of an explicit AND instruction with a
8847 // separate test. However, we only do this if this block doesn't
8848 // have a fall-through edge, because this requires an explicit
8849 // jmp when the condition is false.
8850 if (Op.getNode()->hasOneUse()) {
8851 SDNode *User = *Op.getNode()->use_begin();
8852 // Look for an unconditional branch following this conditional branch.
8853 // We need this because we need to reverse the successors in order
8854 // to implement FCMP_OEQ.
8855 if (User->getOpcode() == ISD::BR) {
8856 SDValue FalseBB = User->getOperand(1);
8857 SDNode *NewBR =
8858 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8859 assert(NewBR == User);
8860 (void)NewBR;
8861 Dest = FalseBB;
8862
8863 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8864 Cond.getOperand(0), Cond.getOperand(1));
8865 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8866 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8867 Chain, Dest, CC, Cmp);
8868 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8869 Cond = Cmp;
8870 addTest = false;
8871 }
8872 }
8873 } else if (Cond.getOpcode() == ISD::SETCC &&
8874 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8875 // For FCMP_UNE, we can emit
8876 // two branches instead of an explicit AND instruction with a
8877 // separate test. However, we only do this if this block doesn't
8878 // have a fall-through edge, because this requires an explicit
8879 // jmp when the condition is false.
8880 if (Op.getNode()->hasOneUse()) {
8881 SDNode *User = *Op.getNode()->use_begin();
8882 // Look for an unconditional branch following this conditional branch.
8883 // We need this because we need to reverse the successors in order
8884 // to implement FCMP_UNE.
8885 if (User->getOpcode() == ISD::BR) {
8886 SDValue FalseBB = User->getOperand(1);
8887 SDNode *NewBR =
8888 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8889 assert(NewBR == User);
8890 (void)NewBR;
8891
8892 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8893 Cond.getOperand(0), Cond.getOperand(1));
8894 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8895 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8896 Chain, Dest, CC, Cmp);
8897 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8898 Cond = Cmp;
8899 addTest = false;
8900 Dest = FalseBB;
8901 }
8902 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008903 }
Evan Cheng0488db92007-09-25 01:57:46 +00008904 }
8905
8906 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008907 // Look pass the truncate.
8908 if (Cond.getOpcode() == ISD::TRUNCATE)
8909 Cond = Cond.getOperand(0);
8910
8911 // We know the result of AND is compared against zero. Try to match
8912 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008913 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008914 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8915 if (NewSetCC.getNode()) {
8916 CC = NewSetCC.getOperand(0);
8917 Cond = NewSetCC.getOperand(1);
8918 addTest = false;
8919 }
8920 }
8921 }
8922
8923 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008924 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008925 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008926 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008927 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008928 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008929}
8930
Anton Korobeynikove060b532007-04-17 19:34:00 +00008931
8932// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8933// Calls to _alloca is needed to probe the stack when allocating more than 4k
8934// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8935// that the guard pages used by the OS virtual memory manager are allocated in
8936// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008937SDValue
8938X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008939 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008940 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008941 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008942 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008943 "are being used");
8944 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008945 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008946
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008947 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008948 SDValue Chain = Op.getOperand(0);
8949 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008950 // FIXME: Ensure alignment here
8951
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008952 bool Is64Bit = Subtarget->is64Bit();
8953 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008954
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008955 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008956 MachineFunction &MF = DAG.getMachineFunction();
8957 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008958
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008959 if (Is64Bit) {
8960 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008961 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008962 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008963
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008964 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8965 I != E; I++)
8966 if (I->hasNestAttr())
8967 report_fatal_error("Cannot use segmented stacks with functions that "
8968 "have nested arguments.");
8969 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008970
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008971 const TargetRegisterClass *AddrRegClass =
8972 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8973 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8974 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8975 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8976 DAG.getRegister(Vreg, SPTy));
8977 SDValue Ops1[2] = { Value, Chain };
8978 return DAG.getMergeValues(Ops1, 2, dl);
8979 } else {
8980 SDValue Flag;
8981 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008982
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008983 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8984 Flag = Chain.getValue(1);
8985 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008986
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008987 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8988 Flag = Chain.getValue(1);
8989
8990 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8991
8992 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8993 return DAG.getMergeValues(Ops1, 2, dl);
8994 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008995}
8996
Dan Gohmand858e902010-04-17 15:26:15 +00008997SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008998 MachineFunction &MF = DAG.getMachineFunction();
8999 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9000
Dan Gohman69de1932008-02-06 22:27:42 +00009001 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009002 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009003
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009004 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009005 // vastart just stores the address of the VarArgsFrameIndex slot into the
9006 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009007 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9008 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009009 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9010 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009011 }
9012
9013 // __va_list_tag:
9014 // gp_offset (0 - 6 * 8)
9015 // fp_offset (48 - 48 + 8 * 16)
9016 // overflow_arg_area (point to parameters coming in memory).
9017 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009018 SmallVector<SDValue, 8> MemOps;
9019 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009020 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009021 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009022 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9023 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009024 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 MemOps.push_back(Store);
9026
9027 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009029 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009030 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009031 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9032 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009033 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009034 MemOps.push_back(Store);
9035
9036 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009038 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009039 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9040 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9042 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009043 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009044 MemOps.push_back(Store);
9045
9046 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009047 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009048 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009049 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9050 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009051 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9052 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009053 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009054 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009055 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009056}
9057
Dan Gohmand858e902010-04-17 15:26:15 +00009058SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009059 assert(Subtarget->is64Bit() &&
9060 "LowerVAARG only handles 64-bit va_arg!");
9061 assert((Subtarget->isTargetLinux() ||
9062 Subtarget->isTargetDarwin()) &&
9063 "Unhandled target in LowerVAARG");
9064 assert(Op.getNode()->getNumOperands() == 4);
9065 SDValue Chain = Op.getOperand(0);
9066 SDValue SrcPtr = Op.getOperand(1);
9067 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9068 unsigned Align = Op.getConstantOperandVal(3);
9069 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009070
Dan Gohman320afb82010-10-12 18:00:49 +00009071 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009073 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9074 uint8_t ArgMode;
9075
9076 // Decide which area this value should be read from.
9077 // TODO: Implement the AMD64 ABI in its entirety. This simple
9078 // selection mechanism works only for the basic types.
9079 if (ArgVT == MVT::f80) {
9080 llvm_unreachable("va_arg for f80 not yet implemented");
9081 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9082 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9083 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9084 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9085 } else {
9086 llvm_unreachable("Unhandled argument type in LowerVAARG");
9087 }
9088
9089 if (ArgMode == 2) {
9090 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009091 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009092 !(DAG.getMachineFunction()
9093 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009094 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009095 }
9096
9097 // Insert VAARG_64 node into the DAG
9098 // VAARG_64 returns two values: Variable Argument Address, Chain
9099 SmallVector<SDValue, 11> InstOps;
9100 InstOps.push_back(Chain);
9101 InstOps.push_back(SrcPtr);
9102 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9103 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9104 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9105 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9106 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9107 VTs, &InstOps[0], InstOps.size(),
9108 MVT::i64,
9109 MachinePointerInfo(SV),
9110 /*Align=*/0,
9111 /*Volatile=*/false,
9112 /*ReadMem=*/true,
9113 /*WriteMem=*/true);
9114 Chain = VAARG.getValue(1);
9115
9116 // Load the next argument and return it
9117 return DAG.getLoad(ArgVT, dl,
9118 Chain,
9119 VAARG,
9120 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009121 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009122}
9123
Dan Gohmand858e902010-04-17 15:26:15 +00009124SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009125 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009126 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009127 SDValue Chain = Op.getOperand(0);
9128 SDValue DstPtr = Op.getOperand(1);
9129 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009130 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9131 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009132 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009133
Chris Lattnere72f2022010-09-21 05:40:29 +00009134 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009135 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009136 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009137 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009138}
9139
Craig Topper80e46362012-01-23 06:16:53 +00009140// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9141// may or may not be a constant. Takes immediate version of shift as input.
9142static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9143 SDValue SrcOp, SDValue ShAmt,
9144 SelectionDAG &DAG) {
9145 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9146
9147 if (isa<ConstantSDNode>(ShAmt)) {
9148 switch (Opc) {
9149 default: llvm_unreachable("Unknown target vector shift node");
9150 case X86ISD::VSHLI:
9151 case X86ISD::VSRLI:
9152 case X86ISD::VSRAI:
9153 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9154 }
9155 }
9156
9157 // Change opcode to non-immediate version
9158 switch (Opc) {
9159 default: llvm_unreachable("Unknown target vector shift node");
9160 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9161 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9162 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9163 }
9164
9165 // Need to build a vector containing shift amount
9166 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9167 SDValue ShOps[4];
9168 ShOps[0] = ShAmt;
9169 ShOps[1] = DAG.getConstant(0, MVT::i32);
9170 ShOps[2] = DAG.getUNDEF(MVT::i32);
9171 ShOps[3] = DAG.getUNDEF(MVT::i32);
9172 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9173 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9174 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9175}
9176
Dan Gohman475871a2008-07-27 21:46:04 +00009177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009178X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009179 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009180 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009181 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009182 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009183 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009184 case Intrinsic::x86_sse_comieq_ss:
9185 case Intrinsic::x86_sse_comilt_ss:
9186 case Intrinsic::x86_sse_comile_ss:
9187 case Intrinsic::x86_sse_comigt_ss:
9188 case Intrinsic::x86_sse_comige_ss:
9189 case Intrinsic::x86_sse_comineq_ss:
9190 case Intrinsic::x86_sse_ucomieq_ss:
9191 case Intrinsic::x86_sse_ucomilt_ss:
9192 case Intrinsic::x86_sse_ucomile_ss:
9193 case Intrinsic::x86_sse_ucomigt_ss:
9194 case Intrinsic::x86_sse_ucomige_ss:
9195 case Intrinsic::x86_sse_ucomineq_ss:
9196 case Intrinsic::x86_sse2_comieq_sd:
9197 case Intrinsic::x86_sse2_comilt_sd:
9198 case Intrinsic::x86_sse2_comile_sd:
9199 case Intrinsic::x86_sse2_comigt_sd:
9200 case Intrinsic::x86_sse2_comige_sd:
9201 case Intrinsic::x86_sse2_comineq_sd:
9202 case Intrinsic::x86_sse2_ucomieq_sd:
9203 case Intrinsic::x86_sse2_ucomilt_sd:
9204 case Intrinsic::x86_sse2_ucomile_sd:
9205 case Intrinsic::x86_sse2_ucomigt_sd:
9206 case Intrinsic::x86_sse2_ucomige_sd:
9207 case Intrinsic::x86_sse2_ucomineq_sd: {
9208 unsigned Opc = 0;
9209 ISD::CondCode CC = ISD::SETCC_INVALID;
9210 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009211 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009212 case Intrinsic::x86_sse_comieq_ss:
9213 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009214 Opc = X86ISD::COMI;
9215 CC = ISD::SETEQ;
9216 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETLT;
9221 break;
9222 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETLE;
9226 break;
9227 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETGT;
9231 break;
9232 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::COMI;
9235 CC = ISD::SETGE;
9236 break;
9237 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::COMI;
9240 CC = ISD::SETNE;
9241 break;
9242 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::UCOMI;
9245 CC = ISD::SETEQ;
9246 break;
9247 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETLT;
9251 break;
9252 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETLE;
9256 break;
9257 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETGT;
9261 break;
9262 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::UCOMI;
9265 CC = ISD::SETGE;
9266 break;
9267 case Intrinsic::x86_sse_ucomineq_ss:
9268 case Intrinsic::x86_sse2_ucomineq_sd:
9269 Opc = X86ISD::UCOMI;
9270 CC = ISD::SETNE;
9271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 }
Evan Cheng734503b2006-09-11 02:19:56 +00009273
Dan Gohman475871a2008-07-27 21:46:04 +00009274 SDValue LHS = Op.getOperand(1);
9275 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009276 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009277 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9279 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9280 DAG.getConstant(X86CC, MVT::i8), Cond);
9281 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009282 }
Craig Topper86c7c582012-01-30 01:10:15 +00009283 // XOP comparison intrinsics
9284 case Intrinsic::x86_xop_vpcomltb:
9285 case Intrinsic::x86_xop_vpcomltw:
9286 case Intrinsic::x86_xop_vpcomltd:
9287 case Intrinsic::x86_xop_vpcomltq:
9288 case Intrinsic::x86_xop_vpcomltub:
9289 case Intrinsic::x86_xop_vpcomltuw:
9290 case Intrinsic::x86_xop_vpcomltud:
9291 case Intrinsic::x86_xop_vpcomltuq:
9292 case Intrinsic::x86_xop_vpcomleb:
9293 case Intrinsic::x86_xop_vpcomlew:
9294 case Intrinsic::x86_xop_vpcomled:
9295 case Intrinsic::x86_xop_vpcomleq:
9296 case Intrinsic::x86_xop_vpcomleub:
9297 case Intrinsic::x86_xop_vpcomleuw:
9298 case Intrinsic::x86_xop_vpcomleud:
9299 case Intrinsic::x86_xop_vpcomleuq:
9300 case Intrinsic::x86_xop_vpcomgtb:
9301 case Intrinsic::x86_xop_vpcomgtw:
9302 case Intrinsic::x86_xop_vpcomgtd:
9303 case Intrinsic::x86_xop_vpcomgtq:
9304 case Intrinsic::x86_xop_vpcomgtub:
9305 case Intrinsic::x86_xop_vpcomgtuw:
9306 case Intrinsic::x86_xop_vpcomgtud:
9307 case Intrinsic::x86_xop_vpcomgtuq:
9308 case Intrinsic::x86_xop_vpcomgeb:
9309 case Intrinsic::x86_xop_vpcomgew:
9310 case Intrinsic::x86_xop_vpcomged:
9311 case Intrinsic::x86_xop_vpcomgeq:
9312 case Intrinsic::x86_xop_vpcomgeub:
9313 case Intrinsic::x86_xop_vpcomgeuw:
9314 case Intrinsic::x86_xop_vpcomgeud:
9315 case Intrinsic::x86_xop_vpcomgeuq:
9316 case Intrinsic::x86_xop_vpcomeqb:
9317 case Intrinsic::x86_xop_vpcomeqw:
9318 case Intrinsic::x86_xop_vpcomeqd:
9319 case Intrinsic::x86_xop_vpcomeqq:
9320 case Intrinsic::x86_xop_vpcomequb:
9321 case Intrinsic::x86_xop_vpcomequw:
9322 case Intrinsic::x86_xop_vpcomequd:
9323 case Intrinsic::x86_xop_vpcomequq:
9324 case Intrinsic::x86_xop_vpcomneb:
9325 case Intrinsic::x86_xop_vpcomnew:
9326 case Intrinsic::x86_xop_vpcomned:
9327 case Intrinsic::x86_xop_vpcomneq:
9328 case Intrinsic::x86_xop_vpcomneub:
9329 case Intrinsic::x86_xop_vpcomneuw:
9330 case Intrinsic::x86_xop_vpcomneud:
9331 case Intrinsic::x86_xop_vpcomneuq:
9332 case Intrinsic::x86_xop_vpcomfalseb:
9333 case Intrinsic::x86_xop_vpcomfalsew:
9334 case Intrinsic::x86_xop_vpcomfalsed:
9335 case Intrinsic::x86_xop_vpcomfalseq:
9336 case Intrinsic::x86_xop_vpcomfalseub:
9337 case Intrinsic::x86_xop_vpcomfalseuw:
9338 case Intrinsic::x86_xop_vpcomfalseud:
9339 case Intrinsic::x86_xop_vpcomfalseuq:
9340 case Intrinsic::x86_xop_vpcomtrueb:
9341 case Intrinsic::x86_xop_vpcomtruew:
9342 case Intrinsic::x86_xop_vpcomtrued:
9343 case Intrinsic::x86_xop_vpcomtrueq:
9344 case Intrinsic::x86_xop_vpcomtrueub:
9345 case Intrinsic::x86_xop_vpcomtrueuw:
9346 case Intrinsic::x86_xop_vpcomtrueud:
9347 case Intrinsic::x86_xop_vpcomtrueuq: {
9348 unsigned CC = 0;
9349 unsigned Opc = 0;
9350
9351 switch (IntNo) {
9352 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9353 case Intrinsic::x86_xop_vpcomltb:
9354 case Intrinsic::x86_xop_vpcomltw:
9355 case Intrinsic::x86_xop_vpcomltd:
9356 case Intrinsic::x86_xop_vpcomltq:
9357 CC = 0;
9358 Opc = X86ISD::VPCOM;
9359 break;
9360 case Intrinsic::x86_xop_vpcomltub:
9361 case Intrinsic::x86_xop_vpcomltuw:
9362 case Intrinsic::x86_xop_vpcomltud:
9363 case Intrinsic::x86_xop_vpcomltuq:
9364 CC = 0;
9365 Opc = X86ISD::VPCOMU;
9366 break;
9367 case Intrinsic::x86_xop_vpcomleb:
9368 case Intrinsic::x86_xop_vpcomlew:
9369 case Intrinsic::x86_xop_vpcomled:
9370 case Intrinsic::x86_xop_vpcomleq:
9371 CC = 1;
9372 Opc = X86ISD::VPCOM;
9373 break;
9374 case Intrinsic::x86_xop_vpcomleub:
9375 case Intrinsic::x86_xop_vpcomleuw:
9376 case Intrinsic::x86_xop_vpcomleud:
9377 case Intrinsic::x86_xop_vpcomleuq:
9378 CC = 1;
9379 Opc = X86ISD::VPCOMU;
9380 break;
9381 case Intrinsic::x86_xop_vpcomgtb:
9382 case Intrinsic::x86_xop_vpcomgtw:
9383 case Intrinsic::x86_xop_vpcomgtd:
9384 case Intrinsic::x86_xop_vpcomgtq:
9385 CC = 2;
9386 Opc = X86ISD::VPCOM;
9387 break;
9388 case Intrinsic::x86_xop_vpcomgtub:
9389 case Intrinsic::x86_xop_vpcomgtuw:
9390 case Intrinsic::x86_xop_vpcomgtud:
9391 case Intrinsic::x86_xop_vpcomgtuq:
9392 CC = 2;
9393 Opc = X86ISD::VPCOMU;
9394 break;
9395 case Intrinsic::x86_xop_vpcomgeb:
9396 case Intrinsic::x86_xop_vpcomgew:
9397 case Intrinsic::x86_xop_vpcomged:
9398 case Intrinsic::x86_xop_vpcomgeq:
9399 CC = 3;
9400 Opc = X86ISD::VPCOM;
9401 break;
9402 case Intrinsic::x86_xop_vpcomgeub:
9403 case Intrinsic::x86_xop_vpcomgeuw:
9404 case Intrinsic::x86_xop_vpcomgeud:
9405 case Intrinsic::x86_xop_vpcomgeuq:
9406 CC = 3;
9407 Opc = X86ISD::VPCOMU;
9408 break;
9409 case Intrinsic::x86_xop_vpcomeqb:
9410 case Intrinsic::x86_xop_vpcomeqw:
9411 case Intrinsic::x86_xop_vpcomeqd:
9412 case Intrinsic::x86_xop_vpcomeqq:
9413 CC = 4;
9414 Opc = X86ISD::VPCOM;
9415 break;
9416 case Intrinsic::x86_xop_vpcomequb:
9417 case Intrinsic::x86_xop_vpcomequw:
9418 case Intrinsic::x86_xop_vpcomequd:
9419 case Intrinsic::x86_xop_vpcomequq:
9420 CC = 4;
9421 Opc = X86ISD::VPCOMU;
9422 break;
9423 case Intrinsic::x86_xop_vpcomneb:
9424 case Intrinsic::x86_xop_vpcomnew:
9425 case Intrinsic::x86_xop_vpcomned:
9426 case Intrinsic::x86_xop_vpcomneq:
9427 CC = 5;
9428 Opc = X86ISD::VPCOM;
9429 break;
9430 case Intrinsic::x86_xop_vpcomneub:
9431 case Intrinsic::x86_xop_vpcomneuw:
9432 case Intrinsic::x86_xop_vpcomneud:
9433 case Intrinsic::x86_xop_vpcomneuq:
9434 CC = 5;
9435 Opc = X86ISD::VPCOMU;
9436 break;
9437 case Intrinsic::x86_xop_vpcomfalseb:
9438 case Intrinsic::x86_xop_vpcomfalsew:
9439 case Intrinsic::x86_xop_vpcomfalsed:
9440 case Intrinsic::x86_xop_vpcomfalseq:
9441 CC = 6;
9442 Opc = X86ISD::VPCOM;
9443 break;
9444 case Intrinsic::x86_xop_vpcomfalseub:
9445 case Intrinsic::x86_xop_vpcomfalseuw:
9446 case Intrinsic::x86_xop_vpcomfalseud:
9447 case Intrinsic::x86_xop_vpcomfalseuq:
9448 CC = 6;
9449 Opc = X86ISD::VPCOMU;
9450 break;
9451 case Intrinsic::x86_xop_vpcomtrueb:
9452 case Intrinsic::x86_xop_vpcomtruew:
9453 case Intrinsic::x86_xop_vpcomtrued:
9454 case Intrinsic::x86_xop_vpcomtrueq:
9455 CC = 7;
9456 Opc = X86ISD::VPCOM;
9457 break;
9458 case Intrinsic::x86_xop_vpcomtrueub:
9459 case Intrinsic::x86_xop_vpcomtrueuw:
9460 case Intrinsic::x86_xop_vpcomtrueud:
9461 case Intrinsic::x86_xop_vpcomtrueuq:
9462 CC = 7;
9463 Opc = X86ISD::VPCOMU;
9464 break;
9465 }
9466
9467 SDValue LHS = Op.getOperand(1);
9468 SDValue RHS = Op.getOperand(2);
9469 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9470 DAG.getConstant(CC, MVT::i8));
9471 }
9472
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009473 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009474 case Intrinsic::x86_sse2_pmulu_dq:
9475 case Intrinsic::x86_avx2_pmulu_dq:
9476 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9477 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009478 case Intrinsic::x86_sse3_hadd_ps:
9479 case Intrinsic::x86_sse3_hadd_pd:
9480 case Intrinsic::x86_avx_hadd_ps_256:
9481 case Intrinsic::x86_avx_hadd_pd_256:
9482 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9483 Op.getOperand(1), Op.getOperand(2));
9484 case Intrinsic::x86_sse3_hsub_ps:
9485 case Intrinsic::x86_sse3_hsub_pd:
9486 case Intrinsic::x86_avx_hsub_ps_256:
9487 case Intrinsic::x86_avx_hsub_pd_256:
9488 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9489 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009490 case Intrinsic::x86_ssse3_phadd_w_128:
9491 case Intrinsic::x86_ssse3_phadd_d_128:
9492 case Intrinsic::x86_avx2_phadd_w:
9493 case Intrinsic::x86_avx2_phadd_d:
9494 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9495 Op.getOperand(1), Op.getOperand(2));
9496 case Intrinsic::x86_ssse3_phsub_w_128:
9497 case Intrinsic::x86_ssse3_phsub_d_128:
9498 case Intrinsic::x86_avx2_phsub_w:
9499 case Intrinsic::x86_avx2_phsub_d:
9500 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9501 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009502 case Intrinsic::x86_avx2_psllv_d:
9503 case Intrinsic::x86_avx2_psllv_q:
9504 case Intrinsic::x86_avx2_psllv_d_256:
9505 case Intrinsic::x86_avx2_psllv_q_256:
9506 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9507 Op.getOperand(1), Op.getOperand(2));
9508 case Intrinsic::x86_avx2_psrlv_d:
9509 case Intrinsic::x86_avx2_psrlv_q:
9510 case Intrinsic::x86_avx2_psrlv_d_256:
9511 case Intrinsic::x86_avx2_psrlv_q_256:
9512 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9513 Op.getOperand(1), Op.getOperand(2));
9514 case Intrinsic::x86_avx2_psrav_d:
9515 case Intrinsic::x86_avx2_psrav_d_256:
9516 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9517 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009518 case Intrinsic::x86_ssse3_pshuf_b_128:
9519 case Intrinsic::x86_avx2_pshuf_b:
9520 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9521 Op.getOperand(1), Op.getOperand(2));
9522 case Intrinsic::x86_ssse3_psign_b_128:
9523 case Intrinsic::x86_ssse3_psign_w_128:
9524 case Intrinsic::x86_ssse3_psign_d_128:
9525 case Intrinsic::x86_avx2_psign_b:
9526 case Intrinsic::x86_avx2_psign_w:
9527 case Intrinsic::x86_avx2_psign_d:
9528 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9529 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009530 case Intrinsic::x86_sse41_insertps:
9531 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9532 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9533 case Intrinsic::x86_avx_vperm2f128_ps_256:
9534 case Intrinsic::x86_avx_vperm2f128_pd_256:
9535 case Intrinsic::x86_avx_vperm2f128_si_256:
9536 case Intrinsic::x86_avx2_vperm2i128:
9537 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009539 case Intrinsic::x86_avx_vpermil_ps:
9540 case Intrinsic::x86_avx_vpermil_pd:
9541 case Intrinsic::x86_avx_vpermil_ps_256:
9542 case Intrinsic::x86_avx_vpermil_pd_256:
9543 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9544 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009545
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009546 // ptest and testp intrinsics. The intrinsic these come from are designed to
9547 // return an integer value, not just an instruction so lower it to the ptest
9548 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009549 case Intrinsic::x86_sse41_ptestz:
9550 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009551 case Intrinsic::x86_sse41_ptestnzc:
9552 case Intrinsic::x86_avx_ptestz_256:
9553 case Intrinsic::x86_avx_ptestc_256:
9554 case Intrinsic::x86_avx_ptestnzc_256:
9555 case Intrinsic::x86_avx_vtestz_ps:
9556 case Intrinsic::x86_avx_vtestc_ps:
9557 case Intrinsic::x86_avx_vtestnzc_ps:
9558 case Intrinsic::x86_avx_vtestz_pd:
9559 case Intrinsic::x86_avx_vtestc_pd:
9560 case Intrinsic::x86_avx_vtestnzc_pd:
9561 case Intrinsic::x86_avx_vtestz_ps_256:
9562 case Intrinsic::x86_avx_vtestc_ps_256:
9563 case Intrinsic::x86_avx_vtestnzc_ps_256:
9564 case Intrinsic::x86_avx_vtestz_pd_256:
9565 case Intrinsic::x86_avx_vtestc_pd_256:
9566 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9567 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009568 unsigned X86CC = 0;
9569 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009570 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009571 case Intrinsic::x86_avx_vtestz_ps:
9572 case Intrinsic::x86_avx_vtestz_pd:
9573 case Intrinsic::x86_avx_vtestz_ps_256:
9574 case Intrinsic::x86_avx_vtestz_pd_256:
9575 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009576 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009577 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009578 // ZF = 1
9579 X86CC = X86::COND_E;
9580 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009581 case Intrinsic::x86_avx_vtestc_ps:
9582 case Intrinsic::x86_avx_vtestc_pd:
9583 case Intrinsic::x86_avx_vtestc_ps_256:
9584 case Intrinsic::x86_avx_vtestc_pd_256:
9585 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009586 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009587 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009588 // CF = 1
9589 X86CC = X86::COND_B;
9590 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009591 case Intrinsic::x86_avx_vtestnzc_ps:
9592 case Intrinsic::x86_avx_vtestnzc_pd:
9593 case Intrinsic::x86_avx_vtestnzc_ps_256:
9594 case Intrinsic::x86_avx_vtestnzc_pd_256:
9595 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009596 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009597 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009598 // ZF and CF = 0
9599 X86CC = X86::COND_A;
9600 break;
9601 }
Eric Christopherfd179292009-08-27 18:07:15 +00009602
Eric Christopher71c67532009-07-29 00:28:05 +00009603 SDValue LHS = Op.getOperand(1);
9604 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009605 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9606 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9608 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9609 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009610 }
Evan Cheng5759f972008-05-04 09:15:50 +00009611
Craig Topper80e46362012-01-23 06:16:53 +00009612 // SSE/AVX shift intrinsics
9613 case Intrinsic::x86_sse2_psll_w:
9614 case Intrinsic::x86_sse2_psll_d:
9615 case Intrinsic::x86_sse2_psll_q:
9616 case Intrinsic::x86_avx2_psll_w:
9617 case Intrinsic::x86_avx2_psll_d:
9618 case Intrinsic::x86_avx2_psll_q:
9619 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9620 Op.getOperand(1), Op.getOperand(2));
9621 case Intrinsic::x86_sse2_psrl_w:
9622 case Intrinsic::x86_sse2_psrl_d:
9623 case Intrinsic::x86_sse2_psrl_q:
9624 case Intrinsic::x86_avx2_psrl_w:
9625 case Intrinsic::x86_avx2_psrl_d:
9626 case Intrinsic::x86_avx2_psrl_q:
9627 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9628 Op.getOperand(1), Op.getOperand(2));
9629 case Intrinsic::x86_sse2_psra_w:
9630 case Intrinsic::x86_sse2_psra_d:
9631 case Intrinsic::x86_avx2_psra_w:
9632 case Intrinsic::x86_avx2_psra_d:
9633 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9634 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009635 case Intrinsic::x86_sse2_pslli_w:
9636 case Intrinsic::x86_sse2_pslli_d:
9637 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009638 case Intrinsic::x86_avx2_pslli_w:
9639 case Intrinsic::x86_avx2_pslli_d:
9640 case Intrinsic::x86_avx2_pslli_q:
9641 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9642 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009643 case Intrinsic::x86_sse2_psrli_w:
9644 case Intrinsic::x86_sse2_psrli_d:
9645 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009646 case Intrinsic::x86_avx2_psrli_w:
9647 case Intrinsic::x86_avx2_psrli_d:
9648 case Intrinsic::x86_avx2_psrli_q:
9649 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9650 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009651 case Intrinsic::x86_sse2_psrai_w:
9652 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009653 case Intrinsic::x86_avx2_psrai_w:
9654 case Intrinsic::x86_avx2_psrai_d:
9655 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9656 Op.getOperand(1), Op.getOperand(2), DAG);
9657 // Fix vector shift instructions where the last operand is a non-immediate
9658 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009659 case Intrinsic::x86_mmx_pslli_w:
9660 case Intrinsic::x86_mmx_pslli_d:
9661 case Intrinsic::x86_mmx_pslli_q:
9662 case Intrinsic::x86_mmx_psrli_w:
9663 case Intrinsic::x86_mmx_psrli_d:
9664 case Intrinsic::x86_mmx_psrli_q:
9665 case Intrinsic::x86_mmx_psrai_w:
9666 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009667 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009668 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009669 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009670
9671 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_mmx_pslli_w:
9674 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009675 break;
Craig Topper80e46362012-01-23 06:16:53 +00009676 case Intrinsic::x86_mmx_pslli_d:
9677 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009678 break;
Craig Topper80e46362012-01-23 06:16:53 +00009679 case Intrinsic::x86_mmx_pslli_q:
9680 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009681 break;
Craig Topper80e46362012-01-23 06:16:53 +00009682 case Intrinsic::x86_mmx_psrli_w:
9683 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009684 break;
Craig Topper80e46362012-01-23 06:16:53 +00009685 case Intrinsic::x86_mmx_psrli_d:
9686 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009687 break;
Craig Topper80e46362012-01-23 06:16:53 +00009688 case Intrinsic::x86_mmx_psrli_q:
9689 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009690 break;
Craig Topper80e46362012-01-23 06:16:53 +00009691 case Intrinsic::x86_mmx_psrai_w:
9692 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009693 break;
Craig Topper80e46362012-01-23 06:16:53 +00009694 case Intrinsic::x86_mmx_psrai_d:
9695 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009696 break;
Craig Topper80e46362012-01-23 06:16:53 +00009697 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009698 }
Mon P Wangefa42202009-09-03 19:56:25 +00009699
9700 // The vector shift intrinsics with scalars uses 32b shift amounts but
9701 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9702 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009703 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9704 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009705// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009706
Owen Andersone50ed302009-08-10 22:56:29 +00009707 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009708 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009709 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009711 Op.getOperand(1), ShAmt);
9712 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009713 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009714}
Evan Cheng72261582005-12-20 06:22:03 +00009715
Dan Gohmand858e902010-04-17 15:26:15 +00009716SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9717 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009718 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9719 MFI->setReturnAddressIsTaken(true);
9720
Bill Wendling64e87322009-01-16 19:25:27 +00009721 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009722 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009723
9724 if (Depth > 0) {
9725 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9726 SDValue Offset =
9727 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009729 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009730 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009731 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009732 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009733 }
9734
9735 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009736 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009737 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009738 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009739}
9740
Dan Gohmand858e902010-04-17 15:26:15 +00009741SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009742 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9743 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009744
Owen Andersone50ed302009-08-10 22:56:29 +00009745 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009746 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009747 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9748 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009749 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009750 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009751 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9752 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009753 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009754 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009755}
9756
Dan Gohman475871a2008-07-27 21:46:04 +00009757SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009758 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009759 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009760}
9761
Dan Gohmand858e902010-04-17 15:26:15 +00009762SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009763 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009764 SDValue Chain = Op.getOperand(0);
9765 SDValue Offset = Op.getOperand(1);
9766 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009767 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009768
Dan Gohmand8816272010-08-11 18:14:00 +00009769 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9770 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9771 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009772 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009773
Dan Gohmand8816272010-08-11 18:14:00 +00009774 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9775 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009776 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009777 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9778 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009779 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009780 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009781
Dale Johannesene4d209d2009-02-03 20:21:25 +00009782 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009784 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009785}
9786
Duncan Sands4a544a72011-09-06 13:37:06 +00009787SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9788 SelectionDAG &DAG) const {
9789 return Op.getOperand(0);
9790}
9791
9792SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9793 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue Root = Op.getOperand(0);
9795 SDValue Trmp = Op.getOperand(1); // trampoline
9796 SDValue FPtr = Op.getOperand(2); // nested function
9797 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009798 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009799
Dan Gohman69de1932008-02-06 22:27:42 +00009800 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009801
9802 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009803 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009804
9805 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009806 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9807 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009808
Evan Cheng0e6a0522011-07-18 20:57:22 +00009809 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9810 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009811
9812 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9813
9814 // Load the pointer to the nested function into R11.
9815 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009816 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009818 Addr, MachinePointerInfo(TrmpAddr),
9819 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009820
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9822 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009823 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9824 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009825 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009826
9827 // Load the 'nest' parameter value into R10.
9828 // R10 is specified in X86CallingConv.td
9829 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9831 DAG.getConstant(10, MVT::i64));
9832 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 Addr, MachinePointerInfo(TrmpAddr, 10),
9834 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009835
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9837 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009838 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9839 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009840 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009841
9842 // Jump to the nested function.
9843 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009844 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9845 DAG.getConstant(20, MVT::i64));
9846 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009847 Addr, MachinePointerInfo(TrmpAddr, 20),
9848 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009849
9850 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009851 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9852 DAG.getConstant(22, MVT::i64));
9853 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009854 MachinePointerInfo(TrmpAddr, 22),
9855 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009856
Duncan Sands4a544a72011-09-06 13:37:06 +00009857 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009859 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009861 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009862 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
9864 switch (CC) {
9865 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009866 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009868 case CallingConv::X86_StdCall: {
9869 // Pass 'nest' parameter in ECX.
9870 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009871 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009872
9873 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009874 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009875 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009876
Chris Lattner58d74912008-03-12 17:45:29 +00009877 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878 unsigned InRegCount = 0;
9879 unsigned Idx = 1;
9880
9881 for (FunctionType::param_iterator I = FTy->param_begin(),
9882 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009883 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009885 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009886
9887 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009888 report_fatal_error("Nest register in use - reduce number of inreg"
9889 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009890 }
9891 }
9892 break;
9893 }
9894 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009895 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009896 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009897 // Pass 'nest' parameter in EAX.
9898 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009899 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009900 break;
9901 }
9902
Dan Gohman475871a2008-07-27 21:46:04 +00009903 SDValue OutChains[4];
9904 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009905
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9907 DAG.getConstant(10, MVT::i32));
9908 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009909
Chris Lattnera62fe662010-02-05 19:20:30 +00009910 // This is storing the opcode for MOV32ri.
9911 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009912 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009913 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009914 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009915 Trmp, MachinePointerInfo(TrmpAddr),
9916 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917
Owen Anderson825b72b2009-08-11 20:47:22 +00009918 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9919 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009920 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9921 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009922 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009923
Chris Lattnera62fe662010-02-05 19:20:30 +00009924 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9926 DAG.getConstant(5, MVT::i32));
9927 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009928 MachinePointerInfo(TrmpAddr, 5),
9929 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009930
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9932 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009933 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9934 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009935 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009936
Duncan Sands4a544a72011-09-06 13:37:06 +00009937 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009938 }
9939}
9940
Dan Gohmand858e902010-04-17 15:26:15 +00009941SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9942 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009943 /*
9944 The rounding mode is in bits 11:10 of FPSR, and has the following
9945 settings:
9946 00 Round to nearest
9947 01 Round to -inf
9948 10 Round to +inf
9949 11 Round to 0
9950
9951 FLT_ROUNDS, on the other hand, expects the following:
9952 -1 Undefined
9953 0 Round to 0
9954 1 Round to nearest
9955 2 Round to +inf
9956 3 Round to -inf
9957
9958 To perform the conversion, we do:
9959 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9960 */
9961
9962 MachineFunction &MF = DAG.getMachineFunction();
9963 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009964 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009965 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009966 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009967 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009968
9969 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009970 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009971 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009972
Michael J. Spencerec38de22010-10-10 22:04:20 +00009973
Chris Lattner2156b792010-09-22 01:11:26 +00009974 MachineMemOperand *MMO =
9975 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9976 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009977
Chris Lattner2156b792010-09-22 01:11:26 +00009978 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9979 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9980 DAG.getVTList(MVT::Other),
9981 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009982
9983 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009984 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009985 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009986
9987 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009988 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009989 DAG.getNode(ISD::SRL, DL, MVT::i16,
9990 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 CWD, DAG.getConstant(0x800, MVT::i16)),
9992 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009993 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009994 DAG.getNode(ISD::SRL, DL, MVT::i16,
9995 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 CWD, DAG.getConstant(0x400, MVT::i16)),
9997 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009998
Dan Gohman475871a2008-07-27 21:46:04 +00009999 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010000 DAG.getNode(ISD::AND, DL, MVT::i16,
10001 DAG.getNode(ISD::ADD, DL, MVT::i16,
10002 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 DAG.getConstant(1, MVT::i16)),
10004 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010005
10006
Duncan Sands83ec4b62008-06-06 12:08:01 +000010007 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010008 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010009}
10010
Dan Gohmand858e902010-04-17 15:26:15 +000010011SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010012 EVT VT = Op.getValueType();
10013 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010014 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010015 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010016
10017 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010019 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010021 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010022 }
Evan Cheng18efe262007-12-14 02:13:44 +000010023
Evan Cheng152804e2007-12-14 08:30:15 +000010024 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010026 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010027
10028 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010029 SDValue Ops[] = {
10030 Op,
10031 DAG.getConstant(NumBits+NumBits-1, OpVT),
10032 DAG.getConstant(X86::COND_E, MVT::i8),
10033 Op.getValue(1)
10034 };
10035 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010036
10037 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010038 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010039
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 if (VT == MVT::i8)
10041 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010042 return Op;
10043}
10044
Chandler Carruthacc068e2011-12-24 10:55:54 +000010045SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10046 SelectionDAG &DAG) const {
10047 EVT VT = Op.getValueType();
10048 EVT OpVT = VT;
10049 unsigned NumBits = VT.getSizeInBits();
10050 DebugLoc dl = Op.getDebugLoc();
10051
10052 Op = Op.getOperand(0);
10053 if (VT == MVT::i8) {
10054 // Zero extend to i32 since there is not an i8 bsr.
10055 OpVT = MVT::i32;
10056 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10057 }
10058
10059 // Issue a bsr (scan bits in reverse).
10060 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10061 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10062
10063 // And xor with NumBits-1.
10064 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10065
10066 if (VT == MVT::i8)
10067 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10068 return Op;
10069}
10070
Dan Gohmand858e902010-04-17 15:26:15 +000010071SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010072 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010073 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010074 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010075 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010076
10077 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010078 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010079 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010080
10081 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010082 SDValue Ops[] = {
10083 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010084 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010085 DAG.getConstant(X86::COND_E, MVT::i8),
10086 Op.getValue(1)
10087 };
Chandler Carruth77821022011-12-24 12:12:34 +000010088 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010089}
10090
Craig Topper13894fa2011-08-24 06:14:18 +000010091// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10092// ones, and then concatenate the result back.
10093static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010094 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010095
10096 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10097 "Unsupported value type for operation");
10098
10099 int NumElems = VT.getVectorNumElements();
10100 DebugLoc dl = Op.getDebugLoc();
10101 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10102 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10103
10104 // Extract the LHS vectors
10105 SDValue LHS = Op.getOperand(0);
10106 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10107 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10108
10109 // Extract the RHS vectors
10110 SDValue RHS = Op.getOperand(1);
10111 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10112 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10113
10114 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10115 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10116
10117 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10118 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10119 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10120}
10121
10122SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10123 assert(Op.getValueType().getSizeInBits() == 256 &&
10124 Op.getValueType().isInteger() &&
10125 "Only handle AVX 256-bit vector integer operation");
10126 return Lower256IntArith(Op, DAG);
10127}
10128
10129SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10130 assert(Op.getValueType().getSizeInBits() == 256 &&
10131 Op.getValueType().isInteger() &&
10132 "Only handle AVX 256-bit vector integer operation");
10133 return Lower256IntArith(Op, DAG);
10134}
10135
10136SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10137 EVT VT = Op.getValueType();
10138
10139 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010140 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010141 return Lower256IntArith(Op, DAG);
10142
Craig Topper5b209e82012-02-05 03:14:49 +000010143 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10144 "Only know how to lower V2I64/V4I64 multiply");
10145
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010146 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010147
Craig Topper5b209e82012-02-05 03:14:49 +000010148 // Ahi = psrlqi(a, 32);
10149 // Bhi = psrlqi(b, 32);
10150 //
10151 // AloBlo = pmuludq(a, b);
10152 // AloBhi = pmuludq(a, Bhi);
10153 // AhiBlo = pmuludq(Ahi, b);
10154
10155 // AloBhi = psllqi(AloBhi, 32);
10156 // AhiBlo = psllqi(AhiBlo, 32);
10157 // return AloBlo + AloBhi + AhiBlo;
10158
Craig Topperaaa643c2011-11-09 07:28:55 +000010159 SDValue A = Op.getOperand(0);
10160 SDValue B = Op.getOperand(1);
10161
Craig Topper5b209e82012-02-05 03:14:49 +000010162 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010163
Craig Topper5b209e82012-02-05 03:14:49 +000010164 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10165 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010166
Craig Topper5b209e82012-02-05 03:14:49 +000010167 // Bit cast to 32-bit vectors for MULUDQ
10168 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10169 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10170 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10171 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10172 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010173
Craig Topper5b209e82012-02-05 03:14:49 +000010174 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10175 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10176 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010177
Craig Topper5b209e82012-02-05 03:14:49 +000010178 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10179 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010180
Dale Johannesene4d209d2009-02-03 20:21:25 +000010181 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010182 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010183}
10184
Nadav Rotem43012222011-05-11 08:12:09 +000010185SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10186
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010187 EVT VT = Op.getValueType();
10188 DebugLoc dl = Op.getDebugLoc();
10189 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010190 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010191 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010192
Craig Topper1accb7e2012-01-10 06:54:16 +000010193 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010194 return SDValue();
10195
Nadav Rotem43012222011-05-11 08:12:09 +000010196 // Optimize shl/srl/sra with constant shift amount.
10197 if (isSplatVector(Amt.getNode())) {
10198 SDValue SclrAmt = Amt->getOperand(0);
10199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10200 uint64_t ShiftAmt = C->getZExtValue();
10201
Craig Toppered2e13d2012-01-22 19:15:14 +000010202 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10203 (Subtarget->hasAVX2() &&
10204 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10205 if (Op.getOpcode() == ISD::SHL)
10206 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10207 DAG.getConstant(ShiftAmt, MVT::i32));
10208 if (Op.getOpcode() == ISD::SRL)
10209 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10210 DAG.getConstant(ShiftAmt, MVT::i32));
10211 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10212 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10213 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010214 }
10215
Craig Toppered2e13d2012-01-22 19:15:14 +000010216 if (VT == MVT::v16i8) {
10217 if (Op.getOpcode() == ISD::SHL) {
10218 // Make a large shift.
10219 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10220 DAG.getConstant(ShiftAmt, MVT::i32));
10221 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10222 // Zero out the rightmost bits.
10223 SmallVector<SDValue, 16> V(16,
10224 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10225 MVT::i8));
10226 return DAG.getNode(ISD::AND, dl, VT, SHL,
10227 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010228 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010229 if (Op.getOpcode() == ISD::SRL) {
10230 // Make a large shift.
10231 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10232 DAG.getConstant(ShiftAmt, MVT::i32));
10233 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10234 // Zero out the leftmost bits.
10235 SmallVector<SDValue, 16> V(16,
10236 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10237 MVT::i8));
10238 return DAG.getNode(ISD::AND, dl, VT, SRL,
10239 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10240 }
10241 if (Op.getOpcode() == ISD::SRA) {
10242 if (ShiftAmt == 7) {
10243 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010244 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010245 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010246 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010247
Craig Toppered2e13d2012-01-22 19:15:14 +000010248 // R s>> a === ((R u>> a) ^ m) - m
10249 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10250 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10251 MVT::i8));
10252 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10253 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10254 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10255 return Res;
10256 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010257 }
Craig Topper46154eb2011-11-11 07:39:23 +000010258
Craig Topper0d86d462011-11-20 00:12:05 +000010259 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10260 if (Op.getOpcode() == ISD::SHL) {
10261 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010262 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10263 DAG.getConstant(ShiftAmt, MVT::i32));
10264 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010265 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010266 SmallVector<SDValue, 32> V(32,
10267 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10268 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010269 return DAG.getNode(ISD::AND, dl, VT, SHL,
10270 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010271 }
Craig Topper0d86d462011-11-20 00:12:05 +000010272 if (Op.getOpcode() == ISD::SRL) {
10273 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010274 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10275 DAG.getConstant(ShiftAmt, MVT::i32));
10276 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010277 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010278 SmallVector<SDValue, 32> V(32,
10279 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10280 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010281 return DAG.getNode(ISD::AND, dl, VT, SRL,
10282 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10283 }
10284 if (Op.getOpcode() == ISD::SRA) {
10285 if (ShiftAmt == 7) {
10286 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010287 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010288 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010289 }
10290
10291 // R s>> a === ((R u>> a) ^ m) - m
10292 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10293 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10294 MVT::i8));
10295 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10296 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10297 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10298 return Res;
10299 }
10300 }
Nadav Rotem43012222011-05-11 08:12:09 +000010301 }
10302 }
10303
10304 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010305 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010306 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10307 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010308
Chris Lattner7302d802012-02-06 21:56:39 +000010309 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10310 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010311 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10312 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010313 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010314 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010315
10316 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010317 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010318 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10319 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10320 }
Nadav Rotem43012222011-05-11 08:12:09 +000010321 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010322 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010323
Nate Begeman51409212010-07-28 00:21:48 +000010324 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010325 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10326 DAG.getConstant(5, MVT::i32));
10327 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010328
Lang Hames8b99c1e2011-12-17 01:08:46 +000010329 // Turn 'a' into a mask suitable for VSELECT
10330 SDValue VSelM = DAG.getConstant(0x80, VT);
10331 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010332 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010333
Lang Hames8b99c1e2011-12-17 01:08:46 +000010334 SDValue CM1 = DAG.getConstant(0x0f, VT);
10335 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010336
Lang Hames8b99c1e2011-12-17 01:08:46 +000010337 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10338 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10340 DAG.getConstant(4, MVT::i32), DAG);
10341 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010342 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10343
Nate Begeman51409212010-07-28 00:21:48 +000010344 // a += a
10345 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010346 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010347 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010348
Lang Hames8b99c1e2011-12-17 01:08:46 +000010349 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10350 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010351 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10352 DAG.getConstant(2, MVT::i32), DAG);
10353 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010354 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10355
Nate Begeman51409212010-07-28 00:21:48 +000010356 // a += a
10357 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010358 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010359 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010360
Lang Hames8b99c1e2011-12-17 01:08:46 +000010361 // return VSELECT(r, r+r, a);
10362 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010363 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010364 return R;
10365 }
Craig Topper46154eb2011-11-11 07:39:23 +000010366
10367 // Decompose 256-bit shifts into smaller 128-bit shifts.
10368 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010369 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010370 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10371 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10372
10373 // Extract the two vectors
10374 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10375 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10376 DAG, dl);
10377
10378 // Recreate the shift amount vectors
10379 SDValue Amt1, Amt2;
10380 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10381 // Constant shift amount
10382 SmallVector<SDValue, 4> Amt1Csts;
10383 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010384 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010385 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010386 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010387 Amt2Csts.push_back(Amt->getOperand(i));
10388
10389 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10390 &Amt1Csts[0], NumElems/2);
10391 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10392 &Amt2Csts[0], NumElems/2);
10393 } else {
10394 // Variable shift amount
10395 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10396 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10397 DAG, dl);
10398 }
10399
10400 // Issue new vector shifts for the smaller types
10401 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10402 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10403
10404 // Concatenate the result back
10405 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10406 }
10407
Nate Begeman51409212010-07-28 00:21:48 +000010408 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010409}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010410
Dan Gohmand858e902010-04-17 15:26:15 +000010411SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010412 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10413 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010414 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10415 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010416 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010417 SDValue LHS = N->getOperand(0);
10418 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010419 unsigned BaseOp = 0;
10420 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010421 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010422 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010423 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010424 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010425 // A subtract of one will be selected as a INC. Note that INC doesn't
10426 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010427 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10428 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010429 BaseOp = X86ISD::INC;
10430 Cond = X86::COND_O;
10431 break;
10432 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010433 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010434 Cond = X86::COND_O;
10435 break;
10436 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010437 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010438 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010439 break;
10440 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010441 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10442 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010443 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10444 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010445 BaseOp = X86ISD::DEC;
10446 Cond = X86::COND_O;
10447 break;
10448 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010449 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010450 Cond = X86::COND_O;
10451 break;
10452 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010453 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010454 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010455 break;
10456 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010457 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010458 Cond = X86::COND_O;
10459 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010460 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10461 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10462 MVT::i32);
10463 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010464
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010465 SDValue SetCC =
10466 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10467 DAG.getConstant(X86::COND_O, MVT::i32),
10468 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010469
Dan Gohman6e5fda22011-07-22 18:45:15 +000010470 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010471 }
Bill Wendling74c37652008-12-09 22:08:41 +000010472 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010473
Bill Wendling61edeb52008-12-02 01:06:39 +000010474 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010475 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010476 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010477
Bill Wendling61edeb52008-12-02 01:06:39 +000010478 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010479 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10480 DAG.getConstant(Cond, MVT::i32),
10481 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010482
Dan Gohman6e5fda22011-07-22 18:45:15 +000010483 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010484}
10485
Chad Rosier30450e82011-12-22 22:35:21 +000010486SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10487 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010488 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010489 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10490 EVT VT = Op.getValueType();
10491
Craig Toppered2e13d2012-01-22 19:15:14 +000010492 if (!Subtarget->hasSSE2() || !VT.isVector())
10493 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010494
Craig Toppered2e13d2012-01-22 19:15:14 +000010495 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10496 ExtraVT.getScalarType().getSizeInBits();
10497 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10498
10499 switch (VT.getSimpleVT().SimpleTy) {
10500 default: return SDValue();
10501 case MVT::v8i32:
10502 case MVT::v16i16:
10503 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010504 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 if (!Subtarget->hasAVX2()) {
10506 // needs to be split
10507 int NumElems = VT.getVectorNumElements();
10508 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10509 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010510
Craig Toppered2e13d2012-01-22 19:15:14 +000010511 // Extract the LHS vectors
10512 SDValue LHS = Op.getOperand(0);
10513 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10514 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010515
Craig Toppered2e13d2012-01-22 19:15:14 +000010516 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10517 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010518
Craig Toppered2e13d2012-01-22 19:15:14 +000010519 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10520 int ExtraNumElems = ExtraVT.getVectorNumElements();
10521 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10522 ExtraNumElems/2);
10523 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010524
Craig Toppered2e13d2012-01-22 19:15:14 +000010525 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10526 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010527
Craig Toppered2e13d2012-01-22 19:15:14 +000010528 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10529 }
10530 // fall through
10531 case MVT::v4i32:
10532 case MVT::v8i16: {
10533 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10534 Op.getOperand(0), ShAmt, DAG);
10535 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010536 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010537 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010538}
10539
10540
Eric Christopher9a9d2752010-07-22 02:48:34 +000010541SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10542 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010543
Eric Christopher77ed1352011-07-08 00:04:56 +000010544 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10545 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010546 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010547 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010548 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010549 SDValue Ops[] = {
10550 DAG.getRegister(X86::ESP, MVT::i32), // Base
10551 DAG.getTargetConstant(1, MVT::i8), // Scale
10552 DAG.getRegister(0, MVT::i32), // Index
10553 DAG.getTargetConstant(0, MVT::i32), // Disp
10554 DAG.getRegister(0, MVT::i32), // Segment.
10555 Zero,
10556 Chain
10557 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010558 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010559 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10560 array_lengthof(Ops));
10561 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010562 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010563
Eric Christopher9a9d2752010-07-22 02:48:34 +000010564 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010565 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010566 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010567
Chris Lattner132929a2010-08-14 17:26:09 +000010568 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10569 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10570 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10571 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010572
Chris Lattner132929a2010-08-14 17:26:09 +000010573 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10574 if (!Op1 && !Op2 && !Op3 && Op4)
10575 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010576
Chris Lattner132929a2010-08-14 17:26:09 +000010577 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10578 if (Op1 && !Op2 && !Op3 && !Op4)
10579 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010580
10581 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010582 // (MFENCE)>;
10583 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010584}
10585
Eli Friedman14648462011-07-27 22:21:52 +000010586SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10587 SelectionDAG &DAG) const {
10588 DebugLoc dl = Op.getDebugLoc();
10589 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10590 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10591 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10592 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10593
10594 // The only fence that needs an instruction is a sequentially-consistent
10595 // cross-thread fence.
10596 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10597 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10598 // no-sse2). There isn't any reason to disable it if the target processor
10599 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010600 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010601 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10602
10603 SDValue Chain = Op.getOperand(0);
10604 SDValue Zero = DAG.getConstant(0, MVT::i32);
10605 SDValue Ops[] = {
10606 DAG.getRegister(X86::ESP, MVT::i32), // Base
10607 DAG.getTargetConstant(1, MVT::i8), // Scale
10608 DAG.getRegister(0, MVT::i32), // Index
10609 DAG.getTargetConstant(0, MVT::i32), // Disp
10610 DAG.getRegister(0, MVT::i32), // Segment.
10611 Zero,
10612 Chain
10613 };
10614 SDNode *Res =
10615 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10616 array_lengthof(Ops));
10617 return SDValue(Res, 0);
10618 }
10619
10620 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10621 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10622}
10623
10624
Dan Gohmand858e902010-04-17 15:26:15 +000010625SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010626 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010627 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010628 unsigned Reg = 0;
10629 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010630 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010631 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010632 case MVT::i8: Reg = X86::AL; size = 1; break;
10633 case MVT::i16: Reg = X86::AX; size = 2; break;
10634 case MVT::i32: Reg = X86::EAX; size = 4; break;
10635 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010636 assert(Subtarget->is64Bit() && "Node not type legal!");
10637 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010638 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010639 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010640 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010641 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010642 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010643 Op.getOperand(1),
10644 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010645 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010646 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010647 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010648 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10649 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10650 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010651 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010652 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010653 return cpOut;
10654}
10655
Duncan Sands1607f052008-12-01 11:39:25 +000010656SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010657 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010658 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010659 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010660 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010661 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010662 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010663 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10664 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010665 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010666 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10667 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010668 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010669 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010670 rdx.getValue(1)
10671 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010672 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010673}
10674
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010675SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010676 SelectionDAG &DAG) const {
10677 EVT SrcVT = Op.getOperand(0).getValueType();
10678 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010679 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010680 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010681 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010682 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010683 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010684 // i64 <=> MMX conversions are Legal.
10685 if (SrcVT==MVT::i64 && DstVT.isVector())
10686 return Op;
10687 if (DstVT==MVT::i64 && SrcVT.isVector())
10688 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010689 // MMX <=> MMX conversions are Legal.
10690 if (SrcVT.isVector() && DstVT.isVector())
10691 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010692 // All other conversions need to be expanded.
10693 return SDValue();
10694}
Chris Lattner5b856542010-12-20 00:59:46 +000010695
Dan Gohmand858e902010-04-17 15:26:15 +000010696SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010697 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010698 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010699 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010700 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010701 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010702 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010703 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010704 Node->getOperand(0),
10705 Node->getOperand(1), negOp,
10706 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010707 cast<AtomicSDNode>(Node)->getAlignment(),
10708 cast<AtomicSDNode>(Node)->getOrdering(),
10709 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010710}
10711
Eli Friedman327236c2011-08-24 20:50:09 +000010712static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10713 SDNode *Node = Op.getNode();
10714 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010715 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010716
10717 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010718 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10719 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10720 // (The only way to get a 16-byte store is cmpxchg16b)
10721 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10722 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10723 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010724 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10725 cast<AtomicSDNode>(Node)->getMemoryVT(),
10726 Node->getOperand(0),
10727 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010728 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010729 cast<AtomicSDNode>(Node)->getOrdering(),
10730 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010731 return Swap.getValue(1);
10732 }
10733 // Other atomic stores have a simple pattern.
10734 return Op;
10735}
10736
Chris Lattner5b856542010-12-20 00:59:46 +000010737static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10738 EVT VT = Op.getNode()->getValueType(0);
10739
10740 // Let legalize expand this if it isn't a legal type yet.
10741 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10742 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010743
Chris Lattner5b856542010-12-20 00:59:46 +000010744 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010745
Chris Lattner5b856542010-12-20 00:59:46 +000010746 unsigned Opc;
10747 bool ExtraOp = false;
10748 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010749 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010750 case ISD::ADDC: Opc = X86ISD::ADD; break;
10751 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10752 case ISD::SUBC: Opc = X86ISD::SUB; break;
10753 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10754 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010755
Chris Lattner5b856542010-12-20 00:59:46 +000010756 if (!ExtraOp)
10757 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10758 Op.getOperand(1));
10759 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10760 Op.getOperand(1), Op.getOperand(2));
10761}
10762
Evan Cheng0db9fe62006-04-25 20:13:52 +000010763/// LowerOperation - Provide custom lowering hooks for some operations.
10764///
Dan Gohmand858e902010-04-17 15:26:15 +000010765SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010766 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010767 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010768 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010769 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010770 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010771 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10772 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010773 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010774 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010775 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010776 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10777 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10778 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010779 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010780 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010781 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10782 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10783 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010784 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010785 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010786 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010787 case ISD::SHL_PARTS:
10788 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010789 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010790 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010791 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010792 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010793 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010794 case ISD::FABS: return LowerFABS(Op, DAG);
10795 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010796 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010797 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010798 case ISD::SETCC: return LowerSETCC(Op, DAG);
10799 case ISD::SELECT: return LowerSELECT(Op, DAG);
10800 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010801 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010802 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010803 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010804 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010805 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010806 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10807 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010808 case ISD::FRAME_TO_ARGS_OFFSET:
10809 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010810 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010811 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010812 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10813 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010814 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010815 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010816 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010817 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010818 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010819 case ISD::SRA:
10820 case ISD::SRL:
10821 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010822 case ISD::SADDO:
10823 case ISD::UADDO:
10824 case ISD::SSUBO:
10825 case ISD::USUBO:
10826 case ISD::SMULO:
10827 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010828 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010829 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010830 case ISD::ADDC:
10831 case ISD::ADDE:
10832 case ISD::SUBC:
10833 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010834 case ISD::ADD: return LowerADD(Op, DAG);
10835 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010836 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010837}
10838
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010839static void ReplaceATOMIC_LOAD(SDNode *Node,
10840 SmallVectorImpl<SDValue> &Results,
10841 SelectionDAG &DAG) {
10842 DebugLoc dl = Node->getDebugLoc();
10843 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10844
10845 // Convert wide load -> cmpxchg8b/cmpxchg16b
10846 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10847 // (The only way to get a 16-byte load is cmpxchg16b)
10848 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010849 SDValue Zero = DAG.getConstant(0, VT);
10850 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010851 Node->getOperand(0),
10852 Node->getOperand(1), Zero, Zero,
10853 cast<AtomicSDNode>(Node)->getMemOperand(),
10854 cast<AtomicSDNode>(Node)->getOrdering(),
10855 cast<AtomicSDNode>(Node)->getSynchScope());
10856 Results.push_back(Swap.getValue(0));
10857 Results.push_back(Swap.getValue(1));
10858}
10859
Duncan Sands1607f052008-12-01 11:39:25 +000010860void X86TargetLowering::
10861ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010862 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010863 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010864 assert (Node->getValueType(0) == MVT::i64 &&
10865 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010866
10867 SDValue Chain = Node->getOperand(0);
10868 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010869 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010870 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010871 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010872 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010873 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010874 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010875 SDValue Result =
10876 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10877 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010878 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010879 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010880 Results.push_back(Result.getValue(2));
10881}
10882
Duncan Sands126d9072008-07-04 11:47:58 +000010883/// ReplaceNodeResults - Replace a node with an illegal result type
10884/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010885void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10886 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010887 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010888 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010889 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010890 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010891 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010892 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010893 case ISD::ADDC:
10894 case ISD::ADDE:
10895 case ISD::SUBC:
10896 case ISD::SUBE:
10897 // We don't want to expand or promote these.
10898 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010899 case ISD::FP_TO_SINT:
10900 case ISD::FP_TO_UINT: {
10901 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10902
10903 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10904 return;
10905
Eli Friedman948e95a2009-05-23 09:59:16 +000010906 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010907 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010908 SDValue FIST = Vals.first, StackSlot = Vals.second;
10909 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010910 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010911 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010912 if (StackSlot.getNode() != 0)
10913 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10914 MachinePointerInfo(),
10915 false, false, false, 0));
10916 else
10917 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010918 }
10919 return;
10920 }
10921 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010922 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010923 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010924 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010926 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010928 eax.getValue(2));
10929 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10930 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010932 Results.push_back(edx.getValue(1));
10933 return;
10934 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010935 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010936 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010937 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010938 bool Regs64bit = T == MVT::i128;
10939 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010940 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010941 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10942 DAG.getConstant(0, HalfT));
10943 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10944 DAG.getConstant(1, HalfT));
10945 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10946 Regs64bit ? X86::RAX : X86::EAX,
10947 cpInL, SDValue());
10948 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10949 Regs64bit ? X86::RDX : X86::EDX,
10950 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010951 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010952 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10953 DAG.getConstant(0, HalfT));
10954 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10955 DAG.getConstant(1, HalfT));
10956 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10957 Regs64bit ? X86::RBX : X86::EBX,
10958 swapInL, cpInH.getValue(1));
10959 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10960 Regs64bit ? X86::RCX : X86::ECX,
10961 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010962 SDValue Ops[] = { swapInH.getValue(0),
10963 N->getOperand(1),
10964 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010965 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010966 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010967 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10968 X86ISD::LCMPXCHG8_DAG;
10969 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010970 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010971 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10972 Regs64bit ? X86::RAX : X86::EAX,
10973 HalfT, Result.getValue(1));
10974 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10975 Regs64bit ? X86::RDX : X86::EDX,
10976 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010977 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010978 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010979 Results.push_back(cpOutH.getValue(1));
10980 return;
10981 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010982 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10984 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010985 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010986 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10987 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10990 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010991 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010994 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10996 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010997 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011000 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11002 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011003 case ISD::ATOMIC_LOAD:
11004 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011005 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011006}
11007
Evan Cheng72261582005-12-20 06:22:03 +000011008const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11009 switch (Opcode) {
11010 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011011 case X86ISD::BSF: return "X86ISD::BSF";
11012 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011013 case X86ISD::SHLD: return "X86ISD::SHLD";
11014 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011015 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011016 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011017 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011018 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011019 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011020 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011021 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11022 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11023 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011024 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011025 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011026 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011027 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011028 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011029 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011030 case X86ISD::COMI: return "X86ISD::COMI";
11031 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011032 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011033 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011034 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11035 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011036 case X86ISD::CMOV: return "X86ISD::CMOV";
11037 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011038 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011039 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11040 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011041 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011042 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011043 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011044 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011045 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011046 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11047 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011048 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011049 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011050 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011051 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011052 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011053 case X86ISD::HADD: return "X86ISD::HADD";
11054 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011055 case X86ISD::FHADD: return "X86ISD::FHADD";
11056 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011057 case X86ISD::FMAX: return "X86ISD::FMAX";
11058 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011059 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11060 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011061 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011062 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011063 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011064 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011065 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011066 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11067 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011068 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11069 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11070 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11071 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11072 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11073 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011074 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11075 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011076 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11077 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011078 case X86ISD::VSHL: return "X86ISD::VSHL";
11079 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011080 case X86ISD::VSRA: return "X86ISD::VSRA";
11081 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11082 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11083 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011084 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011085 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11086 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011087 case X86ISD::ADD: return "X86ISD::ADD";
11088 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011089 case X86ISD::ADC: return "X86ISD::ADC";
11090 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011091 case X86ISD::SMUL: return "X86ISD::SMUL";
11092 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011093 case X86ISD::INC: return "X86ISD::INC";
11094 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011095 case X86ISD::OR: return "X86ISD::OR";
11096 case X86ISD::XOR: return "X86ISD::XOR";
11097 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011098 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011099 case X86ISD::BLSI: return "X86ISD::BLSI";
11100 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11101 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011102 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011103 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011104 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011105 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11106 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11107 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011108 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011109 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011110 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011111 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011112 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011113 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11114 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011115 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11116 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11117 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011118 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11119 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011120 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11121 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011122 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011123 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011124 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011125 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011126 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011127 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011128 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011129 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011130 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011131 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011132 }
11133}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011134
Chris Lattnerc9addb72007-03-30 23:15:24 +000011135// isLegalAddressingMode - Return true if the addressing mode represented
11136// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011137bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011138 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011139 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011140 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011141 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011142
Chris Lattnerc9addb72007-03-30 23:15:24 +000011143 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011144 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011145 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011146
Chris Lattnerc9addb72007-03-30 23:15:24 +000011147 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011148 unsigned GVFlags =
11149 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011150
Chris Lattnerdfed4132009-07-10 07:38:24 +000011151 // If a reference to this global requires an extra load, we can't fold it.
11152 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011153 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011154
Chris Lattnerdfed4132009-07-10 07:38:24 +000011155 // If BaseGV requires a register for the PIC base, we cannot also have a
11156 // BaseReg specified.
11157 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011158 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011159
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011160 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011161 if ((M != CodeModel::Small || R != Reloc::Static) &&
11162 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011163 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011164 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011165
Chris Lattnerc9addb72007-03-30 23:15:24 +000011166 switch (AM.Scale) {
11167 case 0:
11168 case 1:
11169 case 2:
11170 case 4:
11171 case 8:
11172 // These scales always work.
11173 break;
11174 case 3:
11175 case 5:
11176 case 9:
11177 // These scales are formed with basereg+scalereg. Only accept if there is
11178 // no basereg yet.
11179 if (AM.HasBaseReg)
11180 return false;
11181 break;
11182 default: // Other stuff never works.
11183 return false;
11184 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011185
Chris Lattnerc9addb72007-03-30 23:15:24 +000011186 return true;
11187}
11188
11189
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011190bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011191 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011192 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011193 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11194 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011195 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011196 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011197 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011198}
11199
Owen Andersone50ed302009-08-10 22:56:29 +000011200bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011201 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011202 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011203 unsigned NumBits1 = VT1.getSizeInBits();
11204 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011205 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011206 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011207 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011208}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011209
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011210bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011211 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011212 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011213}
11214
Owen Andersone50ed302009-08-10 22:56:29 +000011215bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011216 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011217 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011218}
11219
Owen Andersone50ed302009-08-10 22:56:29 +000011220bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011221 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011222 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011223}
11224
Evan Cheng60c07e12006-07-05 22:17:51 +000011225/// isShuffleMaskLegal - Targets can use this to indicate that they only
11226/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11227/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11228/// are assumed to be legal.
11229bool
Eric Christopherfd179292009-08-27 18:07:15 +000011230X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011231 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011232 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011233 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011234 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011235
Nate Begemana09008b2009-10-19 02:17:23 +000011236 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011237 return (VT.getVectorNumElements() == 2 ||
11238 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11239 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011240 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011241 isPSHUFDMask(M, VT) ||
11242 isPSHUFHWMask(M, VT) ||
11243 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011244 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011245 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11246 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011247 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11248 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011249}
11250
Dan Gohman7d8143f2008-04-09 20:09:42 +000011251bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011252X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011253 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011254 unsigned NumElts = VT.getVectorNumElements();
11255 // FIXME: This collection of masks seems suspect.
11256 if (NumElts == 2)
11257 return true;
11258 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11259 return (isMOVLMask(Mask, VT) ||
11260 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011261 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11262 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011263 }
11264 return false;
11265}
11266
11267//===----------------------------------------------------------------------===//
11268// X86 Scheduler Hooks
11269//===----------------------------------------------------------------------===//
11270
Mon P Wang63307c32008-05-05 19:05:59 +000011271// private utility function
11272MachineBasicBlock *
11273X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11274 MachineBasicBlock *MBB,
11275 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011276 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011277 unsigned LoadOpc,
11278 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011279 unsigned notOpc,
11280 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011281 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011282 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011283 // For the atomic bitwise operator, we generate
11284 // thisMBB:
11285 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011286 // ld t1 = [bitinstr.addr]
11287 // op t2 = t1, [bitinstr.val]
11288 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011289 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11290 // bz newMBB
11291 // fallthrough -->nextMBB
11292 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11293 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011294 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011295 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011296
Mon P Wang63307c32008-05-05 19:05:59 +000011297 /// First build the CFG
11298 MachineFunction *F = MBB->getParent();
11299 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011300 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11301 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11302 F->insert(MBBIter, newMBB);
11303 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011304
Dan Gohman14152b42010-07-06 20:24:04 +000011305 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11306 nextMBB->splice(nextMBB->begin(), thisMBB,
11307 llvm::next(MachineBasicBlock::iterator(bInstr)),
11308 thisMBB->end());
11309 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011310
Mon P Wang63307c32008-05-05 19:05:59 +000011311 // Update thisMBB to fall through to newMBB
11312 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Mon P Wang63307c32008-05-05 19:05:59 +000011314 // newMBB jumps to itself and fall through to nextMBB
11315 newMBB->addSuccessor(nextMBB);
11316 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011317
Mon P Wang63307c32008-05-05 19:05:59 +000011318 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011319 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011320 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011321 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011322 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011323 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011324 int numArgs = bInstr->getNumOperands() - 1;
11325 for (int i=0; i < numArgs; ++i)
11326 argOpers[i] = &bInstr->getOperand(i+1);
11327
11328 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011329 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011330 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011331
Dale Johannesen140be2d2008-08-19 18:47:28 +000011332 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011334 for (int i=0; i <= lastAddrIndx; ++i)
11335 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011336
Dale Johannesen140be2d2008-08-19 18:47:28 +000011337 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011338 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011339 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011340 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011341 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011342 tt = t1;
11343
Dale Johannesen140be2d2008-08-19 18:47:28 +000011344 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011345 assert((argOpers[valArgIndx]->isReg() ||
11346 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011347 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011348 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011349 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011350 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011351 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011352 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011353 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011354
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011355 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011356 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Dale Johannesene4d209d2009-02-03 20:21:25 +000011358 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011359 for (int i=0; i <= lastAddrIndx; ++i)
11360 (*MIB).addOperand(*argOpers[i]);
11361 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011362 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011363 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11364 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011365
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011366 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011367 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011368
Mon P Wang63307c32008-05-05 19:05:59 +000011369 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011370 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011371
Dan Gohman14152b42010-07-06 20:24:04 +000011372 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011373 return nextMBB;
11374}
11375
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011376// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011377MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11379 MachineBasicBlock *MBB,
11380 unsigned regOpcL,
11381 unsigned regOpcH,
11382 unsigned immOpcL,
11383 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011384 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 // For the atomic bitwise operator, we generate
11386 // thisMBB (instructions are in pairs, except cmpxchg8b)
11387 // ld t1,t2 = [bitinstr.addr]
11388 // newMBB:
11389 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11390 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011391 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011392 // mov ECX, EBX <- t5, t6
11393 // mov EAX, EDX <- t1, t2
11394 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11395 // mov t3, t4 <- EAX, EDX
11396 // bz newMBB
11397 // result in out1, out2
11398 // fallthrough -->nextMBB
11399
11400 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11401 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 const unsigned NotOpc = X86::NOT32r;
11403 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11404 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11405 MachineFunction::iterator MBBIter = MBB;
11406 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011407
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408 /// First build the CFG
11409 MachineFunction *F = MBB->getParent();
11410 MachineBasicBlock *thisMBB = MBB;
11411 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11412 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11413 F->insert(MBBIter, newMBB);
11414 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011415
Dan Gohman14152b42010-07-06 20:24:04 +000011416 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11417 nextMBB->splice(nextMBB->begin(), thisMBB,
11418 llvm::next(MachineBasicBlock::iterator(bInstr)),
11419 thisMBB->end());
11420 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011421
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011422 // Update thisMBB to fall through to newMBB
11423 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 // newMBB jumps to itself and fall through to nextMBB
11426 newMBB->addSuccessor(nextMBB);
11427 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011428
Dale Johannesene4d209d2009-02-03 20:21:25 +000011429 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 // Insert instructions into newMBB based on incoming instruction
11431 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011432 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011433 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434 MachineOperand& dest1Oper = bInstr->getOperand(0);
11435 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011436 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11437 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 argOpers[i] = &bInstr->getOperand(i+2);
11439
Dan Gohman71ea4e52010-05-14 21:01:44 +000011440 // We use some of the operands multiple times, so conservatively just
11441 // clear any kill flags that might be present.
11442 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11443 argOpers[i]->setIsKill(false);
11444 }
11445
Evan Chengad5b52f2010-01-08 19:14:57 +000011446 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011447 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011448
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011450 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 for (int i=0; i <= lastAddrIndx; ++i)
11452 (*MIB).addOperand(*argOpers[i]);
11453 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011454 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011455 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011456 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011458 MachineOperand newOp3 = *(argOpers[3]);
11459 if (newOp3.isImm())
11460 newOp3.setImm(newOp3.getImm()+4);
11461 else
11462 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011464 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465
11466 // t3/4 are defined later, at the bottom of the loop
11467 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11468 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011469 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011471 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011472 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11473
Evan Cheng306b4ca2010-01-08 23:41:50 +000011474 // The subsequent operations should be using the destination registers of
11475 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011476 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011477 t1 = F->getRegInfo().createVirtualRegister(RC);
11478 t2 = F->getRegInfo().createVirtualRegister(RC);
11479 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11480 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011481 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011482 t1 = dest1Oper.getReg();
11483 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011484 }
11485
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011486 int valArgIndx = lastAddrIndx + 1;
11487 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011488 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 "invalid operand");
11490 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11491 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011492 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011496 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011497 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011498 (*MIB).addOperand(*argOpers[valArgIndx]);
11499 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011500 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011501 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011502 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011503 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011504 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011505 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011506 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011507 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011508 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011509 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011511 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011512 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011513 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514 MIB.addReg(t2);
11515
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011516 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011518 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011520
Dale Johannesene4d209d2009-02-03 20:21:25 +000011521 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522 for (int i=0; i <= lastAddrIndx; ++i)
11523 (*MIB).addOperand(*argOpers[i]);
11524
11525 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011526 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11527 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011529 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011531 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011533
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011535 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536
Dan Gohman14152b42010-07-06 20:24:04 +000011537 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 return nextMBB;
11539}
11540
11541// private utility function
11542MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011543X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11544 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011545 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011546 // For the atomic min/max operator, we generate
11547 // thisMBB:
11548 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011549 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011550 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011551 // cmp t1, t2
11552 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011553 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011554 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11555 // bz newMBB
11556 // fallthrough -->nextMBB
11557 //
11558 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11559 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011560 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011561 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011562
Mon P Wang63307c32008-05-05 19:05:59 +000011563 /// First build the CFG
11564 MachineFunction *F = MBB->getParent();
11565 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011566 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11567 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11568 F->insert(MBBIter, newMBB);
11569 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Dan Gohman14152b42010-07-06 20:24:04 +000011571 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11572 nextMBB->splice(nextMBB->begin(), thisMBB,
11573 llvm::next(MachineBasicBlock::iterator(mInstr)),
11574 thisMBB->end());
11575 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011576
Mon P Wang63307c32008-05-05 19:05:59 +000011577 // Update thisMBB to fall through to newMBB
11578 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011579
Mon P Wang63307c32008-05-05 19:05:59 +000011580 // newMBB jumps to newMBB and fall through to nextMBB
11581 newMBB->addSuccessor(nextMBB);
11582 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011583
Dale Johannesene4d209d2009-02-03 20:21:25 +000011584 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011585 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011586 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011587 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011588 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011589 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011590 int numArgs = mInstr->getNumOperands() - 1;
11591 for (int i=0; i < numArgs; ++i)
11592 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011593
Mon P Wang63307c32008-05-05 19:05:59 +000011594 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011595 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011596 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011597
Mon P Wangab3e7472008-05-05 22:56:23 +000011598 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011599 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011600 for (int i=0; i <= lastAddrIndx; ++i)
11601 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011602
Mon P Wang63307c32008-05-05 19:05:59 +000011603 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011604 assert((argOpers[valArgIndx]->isReg() ||
11605 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011606 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011607
11608 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011609 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011610 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011611 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011612 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011613 (*MIB).addOperand(*argOpers[valArgIndx]);
11614
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011615 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011616 MIB.addReg(t1);
11617
Dale Johannesene4d209d2009-02-03 20:21:25 +000011618 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011619 MIB.addReg(t1);
11620 MIB.addReg(t2);
11621
11622 // Generate movc
11623 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011624 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011625 MIB.addReg(t2);
11626 MIB.addReg(t1);
11627
11628 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011629 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011630 for (int i=0; i <= lastAddrIndx; ++i)
11631 (*MIB).addOperand(*argOpers[i]);
11632 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011633 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011634 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11635 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011637 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011638 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011639
Mon P Wang63307c32008-05-05 19:05:59 +000011640 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011641 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011642
Dan Gohman14152b42010-07-06 20:24:04 +000011643 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011644 return nextMBB;
11645}
11646
Eric Christopherf83a5de2009-08-27 18:08:16 +000011647// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011648// or XMM0_V32I8 in AVX all of this code can be replaced with that
11649// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011650MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011651X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011652 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011653 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011654 "Target must have SSE4.2 or AVX features enabled");
11655
Eric Christopherb120ab42009-08-18 22:50:32 +000011656 DebugLoc dl = MI->getDebugLoc();
11657 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011658 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011659 if (!Subtarget->hasAVX()) {
11660 if (memArg)
11661 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11662 else
11663 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11664 } else {
11665 if (memArg)
11666 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11667 else
11668 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11669 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011670
Eric Christopher41c902f2010-11-30 08:20:21 +000011671 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011672 for (unsigned i = 0; i < numArgs; ++i) {
11673 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011674 if (!(Op.isReg() && Op.isImplicit()))
11675 MIB.addOperand(Op);
11676 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011677 BuildMI(*BB, MI, dl,
11678 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11679 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011680 .addReg(X86::XMM0);
11681
Dan Gohman14152b42010-07-06 20:24:04 +000011682 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011683 return BB;
11684}
11685
11686MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011687X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011688 DebugLoc dl = MI->getDebugLoc();
11689 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011690
Eric Christopher228232b2010-11-30 07:20:12 +000011691 // Address into RAX/EAX, other two args into ECX, EDX.
11692 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11693 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11694 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11695 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011696 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011697
Eric Christopher228232b2010-11-30 07:20:12 +000011698 unsigned ValOps = X86::AddrNumOperands;
11699 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11700 .addReg(MI->getOperand(ValOps).getReg());
11701 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11702 .addReg(MI->getOperand(ValOps+1).getReg());
11703
11704 // The instruction doesn't actually take any operands though.
11705 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011706
Eric Christopher228232b2010-11-30 07:20:12 +000011707 MI->eraseFromParent(); // The pseudo is gone now.
11708 return BB;
11709}
11710
11711MachineBasicBlock *
11712X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011713 DebugLoc dl = MI->getDebugLoc();
11714 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011715
Eric Christopher228232b2010-11-30 07:20:12 +000011716 // First arg in ECX, the second in EAX.
11717 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11718 .addReg(MI->getOperand(0).getReg());
11719 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11720 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011721
Eric Christopher228232b2010-11-30 07:20:12 +000011722 // The instruction doesn't actually take any operands though.
11723 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011724
Eric Christopher228232b2010-11-30 07:20:12 +000011725 MI->eraseFromParent(); // The pseudo is gone now.
11726 return BB;
11727}
11728
11729MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011730X86TargetLowering::EmitVAARG64WithCustomInserter(
11731 MachineInstr *MI,
11732 MachineBasicBlock *MBB) const {
11733 // Emit va_arg instruction on X86-64.
11734
11735 // Operands to this pseudo-instruction:
11736 // 0 ) Output : destination address (reg)
11737 // 1-5) Input : va_list address (addr, i64mem)
11738 // 6 ) ArgSize : Size (in bytes) of vararg type
11739 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11740 // 8 ) Align : Alignment of type
11741 // 9 ) EFLAGS (implicit-def)
11742
11743 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11744 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11745
11746 unsigned DestReg = MI->getOperand(0).getReg();
11747 MachineOperand &Base = MI->getOperand(1);
11748 MachineOperand &Scale = MI->getOperand(2);
11749 MachineOperand &Index = MI->getOperand(3);
11750 MachineOperand &Disp = MI->getOperand(4);
11751 MachineOperand &Segment = MI->getOperand(5);
11752 unsigned ArgSize = MI->getOperand(6).getImm();
11753 unsigned ArgMode = MI->getOperand(7).getImm();
11754 unsigned Align = MI->getOperand(8).getImm();
11755
11756 // Memory Reference
11757 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11758 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11759 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11760
11761 // Machine Information
11762 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11763 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11764 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11765 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11766 DebugLoc DL = MI->getDebugLoc();
11767
11768 // struct va_list {
11769 // i32 gp_offset
11770 // i32 fp_offset
11771 // i64 overflow_area (address)
11772 // i64 reg_save_area (address)
11773 // }
11774 // sizeof(va_list) = 24
11775 // alignment(va_list) = 8
11776
11777 unsigned TotalNumIntRegs = 6;
11778 unsigned TotalNumXMMRegs = 8;
11779 bool UseGPOffset = (ArgMode == 1);
11780 bool UseFPOffset = (ArgMode == 2);
11781 unsigned MaxOffset = TotalNumIntRegs * 8 +
11782 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11783
11784 /* Align ArgSize to a multiple of 8 */
11785 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11786 bool NeedsAlign = (Align > 8);
11787
11788 MachineBasicBlock *thisMBB = MBB;
11789 MachineBasicBlock *overflowMBB;
11790 MachineBasicBlock *offsetMBB;
11791 MachineBasicBlock *endMBB;
11792
11793 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11794 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11795 unsigned OffsetReg = 0;
11796
11797 if (!UseGPOffset && !UseFPOffset) {
11798 // If we only pull from the overflow region, we don't create a branch.
11799 // We don't need to alter control flow.
11800 OffsetDestReg = 0; // unused
11801 OverflowDestReg = DestReg;
11802
11803 offsetMBB = NULL;
11804 overflowMBB = thisMBB;
11805 endMBB = thisMBB;
11806 } else {
11807 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11808 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11809 // If not, pull from overflow_area. (branch to overflowMBB)
11810 //
11811 // thisMBB
11812 // | .
11813 // | .
11814 // offsetMBB overflowMBB
11815 // | .
11816 // | .
11817 // endMBB
11818
11819 // Registers for the PHI in endMBB
11820 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11821 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11822
11823 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11824 MachineFunction *MF = MBB->getParent();
11825 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11826 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11827 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11828
11829 MachineFunction::iterator MBBIter = MBB;
11830 ++MBBIter;
11831
11832 // Insert the new basic blocks
11833 MF->insert(MBBIter, offsetMBB);
11834 MF->insert(MBBIter, overflowMBB);
11835 MF->insert(MBBIter, endMBB);
11836
11837 // Transfer the remainder of MBB and its successor edges to endMBB.
11838 endMBB->splice(endMBB->begin(), thisMBB,
11839 llvm::next(MachineBasicBlock::iterator(MI)),
11840 thisMBB->end());
11841 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11842
11843 // Make offsetMBB and overflowMBB successors of thisMBB
11844 thisMBB->addSuccessor(offsetMBB);
11845 thisMBB->addSuccessor(overflowMBB);
11846
11847 // endMBB is a successor of both offsetMBB and overflowMBB
11848 offsetMBB->addSuccessor(endMBB);
11849 overflowMBB->addSuccessor(endMBB);
11850
11851 // Load the offset value into a register
11852 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11853 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11854 .addOperand(Base)
11855 .addOperand(Scale)
11856 .addOperand(Index)
11857 .addDisp(Disp, UseFPOffset ? 4 : 0)
11858 .addOperand(Segment)
11859 .setMemRefs(MMOBegin, MMOEnd);
11860
11861 // Check if there is enough room left to pull this argument.
11862 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11863 .addReg(OffsetReg)
11864 .addImm(MaxOffset + 8 - ArgSizeA8);
11865
11866 // Branch to "overflowMBB" if offset >= max
11867 // Fall through to "offsetMBB" otherwise
11868 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11869 .addMBB(overflowMBB);
11870 }
11871
11872 // In offsetMBB, emit code to use the reg_save_area.
11873 if (offsetMBB) {
11874 assert(OffsetReg != 0);
11875
11876 // Read the reg_save_area address.
11877 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11878 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11879 .addOperand(Base)
11880 .addOperand(Scale)
11881 .addOperand(Index)
11882 .addDisp(Disp, 16)
11883 .addOperand(Segment)
11884 .setMemRefs(MMOBegin, MMOEnd);
11885
11886 // Zero-extend the offset
11887 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11888 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11889 .addImm(0)
11890 .addReg(OffsetReg)
11891 .addImm(X86::sub_32bit);
11892
11893 // Add the offset to the reg_save_area to get the final address.
11894 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11895 .addReg(OffsetReg64)
11896 .addReg(RegSaveReg);
11897
11898 // Compute the offset for the next argument
11899 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11900 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11901 .addReg(OffsetReg)
11902 .addImm(UseFPOffset ? 16 : 8);
11903
11904 // Store it back into the va_list.
11905 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11906 .addOperand(Base)
11907 .addOperand(Scale)
11908 .addOperand(Index)
11909 .addDisp(Disp, UseFPOffset ? 4 : 0)
11910 .addOperand(Segment)
11911 .addReg(NextOffsetReg)
11912 .setMemRefs(MMOBegin, MMOEnd);
11913
11914 // Jump to endMBB
11915 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11916 .addMBB(endMBB);
11917 }
11918
11919 //
11920 // Emit code to use overflow area
11921 //
11922
11923 // Load the overflow_area address into a register.
11924 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11925 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11926 .addOperand(Base)
11927 .addOperand(Scale)
11928 .addOperand(Index)
11929 .addDisp(Disp, 8)
11930 .addOperand(Segment)
11931 .setMemRefs(MMOBegin, MMOEnd);
11932
11933 // If we need to align it, do so. Otherwise, just copy the address
11934 // to OverflowDestReg.
11935 if (NeedsAlign) {
11936 // Align the overflow address
11937 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11938 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11939
11940 // aligned_addr = (addr + (align-1)) & ~(align-1)
11941 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11942 .addReg(OverflowAddrReg)
11943 .addImm(Align-1);
11944
11945 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11946 .addReg(TmpReg)
11947 .addImm(~(uint64_t)(Align-1));
11948 } else {
11949 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11950 .addReg(OverflowAddrReg);
11951 }
11952
11953 // Compute the next overflow address after this argument.
11954 // (the overflow address should be kept 8-byte aligned)
11955 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11956 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11957 .addReg(OverflowDestReg)
11958 .addImm(ArgSizeA8);
11959
11960 // Store the new overflow address.
11961 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11962 .addOperand(Base)
11963 .addOperand(Scale)
11964 .addOperand(Index)
11965 .addDisp(Disp, 8)
11966 .addOperand(Segment)
11967 .addReg(NextAddrReg)
11968 .setMemRefs(MMOBegin, MMOEnd);
11969
11970 // If we branched, emit the PHI to the front of endMBB.
11971 if (offsetMBB) {
11972 BuildMI(*endMBB, endMBB->begin(), DL,
11973 TII->get(X86::PHI), DestReg)
11974 .addReg(OffsetDestReg).addMBB(offsetMBB)
11975 .addReg(OverflowDestReg).addMBB(overflowMBB);
11976 }
11977
11978 // Erase the pseudo instruction
11979 MI->eraseFromParent();
11980
11981 return endMBB;
11982}
11983
11984MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011985X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11986 MachineInstr *MI,
11987 MachineBasicBlock *MBB) const {
11988 // Emit code to save XMM registers to the stack. The ABI says that the
11989 // number of registers to save is given in %al, so it's theoretically
11990 // possible to do an indirect jump trick to avoid saving all of them,
11991 // however this code takes a simpler approach and just executes all
11992 // of the stores if %al is non-zero. It's less code, and it's probably
11993 // easier on the hardware branch predictor, and stores aren't all that
11994 // expensive anyway.
11995
11996 // Create the new basic blocks. One block contains all the XMM stores,
11997 // and one block is the final destination regardless of whether any
11998 // stores were performed.
11999 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12000 MachineFunction *F = MBB->getParent();
12001 MachineFunction::iterator MBBIter = MBB;
12002 ++MBBIter;
12003 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12004 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12005 F->insert(MBBIter, XMMSaveMBB);
12006 F->insert(MBBIter, EndMBB);
12007
Dan Gohman14152b42010-07-06 20:24:04 +000012008 // Transfer the remainder of MBB and its successor edges to EndMBB.
12009 EndMBB->splice(EndMBB->begin(), MBB,
12010 llvm::next(MachineBasicBlock::iterator(MI)),
12011 MBB->end());
12012 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12013
Dan Gohmand6708ea2009-08-15 01:38:56 +000012014 // The original block will now fall through to the XMM save block.
12015 MBB->addSuccessor(XMMSaveMBB);
12016 // The XMMSaveMBB will fall through to the end block.
12017 XMMSaveMBB->addSuccessor(EndMBB);
12018
12019 // Now add the instructions.
12020 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12021 DebugLoc DL = MI->getDebugLoc();
12022
12023 unsigned CountReg = MI->getOperand(0).getReg();
12024 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12025 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12026
12027 if (!Subtarget->isTargetWin64()) {
12028 // If %al is 0, branch around the XMM save block.
12029 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012030 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012031 MBB->addSuccessor(EndMBB);
12032 }
12033
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012034 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012035 // In the XMM save block, save all the XMM argument registers.
12036 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12037 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012038 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012039 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012040 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012041 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012042 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012043 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012044 .addFrameIndex(RegSaveFrameIndex)
12045 .addImm(/*Scale=*/1)
12046 .addReg(/*IndexReg=*/0)
12047 .addImm(/*Disp=*/Offset)
12048 .addReg(/*Segment=*/0)
12049 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012050 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012051 }
12052
Dan Gohman14152b42010-07-06 20:24:04 +000012053 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012054
12055 return EndMBB;
12056}
Mon P Wang63307c32008-05-05 19:05:59 +000012057
Lang Hames6e3f7e42012-02-03 01:13:49 +000012058// The EFLAGS operand of SelectItr might be missing a kill marker
12059// because there were multiple uses of EFLAGS, and ISel didn't know
12060// which to mark. Figure out whether SelectItr should have had a
12061// kill marker, and set it if it should. Returns the correct kill
12062// marker value.
12063static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12064 MachineBasicBlock* BB,
12065 const TargetRegisterInfo* TRI) {
12066 // Scan forward through BB for a use/def of EFLAGS.
12067 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12068 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012069 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012070 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012071 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012072 if (mi.definesRegister(X86::EFLAGS))
12073 break; // Should have kill-flag - update below.
12074 }
12075
12076 // If we hit the end of the block, check whether EFLAGS is live into a
12077 // successor.
12078 if (miI == BB->end()) {
12079 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12080 sEnd = BB->succ_end();
12081 sItr != sEnd; ++sItr) {
12082 MachineBasicBlock* succ = *sItr;
12083 if (succ->isLiveIn(X86::EFLAGS))
12084 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012085 }
12086 }
12087
Lang Hames6e3f7e42012-02-03 01:13:49 +000012088 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12089 // out. SelectMI should have a kill flag on EFLAGS.
12090 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012091 return true;
12092}
12093
Evan Cheng60c07e12006-07-05 22:17:51 +000012094MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012095X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012096 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012097 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12098 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012099
Chris Lattner52600972009-09-02 05:57:00 +000012100 // To "insert" a SELECT_CC instruction, we actually have to insert the
12101 // diamond control-flow pattern. The incoming instruction knows the
12102 // destination vreg to set, the condition code register to branch on, the
12103 // true/false values to select between, and a branch opcode to use.
12104 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12105 MachineFunction::iterator It = BB;
12106 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012107
Chris Lattner52600972009-09-02 05:57:00 +000012108 // thisMBB:
12109 // ...
12110 // TrueVal = ...
12111 // cmpTY ccX, r1, r2
12112 // bCC copy1MBB
12113 // fallthrough --> copy0MBB
12114 MachineBasicBlock *thisMBB = BB;
12115 MachineFunction *F = BB->getParent();
12116 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12117 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012118 F->insert(It, copy0MBB);
12119 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012120
Bill Wendling730c07e2010-06-25 20:48:10 +000012121 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12122 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012123 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12124 if (!MI->killsRegister(X86::EFLAGS) &&
12125 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12126 copy0MBB->addLiveIn(X86::EFLAGS);
12127 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012128 }
12129
Dan Gohman14152b42010-07-06 20:24:04 +000012130 // Transfer the remainder of BB and its successor edges to sinkMBB.
12131 sinkMBB->splice(sinkMBB->begin(), BB,
12132 llvm::next(MachineBasicBlock::iterator(MI)),
12133 BB->end());
12134 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12135
12136 // Add the true and fallthrough blocks as its successors.
12137 BB->addSuccessor(copy0MBB);
12138 BB->addSuccessor(sinkMBB);
12139
12140 // Create the conditional branch instruction.
12141 unsigned Opc =
12142 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12143 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12144
Chris Lattner52600972009-09-02 05:57:00 +000012145 // copy0MBB:
12146 // %FalseValue = ...
12147 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012148 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012149
Chris Lattner52600972009-09-02 05:57:00 +000012150 // sinkMBB:
12151 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12152 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012153 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12154 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012155 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12156 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12157
Dan Gohman14152b42010-07-06 20:24:04 +000012158 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012159 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012160}
12161
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012162MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012163X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12164 bool Is64Bit) const {
12165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12166 DebugLoc DL = MI->getDebugLoc();
12167 MachineFunction *MF = BB->getParent();
12168 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12169
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012170 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012171
12172 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12173 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12174
12175 // BB:
12176 // ... [Till the alloca]
12177 // If stacklet is not large enough, jump to mallocMBB
12178 //
12179 // bumpMBB:
12180 // Allocate by subtracting from RSP
12181 // Jump to continueMBB
12182 //
12183 // mallocMBB:
12184 // Allocate by call to runtime
12185 //
12186 // continueMBB:
12187 // ...
12188 // [rest of original BB]
12189 //
12190
12191 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12192 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12193 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12194
12195 MachineRegisterInfo &MRI = MF->getRegInfo();
12196 const TargetRegisterClass *AddrRegClass =
12197 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12198
12199 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12200 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12201 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012202 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012203 sizeVReg = MI->getOperand(1).getReg(),
12204 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12205
12206 MachineFunction::iterator MBBIter = BB;
12207 ++MBBIter;
12208
12209 MF->insert(MBBIter, bumpMBB);
12210 MF->insert(MBBIter, mallocMBB);
12211 MF->insert(MBBIter, continueMBB);
12212
12213 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12214 (MachineBasicBlock::iterator(MI)), BB->end());
12215 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12216
12217 // Add code to the main basic block to check if the stack limit has been hit,
12218 // and if so, jump to mallocMBB otherwise to bumpMBB.
12219 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012220 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012221 .addReg(tmpSPVReg).addReg(sizeVReg);
12222 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012223 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012224 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012225 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12226
12227 // bumpMBB simply decreases the stack pointer, since we know the current
12228 // stacklet has enough space.
12229 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012230 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012231 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012232 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012233 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12234
12235 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012236 const uint32_t *RegMask =
12237 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012238 if (Is64Bit) {
12239 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12240 .addReg(sizeVReg);
12241 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012242 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12243 .addRegMask(RegMask)
12244 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012245 } else {
12246 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12247 .addImm(12);
12248 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12249 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012250 .addExternalSymbol("__morestack_allocate_stack_space")
12251 .addRegMask(RegMask)
12252 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012253 }
12254
12255 if (!Is64Bit)
12256 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12257 .addImm(16);
12258
12259 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12260 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12261 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12262
12263 // Set up the CFG correctly.
12264 BB->addSuccessor(bumpMBB);
12265 BB->addSuccessor(mallocMBB);
12266 mallocMBB->addSuccessor(continueMBB);
12267 bumpMBB->addSuccessor(continueMBB);
12268
12269 // Take care of the PHI nodes.
12270 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12271 MI->getOperand(0).getReg())
12272 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12273 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12274
12275 // Delete the original pseudo instruction.
12276 MI->eraseFromParent();
12277
12278 // And we're done.
12279 return continueMBB;
12280}
12281
12282MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012283X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012284 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012285 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12286 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012287
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012288 assert(!Subtarget->isTargetEnvMacho());
12289
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012290 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12291 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012292
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012293 if (Subtarget->isTargetWin64()) {
12294 if (Subtarget->isTargetCygMing()) {
12295 // ___chkstk(Mingw64):
12296 // Clobbers R10, R11, RAX and EFLAGS.
12297 // Updates RSP.
12298 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12299 .addExternalSymbol("___chkstk")
12300 .addReg(X86::RAX, RegState::Implicit)
12301 .addReg(X86::RSP, RegState::Implicit)
12302 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12303 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12304 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12305 } else {
12306 // __chkstk(MSVCRT): does not update stack pointer.
12307 // Clobbers R10, R11 and EFLAGS.
12308 // FIXME: RAX(allocated size) might be reused and not killed.
12309 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12310 .addExternalSymbol("__chkstk")
12311 .addReg(X86::RAX, RegState::Implicit)
12312 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12313 // RAX has the offset to subtracted from RSP.
12314 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12315 .addReg(X86::RSP)
12316 .addReg(X86::RAX);
12317 }
12318 } else {
12319 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012320 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12321
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012322 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12323 .addExternalSymbol(StackProbeSymbol)
12324 .addReg(X86::EAX, RegState::Implicit)
12325 .addReg(X86::ESP, RegState::Implicit)
12326 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12327 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12328 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12329 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012330
Dan Gohman14152b42010-07-06 20:24:04 +000012331 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012332 return BB;
12333}
Chris Lattner52600972009-09-02 05:57:00 +000012334
12335MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012336X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12337 MachineBasicBlock *BB) const {
12338 // This is pretty easy. We're taking the value that we received from
12339 // our load from the relocation, sticking it in either RDI (x86-64)
12340 // or EAX and doing an indirect call. The return value will then
12341 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012342 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012343 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012344 DebugLoc DL = MI->getDebugLoc();
12345 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012346
12347 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012348 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012349
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012350 // Get a register mask for the lowered call.
12351 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12352 // proper register mask.
12353 const uint32_t *RegMask =
12354 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012355 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012356 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12357 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012358 .addReg(X86::RIP)
12359 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012360 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012361 MI->getOperand(3).getTargetFlags())
12362 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012363 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012364 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012365 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012366 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012367 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12368 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012369 .addReg(0)
12370 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012371 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012372 MI->getOperand(3).getTargetFlags())
12373 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012374 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012375 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012376 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012377 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012378 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12379 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012380 .addReg(TII->getGlobalBaseReg(F))
12381 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012382 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012383 MI->getOperand(3).getTargetFlags())
12384 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012385 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012386 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012387 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012388 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012389
Dan Gohman14152b42010-07-06 20:24:04 +000012390 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012391 return BB;
12392}
12393
12394MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012395X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012396 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012397 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012398 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012399 case X86::TAILJMPd64:
12400 case X86::TAILJMPr64:
12401 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012402 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012403 case X86::TCRETURNdi64:
12404 case X86::TCRETURNri64:
12405 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012406 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012407 case X86::WIN_ALLOCA:
12408 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012409 case X86::SEG_ALLOCA_32:
12410 return EmitLoweredSegAlloca(MI, BB, false);
12411 case X86::SEG_ALLOCA_64:
12412 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012413 case X86::TLSCall_32:
12414 case X86::TLSCall_64:
12415 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012416 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012417 case X86::CMOV_FR32:
12418 case X86::CMOV_FR64:
12419 case X86::CMOV_V4F32:
12420 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012421 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012422 case X86::CMOV_V8F32:
12423 case X86::CMOV_V4F64:
12424 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012425 case X86::CMOV_GR16:
12426 case X86::CMOV_GR32:
12427 case X86::CMOV_RFP32:
12428 case X86::CMOV_RFP64:
12429 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012430 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012431
Dale Johannesen849f2142007-07-03 00:53:03 +000012432 case X86::FP32_TO_INT16_IN_MEM:
12433 case X86::FP32_TO_INT32_IN_MEM:
12434 case X86::FP32_TO_INT64_IN_MEM:
12435 case X86::FP64_TO_INT16_IN_MEM:
12436 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012437 case X86::FP64_TO_INT64_IN_MEM:
12438 case X86::FP80_TO_INT16_IN_MEM:
12439 case X86::FP80_TO_INT32_IN_MEM:
12440 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12442 DebugLoc DL = MI->getDebugLoc();
12443
Evan Cheng60c07e12006-07-05 22:17:51 +000012444 // Change the floating point control register to use "round towards zero"
12445 // mode when truncating to an integer value.
12446 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012447 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012448 addFrameReference(BuildMI(*BB, MI, DL,
12449 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012450
12451 // Load the old value of the high byte of the control word...
12452 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012453 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012454 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012455 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012456
12457 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012458 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012459 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012460
12461 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012462 addFrameReference(BuildMI(*BB, MI, DL,
12463 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012464
12465 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012466 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012467 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012468
12469 // Get the X86 opcode to use.
12470 unsigned Opc;
12471 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012472 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012473 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12474 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12475 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12476 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12477 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12478 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012479 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12480 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12481 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012482 }
12483
12484 X86AddressMode AM;
12485 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012486 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012487 AM.BaseType = X86AddressMode::RegBase;
12488 AM.Base.Reg = Op.getReg();
12489 } else {
12490 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012491 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012492 }
12493 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012494 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012495 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012496 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012497 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012498 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012499 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012500 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012501 AM.GV = Op.getGlobal();
12502 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012503 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012504 }
Dan Gohman14152b42010-07-06 20:24:04 +000012505 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012506 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012507
12508 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012509 addFrameReference(BuildMI(*BB, MI, DL,
12510 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012511
Dan Gohman14152b42010-07-06 20:24:04 +000012512 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012513 return BB;
12514 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012515 // String/text processing lowering.
12516 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012517 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012518 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12519 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012520 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012521 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12522 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012523 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012524 return EmitPCMP(MI, BB, 5, false /* in mem */);
12525 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012526 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012527 return EmitPCMP(MI, BB, 5, true /* in mem */);
12528
Eric Christopher228232b2010-11-30 07:20:12 +000012529 // Thread synchronization.
12530 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012531 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012532 case X86::MWAIT:
12533 return EmitMwait(MI, BB);
12534
Eric Christopherb120ab42009-08-18 22:50:32 +000012535 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012536 case X86::ATOMAND32:
12537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012538 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012540 X86::NOT32r, X86::EAX,
12541 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012542 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12544 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012545 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012546 X86::NOT32r, X86::EAX,
12547 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012548 case X86::ATOMXOR32:
12549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012550 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012551 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::NOT32r, X86::EAX,
12553 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012554 case X86::ATOMNAND32:
12555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012556 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012557 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012558 X86::NOT32r, X86::EAX,
12559 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012560 case X86::ATOMMIN32:
12561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12562 case X86::ATOMMAX32:
12563 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12564 case X86::ATOMUMIN32:
12565 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12566 case X86::ATOMUMAX32:
12567 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012568
12569 case X86::ATOMAND16:
12570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12571 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012572 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::NOT16r, X86::AX,
12574 X86::GR16RegisterClass);
12575 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012577 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012578 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012579 X86::NOT16r, X86::AX,
12580 X86::GR16RegisterClass);
12581 case X86::ATOMXOR16:
12582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12583 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012584 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012585 X86::NOT16r, X86::AX,
12586 X86::GR16RegisterClass);
12587 case X86::ATOMNAND16:
12588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12589 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012590 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012591 X86::NOT16r, X86::AX,
12592 X86::GR16RegisterClass, true);
12593 case X86::ATOMMIN16:
12594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12595 case X86::ATOMMAX16:
12596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12597 case X86::ATOMUMIN16:
12598 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12599 case X86::ATOMUMAX16:
12600 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12601
12602 case X86::ATOMAND8:
12603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12604 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012605 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012606 X86::NOT8r, X86::AL,
12607 X86::GR8RegisterClass);
12608 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012610 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012612 X86::NOT8r, X86::AL,
12613 X86::GR8RegisterClass);
12614 case X86::ATOMXOR8:
12615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12616 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::NOT8r, X86::AL,
12619 X86::GR8RegisterClass);
12620 case X86::ATOMNAND8:
12621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12622 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012623 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012624 X86::NOT8r, X86::AL,
12625 X86::GR8RegisterClass, true);
12626 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012627 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012628 case X86::ATOMAND64:
12629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012630 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012631 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012632 X86::NOT64r, X86::RAX,
12633 X86::GR64RegisterClass);
12634 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12636 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012637 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012638 X86::NOT64r, X86::RAX,
12639 X86::GR64RegisterClass);
12640 case X86::ATOMXOR64:
12641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012642 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012643 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012644 X86::NOT64r, X86::RAX,
12645 X86::GR64RegisterClass);
12646 case X86::ATOMNAND64:
12647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12648 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012649 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012650 X86::NOT64r, X86::RAX,
12651 X86::GR64RegisterClass, true);
12652 case X86::ATOMMIN64:
12653 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12654 case X86::ATOMMAX64:
12655 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12656 case X86::ATOMUMIN64:
12657 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12658 case X86::ATOMUMAX64:
12659 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012660
12661 // This group does 64-bit operations on a 32-bit host.
12662 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012663 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012664 X86::AND32rr, X86::AND32rr,
12665 X86::AND32ri, X86::AND32ri,
12666 false);
12667 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012668 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012669 X86::OR32rr, X86::OR32rr,
12670 X86::OR32ri, X86::OR32ri,
12671 false);
12672 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012673 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012674 X86::XOR32rr, X86::XOR32rr,
12675 X86::XOR32ri, X86::XOR32ri,
12676 false);
12677 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012678 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012679 X86::AND32rr, X86::AND32rr,
12680 X86::AND32ri, X86::AND32ri,
12681 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012682 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012683 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012684 X86::ADD32rr, X86::ADC32rr,
12685 X86::ADD32ri, X86::ADC32ri,
12686 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012687 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012688 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012689 X86::SUB32rr, X86::SBB32rr,
12690 X86::SUB32ri, X86::SBB32ri,
12691 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012692 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012693 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012694 X86::MOV32rr, X86::MOV32rr,
12695 X86::MOV32ri, X86::MOV32ri,
12696 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012697 case X86::VASTART_SAVE_XMM_REGS:
12698 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012699
12700 case X86::VAARG_64:
12701 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012702 }
12703}
12704
12705//===----------------------------------------------------------------------===//
12706// X86 Optimization Hooks
12707//===----------------------------------------------------------------------===//
12708
Dan Gohman475871a2008-07-27 21:46:04 +000012709void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012710 APInt &KnownZero,
12711 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012712 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012713 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012714 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012715 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012716 assert((Opc >= ISD::BUILTIN_OP_END ||
12717 Opc == ISD::INTRINSIC_WO_CHAIN ||
12718 Opc == ISD::INTRINSIC_W_CHAIN ||
12719 Opc == ISD::INTRINSIC_VOID) &&
12720 "Should use MaskedValueIsZero if you don't know whether Op"
12721 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012722
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012723 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012724 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012725 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012726 case X86ISD::ADD:
12727 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012728 case X86ISD::ADC:
12729 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012730 case X86ISD::SMUL:
12731 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012732 case X86ISD::INC:
12733 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012734 case X86ISD::OR:
12735 case X86ISD::XOR:
12736 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012737 // These nodes' second result is a boolean.
12738 if (Op.getResNo() == 0)
12739 break;
12740 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012741 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012742 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012743 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012744 case ISD::INTRINSIC_WO_CHAIN: {
12745 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12746 unsigned NumLoBits = 0;
12747 switch (IntId) {
12748 default: break;
12749 case Intrinsic::x86_sse_movmsk_ps:
12750 case Intrinsic::x86_avx_movmsk_ps_256:
12751 case Intrinsic::x86_sse2_movmsk_pd:
12752 case Intrinsic::x86_avx_movmsk_pd_256:
12753 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012754 case Intrinsic::x86_sse2_pmovmskb_128:
12755 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012756 // High bits of movmskp{s|d}, pmovmskb are known zero.
12757 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012758 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012759 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12760 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12761 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12762 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12763 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12764 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012765 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012766 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012767 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012768 break;
12769 }
12770 }
12771 break;
12772 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012773 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012774}
Chris Lattner259e97c2006-01-31 19:43:35 +000012775
Owen Andersonbc146b02010-09-21 20:42:50 +000012776unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12777 unsigned Depth) const {
12778 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12779 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12780 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012781
Owen Andersonbc146b02010-09-21 20:42:50 +000012782 // Fallback case.
12783 return 1;
12784}
12785
Evan Cheng206ee9d2006-07-07 08:33:52 +000012786/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012787/// node is a GlobalAddress + offset.
12788bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012789 const GlobalValue* &GA,
12790 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012791 if (N->getOpcode() == X86ISD::Wrapper) {
12792 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012793 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012794 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012795 return true;
12796 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012797 }
Evan Chengad4196b2008-05-12 19:56:52 +000012798 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012799}
12800
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012801/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12802/// same as extracting the high 128-bit part of 256-bit vector and then
12803/// inserting the result into the low part of a new 256-bit vector
12804static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12805 EVT VT = SVOp->getValueType(0);
12806 int NumElems = VT.getVectorNumElements();
12807
12808 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12809 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12810 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12811 SVOp->getMaskElt(j) >= 0)
12812 return false;
12813
12814 return true;
12815}
12816
12817/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12818/// same as extracting the low 128-bit part of 256-bit vector and then
12819/// inserting the result into the high part of a new 256-bit vector
12820static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12821 EVT VT = SVOp->getValueType(0);
12822 int NumElems = VT.getVectorNumElements();
12823
12824 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12825 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12826 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12827 SVOp->getMaskElt(j) >= 0)
12828 return false;
12829
12830 return true;
12831}
12832
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012833/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12834static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012835 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012836 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012837 DebugLoc dl = N->getDebugLoc();
12838 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12839 SDValue V1 = SVOp->getOperand(0);
12840 SDValue V2 = SVOp->getOperand(1);
12841 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012842 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012843
12844 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12845 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12846 //
12847 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012848 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012849 // V UNDEF BUILD_VECTOR UNDEF
12850 // \ / \ /
12851 // CONCAT_VECTOR CONCAT_VECTOR
12852 // \ /
12853 // \ /
12854 // RESULT: V + zero extended
12855 //
12856 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12857 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12858 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12859 return SDValue();
12860
12861 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12862 return SDValue();
12863
12864 // To match the shuffle mask, the first half of the mask should
12865 // be exactly the first vector, and all the rest a splat with the
12866 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012867 for (int i = 0; i < NumElems/2; ++i)
12868 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12869 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12870 return SDValue();
12871
Chad Rosier3d1161e2012-01-03 21:05:52 +000012872 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12873 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12874 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12875 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12876 SDValue ResNode =
12877 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12878 Ld->getMemoryVT(),
12879 Ld->getPointerInfo(),
12880 Ld->getAlignment(),
12881 false/*isVolatile*/, true/*ReadMem*/,
12882 false/*WriteMem*/);
12883 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12884 }
12885
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012886 // Emit a zeroed vector and insert the desired subvector on its
12887 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012888 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012889 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12890 DAG.getConstant(0, MVT::i32), DAG, dl);
12891 return DCI.CombineTo(N, InsV);
12892 }
12893
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012894 //===--------------------------------------------------------------------===//
12895 // Combine some shuffles into subvector extracts and inserts:
12896 //
12897
12898 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12899 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12900 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12901 DAG, dl);
12902 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12903 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12904 return DCI.CombineTo(N, InsV);
12905 }
12906
12907 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12908 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12909 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12910 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12911 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12912 return DCI.CombineTo(N, InsV);
12913 }
12914
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012915 return SDValue();
12916}
12917
12918/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012919static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012920 TargetLowering::DAGCombinerInfo &DCI,
12921 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012922 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012923 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012924
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012925 // Don't create instructions with illegal types after legalize types has run.
12926 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12927 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12928 return SDValue();
12929
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012930 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12931 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12932 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012933 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012934
12935 // Only handle 128 wide vector from here on.
12936 if (VT.getSizeInBits() != 128)
12937 return SDValue();
12938
12939 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12940 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12941 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012942 SmallVector<SDValue, 16> Elts;
12943 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012944 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012945
Nate Begemanfdea31a2010-03-24 20:49:50 +000012946 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012947}
Evan Chengd880b972008-05-09 21:53:03 +000012948
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012949
12950/// PerformTruncateCombine - Converts truncate operation to
12951/// a sequence of vector shuffle operations.
12952/// It is possible when we truncate 256-bit vector to 128-bit vector
12953
12954SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12955 DAGCombinerInfo &DCI) const {
12956 if (!DCI.isBeforeLegalizeOps())
12957 return SDValue();
12958
12959 if (!Subtarget->hasAVX()) return SDValue();
12960
12961 EVT VT = N->getValueType(0);
12962 SDValue Op = N->getOperand(0);
12963 EVT OpVT = Op.getValueType();
12964 DebugLoc dl = N->getDebugLoc();
12965
12966 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12967
12968 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12969 DAG.getIntPtrConstant(0));
12970
12971 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12972 DAG.getIntPtrConstant(2));
12973
12974 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12975 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12976
12977 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012978 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012979
12980 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012981 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012982 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012983 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012984
12985 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012986 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012987
Elena Demikhovsky73252572012-02-01 10:33:05 +000012988 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012989 }
12990 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12991
12992 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12993 DAG.getIntPtrConstant(0));
12994
12995 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12996 DAG.getIntPtrConstant(4));
12997
12998 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12999 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13000
13001 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000013002 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13003 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013004
13005 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13006 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013007 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013008 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13009 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013010 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013011
13012 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13013 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13014
13015 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013016 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013017
Elena Demikhovsky73252572012-02-01 10:33:05 +000013018 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013019 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013020 }
13021
13022 return SDValue();
13023}
13024
Craig Topper89f4e662012-03-20 07:17:59 +000013025/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13026/// specific shuffle of a load can be folded into a single element load.
13027/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13028/// shuffles have been customed lowered so we need to handle those here.
13029static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13030 TargetLowering::DAGCombinerInfo &DCI) {
13031 if (DCI.isBeforeLegalizeOps())
13032 return SDValue();
13033
13034 SDValue InVec = N->getOperand(0);
13035 SDValue EltNo = N->getOperand(1);
13036
13037 if (!isa<ConstantSDNode>(EltNo))
13038 return SDValue();
13039
13040 EVT VT = InVec.getValueType();
13041
13042 bool HasShuffleIntoBitcast = false;
13043 if (InVec.getOpcode() == ISD::BITCAST) {
13044 // Don't duplicate a load with other uses.
13045 if (!InVec.hasOneUse())
13046 return SDValue();
13047 EVT BCVT = InVec.getOperand(0).getValueType();
13048 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13049 return SDValue();
13050 InVec = InVec.getOperand(0);
13051 HasShuffleIntoBitcast = true;
13052 }
13053
13054 if (!isTargetShuffle(InVec.getOpcode()))
13055 return SDValue();
13056
13057 // Don't duplicate a load with other uses.
13058 if (!InVec.hasOneUse())
13059 return SDValue();
13060
13061 SmallVector<int, 16> ShuffleMask;
13062 bool UnaryShuffle;
13063 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13064 return SDValue();
13065
13066 // Select the input vector, guarding against out of range extract vector.
13067 unsigned NumElems = VT.getVectorNumElements();
13068 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13069 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13070 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13071 : InVec.getOperand(1);
13072
13073 // If inputs to shuffle are the same for both ops, then allow 2 uses
13074 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13075
13076 if (LdNode.getOpcode() == ISD::BITCAST) {
13077 // Don't duplicate a load with other uses.
13078 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13079 return SDValue();
13080
13081 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13082 LdNode = LdNode.getOperand(0);
13083 }
13084
13085 if (!ISD::isNormalLoad(LdNode.getNode()))
13086 return SDValue();
13087
13088 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13089
13090 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13091 return SDValue();
13092
13093 if (HasShuffleIntoBitcast) {
13094 // If there's a bitcast before the shuffle, check if the load type and
13095 // alignment is valid.
13096 unsigned Align = LN0->getAlignment();
13097 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13098 unsigned NewAlign = TLI.getTargetData()->
13099 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13100
13101 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13102 return SDValue();
13103 }
13104
13105 // All checks match so transform back to vector_shuffle so that DAG combiner
13106 // can finish the job
13107 DebugLoc dl = N->getDebugLoc();
13108
13109 // Create shuffle node taking into account the case that its a unary shuffle
13110 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13111 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13112 InVec.getOperand(0), Shuffle,
13113 &ShuffleMask[0]);
13114 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13115 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13116 EltNo);
13117}
13118
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013119/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13120/// generation and convert it from being a bunch of shuffles and extracts
13121/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013122static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013123 TargetLowering::DAGCombinerInfo &DCI) {
13124 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13125 if (NewOp.getNode())
13126 return NewOp;
13127
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013128 SDValue InputVector = N->getOperand(0);
13129
13130 // Only operate on vectors of 4 elements, where the alternative shuffling
13131 // gets to be more expensive.
13132 if (InputVector.getValueType() != MVT::v4i32)
13133 return SDValue();
13134
13135 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13136 // single use which is a sign-extend or zero-extend, and all elements are
13137 // used.
13138 SmallVector<SDNode *, 4> Uses;
13139 unsigned ExtractedElements = 0;
13140 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13141 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13142 if (UI.getUse().getResNo() != InputVector.getResNo())
13143 return SDValue();
13144
13145 SDNode *Extract = *UI;
13146 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13147 return SDValue();
13148
13149 if (Extract->getValueType(0) != MVT::i32)
13150 return SDValue();
13151 if (!Extract->hasOneUse())
13152 return SDValue();
13153 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13154 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13155 return SDValue();
13156 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13157 return SDValue();
13158
13159 // Record which element was extracted.
13160 ExtractedElements |=
13161 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13162
13163 Uses.push_back(Extract);
13164 }
13165
13166 // If not all the elements were used, this may not be worthwhile.
13167 if (ExtractedElements != 15)
13168 return SDValue();
13169
13170 // Ok, we've now decided to do the transformation.
13171 DebugLoc dl = InputVector.getDebugLoc();
13172
13173 // Store the value to a temporary stack slot.
13174 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013175 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13176 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013177
13178 // Replace each use (extract) with a load of the appropriate element.
13179 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13180 UE = Uses.end(); UI != UE; ++UI) {
13181 SDNode *Extract = *UI;
13182
Nadav Rotem86694292011-05-17 08:31:57 +000013183 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013184 SDValue Idx = Extract->getOperand(1);
13185 unsigned EltSize =
13186 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13187 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013188 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013189 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13190
Nadav Rotem86694292011-05-17 08:31:57 +000013191 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013192 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013193
13194 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013195 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013196 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013197 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013198
13199 // Replace the exact with the load.
13200 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13201 }
13202
13203 // The replacement was made in place; don't return anything.
13204 return SDValue();
13205}
13206
Duncan Sands6bcd2192011-09-17 16:49:39 +000013207/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13208/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013209static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013210 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013211 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013212
13213
Chris Lattner47b4ce82009-03-11 05:48:52 +000013214 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013215 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013216 // Get the LHS/RHS of the select.
13217 SDValue LHS = N->getOperand(1);
13218 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013219 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013220
Dan Gohman670e5392009-09-21 18:03:22 +000013221 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013222 // instructions match the semantics of the common C idiom x<y?x:y but not
13223 // x<=y?x:y, because of how they handle negative zero (which can be
13224 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013225 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13226 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013227 (Subtarget->hasSSE2() ||
13228 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013229 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013230
Chris Lattner47b4ce82009-03-11 05:48:52 +000013231 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013232 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013233 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13234 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013235 switch (CC) {
13236 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013237 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013238 // Converting this to a min would handle NaNs incorrectly, and swapping
13239 // the operands would cause it to handle comparisons between positive
13240 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013241 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013242 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013243 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13244 break;
13245 std::swap(LHS, RHS);
13246 }
Dan Gohman670e5392009-09-21 18:03:22 +000013247 Opcode = X86ISD::FMIN;
13248 break;
13249 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013250 // Converting this to a min would handle comparisons between positive
13251 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013252 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013253 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13254 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013255 Opcode = X86ISD::FMIN;
13256 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013257 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013258 // Converting this to a min would handle both negative zeros and NaNs
13259 // incorrectly, but we can swap the operands to fix both.
13260 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013261 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013262 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013263 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013264 Opcode = X86ISD::FMIN;
13265 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013266
Dan Gohman670e5392009-09-21 18:03:22 +000013267 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013268 // Converting this to a max would handle comparisons between positive
13269 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013270 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013271 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013272 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013273 Opcode = X86ISD::FMAX;
13274 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013275 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013276 // Converting this to a max would handle NaNs incorrectly, and swapping
13277 // the operands would cause it to handle comparisons between positive
13278 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013279 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013280 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013281 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13282 break;
13283 std::swap(LHS, RHS);
13284 }
Dan Gohman670e5392009-09-21 18:03:22 +000013285 Opcode = X86ISD::FMAX;
13286 break;
13287 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013288 // Converting this to a max would handle both negative zeros and NaNs
13289 // incorrectly, but we can swap the operands to fix both.
13290 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013291 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013292 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013293 case ISD::SETGE:
13294 Opcode = X86ISD::FMAX;
13295 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013296 }
Dan Gohman670e5392009-09-21 18:03:22 +000013297 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013298 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13299 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013300 switch (CC) {
13301 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013302 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013303 // Converting this to a min would handle comparisons between positive
13304 // and negative zero incorrectly, and swapping the operands would
13305 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013306 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013307 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013308 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013309 break;
13310 std::swap(LHS, RHS);
13311 }
Dan Gohman670e5392009-09-21 18:03:22 +000013312 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013313 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013314 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013315 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013316 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013317 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13318 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013319 Opcode = X86ISD::FMIN;
13320 break;
13321 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013322 // Converting this to a min would handle both negative zeros and NaNs
13323 // incorrectly, but we can swap the operands to fix both.
13324 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013325 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013326 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013327 case ISD::SETGE:
13328 Opcode = X86ISD::FMIN;
13329 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013330
Dan Gohman670e5392009-09-21 18:03:22 +000013331 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013332 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013333 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013334 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013335 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013336 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013337 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013338 // Converting this to a max would handle comparisons between positive
13339 // and negative zero incorrectly, and swapping the operands would
13340 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013341 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013342 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013343 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013344 break;
13345 std::swap(LHS, RHS);
13346 }
Dan Gohman670e5392009-09-21 18:03:22 +000013347 Opcode = X86ISD::FMAX;
13348 break;
13349 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013350 // Converting this to a max would handle both negative zeros and NaNs
13351 // incorrectly, but we can swap the operands to fix both.
13352 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013353 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013354 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013355 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013356 Opcode = X86ISD::FMAX;
13357 break;
13358 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013359 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013360
Chris Lattner47b4ce82009-03-11 05:48:52 +000013361 if (Opcode)
13362 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013363 }
Eric Christopherfd179292009-08-27 18:07:15 +000013364
Chris Lattnerd1980a52009-03-12 06:52:53 +000013365 // If this is a select between two integer constants, try to do some
13366 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013367 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13368 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013369 // Don't do this for crazy integer types.
13370 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13371 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013372 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013373 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013374
Chris Lattnercee56e72009-03-13 05:53:31 +000013375 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013376 // Efficiently invertible.
13377 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13378 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13379 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13380 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013381 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013382 }
Eric Christopherfd179292009-08-27 18:07:15 +000013383
Chris Lattnerd1980a52009-03-12 06:52:53 +000013384 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013385 if (FalseC->getAPIntValue() == 0 &&
13386 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013387 if (NeedsCondInvert) // Invert the condition if needed.
13388 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13389 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013390
Chris Lattnerd1980a52009-03-12 06:52:53 +000013391 // Zero extend the condition if needed.
13392 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013393
Chris Lattnercee56e72009-03-13 05:53:31 +000013394 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013395 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013396 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013397 }
Eric Christopherfd179292009-08-27 18:07:15 +000013398
Chris Lattner97a29a52009-03-13 05:22:11 +000013399 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013400 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013401 if (NeedsCondInvert) // Invert the condition if needed.
13402 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13403 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013404
Chris Lattner97a29a52009-03-13 05:22:11 +000013405 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013406 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13407 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013408 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013409 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013410 }
Eric Christopherfd179292009-08-27 18:07:15 +000013411
Chris Lattnercee56e72009-03-13 05:53:31 +000013412 // Optimize cases that will turn into an LEA instruction. This requires
13413 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013414 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013415 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013416 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013417
Chris Lattnercee56e72009-03-13 05:53:31 +000013418 bool isFastMultiplier = false;
13419 if (Diff < 10) {
13420 switch ((unsigned char)Diff) {
13421 default: break;
13422 case 1: // result = add base, cond
13423 case 2: // result = lea base( , cond*2)
13424 case 3: // result = lea base(cond, cond*2)
13425 case 4: // result = lea base( , cond*4)
13426 case 5: // result = lea base(cond, cond*4)
13427 case 8: // result = lea base( , cond*8)
13428 case 9: // result = lea base(cond, cond*8)
13429 isFastMultiplier = true;
13430 break;
13431 }
13432 }
Eric Christopherfd179292009-08-27 18:07:15 +000013433
Chris Lattnercee56e72009-03-13 05:53:31 +000013434 if (isFastMultiplier) {
13435 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13436 if (NeedsCondInvert) // Invert the condition if needed.
13437 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13438 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013439
Chris Lattnercee56e72009-03-13 05:53:31 +000013440 // Zero extend the condition if needed.
13441 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13442 Cond);
13443 // Scale the condition by the difference.
13444 if (Diff != 1)
13445 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13446 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013447
Chris Lattnercee56e72009-03-13 05:53:31 +000013448 // Add the base if non-zero.
13449 if (FalseC->getAPIntValue() != 0)
13450 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13451 SDValue(FalseC, 0));
13452 return Cond;
13453 }
Eric Christopherfd179292009-08-27 18:07:15 +000013454 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013455 }
13456 }
Eric Christopherfd179292009-08-27 18:07:15 +000013457
Evan Cheng56f582d2012-01-04 01:41:39 +000013458 // Canonicalize max and min:
13459 // (x > y) ? x : y -> (x >= y) ? x : y
13460 // (x < y) ? x : y -> (x <= y) ? x : y
13461 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13462 // the need for an extra compare
13463 // against zero. e.g.
13464 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13465 // subl %esi, %edi
13466 // testl %edi, %edi
13467 // movl $0, %eax
13468 // cmovgl %edi, %eax
13469 // =>
13470 // xorl %eax, %eax
13471 // subl %esi, $edi
13472 // cmovsl %eax, %edi
13473 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13474 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13475 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13476 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13477 switch (CC) {
13478 default: break;
13479 case ISD::SETLT:
13480 case ISD::SETGT: {
13481 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13482 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13483 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13484 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13485 }
13486 }
13487 }
13488
Nadav Rotemcc616562012-01-15 19:27:55 +000013489 // If we know that this node is legal then we know that it is going to be
13490 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13491 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13492 // to simplify previous instructions.
13493 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13494 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13495 !DCI.isBeforeLegalize() &&
13496 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13497 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13498 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13499 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13500
13501 APInt KnownZero, KnownOne;
13502 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13503 DCI.isBeforeLegalizeOps());
13504 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13505 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13506 DCI.CommitTargetLoweringOpt(TLO);
13507 }
13508
Dan Gohman475871a2008-07-27 21:46:04 +000013509 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013510}
13511
Chris Lattnerd1980a52009-03-12 06:52:53 +000013512/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13513static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13514 TargetLowering::DAGCombinerInfo &DCI) {
13515 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013516
Chris Lattnerd1980a52009-03-12 06:52:53 +000013517 // If the flag operand isn't dead, don't touch this CMOV.
13518 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13519 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013520
Evan Chengb5a55d92011-05-24 01:48:22 +000013521 SDValue FalseOp = N->getOperand(0);
13522 SDValue TrueOp = N->getOperand(1);
13523 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13524 SDValue Cond = N->getOperand(3);
13525 if (CC == X86::COND_E || CC == X86::COND_NE) {
13526 switch (Cond.getOpcode()) {
13527 default: break;
13528 case X86ISD::BSR:
13529 case X86ISD::BSF:
13530 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13531 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13532 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13533 }
13534 }
13535
Chris Lattnerd1980a52009-03-12 06:52:53 +000013536 // If this is a select between two integer constants, try to do some
13537 // optimizations. Note that the operands are ordered the opposite of SELECT
13538 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013539 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13540 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013541 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13542 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013543 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13544 CC = X86::GetOppositeBranchCondition(CC);
13545 std::swap(TrueC, FalseC);
13546 }
Eric Christopherfd179292009-08-27 18:07:15 +000013547
Chris Lattnerd1980a52009-03-12 06:52:53 +000013548 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013549 // This is efficient for any integer data type (including i8/i16) and
13550 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013551 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013552 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13553 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013554
Chris Lattnerd1980a52009-03-12 06:52:53 +000013555 // Zero extend the condition if needed.
13556 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013557
Chris Lattnerd1980a52009-03-12 06:52:53 +000013558 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13559 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013560 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013561 if (N->getNumValues() == 2) // Dead flag value?
13562 return DCI.CombineTo(N, Cond, SDValue());
13563 return Cond;
13564 }
Eric Christopherfd179292009-08-27 18:07:15 +000013565
Chris Lattnercee56e72009-03-13 05:53:31 +000013566 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13567 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013568 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013569 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13570 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013571
Chris Lattner97a29a52009-03-13 05:22:11 +000013572 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013573 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13574 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013575 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13576 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013577
Chris Lattner97a29a52009-03-13 05:22:11 +000013578 if (N->getNumValues() == 2) // Dead flag value?
13579 return DCI.CombineTo(N, Cond, SDValue());
13580 return Cond;
13581 }
Eric Christopherfd179292009-08-27 18:07:15 +000013582
Chris Lattnercee56e72009-03-13 05:53:31 +000013583 // Optimize cases that will turn into an LEA instruction. This requires
13584 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013585 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013586 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013587 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013588
Chris Lattnercee56e72009-03-13 05:53:31 +000013589 bool isFastMultiplier = false;
13590 if (Diff < 10) {
13591 switch ((unsigned char)Diff) {
13592 default: break;
13593 case 1: // result = add base, cond
13594 case 2: // result = lea base( , cond*2)
13595 case 3: // result = lea base(cond, cond*2)
13596 case 4: // result = lea base( , cond*4)
13597 case 5: // result = lea base(cond, cond*4)
13598 case 8: // result = lea base( , cond*8)
13599 case 9: // result = lea base(cond, cond*8)
13600 isFastMultiplier = true;
13601 break;
13602 }
13603 }
Eric Christopherfd179292009-08-27 18:07:15 +000013604
Chris Lattnercee56e72009-03-13 05:53:31 +000013605 if (isFastMultiplier) {
13606 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13608 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013609 // Zero extend the condition if needed.
13610 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13611 Cond);
13612 // Scale the condition by the difference.
13613 if (Diff != 1)
13614 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13615 DAG.getConstant(Diff, Cond.getValueType()));
13616
13617 // Add the base if non-zero.
13618 if (FalseC->getAPIntValue() != 0)
13619 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13620 SDValue(FalseC, 0));
13621 if (N->getNumValues() == 2) // Dead flag value?
13622 return DCI.CombineTo(N, Cond, SDValue());
13623 return Cond;
13624 }
Eric Christopherfd179292009-08-27 18:07:15 +000013625 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013626 }
13627 }
13628 return SDValue();
13629}
13630
13631
Evan Cheng0b0cd912009-03-28 05:57:29 +000013632/// PerformMulCombine - Optimize a single multiply with constant into two
13633/// in order to implement it with two cheaper instructions, e.g.
13634/// LEA + SHL, LEA + LEA.
13635static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13636 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013637 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13638 return SDValue();
13639
Owen Andersone50ed302009-08-10 22:56:29 +000013640 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013642 return SDValue();
13643
13644 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13645 if (!C)
13646 return SDValue();
13647 uint64_t MulAmt = C->getZExtValue();
13648 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13649 return SDValue();
13650
13651 uint64_t MulAmt1 = 0;
13652 uint64_t MulAmt2 = 0;
13653 if ((MulAmt % 9) == 0) {
13654 MulAmt1 = 9;
13655 MulAmt2 = MulAmt / 9;
13656 } else if ((MulAmt % 5) == 0) {
13657 MulAmt1 = 5;
13658 MulAmt2 = MulAmt / 5;
13659 } else if ((MulAmt % 3) == 0) {
13660 MulAmt1 = 3;
13661 MulAmt2 = MulAmt / 3;
13662 }
13663 if (MulAmt2 &&
13664 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13665 DebugLoc DL = N->getDebugLoc();
13666
13667 if (isPowerOf2_64(MulAmt2) &&
13668 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13669 // If second multiplifer is pow2, issue it first. We want the multiply by
13670 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13671 // is an add.
13672 std::swap(MulAmt1, MulAmt2);
13673
13674 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013675 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013676 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013677 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013678 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013679 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013680 DAG.getConstant(MulAmt1, VT));
13681
Eric Christopherfd179292009-08-27 18:07:15 +000013682 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013683 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013684 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013685 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013686 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013687 DAG.getConstant(MulAmt2, VT));
13688
13689 // Do not add new nodes to DAG combiner worklist.
13690 DCI.CombineTo(N, NewMul, false);
13691 }
13692 return SDValue();
13693}
13694
Evan Chengad9c0a32009-12-15 00:53:42 +000013695static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13696 SDValue N0 = N->getOperand(0);
13697 SDValue N1 = N->getOperand(1);
13698 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13699 EVT VT = N0.getValueType();
13700
13701 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13702 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013703 if (VT.isInteger() && !VT.isVector() &&
13704 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013705 N0.getOperand(1).getOpcode() == ISD::Constant) {
13706 SDValue N00 = N0.getOperand(0);
13707 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13708 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13709 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13710 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13711 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13712 APInt ShAmt = N1C->getAPIntValue();
13713 Mask = Mask.shl(ShAmt);
13714 if (Mask != 0)
13715 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13716 N00, DAG.getConstant(Mask, VT));
13717 }
13718 }
13719
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013720
13721 // Hardware support for vector shifts is sparse which makes us scalarize the
13722 // vector operations in many cases. Also, on sandybridge ADD is faster than
13723 // shl.
13724 // (shl V, 1) -> add V,V
13725 if (isSplatVector(N1.getNode())) {
13726 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13727 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13728 // We shift all of the values by one. In many cases we do not have
13729 // hardware support for this operation. This is better expressed as an ADD
13730 // of two values.
13731 if (N1C && (1 == N1C->getZExtValue())) {
13732 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13733 }
13734 }
13735
Evan Chengad9c0a32009-12-15 00:53:42 +000013736 return SDValue();
13737}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013738
Nate Begeman740ab032009-01-26 00:52:55 +000013739/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13740/// when possible.
13741static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013742 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013743 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013744 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013745 if (N->getOpcode() == ISD::SHL) {
13746 SDValue V = PerformSHLCombine(N, DAG);
13747 if (V.getNode()) return V;
13748 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013749
Nate Begeman740ab032009-01-26 00:52:55 +000013750 // On X86 with SSE2 support, we can transform this to a vector shift if
13751 // all elements are shifted by the same amount. We can't do this in legalize
13752 // because the a constant vector is typically transformed to a constant pool
13753 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013754 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013755 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013756
Craig Topper7be5dfd2011-11-12 09:58:49 +000013757 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13758 (!Subtarget->hasAVX2() ||
13759 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013760 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013761
Mon P Wang3becd092009-01-28 08:12:05 +000013762 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013763 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013764 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013765 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013766 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13767 unsigned NumElts = VT.getVectorNumElements();
13768 unsigned i = 0;
13769 for (; i != NumElts; ++i) {
13770 SDValue Arg = ShAmtOp.getOperand(i);
13771 if (Arg.getOpcode() == ISD::UNDEF) continue;
13772 BaseShAmt = Arg;
13773 break;
13774 }
Craig Topper37c26772012-01-17 04:44:50 +000013775 // Handle the case where the build_vector is all undef
13776 // FIXME: Should DAG allow this?
13777 if (i == NumElts)
13778 return SDValue();
13779
Mon P Wang3becd092009-01-28 08:12:05 +000013780 for (; i != NumElts; ++i) {
13781 SDValue Arg = ShAmtOp.getOperand(i);
13782 if (Arg.getOpcode() == ISD::UNDEF) continue;
13783 if (Arg != BaseShAmt) {
13784 return SDValue();
13785 }
13786 }
13787 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013788 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013789 SDValue InVec = ShAmtOp.getOperand(0);
13790 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13791 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13792 unsigned i = 0;
13793 for (; i != NumElts; ++i) {
13794 SDValue Arg = InVec.getOperand(i);
13795 if (Arg.getOpcode() == ISD::UNDEF) continue;
13796 BaseShAmt = Arg;
13797 break;
13798 }
13799 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13800 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013801 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013802 if (C->getZExtValue() == SplatIdx)
13803 BaseShAmt = InVec.getOperand(1);
13804 }
13805 }
Mon P Wang845b1892012-02-01 22:15:20 +000013806 if (BaseShAmt.getNode() == 0) {
13807 // Don't create instructions with illegal types after legalize
13808 // types has run.
13809 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13810 !DCI.isBeforeLegalize())
13811 return SDValue();
13812
Mon P Wangefa42202009-09-03 19:56:25 +000013813 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13814 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013815 }
Mon P Wang3becd092009-01-28 08:12:05 +000013816 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013817 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013818
Mon P Wangefa42202009-09-03 19:56:25 +000013819 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013820 if (EltVT.bitsGT(MVT::i32))
13821 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13822 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013823 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013824
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013825 // The shift amount is identical so we can do a vector shift.
13826 SDValue ValOp = N->getOperand(0);
13827 switch (N->getOpcode()) {
13828 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013829 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013830 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013831 switch (VT.getSimpleVT().SimpleTy) {
13832 default: return SDValue();
13833 case MVT::v2i64:
13834 case MVT::v4i32:
13835 case MVT::v8i16:
13836 case MVT::v4i64:
13837 case MVT::v8i32:
13838 case MVT::v16i16:
13839 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13840 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013841 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013842 switch (VT.getSimpleVT().SimpleTy) {
13843 default: return SDValue();
13844 case MVT::v4i32:
13845 case MVT::v8i16:
13846 case MVT::v8i32:
13847 case MVT::v16i16:
13848 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13849 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013850 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013851 switch (VT.getSimpleVT().SimpleTy) {
13852 default: return SDValue();
13853 case MVT::v2i64:
13854 case MVT::v4i32:
13855 case MVT::v8i16:
13856 case MVT::v4i64:
13857 case MVT::v8i32:
13858 case MVT::v16i16:
13859 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13860 }
Nate Begeman740ab032009-01-26 00:52:55 +000013861 }
Nate Begeman740ab032009-01-26 00:52:55 +000013862}
13863
Nate Begemanb65c1752010-12-17 22:55:37 +000013864
Stuart Hastings865f0932011-06-03 23:53:54 +000013865// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13866// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13867// and friends. Likewise for OR -> CMPNEQSS.
13868static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13869 TargetLowering::DAGCombinerInfo &DCI,
13870 const X86Subtarget *Subtarget) {
13871 unsigned opcode;
13872
13873 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13874 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013875 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013876 SDValue N0 = N->getOperand(0);
13877 SDValue N1 = N->getOperand(1);
13878 SDValue CMP0 = N0->getOperand(1);
13879 SDValue CMP1 = N1->getOperand(1);
13880 DebugLoc DL = N->getDebugLoc();
13881
13882 // The SETCCs should both refer to the same CMP.
13883 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13884 return SDValue();
13885
13886 SDValue CMP00 = CMP0->getOperand(0);
13887 SDValue CMP01 = CMP0->getOperand(1);
13888 EVT VT = CMP00.getValueType();
13889
13890 if (VT == MVT::f32 || VT == MVT::f64) {
13891 bool ExpectingFlags = false;
13892 // Check for any users that want flags:
13893 for (SDNode::use_iterator UI = N->use_begin(),
13894 UE = N->use_end();
13895 !ExpectingFlags && UI != UE; ++UI)
13896 switch (UI->getOpcode()) {
13897 default:
13898 case ISD::BR_CC:
13899 case ISD::BRCOND:
13900 case ISD::SELECT:
13901 ExpectingFlags = true;
13902 break;
13903 case ISD::CopyToReg:
13904 case ISD::SIGN_EXTEND:
13905 case ISD::ZERO_EXTEND:
13906 case ISD::ANY_EXTEND:
13907 break;
13908 }
13909
13910 if (!ExpectingFlags) {
13911 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13912 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13913
13914 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13915 X86::CondCode tmp = cc0;
13916 cc0 = cc1;
13917 cc1 = tmp;
13918 }
13919
13920 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13921 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13922 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13923 X86ISD::NodeType NTOperator = is64BitFP ?
13924 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13925 // FIXME: need symbolic constants for these magic numbers.
13926 // See X86ATTInstPrinter.cpp:printSSECC().
13927 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13928 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13929 DAG.getConstant(x86cc, MVT::i8));
13930 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13931 OnesOrZeroesF);
13932 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13933 DAG.getConstant(1, MVT::i32));
13934 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13935 return OneBitOfTruth;
13936 }
13937 }
13938 }
13939 }
13940 return SDValue();
13941}
13942
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013943/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13944/// so it can be folded inside ANDNP.
13945static bool CanFoldXORWithAllOnes(const SDNode *N) {
13946 EVT VT = N->getValueType(0);
13947
13948 // Match direct AllOnes for 128 and 256-bit vectors
13949 if (ISD::isBuildVectorAllOnes(N))
13950 return true;
13951
13952 // Look through a bit convert.
13953 if (N->getOpcode() == ISD::BITCAST)
13954 N = N->getOperand(0).getNode();
13955
13956 // Sometimes the operand may come from a insert_subvector building a 256-bit
13957 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013958 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013959 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13960 SDValue V1 = N->getOperand(0);
13961 SDValue V2 = N->getOperand(1);
13962
13963 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13964 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13965 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13966 ISD::isBuildVectorAllOnes(V2.getNode()))
13967 return true;
13968 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013969
13970 return false;
13971}
13972
Nate Begemanb65c1752010-12-17 22:55:37 +000013973static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13974 TargetLowering::DAGCombinerInfo &DCI,
13975 const X86Subtarget *Subtarget) {
13976 if (DCI.isBeforeLegalizeOps())
13977 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013978
Stuart Hastings865f0932011-06-03 23:53:54 +000013979 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13980 if (R.getNode())
13981 return R;
13982
Craig Topper54a11172011-10-14 07:06:56 +000013983 EVT VT = N->getValueType(0);
13984
Craig Topperb4c94572011-10-21 06:55:01 +000013985 // Create ANDN, BLSI, and BLSR instructions
13986 // BLSI is X & (-X)
13987 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013988 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13989 SDValue N0 = N->getOperand(0);
13990 SDValue N1 = N->getOperand(1);
13991 DebugLoc DL = N->getDebugLoc();
13992
13993 // Check LHS for not
13994 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13995 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13996 // Check RHS for not
13997 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13998 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13999
Craig Topperb4c94572011-10-21 06:55:01 +000014000 // Check LHS for neg
14001 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14002 isZero(N0.getOperand(0)))
14003 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14004
14005 // Check RHS for neg
14006 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14007 isZero(N1.getOperand(0)))
14008 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14009
14010 // Check LHS for X-1
14011 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14012 isAllOnes(N0.getOperand(1)))
14013 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14014
14015 // Check RHS for X-1
14016 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14017 isAllOnes(N1.getOperand(1)))
14018 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14019
Craig Topper54a11172011-10-14 07:06:56 +000014020 return SDValue();
14021 }
14022
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014023 // Want to form ANDNP nodes:
14024 // 1) In the hopes of then easily combining them with OR and AND nodes
14025 // to form PBLEND/PSIGN.
14026 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014027 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014028 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014029
Nate Begemanb65c1752010-12-17 22:55:37 +000014030 SDValue N0 = N->getOperand(0);
14031 SDValue N1 = N->getOperand(1);
14032 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014033
Nate Begemanb65c1752010-12-17 22:55:37 +000014034 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014035 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014036 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14037 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014038 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014039
14040 // Check RHS for vnot
14041 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014042 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14043 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014044 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014045
Nate Begemanb65c1752010-12-17 22:55:37 +000014046 return SDValue();
14047}
14048
Evan Cheng760d1942010-01-04 21:22:48 +000014049static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014050 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014051 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014052 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014053 return SDValue();
14054
Stuart Hastings865f0932011-06-03 23:53:54 +000014055 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14056 if (R.getNode())
14057 return R;
14058
Evan Cheng760d1942010-01-04 21:22:48 +000014059 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014060
Evan Cheng760d1942010-01-04 21:22:48 +000014061 SDValue N0 = N->getOperand(0);
14062 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014063
Nate Begemanb65c1752010-12-17 22:55:37 +000014064 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014065 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014066 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014067 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14068 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014069
Craig Topper1666cb62011-11-19 07:07:26 +000014070 // Canonicalize pandn to RHS
14071 if (N0.getOpcode() == X86ISD::ANDNP)
14072 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014073 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014074 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14075 SDValue Mask = N1.getOperand(0);
14076 SDValue X = N1.getOperand(1);
14077 SDValue Y;
14078 if (N0.getOperand(0) == Mask)
14079 Y = N0.getOperand(1);
14080 if (N0.getOperand(1) == Mask)
14081 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014082
Craig Topper1666cb62011-11-19 07:07:26 +000014083 // Check to see if the mask appeared in both the AND and ANDNP and
14084 if (!Y.getNode())
14085 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014086
Craig Topper1666cb62011-11-19 07:07:26 +000014087 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014088 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014089 if (Mask.getOpcode() == ISD::BITCAST)
14090 Mask = Mask.getOperand(0);
14091 if (X.getOpcode() == ISD::BITCAST)
14092 X = X.getOperand(0);
14093 if (Y.getOpcode() == ISD::BITCAST)
14094 Y = Y.getOperand(0);
14095
Craig Topper1666cb62011-11-19 07:07:26 +000014096 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014097
Craig Toppered2e13d2012-01-22 19:15:14 +000014098 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014099 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14100 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014101 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014102 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014103
14104 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014105 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014106 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14107 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14108 if ((SraAmt + 1) != EltBits)
14109 return SDValue();
14110
14111 DebugLoc DL = N->getDebugLoc();
14112
14113 // Now we know we at least have a plendvb with the mask val. See if
14114 // we can form a psignb/w/d.
14115 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014116 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14117 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014118 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14119 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14120 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014121 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014122 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014123 }
14124 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014125 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014126 return SDValue();
14127
14128 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14129
14130 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14131 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14132 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014133 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014134 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014135 }
14136 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014137
Craig Topper1666cb62011-11-19 07:07:26 +000014138 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14139 return SDValue();
14140
Nate Begemanb65c1752010-12-17 22:55:37 +000014141 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014142 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14143 std::swap(N0, N1);
14144 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14145 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014146 if (!N0.hasOneUse() || !N1.hasOneUse())
14147 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014148
14149 SDValue ShAmt0 = N0.getOperand(1);
14150 if (ShAmt0.getValueType() != MVT::i8)
14151 return SDValue();
14152 SDValue ShAmt1 = N1.getOperand(1);
14153 if (ShAmt1.getValueType() != MVT::i8)
14154 return SDValue();
14155 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14156 ShAmt0 = ShAmt0.getOperand(0);
14157 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14158 ShAmt1 = ShAmt1.getOperand(0);
14159
14160 DebugLoc DL = N->getDebugLoc();
14161 unsigned Opc = X86ISD::SHLD;
14162 SDValue Op0 = N0.getOperand(0);
14163 SDValue Op1 = N1.getOperand(0);
14164 if (ShAmt0.getOpcode() == ISD::SUB) {
14165 Opc = X86ISD::SHRD;
14166 std::swap(Op0, Op1);
14167 std::swap(ShAmt0, ShAmt1);
14168 }
14169
Evan Cheng8b1190a2010-04-28 01:18:01 +000014170 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014171 if (ShAmt1.getOpcode() == ISD::SUB) {
14172 SDValue Sum = ShAmt1.getOperand(0);
14173 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014174 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14175 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14176 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14177 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014178 return DAG.getNode(Opc, DL, VT,
14179 Op0, Op1,
14180 DAG.getNode(ISD::TRUNCATE, DL,
14181 MVT::i8, ShAmt0));
14182 }
14183 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14184 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14185 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014186 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014187 return DAG.getNode(Opc, DL, VT,
14188 N0.getOperand(0), N1.getOperand(0),
14189 DAG.getNode(ISD::TRUNCATE, DL,
14190 MVT::i8, ShAmt0));
14191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014192
Evan Cheng760d1942010-01-04 21:22:48 +000014193 return SDValue();
14194}
14195
Craig Topper3738ccd2011-12-27 06:27:23 +000014196// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014197static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14198 TargetLowering::DAGCombinerInfo &DCI,
14199 const X86Subtarget *Subtarget) {
14200 if (DCI.isBeforeLegalizeOps())
14201 return SDValue();
14202
14203 EVT VT = N->getValueType(0);
14204
14205 if (VT != MVT::i32 && VT != MVT::i64)
14206 return SDValue();
14207
Craig Topper3738ccd2011-12-27 06:27:23 +000014208 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14209
Craig Topperb4c94572011-10-21 06:55:01 +000014210 // Create BLSMSK instructions by finding X ^ (X-1)
14211 SDValue N0 = N->getOperand(0);
14212 SDValue N1 = N->getOperand(1);
14213 DebugLoc DL = N->getDebugLoc();
14214
14215 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14216 isAllOnes(N0.getOperand(1)))
14217 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14218
14219 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14220 isAllOnes(N1.getOperand(1)))
14221 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14222
14223 return SDValue();
14224}
14225
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014226/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14227static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14228 const X86Subtarget *Subtarget) {
14229 LoadSDNode *Ld = cast<LoadSDNode>(N);
14230 EVT RegVT = Ld->getValueType(0);
14231 EVT MemVT = Ld->getMemoryVT();
14232 DebugLoc dl = Ld->getDebugLoc();
14233 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14234
14235 ISD::LoadExtType Ext = Ld->getExtensionType();
14236
Nadav Rotemca6f2962011-09-18 19:00:23 +000014237 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014238 // shuffle. We need SSE4 for the shuffles.
14239 // TODO: It is possible to support ZExt by zeroing the undef values
14240 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014241 if (RegVT.isVector() && RegVT.isInteger() &&
14242 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014243 assert(MemVT != RegVT && "Cannot extend to the same type");
14244 assert(MemVT.isVector() && "Must load a vector from memory");
14245
14246 unsigned NumElems = RegVT.getVectorNumElements();
14247 unsigned RegSz = RegVT.getSizeInBits();
14248 unsigned MemSz = MemVT.getSizeInBits();
14249 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014250 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014251 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14252
14253 // Attempt to load the original value using a single load op.
14254 // Find a scalar type which is equal to the loaded word size.
14255 MVT SclrLoadTy = MVT::i8;
14256 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14257 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14258 MVT Tp = (MVT::SimpleValueType)tp;
14259 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14260 SclrLoadTy = Tp;
14261 break;
14262 }
14263 }
14264
14265 // Proceed if a load word is found.
14266 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14267
14268 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14269 RegSz/SclrLoadTy.getSizeInBits());
14270
14271 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14272 RegSz/MemVT.getScalarType().getSizeInBits());
14273 // Can't shuffle using an illegal type.
14274 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14275
14276 // Perform a single load.
14277 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14278 Ld->getBasePtr(),
14279 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014280 Ld->isNonTemporal(), Ld->isInvariant(),
14281 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014282
14283 // Insert the word loaded into a vector.
14284 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14285 LoadUnitVecVT, ScalarLoad);
14286
14287 // Bitcast the loaded value to a vector of the original element type, in
14288 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014289 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14290 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014291 unsigned SizeRatio = RegSz/MemSz;
14292
14293 // Redistribute the loaded elements into the different locations.
14294 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14295 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14296
14297 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14298 DAG.getUNDEF(SlicedVec.getValueType()),
14299 ShuffleVec.data());
14300
14301 // Bitcast to the requested type.
14302 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14303 // Replace the original load with the new sequence
14304 // and return the new chain.
14305 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14306 return SDValue(ScalarLoad.getNode(), 1);
14307 }
14308
14309 return SDValue();
14310}
14311
Chris Lattner149a4e52008-02-22 02:09:43 +000014312/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014313static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014314 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014315 StoreSDNode *St = cast<StoreSDNode>(N);
14316 EVT VT = St->getValue().getValueType();
14317 EVT StVT = St->getMemoryVT();
14318 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014319 SDValue StoredVal = St->getOperand(1);
14320 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14321
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014322 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014323 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14324 // 128-bit ones. If in the future the cost becomes only one memory access the
14325 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014326 if (VT.getSizeInBits() == 256 &&
14327 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14328 StoredVal.getNumOperands() == 2) {
14329
14330 SDValue Value0 = StoredVal.getOperand(0);
14331 SDValue Value1 = StoredVal.getOperand(1);
14332
14333 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14334 SDValue Ptr0 = St->getBasePtr();
14335 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14336
14337 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14338 St->getPointerInfo(), St->isVolatile(),
14339 St->isNonTemporal(), St->getAlignment());
14340 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14341 St->getPointerInfo(), St->isVolatile(),
14342 St->isNonTemporal(), St->getAlignment());
14343 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14344 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014345
14346 // Optimize trunc store (of multiple scalars) to shuffle and store.
14347 // First, pack all of the elements in one place. Next, store to memory
14348 // in fewer chunks.
14349 if (St->isTruncatingStore() && VT.isVector()) {
14350 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14351 unsigned NumElems = VT.getVectorNumElements();
14352 assert(StVT != VT && "Cannot truncate to the same type");
14353 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14354 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14355
14356 // From, To sizes and ElemCount must be pow of two
14357 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014358 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014359 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014360 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014361
Nadav Rotem614061b2011-08-10 19:30:14 +000014362 unsigned SizeRatio = FromSz / ToSz;
14363
14364 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14365
14366 // Create a type on which we perform the shuffle
14367 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14368 StVT.getScalarType(), NumElems*SizeRatio);
14369
14370 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14371
14372 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14373 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14374 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14375
14376 // Can't shuffle using an illegal type
14377 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14378
14379 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14380 DAG.getUNDEF(WideVec.getValueType()),
14381 ShuffleVec.data());
14382 // At this point all of the data is stored at the bottom of the
14383 // register. We now need to save it to mem.
14384
14385 // Find the largest store unit
14386 MVT StoreType = MVT::i8;
14387 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14388 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14389 MVT Tp = (MVT::SimpleValueType)tp;
14390 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14391 StoreType = Tp;
14392 }
14393
14394 // Bitcast the original vector into a vector of store-size units
14395 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14396 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14397 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14398 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14399 SmallVector<SDValue, 8> Chains;
14400 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14401 TLI.getPointerTy());
14402 SDValue Ptr = St->getBasePtr();
14403
14404 // Perform one or more big stores into memory.
14405 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14406 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14407 StoreType, ShuffWide,
14408 DAG.getIntPtrConstant(i));
14409 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14410 St->getPointerInfo(), St->isVolatile(),
14411 St->isNonTemporal(), St->getAlignment());
14412 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14413 Chains.push_back(Ch);
14414 }
14415
14416 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14417 Chains.size());
14418 }
14419
14420
Chris Lattner149a4e52008-02-22 02:09:43 +000014421 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14422 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014423 // A preferable solution to the general problem is to figure out the right
14424 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014425
14426 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014427 if (VT.getSizeInBits() != 64)
14428 return SDValue();
14429
Devang Patel578efa92009-06-05 21:57:13 +000014430 const Function *F = DAG.getMachineFunction().getFunction();
14431 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014432 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014433 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014434 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014435 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014436 isa<LoadSDNode>(St->getValue()) &&
14437 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14438 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014439 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014440 LoadSDNode *Ld = 0;
14441 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014442 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014443 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014444 // Must be a store of a load. We currently handle two cases: the load
14445 // is a direct child, and it's under an intervening TokenFactor. It is
14446 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014447 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014448 Ld = cast<LoadSDNode>(St->getChain());
14449 else if (St->getValue().hasOneUse() &&
14450 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014451 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014452 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014453 TokenFactorIndex = i;
14454 Ld = cast<LoadSDNode>(St->getValue());
14455 } else
14456 Ops.push_back(ChainVal->getOperand(i));
14457 }
14458 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014459
Evan Cheng536e6672009-03-12 05:59:15 +000014460 if (!Ld || !ISD::isNormalLoad(Ld))
14461 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014462
Evan Cheng536e6672009-03-12 05:59:15 +000014463 // If this is not the MMX case, i.e. we are just turning i64 load/store
14464 // into f64 load/store, avoid the transformation if there are multiple
14465 // uses of the loaded value.
14466 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14467 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014468
Evan Cheng536e6672009-03-12 05:59:15 +000014469 DebugLoc LdDL = Ld->getDebugLoc();
14470 DebugLoc StDL = N->getDebugLoc();
14471 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14472 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14473 // pair instead.
14474 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014475 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014476 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14477 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014478 Ld->isNonTemporal(), Ld->isInvariant(),
14479 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014480 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014481 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014482 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014483 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014484 Ops.size());
14485 }
Evan Cheng536e6672009-03-12 05:59:15 +000014486 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014487 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014488 St->isVolatile(), St->isNonTemporal(),
14489 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014490 }
Evan Cheng536e6672009-03-12 05:59:15 +000014491
14492 // Otherwise, lower to two pairs of 32-bit loads / stores.
14493 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014494 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14495 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014496
Owen Anderson825b72b2009-08-11 20:47:22 +000014497 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014498 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014499 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014500 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014501 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014502 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014503 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014504 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014505 MinAlign(Ld->getAlignment(), 4));
14506
14507 SDValue NewChain = LoLd.getValue(1);
14508 if (TokenFactorIndex != -1) {
14509 Ops.push_back(LoLd);
14510 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014511 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014512 Ops.size());
14513 }
14514
14515 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014516 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14517 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014518
14519 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014520 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014521 St->isVolatile(), St->isNonTemporal(),
14522 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014523 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014524 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014525 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014526 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014527 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014528 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014529 }
Dan Gohman475871a2008-07-27 21:46:04 +000014530 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014531}
14532
Duncan Sands17470be2011-09-22 20:15:48 +000014533/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14534/// and return the operands for the horizontal operation in LHS and RHS. A
14535/// horizontal operation performs the binary operation on successive elements
14536/// of its first operand, then on successive elements of its second operand,
14537/// returning the resulting values in a vector. For example, if
14538/// A = < float a0, float a1, float a2, float a3 >
14539/// and
14540/// B = < float b0, float b1, float b2, float b3 >
14541/// then the result of doing a horizontal operation on A and B is
14542/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14543/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14544/// A horizontal-op B, for some already available A and B, and if so then LHS is
14545/// set to A, RHS to B, and the routine returns 'true'.
14546/// Note that the binary operation should have the property that if one of the
14547/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014548static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014549 // Look for the following pattern: if
14550 // A = < float a0, float a1, float a2, float a3 >
14551 // B = < float b0, float b1, float b2, float b3 >
14552 // and
14553 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14554 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14555 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14556 // which is A horizontal-op B.
14557
14558 // At least one of the operands should be a vector shuffle.
14559 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14560 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14561 return false;
14562
14563 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014564
14565 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14566 "Unsupported vector type for horizontal add/sub");
14567
14568 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14569 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014570 unsigned NumElts = VT.getVectorNumElements();
14571 unsigned NumLanes = VT.getSizeInBits()/128;
14572 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014573 assert((NumLaneElts % 2 == 0) &&
14574 "Vector type should have an even number of elements in each lane");
14575 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014576
14577 // View LHS in the form
14578 // LHS = VECTOR_SHUFFLE A, B, LMask
14579 // If LHS is not a shuffle then pretend it is the shuffle
14580 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14581 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14582 // type VT.
14583 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014584 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014585 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14586 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14587 A = LHS.getOperand(0);
14588 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14589 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014590 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14591 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014592 } else {
14593 if (LHS.getOpcode() != ISD::UNDEF)
14594 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014595 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014596 LMask[i] = i;
14597 }
14598
14599 // Likewise, view RHS in the form
14600 // RHS = VECTOR_SHUFFLE C, D, RMask
14601 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014602 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014603 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14604 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14605 C = RHS.getOperand(0);
14606 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14607 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014608 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14609 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014610 } else {
14611 if (RHS.getOpcode() != ISD::UNDEF)
14612 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014613 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014614 RMask[i] = i;
14615 }
14616
14617 // Check that the shuffles are both shuffling the same vectors.
14618 if (!(A == C && B == D) && !(A == D && B == C))
14619 return false;
14620
14621 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14622 if (!A.getNode() && !B.getNode())
14623 return false;
14624
14625 // If A and B occur in reverse order in RHS, then "swap" them (which means
14626 // rewriting the mask).
14627 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014628 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014629
14630 // At this point LHS and RHS are equivalent to
14631 // LHS = VECTOR_SHUFFLE A, B, LMask
14632 // RHS = VECTOR_SHUFFLE A, B, RMask
14633 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014634 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014635 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014636
Craig Topperf8363302011-12-02 08:18:41 +000014637 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014638 if (LIdx < 0 || RIdx < 0 ||
14639 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14640 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014641 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014642
Craig Topperf8363302011-12-02 08:18:41 +000014643 // Check that successive elements are being operated on. If not, this is
14644 // not a horizontal operation.
14645 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14646 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014647 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014648 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014649 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014650 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014651 }
14652
14653 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14654 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14655 return true;
14656}
14657
14658/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14659static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14660 const X86Subtarget *Subtarget) {
14661 EVT VT = N->getValueType(0);
14662 SDValue LHS = N->getOperand(0);
14663 SDValue RHS = N->getOperand(1);
14664
14665 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014666 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014667 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014668 isHorizontalBinOp(LHS, RHS, true))
14669 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14670 return SDValue();
14671}
14672
14673/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14674static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14675 const X86Subtarget *Subtarget) {
14676 EVT VT = N->getValueType(0);
14677 SDValue LHS = N->getOperand(0);
14678 SDValue RHS = N->getOperand(1);
14679
14680 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014681 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014682 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014683 isHorizontalBinOp(LHS, RHS, false))
14684 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14685 return SDValue();
14686}
14687
Chris Lattner6cf73262008-01-25 06:14:17 +000014688/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14689/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014690static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014691 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14692 // F[X]OR(0.0, x) -> x
14693 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014694 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14695 if (C->getValueAPF().isPosZero())
14696 return N->getOperand(1);
14697 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14698 if (C->getValueAPF().isPosZero())
14699 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014700 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014701}
14702
14703/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014704static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014705 // FAND(0.0, x) -> 0.0
14706 // FAND(x, 0.0) -> 0.0
14707 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14708 if (C->getValueAPF().isPosZero())
14709 return N->getOperand(0);
14710 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14711 if (C->getValueAPF().isPosZero())
14712 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014713 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014714}
14715
Dan Gohmane5af2d32009-01-29 01:59:02 +000014716static SDValue PerformBTCombine(SDNode *N,
14717 SelectionDAG &DAG,
14718 TargetLowering::DAGCombinerInfo &DCI) {
14719 // BT ignores high bits in the bit index operand.
14720 SDValue Op1 = N->getOperand(1);
14721 if (Op1.hasOneUse()) {
14722 unsigned BitWidth = Op1.getValueSizeInBits();
14723 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14724 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014725 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14726 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014727 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014728 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14729 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14730 DCI.CommitTargetLoweringOpt(TLO);
14731 }
14732 return SDValue();
14733}
Chris Lattner83e6c992006-10-04 06:57:07 +000014734
Eli Friedman7a5e5552009-06-07 06:52:44 +000014735static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14736 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014737 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014738 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014739 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014740 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014741 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014742 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014743 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014744 }
14745 return SDValue();
14746}
14747
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014748static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14749 TargetLowering::DAGCombinerInfo &DCI,
14750 const X86Subtarget *Subtarget) {
14751 if (!DCI.isBeforeLegalizeOps())
14752 return SDValue();
14753
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014754 if (!Subtarget->hasAVX())
14755 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014756
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014757 // Optimize vectors in AVX mode
14758 // Sign extend v8i16 to v8i32 and
14759 // v4i32 to v4i64
14760 //
14761 // Divide input vector into two parts
14762 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14763 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14764 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014765
14766 EVT VT = N->getValueType(0);
14767 SDValue Op = N->getOperand(0);
14768 EVT OpVT = Op.getValueType();
14769 DebugLoc dl = N->getDebugLoc();
14770
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014771 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14772 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014773
14774 unsigned NumElems = OpVT.getVectorNumElements();
14775 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014776 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014777
14778 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014779 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014780
14781 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014782 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014783
14784 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014785 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014786
14787 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014788 VT.getVectorNumElements()/2);
14789
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014790 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14791 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14792
14793 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14794 }
14795 return SDValue();
14796}
14797
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014798static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14799 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014800 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14801 // (and (i32 x86isd::setcc_carry), 1)
14802 // This eliminates the zext. This transformation is necessary because
14803 // ISD::SETCC is always legalized to i8.
14804 DebugLoc dl = N->getDebugLoc();
14805 SDValue N0 = N->getOperand(0);
14806 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014807 EVT OpVT = N0.getValueType();
14808
Evan Cheng2e489c42009-12-16 00:53:11 +000014809 if (N0.getOpcode() == ISD::AND &&
14810 N0.hasOneUse() &&
14811 N0.getOperand(0).hasOneUse()) {
14812 SDValue N00 = N0.getOperand(0);
14813 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14814 return SDValue();
14815 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14816 if (!C || C->getZExtValue() != 1)
14817 return SDValue();
14818 return DAG.getNode(ISD::AND, dl, VT,
14819 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14820 N00.getOperand(0), N00.getOperand(1)),
14821 DAG.getConstant(1, VT));
14822 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014823 // Optimize vectors in AVX mode:
14824 //
14825 // v8i16 -> v8i32
14826 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14827 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14828 // Concat upper and lower parts.
14829 //
14830 // v4i32 -> v4i64
14831 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14832 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14833 // Concat upper and lower parts.
14834 //
14835 if (Subtarget->hasAVX()) {
14836
14837 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14838 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14839
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014840 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014841 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14842 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14843
14844 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14845 VT.getVectorNumElements()/2);
14846
14847 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14848 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14849
14850 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14851 }
14852 }
14853
Evan Cheng2e489c42009-12-16 00:53:11 +000014854
14855 return SDValue();
14856}
14857
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014858// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14859static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14860 unsigned X86CC = N->getConstantOperandVal(0);
14861 SDValue EFLAG = N->getOperand(1);
14862 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014863
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014864 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14865 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14866 // cases.
14867 if (X86CC == X86::COND_B)
14868 return DAG.getNode(ISD::AND, DL, MVT::i8,
14869 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14870 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14871 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014872
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014873 return SDValue();
14874}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014875
Benjamin Kramer1396c402011-06-18 11:09:41 +000014876static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14877 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014878 SDValue Op0 = N->getOperand(0);
14879 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14880 // a 32-bit target where SSE doesn't support i64->FP operations.
14881 if (Op0.getOpcode() == ISD::LOAD) {
14882 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14883 EVT VT = Ld->getValueType(0);
14884 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14885 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14886 !XTLI->getSubtarget()->is64Bit() &&
14887 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014888 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14889 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014890 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14891 return FILDChain;
14892 }
14893 }
14894 return SDValue();
14895}
14896
Chris Lattner23a01992010-12-20 01:37:09 +000014897// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14898static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14899 X86TargetLowering::DAGCombinerInfo &DCI) {
14900 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14901 // the result is either zero or one (depending on the input carry bit).
14902 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14903 if (X86::isZeroNode(N->getOperand(0)) &&
14904 X86::isZeroNode(N->getOperand(1)) &&
14905 // We don't have a good way to replace an EFLAGS use, so only do this when
14906 // dead right now.
14907 SDValue(N, 1).use_empty()) {
14908 DebugLoc DL = N->getDebugLoc();
14909 EVT VT = N->getValueType(0);
14910 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14911 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14912 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14913 DAG.getConstant(X86::COND_B,MVT::i8),
14914 N->getOperand(2)),
14915 DAG.getConstant(1, VT));
14916 return DCI.CombineTo(N, Res1, CarryOut);
14917 }
14918
14919 return SDValue();
14920}
14921
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014922// fold (add Y, (sete X, 0)) -> adc 0, Y
14923// (add Y, (setne X, 0)) -> sbb -1, Y
14924// (sub (sete X, 0), Y) -> sbb 0, Y
14925// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014926static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014927 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014928
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014929 // Look through ZExts.
14930 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14931 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14932 return SDValue();
14933
14934 SDValue SetCC = Ext.getOperand(0);
14935 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14936 return SDValue();
14937
14938 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14939 if (CC != X86::COND_E && CC != X86::COND_NE)
14940 return SDValue();
14941
14942 SDValue Cmp = SetCC.getOperand(1);
14943 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014944 !X86::isZeroNode(Cmp.getOperand(1)) ||
14945 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014946 return SDValue();
14947
14948 SDValue CmpOp0 = Cmp.getOperand(0);
14949 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14950 DAG.getConstant(1, CmpOp0.getValueType()));
14951
14952 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14953 if (CC == X86::COND_NE)
14954 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14955 DL, OtherVal.getValueType(), OtherVal,
14956 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14957 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14958 DL, OtherVal.getValueType(), OtherVal,
14959 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14960}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014961
Craig Topper54f952a2011-11-19 09:02:40 +000014962/// PerformADDCombine - Do target-specific dag combines on integer adds.
14963static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14964 const X86Subtarget *Subtarget) {
14965 EVT VT = N->getValueType(0);
14966 SDValue Op0 = N->getOperand(0);
14967 SDValue Op1 = N->getOperand(1);
14968
14969 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014970 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014971 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014972 isHorizontalBinOp(Op0, Op1, true))
14973 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14974
14975 return OptimizeConditionalInDecrement(N, DAG);
14976}
14977
14978static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14979 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014980 SDValue Op0 = N->getOperand(0);
14981 SDValue Op1 = N->getOperand(1);
14982
14983 // X86 can't encode an immediate LHS of a sub. See if we can push the
14984 // negation into a preceding instruction.
14985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014986 // If the RHS of the sub is a XOR with one use and a constant, invert the
14987 // immediate. Then add one to the LHS of the sub so we can turn
14988 // X-Y -> X+~Y+1, saving one register.
14989 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14990 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014991 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014992 EVT VT = Op0.getValueType();
14993 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14994 Op1.getOperand(0),
14995 DAG.getConstant(~XorC, VT));
14996 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014997 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014998 }
14999 }
15000
Craig Topper54f952a2011-11-19 09:02:40 +000015001 // Try to synthesize horizontal adds from adds of shuffles.
15002 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015003 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015004 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15005 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015006 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15007
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015008 return OptimizeConditionalInDecrement(N, DAG);
15009}
15010
Dan Gohman475871a2008-07-27 21:46:04 +000015011SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015012 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015013 SelectionDAG &DAG = DCI.DAG;
15014 switch (N->getOpcode()) {
15015 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015016 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015017 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015018 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015019 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015020 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015021 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15022 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015023 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015024 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015025 case ISD::SHL:
15026 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015027 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015028 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015029 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015030 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015031 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015032 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015033 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015034 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15035 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015036 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015037 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15038 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015039 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015040 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015041 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015042 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015043 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015044 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015045 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015046 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015047 case X86ISD::UNPCKH:
15048 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015049 case X86ISD::MOVHLPS:
15050 case X86ISD::MOVLHPS:
15051 case X86ISD::PSHUFD:
15052 case X86ISD::PSHUFHW:
15053 case X86ISD::PSHUFLW:
15054 case X86ISD::MOVSS:
15055 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015056 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015057 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015058 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015059 }
15060
Dan Gohman475871a2008-07-27 21:46:04 +000015061 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015062}
15063
Evan Chenge5b51ac2010-04-17 06:13:15 +000015064/// isTypeDesirableForOp - Return true if the target has native support for
15065/// the specified value type and it is 'desirable' to use the type for the
15066/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15067/// instruction encodings are longer and some i16 instructions are slow.
15068bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15069 if (!isTypeLegal(VT))
15070 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015071 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015072 return true;
15073
15074 switch (Opc) {
15075 default:
15076 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015077 case ISD::LOAD:
15078 case ISD::SIGN_EXTEND:
15079 case ISD::ZERO_EXTEND:
15080 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015081 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015082 case ISD::SRL:
15083 case ISD::SUB:
15084 case ISD::ADD:
15085 case ISD::MUL:
15086 case ISD::AND:
15087 case ISD::OR:
15088 case ISD::XOR:
15089 return false;
15090 }
15091}
15092
15093/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015094/// beneficial for dag combiner to promote the specified node. If true, it
15095/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015096bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015097 EVT VT = Op.getValueType();
15098 if (VT != MVT::i16)
15099 return false;
15100
Evan Cheng4c26e932010-04-19 19:29:22 +000015101 bool Promote = false;
15102 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015103 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015104 default: break;
15105 case ISD::LOAD: {
15106 LoadSDNode *LD = cast<LoadSDNode>(Op);
15107 // If the non-extending load has a single use and it's not live out, then it
15108 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015109 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15110 Op.hasOneUse()*/) {
15111 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15112 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15113 // The only case where we'd want to promote LOAD (rather then it being
15114 // promoted as an operand is when it's only use is liveout.
15115 if (UI->getOpcode() != ISD::CopyToReg)
15116 return false;
15117 }
15118 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015119 Promote = true;
15120 break;
15121 }
15122 case ISD::SIGN_EXTEND:
15123 case ISD::ZERO_EXTEND:
15124 case ISD::ANY_EXTEND:
15125 Promote = true;
15126 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015127 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015128 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015129 SDValue N0 = Op.getOperand(0);
15130 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015131 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015132 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015133 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015134 break;
15135 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015136 case ISD::ADD:
15137 case ISD::MUL:
15138 case ISD::AND:
15139 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015140 case ISD::XOR:
15141 Commute = true;
15142 // fallthrough
15143 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015144 SDValue N0 = Op.getOperand(0);
15145 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015146 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015147 return false;
15148 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015149 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015150 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015151 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015152 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015153 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015154 }
15155 }
15156
15157 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015158 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015159}
15160
Evan Cheng60c07e12006-07-05 22:17:51 +000015161//===----------------------------------------------------------------------===//
15162// X86 Inline Assembly Support
15163//===----------------------------------------------------------------------===//
15164
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015165namespace {
15166 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015167 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015168 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015169
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015170 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015171 StringRef piece(*args[i]);
15172 if (!s.startswith(piece)) // Check if the piece matches.
15173 return false;
15174
15175 s = s.substr(piece.size());
15176 StringRef::size_type pos = s.find_first_not_of(" \t");
15177 if (pos == 0) // We matched a prefix.
15178 return false;
15179
15180 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015181 }
15182
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015183 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015184 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015185 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015186}
15187
Chris Lattnerb8105652009-07-20 17:51:36 +000015188bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15189 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015190
15191 std::string AsmStr = IA->getAsmString();
15192
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015193 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15194 if (!Ty || Ty->getBitWidth() % 16 != 0)
15195 return false;
15196
Chris Lattnerb8105652009-07-20 17:51:36 +000015197 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015198 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015199 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015200
15201 switch (AsmPieces.size()) {
15202 default: return false;
15203 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015204 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015205 // we will turn this bswap into something that will be lowered to logical
15206 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15207 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015208 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015209 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15210 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15211 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15212 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15213 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15214 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015215 // No need to check constraints, nothing other than the equivalent of
15216 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015217 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015218 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015219
Chris Lattnerb8105652009-07-20 17:51:36 +000015220 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015221 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015222 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015223 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15224 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015225 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015226 const std::string &ConstraintsStr = IA->getConstraintString();
15227 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015228 std::sort(AsmPieces.begin(), AsmPieces.end());
15229 if (AsmPieces.size() == 4 &&
15230 AsmPieces[0] == "~{cc}" &&
15231 AsmPieces[1] == "~{dirflag}" &&
15232 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015233 AsmPieces[3] == "~{fpsr}")
15234 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015235 }
15236 break;
15237 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015238 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015239 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015240 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15241 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15242 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015243 AsmPieces.clear();
15244 const std::string &ConstraintsStr = IA->getConstraintString();
15245 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15246 std::sort(AsmPieces.begin(), AsmPieces.end());
15247 if (AsmPieces.size() == 4 &&
15248 AsmPieces[0] == "~{cc}" &&
15249 AsmPieces[1] == "~{dirflag}" &&
15250 AsmPieces[2] == "~{flags}" &&
15251 AsmPieces[3] == "~{fpsr}")
15252 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015253 }
Evan Cheng55d42002011-01-08 01:24:27 +000015254
15255 if (CI->getType()->isIntegerTy(64)) {
15256 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15257 if (Constraints.size() >= 2 &&
15258 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15259 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15260 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015261 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15262 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15263 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015264 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015265 }
15266 }
15267 break;
15268 }
15269 return false;
15270}
15271
15272
15273
Chris Lattnerf4dff842006-07-11 02:54:03 +000015274/// getConstraintType - Given a constraint letter, return the type of
15275/// constraint it is for this target.
15276X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015277X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15278 if (Constraint.size() == 1) {
15279 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015280 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015281 case 'q':
15282 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015283 case 'f':
15284 case 't':
15285 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015286 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015287 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015288 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015289 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015290 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015291 case 'a':
15292 case 'b':
15293 case 'c':
15294 case 'd':
15295 case 'S':
15296 case 'D':
15297 case 'A':
15298 return C_Register;
15299 case 'I':
15300 case 'J':
15301 case 'K':
15302 case 'L':
15303 case 'M':
15304 case 'N':
15305 case 'G':
15306 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015307 case 'e':
15308 case 'Z':
15309 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015310 default:
15311 break;
15312 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015313 }
Chris Lattner4234f572007-03-25 02:14:49 +000015314 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015315}
15316
John Thompson44ab89e2010-10-29 17:29:13 +000015317/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015318/// This object must already have been set up with the operand type
15319/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015320TargetLowering::ConstraintWeight
15321 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015322 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015323 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015324 Value *CallOperandVal = info.CallOperandVal;
15325 // If we don't have a value, we can't do a match,
15326 // but allow it at the lowest weight.
15327 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015328 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015329 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015330 // Look at the constraint type.
15331 switch (*constraint) {
15332 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015333 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15334 case 'R':
15335 case 'q':
15336 case 'Q':
15337 case 'a':
15338 case 'b':
15339 case 'c':
15340 case 'd':
15341 case 'S':
15342 case 'D':
15343 case 'A':
15344 if (CallOperandVal->getType()->isIntegerTy())
15345 weight = CW_SpecificReg;
15346 break;
15347 case 'f':
15348 case 't':
15349 case 'u':
15350 if (type->isFloatingPointTy())
15351 weight = CW_SpecificReg;
15352 break;
15353 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015354 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015355 weight = CW_SpecificReg;
15356 break;
15357 case 'x':
15358 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015359 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015360 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015361 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015362 break;
15363 case 'I':
15364 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15365 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015366 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015367 }
15368 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015369 case 'J':
15370 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15371 if (C->getZExtValue() <= 63)
15372 weight = CW_Constant;
15373 }
15374 break;
15375 case 'K':
15376 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15377 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15378 weight = CW_Constant;
15379 }
15380 break;
15381 case 'L':
15382 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15383 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15384 weight = CW_Constant;
15385 }
15386 break;
15387 case 'M':
15388 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15389 if (C->getZExtValue() <= 3)
15390 weight = CW_Constant;
15391 }
15392 break;
15393 case 'N':
15394 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15395 if (C->getZExtValue() <= 0xff)
15396 weight = CW_Constant;
15397 }
15398 break;
15399 case 'G':
15400 case 'C':
15401 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15402 weight = CW_Constant;
15403 }
15404 break;
15405 case 'e':
15406 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15407 if ((C->getSExtValue() >= -0x80000000LL) &&
15408 (C->getSExtValue() <= 0x7fffffffLL))
15409 weight = CW_Constant;
15410 }
15411 break;
15412 case 'Z':
15413 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15414 if (C->getZExtValue() <= 0xffffffff)
15415 weight = CW_Constant;
15416 }
15417 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015418 }
15419 return weight;
15420}
15421
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015422/// LowerXConstraint - try to replace an X constraint, which matches anything,
15423/// with another that has more specific requirements based on the type of the
15424/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015425const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015426LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015427 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15428 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015429 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015430 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015431 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015432 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015433 return "x";
15434 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015435
Chris Lattner5e764232008-04-26 23:02:14 +000015436 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015437}
15438
Chris Lattner48884cd2007-08-25 00:47:38 +000015439/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15440/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015441void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015442 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015443 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015444 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015445 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015446
Eric Christopher100c8332011-06-02 23:16:42 +000015447 // Only support length 1 constraints for now.
15448 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015449
Eric Christopher100c8332011-06-02 23:16:42 +000015450 char ConstraintLetter = Constraint[0];
15451 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015452 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015453 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015455 if (C->getZExtValue() <= 31) {
15456 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015457 break;
15458 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015459 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015460 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015461 case 'J':
15462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015463 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015464 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15465 break;
15466 }
15467 }
15468 return;
15469 case 'K':
15470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015471 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015472 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15473 break;
15474 }
15475 }
15476 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015477 case 'N':
15478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015479 if (C->getZExtValue() <= 255) {
15480 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015481 break;
15482 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015483 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015484 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015485 case 'e': {
15486 // 32-bit signed value
15487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015488 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15489 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015490 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015491 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015492 break;
15493 }
15494 // FIXME gcc accepts some relocatable values here too, but only in certain
15495 // memory models; it's complicated.
15496 }
15497 return;
15498 }
15499 case 'Z': {
15500 // 32-bit unsigned value
15501 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015502 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15503 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015504 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15505 break;
15506 }
15507 }
15508 // FIXME gcc accepts some relocatable values here too, but only in certain
15509 // memory models; it's complicated.
15510 return;
15511 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015512 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015513 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015514 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015515 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015516 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015517 break;
15518 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015519
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015520 // In any sort of PIC mode addresses need to be computed at runtime by
15521 // adding in a register or some sort of table lookup. These can't
15522 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015523 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015524 return;
15525
Chris Lattnerdc43a882007-05-03 16:52:29 +000015526 // If we are in non-pic codegen mode, we allow the address of a global (with
15527 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015528 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015529 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015530
Chris Lattner49921962009-05-08 18:23:14 +000015531 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15532 while (1) {
15533 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15534 Offset += GA->getOffset();
15535 break;
15536 } else if (Op.getOpcode() == ISD::ADD) {
15537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15538 Offset += C->getZExtValue();
15539 Op = Op.getOperand(0);
15540 continue;
15541 }
15542 } else if (Op.getOpcode() == ISD::SUB) {
15543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15544 Offset += -C->getZExtValue();
15545 Op = Op.getOperand(0);
15546 continue;
15547 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015548 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015549
Chris Lattner49921962009-05-08 18:23:14 +000015550 // Otherwise, this isn't something we can handle, reject it.
15551 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015552 }
Eric Christopherfd179292009-08-27 18:07:15 +000015553
Dan Gohman46510a72010-04-15 01:51:59 +000015554 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015555 // If we require an extra load to get this address, as in PIC mode, we
15556 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015557 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15558 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015559 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015560
Devang Patel0d881da2010-07-06 22:08:15 +000015561 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15562 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015563 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015564 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015565 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015566
Gabor Greifba36cb52008-08-28 21:40:38 +000015567 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015568 Ops.push_back(Result);
15569 return;
15570 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015571 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015572}
15573
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015574std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015575X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015576 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015577 // First, see if this is a constraint that directly corresponds to an LLVM
15578 // register class.
15579 if (Constraint.size() == 1) {
15580 // GCC Constraint Letters
15581 switch (Constraint[0]) {
15582 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015583 // TODO: Slight differences here in allocation order and leaving
15584 // RIP in the class. Do they matter any more here than they do
15585 // in the normal allocation?
15586 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15587 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015588 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015589 return std::make_pair(0U, X86::GR32RegisterClass);
15590 else if (VT == MVT::i16)
15591 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015592 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015593 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015594 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015595 return std::make_pair(0U, X86::GR64RegisterClass);
15596 break;
15597 }
15598 // 32-bit fallthrough
15599 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015600 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015601 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15602 else if (VT == MVT::i16)
15603 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015604 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015605 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15606 else if (VT == MVT::i64)
15607 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15608 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015609 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015610 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015611 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015612 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015613 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015614 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015615 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015616 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015617 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015618 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015619 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015620 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15621 if (VT == MVT::i16)
15622 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15623 if (VT == MVT::i32 || !Subtarget->is64Bit())
15624 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15625 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015626 case 'f': // FP Stack registers.
15627 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15628 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015629 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015630 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015631 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015632 return std::make_pair(0U, X86::RFP64RegisterClass);
15633 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015634 case 'y': // MMX_REGS if MMX allowed.
15635 if (!Subtarget->hasMMX()) break;
15636 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015637 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015638 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015639 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015640 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015641 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015642
Owen Anderson825b72b2009-08-11 20:47:22 +000015643 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015644 default: break;
15645 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015646 case MVT::f32:
15647 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015648 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015649 case MVT::f64:
15650 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015651 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015652 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015653 case MVT::v16i8:
15654 case MVT::v8i16:
15655 case MVT::v4i32:
15656 case MVT::v2i64:
15657 case MVT::v4f32:
15658 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015659 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015660 // AVX types.
15661 case MVT::v32i8:
15662 case MVT::v16i16:
15663 case MVT::v8i32:
15664 case MVT::v4i64:
15665 case MVT::v8f32:
15666 case MVT::v4f64:
15667 return std::make_pair(0U, X86::VR256RegisterClass);
15668
Chris Lattner0f65cad2007-04-09 05:49:22 +000015669 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015670 break;
15671 }
15672 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015673
Chris Lattnerf76d1802006-07-31 23:26:50 +000015674 // Use the default implementation in TargetLowering to convert the register
15675 // constraint into a member of a register class.
15676 std::pair<unsigned, const TargetRegisterClass*> Res;
15677 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015678
15679 // Not found as a standard register?
15680 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015681 // Map st(0) -> st(7) -> ST0
15682 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15683 tolower(Constraint[1]) == 's' &&
15684 tolower(Constraint[2]) == 't' &&
15685 Constraint[3] == '(' &&
15686 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15687 Constraint[5] == ')' &&
15688 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015689
Chris Lattner56d77c72009-09-13 22:41:48 +000015690 Res.first = X86::ST0+Constraint[4]-'0';
15691 Res.second = X86::RFP80RegisterClass;
15692 return Res;
15693 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015694
Chris Lattner56d77c72009-09-13 22:41:48 +000015695 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015696 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015697 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015698 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015699 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015700 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015701
15702 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015703 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015704 Res.first = X86::EFLAGS;
15705 Res.second = X86::CCRRegisterClass;
15706 return Res;
15707 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015708
Dale Johannesen330169f2008-11-13 21:52:36 +000015709 // 'A' means EAX + EDX.
15710 if (Constraint == "A") {
15711 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015712 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015713 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015714 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015715 return Res;
15716 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015717
Chris Lattnerf76d1802006-07-31 23:26:50 +000015718 // Otherwise, check to see if this is a register class of the wrong value
15719 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15720 // turn into {ax},{dx}.
15721 if (Res.second->hasType(VT))
15722 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015723
Chris Lattnerf76d1802006-07-31 23:26:50 +000015724 // All of the single-register GCC register classes map their values onto
15725 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15726 // really want an 8-bit or 32-bit register, map to the appropriate register
15727 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015728 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015729 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015730 unsigned DestReg = 0;
15731 switch (Res.first) {
15732 default: break;
15733 case X86::AX: DestReg = X86::AL; break;
15734 case X86::DX: DestReg = X86::DL; break;
15735 case X86::CX: DestReg = X86::CL; break;
15736 case X86::BX: DestReg = X86::BL; break;
15737 }
15738 if (DestReg) {
15739 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015740 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015741 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015742 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015743 unsigned DestReg = 0;
15744 switch (Res.first) {
15745 default: break;
15746 case X86::AX: DestReg = X86::EAX; break;
15747 case X86::DX: DestReg = X86::EDX; break;
15748 case X86::CX: DestReg = X86::ECX; break;
15749 case X86::BX: DestReg = X86::EBX; break;
15750 case X86::SI: DestReg = X86::ESI; break;
15751 case X86::DI: DestReg = X86::EDI; break;
15752 case X86::BP: DestReg = X86::EBP; break;
15753 case X86::SP: DestReg = X86::ESP; break;
15754 }
15755 if (DestReg) {
15756 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015757 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015758 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015759 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015760 unsigned DestReg = 0;
15761 switch (Res.first) {
15762 default: break;
15763 case X86::AX: DestReg = X86::RAX; break;
15764 case X86::DX: DestReg = X86::RDX; break;
15765 case X86::CX: DestReg = X86::RCX; break;
15766 case X86::BX: DestReg = X86::RBX; break;
15767 case X86::SI: DestReg = X86::RSI; break;
15768 case X86::DI: DestReg = X86::RDI; break;
15769 case X86::BP: DestReg = X86::RBP; break;
15770 case X86::SP: DestReg = X86::RSP; break;
15771 }
15772 if (DestReg) {
15773 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015774 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015775 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015776 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015777 } else if (Res.second == X86::FR32RegisterClass ||
15778 Res.second == X86::FR64RegisterClass ||
15779 Res.second == X86::VR128RegisterClass) {
15780 // Handle references to XMM physical registers that got mapped into the
15781 // wrong class. This can happen with constraints like {xmm0} where the
15782 // target independent register mapper will just pick the first match it can
15783 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015784 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015785 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015786 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015787 Res.second = X86::FR64RegisterClass;
15788 else if (X86::VR128RegisterClass->hasType(VT))
15789 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015790 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015791
Chris Lattnerf76d1802006-07-31 23:26:50 +000015792 return Res;
15793}