blob: 1b539057b2646bb99dce5791db575e5c1e020b73 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter214a2b72015-05-08 17:38:19 +020059#define DRIVER_DATE "20150508"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300241#define for_each_intel_plane(dev, intel_plane) \
242 list_for_each_entry(intel_plane, \
243 &dev->mode_config.plane_list, \
244 base.head)
245
Damien Lespiaud063ae42014-05-13 23:32:21 +0100246#define for_each_intel_crtc(dev, intel_crtc) \
247 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
248
Damien Lespiaub2784e12014-08-05 11:29:37 +0100249#define for_each_intel_encoder(dev, intel_encoder) \
250 list_for_each_entry(intel_encoder, \
251 &(dev)->mode_config.encoder_list, \
252 base.head)
253
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200254#define for_each_intel_connector(dev, intel_connector) \
255 list_for_each_entry(intel_connector, \
256 &dev->mode_config.connector_list, \
257 base.head)
258
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
Borun Fub04c5bd2014-07-12 10:02:27 +0530267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
Daniel Vettere7b903d2013-06-05 13:34:14 +0200271struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100272struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100273struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200274
Daniel Vettere2b78262013-06-07 23:10:03 +0200275enum intel_dpll_id {
276 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
277 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300278 DPLL_ID_PCH_PLL_A = 0,
279 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000280 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300281 DPLL_ID_WRPLL1 = 0,
282 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000283 /* skl */
284 DPLL_ID_SKL_DPLL1 = 0,
285 DPLL_ID_SKL_DPLL2 = 1,
286 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200287};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000288#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100289
Daniel Vetter53589012013-06-05 13:34:16 +0200290struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100291 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200292 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200293 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200294 uint32_t fp0;
295 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100296
297 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300298 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000299
300 /* skl */
301 /*
302 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100303 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000304 * the register. This allows us to easily compare the state to share
305 * the DPLL.
306 */
307 uint32_t ctrl1;
308 /* HDMI only, 0 when used for DP */
309 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530310
311 /* bxt */
312 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200313};
314
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200315struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200316 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200317 struct intel_dpll_hw_state hw_state;
318};
319
320struct intel_shared_dpll {
321 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200322 struct intel_shared_dpll_config *new_config;
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 int active; /* count of number of active CRTCs (i.e. DPMS on) */
325 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200326 const char *name;
327 /* should match the index in the dev_priv->shared_dplls array */
328 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300329 /* The mode_set hook is optional and should be used together with the
330 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200331 void (*mode_set)(struct drm_i915_private *dev_priv,
332 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200333 void (*enable)(struct drm_i915_private *dev_priv,
334 struct intel_shared_dpll *pll);
335 void (*disable)(struct drm_i915_private *dev_priv,
336 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200337 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
338 struct intel_shared_dpll *pll,
339 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000342#define SKL_DPLL0 0
343#define SKL_DPLL1 1
344#define SKL_DPLL2 2
345#define SKL_DPLL3 3
346
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100347/* Used by dp and fdi links */
348struct intel_link_m_n {
349 uint32_t tu;
350 uint32_t gmch_m;
351 uint32_t gmch_n;
352 uint32_t link_m;
353 uint32_t link_n;
354};
355
356void intel_link_compute_m_n(int bpp, int nlanes,
357 int pixel_clock, int link_clock,
358 struct intel_link_m_n *m_n);
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/* Interface history:
361 *
362 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100363 * 1.2: Add Power Management
364 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100365 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000366 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000367 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
368 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000371#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define DRIVER_PATCHLEVEL 0
373
Chris Wilson23bc5982010-09-29 16:10:57 +0100374#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700375
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700376struct opregion_header;
377struct opregion_acpi;
378struct opregion_swsci;
379struct opregion_asle;
380
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100381struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700382 struct opregion_header __iomem *header;
383 struct opregion_acpi __iomem *acpi;
384 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300385 u32 swsci_gbda_sub_functions;
386 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700387 struct opregion_asle __iomem *asle;
388 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000389 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200390 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100391};
Chris Wilson44834a62010-08-19 16:09:23 +0100392#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100393
Chris Wilson6ef3d422010-08-04 20:26:07 +0100394struct intel_overlay;
395struct intel_overlay_error_state;
396
Jesse Barnesde151cf2008-11-12 10:03:55 -0800397#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300398#define I915_MAX_NUM_FENCES 32
399/* 32 fences + sign bit for FENCE_REG_NONE */
400#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800401
402struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200403 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000404 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100405 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000407
yakui_zhao9b9d1722009-05-31 17:17:17 +0800408struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100409 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800410 u8 dvo_port;
411 u8 slave_addr;
412 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100413 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400414 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800415};
416
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000417struct intel_display_error_state;
418
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700419struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200420 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421 struct timeval time;
422
Mika Kuoppalacb383002014-02-25 17:11:25 +0200423 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200424 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200425 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200426
Ben Widawsky585b0282014-01-30 00:19:37 -0800427 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700428 u32 eir;
429 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700430 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700431 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700432 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000433 u32 derrmr;
434 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800435 u32 error; /* gen6+ */
436 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200437 u32 fault_data0; /* gen8, gen9 */
438 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800439 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800440 u32 gac_eco;
441 u32 gam_ecochk;
442 u32 gab_ctl;
443 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800444 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800445 u64 fence[I915_MAX_NUM_FENCES];
446 struct intel_overlay_error_state *overlay;
447 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700448 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800449
Chris Wilson52d39a22012-02-15 11:25:37 +0000450 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000451 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 /* Software tracked state */
453 bool waiting;
454 int hangcheck_score;
455 enum intel_ring_hangcheck_action hangcheck_action;
456 int num_requests;
457
458 /* our own tracking of ring head and tail */
459 u32 cpu_ring_head;
460 u32 cpu_ring_tail;
461
462 u32 semaphore_seqno[I915_NUM_RINGS - 1];
463
464 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100465 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800466 u32 tail;
467 u32 head;
468 u32 ctl;
469 u32 hws;
470 u32 ipeir;
471 u32 ipehr;
472 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800473 u32 bbstate;
474 u32 instpm;
475 u32 instps;
476 u32 seqno;
477 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800479 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700480 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800481 u32 rc_psmi; /* sleep state */
482 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
483
Chris Wilson52d39a22012-02-15 11:25:37 +0000484 struct drm_i915_error_object {
485 int page_count;
486 u32 gtt_offset;
487 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200488 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800489
Chris Wilson52d39a22012-02-15 11:25:37 +0000490 struct drm_i915_error_request {
491 long jiffies;
492 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000493 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000494 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800495
496 struct {
497 u32 gfx_mode;
498 union {
499 u64 pdp[4];
500 u32 pp_dir_base;
501 };
502 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200503
504 pid_t pid;
505 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000506 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100507
Chris Wilson9df30792010-02-18 10:24:56 +0000508 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000509 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000510 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100511 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000512 u32 gtt_offset;
513 u32 read_domains;
514 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200515 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000516 s32 pinned:2;
517 u32 tiling:2;
518 u32 dirty:1;
519 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100520 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100521 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100522 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700523 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800524
Ben Widawsky95f53012013-07-31 17:00:15 -0700525 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100526 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700527};
528
Jani Nikula7bd688c2013-11-08 16:48:56 +0200529struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200530struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200531struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000532struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100533struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200534struct intel_limit;
535struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100536
Jesse Barnese70236a2009-09-21 10:42:27 -0700537struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400538 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200539 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700540 void (*disable_fbc)(struct drm_device *dev);
541 int (*get_display_clock_speed)(struct drm_device *dev);
542 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200543 /**
544 * find_dpll() - Find the best values for the PLL
545 * @limit: limits for the PLL
546 * @crtc: current CRTC
547 * @target: target frequency in kHz
548 * @refclk: reference clock frequency in kHz
549 * @match_clock: if provided, @best_clock P divider must
550 * match the P divider from @match_clock
551 * used for LVDS downclocking
552 * @best_clock: best PLL values found
553 *
554 * Returns true on success, false on failure.
555 */
556 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200558 int target, int refclk,
559 struct dpll *match_clock,
560 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300561 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300562 void (*update_sprite_wm)(struct drm_plane *plane,
563 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200564 uint32_t sprite_width, uint32_t sprite_height,
565 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200566 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100567 /* Returns the active state of the crtc, and if the crtc is active,
568 * fills out the pipe-config with the hw state. */
569 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200570 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000571 void (*get_initial_plane_config)(struct intel_crtc *,
572 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200573 int (*crtc_compute_clock)(struct intel_crtc *crtc,
574 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200575 void (*crtc_enable)(struct drm_crtc *crtc);
576 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100577 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200578 void (*audio_codec_enable)(struct drm_connector *connector,
579 struct intel_encoder *encoder,
580 struct drm_display_mode *mode);
581 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700582 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700583 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700584 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700586 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100587 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700588 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200589 void (*update_primary_plane)(struct drm_crtc *crtc,
590 struct drm_framebuffer *fb,
591 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100592 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700593 /* clock updates for mode set */
594 /* cursor updates */
595 /* render clock increase/decrease */
596 /* display clock increase/decrease */
597 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200598
Ville Syrjälä6517d272014-11-07 11:16:02 +0200599 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200600 uint32_t (*get_backlight)(struct intel_connector *connector);
601 void (*set_backlight)(struct intel_connector *connector,
602 uint32_t level);
603 void (*disable_backlight)(struct intel_connector *connector);
604 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700605};
606
Mika Kuoppala48c10262015-01-16 11:34:41 +0200607enum forcewake_domain_id {
608 FW_DOMAIN_ID_RENDER = 0,
609 FW_DOMAIN_ID_BLITTER,
610 FW_DOMAIN_ID_MEDIA,
611
612 FW_DOMAIN_ID_COUNT
613};
614
615enum forcewake_domains {
616 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
617 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
618 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
619 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
620 FORCEWAKE_BLITTER |
621 FORCEWAKE_MEDIA)
622};
623
Chris Wilson907b28c2013-07-19 20:36:52 +0100624struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530625 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200626 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530627 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200628 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700629
630 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
631 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
632 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
633 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
634
635 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
636 uint8_t val, bool trace);
637 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
638 uint16_t val, bool trace);
639 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
640 uint32_t val, bool trace);
641 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
642 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300643};
644
Chris Wilson907b28c2013-07-19 20:36:52 +0100645struct intel_uncore {
646 spinlock_t lock; /** lock is also taken in irq contexts. */
647
648 struct intel_uncore_funcs funcs;
649
650 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200651 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100652
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200653 struct intel_uncore_forcewake_domain {
654 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200655 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200656 unsigned wake_count;
657 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200658 u32 reg_set;
659 u32 val_set;
660 u32 val_clear;
661 u32 reg_ack;
662 u32 reg_post;
663 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200664 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100665};
666
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200667/* Iterate over initialised fw domains */
668#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
669 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
670 (i__) < FW_DOMAIN_ID_COUNT; \
671 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
672 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
673
674#define for_each_fw_domain(domain__, dev_priv__, i__) \
675 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
676
Suketu Shahdc174302015-04-17 19:46:16 +0530677enum csr_state {
678 FW_UNINITIALIZED = 0,
679 FW_LOADED,
680 FW_FAILED
681};
682
Daniel Vettereb805622015-05-04 14:58:44 +0200683struct intel_csr {
684 const char *fw_path;
685 __be32 *dmc_payload;
686 uint32_t dmc_fw_size;
687 uint32_t mmio_count;
688 uint32_t mmioaddr[8];
689 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530690 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200691};
692
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100693#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
694 func(is_mobile) sep \
695 func(is_i85x) sep \
696 func(is_i915g) sep \
697 func(is_i945gm) sep \
698 func(is_g33) sep \
699 func(need_gfx_hws) sep \
700 func(is_g4x) sep \
701 func(is_pineview) sep \
702 func(is_broadwater) sep \
703 func(is_crestline) sep \
704 func(is_ivybridge) sep \
705 func(is_valleyview) sep \
706 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530707 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700708 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100709 func(has_fbc) sep \
710 func(has_pipe_cxsr) sep \
711 func(has_hotplug) sep \
712 func(cursor_needs_physical) sep \
713 func(has_overlay) sep \
714 func(overlay_needs_physical) sep \
715 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100716 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100717 func(has_ddi) sep \
718 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200719
Damien Lespiaua587f772013-04-22 18:40:38 +0100720#define DEFINE_FLAG(name) u8 name:1
721#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200722
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500723struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200724 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100725 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700726 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000727 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000728 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700729 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100730 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200731 /* Register offsets for the various display pipes and transcoders */
732 int pipe_offsets[I915_MAX_TRANSCODERS];
733 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200734 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300735 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600736
737 /* Slice/subslice/EU info */
738 u8 slice_total;
739 u8 subslice_total;
740 u8 subslice_per_slice;
741 u8 eu_total;
742 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000743 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
744 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600745 u8 has_slice_pg:1;
746 u8 has_subslice_pg:1;
747 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500748};
749
Damien Lespiaua587f772013-04-22 18:40:38 +0100750#undef DEFINE_FLAG
751#undef SEP_SEMICOLON
752
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800753enum i915_cache_level {
754 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100755 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
756 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
757 caches, eg sampler/render caches, and the
758 large Last-Level-Cache. LLC is coherent with
759 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100760 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800761};
762
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300763struct i915_ctx_hang_stats {
764 /* This context had batch pending when hang was declared */
765 unsigned batch_pending;
766
767 /* This context had batch active when hang was declared */
768 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300769
770 /* Time when this context was last blamed for a GPU reset */
771 unsigned long guilty_ts;
772
Chris Wilson676fa572014-12-24 08:13:39 -0800773 /* If the contexts causes a second GPU hang within this time,
774 * it is permanently banned from submitting any more work.
775 */
776 unsigned long ban_period_seconds;
777
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300778 /* This context is banned to submit more work */
779 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300780};
Ben Widawsky40521052012-06-04 14:42:43 -0700781
782/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100783#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100784/**
785 * struct intel_context - as the name implies, represents a context.
786 * @ref: reference count.
787 * @user_handle: userspace tracking identity for this context.
788 * @remap_slice: l3 row remapping information.
789 * @file_priv: filp associated with this context (NULL for global default
790 * context).
791 * @hang_stats: information about the role of this context in possible GPU
792 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100793 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100794 * @legacy_hw_ctx: render context backing object and whether it is correctly
795 * initialized (legacy ring submission mechanism only).
796 * @link: link in the global list of contexts.
797 *
798 * Contexts are memory images used by the hardware to store copies of their
799 * internal state.
800 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100801struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300802 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100803 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700804 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700805 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300806 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200807 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700808
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100809 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100810 struct {
811 struct drm_i915_gem_object *rcs_state;
812 bool initialized;
813 } legacy_hw_ctx;
814
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100815 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100816 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100817 struct {
818 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100819 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200820 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100821 } engine[I915_NUM_RINGS];
822
Ben Widawskya33afea2013-09-17 21:12:45 -0700823 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700824};
825
Paulo Zanonia4001f12015-02-13 17:23:44 -0200826enum fb_op_origin {
827 ORIGIN_GTT,
828 ORIGIN_CPU,
829 ORIGIN_CS,
830 ORIGIN_FLIP,
831};
832
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700833struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200834 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700835 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700836 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200837 unsigned int possible_framebuffer_bits;
838 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200839 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700840 int y;
841
Ben Widawskyc4213882014-06-19 12:06:10 -0700842 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700843 struct drm_mm_node *compressed_llb;
844
Rodrigo Vivida46f932014-08-01 02:04:45 -0700845 bool false_color;
846
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300847 /* Tracks whether the HW is actually enabled, not whether the feature is
848 * possible. */
849 bool enabled;
850
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700851 struct intel_fbc_work {
852 struct delayed_work work;
853 struct drm_crtc *crtc;
854 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700855 } *fbc_work;
856
Chris Wilson29ebf902013-07-27 17:23:55 +0100857 enum no_fbc_reason {
858 FBC_OK, /* FBC is enabled */
859 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700860 FBC_NO_OUTPUT, /* no outputs enabled to compress */
861 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
862 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
863 FBC_MODE_TOO_LARGE, /* mode too large for compression */
864 FBC_BAD_PLANE, /* fbc not supported on plane */
865 FBC_NOT_TILED, /* buffer not tiled */
866 FBC_MULTIPLE_PIPES, /* more than one pipe active */
867 FBC_MODULE_PARAM,
868 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
869 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800870};
871
Vandana Kannan96178ee2015-01-10 02:25:56 +0530872/**
873 * HIGH_RR is the highest eDP panel refresh rate read from EDID
874 * LOW_RR is the lowest eDP panel refresh rate found from EDID
875 * parsing for same resolution.
876 */
877enum drrs_refresh_rate_type {
878 DRRS_HIGH_RR,
879 DRRS_LOW_RR,
880 DRRS_MAX_RR, /* RR count */
881};
882
883enum drrs_support_type {
884 DRRS_NOT_SUPPORTED = 0,
885 STATIC_DRRS_SUPPORT = 1,
886 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530887};
888
Daniel Vetter2807cf62014-07-11 10:30:11 -0700889struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530890struct i915_drrs {
891 struct mutex mutex;
892 struct delayed_work work;
893 struct intel_dp *dp;
894 unsigned busy_frontbuffer_bits;
895 enum drrs_refresh_rate_type refresh_rate_type;
896 enum drrs_support_type type;
897};
898
Rodrigo Vivia031d702013-10-03 16:15:06 -0300899struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700900 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300901 bool sink_support;
902 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700903 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700904 bool active;
905 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700906 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530907 bool psr2_support;
908 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300909};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700910
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800911enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300912 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800913 PCH_IBX, /* Ibexpeak PCH */
914 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300915 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530916 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700917 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800918};
919
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200920enum intel_sbi_destination {
921 SBI_ICLK,
922 SBI_MPHY,
923};
924
Jesse Barnesb690e962010-07-19 13:53:12 -0700925#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700926#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100927#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000928#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300929#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100930#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700931
Dave Airlie8be48d92010-03-30 05:34:14 +0000932struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100933struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000934
Daniel Vetterc2b91522012-02-14 22:37:19 +0100935struct intel_gmbus {
936 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000937 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100938 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100939 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100940 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100941 struct drm_i915_private *dev_priv;
942};
943
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100944struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000945 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000946 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700947 u32 savePP_ON_DELAYS;
948 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000949 u32 savePP_ON;
950 u32 savePP_OFF;
951 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700952 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000953 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800954 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800955 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000956 u32 saveSWF0[16];
957 u32 saveSWF1[16];
958 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200959 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400960 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800961 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100962};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100963
Imre Deakddeea5b2014-05-05 15:19:56 +0300964struct vlv_s0ix_state {
965 /* GAM */
966 u32 wr_watermark;
967 u32 gfx_prio_ctrl;
968 u32 arb_mode;
969 u32 gfx_pend_tlb0;
970 u32 gfx_pend_tlb1;
971 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
972 u32 media_max_req_count;
973 u32 gfx_max_req_count;
974 u32 render_hwsp;
975 u32 ecochk;
976 u32 bsd_hwsp;
977 u32 blt_hwsp;
978 u32 tlb_rd_addr;
979
980 /* MBC */
981 u32 g3dctl;
982 u32 gsckgctl;
983 u32 mbctl;
984
985 /* GCP */
986 u32 ucgctl1;
987 u32 ucgctl3;
988 u32 rcgctl1;
989 u32 rcgctl2;
990 u32 rstctl;
991 u32 misccpctl;
992
993 /* GPM */
994 u32 gfxpause;
995 u32 rpdeuhwtc;
996 u32 rpdeuc;
997 u32 ecobus;
998 u32 pwrdwnupctl;
999 u32 rp_down_timeout;
1000 u32 rp_deucsw;
1001 u32 rcubmabdtmr;
1002 u32 rcedata;
1003 u32 spare2gh;
1004
1005 /* Display 1 CZ domain */
1006 u32 gt_imr;
1007 u32 gt_ier;
1008 u32 pm_imr;
1009 u32 pm_ier;
1010 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1011
1012 /* GT SA CZ domain */
1013 u32 tilectl;
1014 u32 gt_fifoctl;
1015 u32 gtlc_wake_ctrl;
1016 u32 gtlc_survive;
1017 u32 pmwgicz;
1018
1019 /* Display 2 CZ domain */
1020 u32 gu_ctl0;
1021 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001022 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001023 u32 clock_gate_dis2;
1024};
1025
Chris Wilsonbf225f22014-07-10 20:31:18 +01001026struct intel_rps_ei {
1027 u32 cz_clock;
1028 u32 render_c0;
1029 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001030};
1031
Daniel Vetterc85aa882012-11-02 19:55:03 +01001032struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001033 /*
1034 * work, interrupts_enabled and pm_iir are protected by
1035 * dev_priv->irq_lock
1036 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001037 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001038 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001039 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001040
Ben Widawskyb39fb292014-03-19 18:31:11 -07001041 /* Frequencies are stored in potentially platform dependent multiples.
1042 * In other words, *_freq needs to be multiplied by X to be interesting.
1043 * Soft limits are those which are used for the dynamic reclocking done
1044 * by the driver (raise frequencies under heavy loads, and lower for
1045 * lighter loads). Hard limits are those imposed by the hardware.
1046 *
1047 * A distinction is made for overclocking, which is never enabled by
1048 * default, and is considered to be above the hard limit if it's
1049 * possible at all.
1050 */
1051 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1052 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1053 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1054 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1055 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001056 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001057 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1058 u8 rp1_freq; /* "less than" RP0 power/freqency */
1059 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301060 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001061
Chris Wilson8fb55192015-04-07 16:20:28 +01001062 u8 up_threshold; /* Current %busy required to uplock */
1063 u8 down_threshold; /* Current %busy required to downclock */
1064
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001065 int last_adj;
1066 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1067
Chris Wilsonc0951f02013-10-10 21:58:50 +01001068 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001069 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001070 struct list_head clients;
1071 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001072
Chris Wilsonbf225f22014-07-10 20:31:18 +01001073 /* manual wa residency calculations */
1074 struct intel_rps_ei up_ei, down_ei;
1075
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001076 /*
1077 * Protects RPS/RC6 register access and PCU communication.
1078 * Must be taken after struct_mutex if nested.
1079 */
1080 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001081};
1082
Daniel Vetter1a240d42012-11-29 22:18:51 +01001083/* defined intel_pm.c */
1084extern spinlock_t mchdev_lock;
1085
Daniel Vetterc85aa882012-11-02 19:55:03 +01001086struct intel_ilk_power_mgmt {
1087 u8 cur_delay;
1088 u8 min_delay;
1089 u8 max_delay;
1090 u8 fmax;
1091 u8 fstart;
1092
1093 u64 last_count1;
1094 unsigned long last_time1;
1095 unsigned long chipset_power;
1096 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001097 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001098 unsigned long gfx_power;
1099 u8 corr;
1100
1101 int c_m;
1102 int r_t;
1103};
1104
Imre Deakc6cb5822014-03-04 19:22:55 +02001105struct drm_i915_private;
1106struct i915_power_well;
1107
1108struct i915_power_well_ops {
1109 /*
1110 * Synchronize the well's hw state to match the current sw state, for
1111 * example enable/disable it based on the current refcount. Called
1112 * during driver init and resume time, possibly after first calling
1113 * the enable/disable handlers.
1114 */
1115 void (*sync_hw)(struct drm_i915_private *dev_priv,
1116 struct i915_power_well *power_well);
1117 /*
1118 * Enable the well and resources that depend on it (for example
1119 * interrupts located on the well). Called after the 0->1 refcount
1120 * transition.
1121 */
1122 void (*enable)(struct drm_i915_private *dev_priv,
1123 struct i915_power_well *power_well);
1124 /*
1125 * Disable the well and resources that depend on it. Called after
1126 * the 1->0 refcount transition.
1127 */
1128 void (*disable)(struct drm_i915_private *dev_priv,
1129 struct i915_power_well *power_well);
1130 /* Returns the hw enabled state. */
1131 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1132 struct i915_power_well *power_well);
1133};
1134
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001135/* Power well structure for haswell */
1136struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001137 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001138 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001139 /* power well enable/disable usage count */
1140 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001141 /* cached hw enabled state */
1142 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001143 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001144 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001145 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001146};
1147
Imre Deak83c00f552013-10-25 17:36:47 +03001148struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001149 /*
1150 * Power wells needed for initialization at driver init and suspend
1151 * time are on. They are kept on until after the first modeset.
1152 */
1153 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001154 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001155 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001156
Imre Deak83c00f552013-10-25 17:36:47 +03001157 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001158 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001159 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001160};
1161
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001162#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001163struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001164 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001165 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001166 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001167};
1168
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001169struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001170 /** Memory allocator for GTT stolen memory */
1171 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001172 /** List of all objects in gtt_space. Used to restore gtt
1173 * mappings on resume */
1174 struct list_head bound_list;
1175 /**
1176 * List of objects which are not bound to the GTT (thus
1177 * are idle and not used by the GPU) but still have
1178 * (presumably uncached) pages still attached.
1179 */
1180 struct list_head unbound_list;
1181
1182 /** Usable portion of the GTT for GEM */
1183 unsigned long stolen_base; /* limited to low memory (32-bit) */
1184
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001185 /** PPGTT used for aliasing the PPGTT with the GTT */
1186 struct i915_hw_ppgtt *aliasing_ppgtt;
1187
Chris Wilson2cfcd322014-05-20 08:28:43 +01001188 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001189 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001190 bool shrinker_no_lock_stealing;
1191
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001192 /** LRU list of objects with fence regs on them. */
1193 struct list_head fence_list;
1194
1195 /**
1196 * We leave the user IRQ off as much as possible,
1197 * but this means that requests will finish and never
1198 * be retired once the system goes idle. Set a timer to
1199 * fire periodically while the ring is running. When it
1200 * fires, go retire requests.
1201 */
1202 struct delayed_work retire_work;
1203
1204 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001205 * When we detect an idle GPU, we want to turn on
1206 * powersaving features. So once we see that there
1207 * are no more requests outstanding and no more
1208 * arrive within a small period of time, we fire
1209 * off the idle_work.
1210 */
1211 struct delayed_work idle_work;
1212
1213 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001214 * Are we in a non-interruptible section of code like
1215 * modesetting?
1216 */
1217 bool interruptible;
1218
Chris Wilsonf62a0072014-02-21 17:55:39 +00001219 /**
1220 * Is the GPU currently considered idle, or busy executing userspace
1221 * requests? Whilst idle, we attempt to power down the hardware and
1222 * display clocks. In order to reduce the effect on performance, there
1223 * is a slight delay before we do so.
1224 */
1225 bool busy;
1226
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001227 /* the indicator for dispatch video commands on two BSD rings */
1228 int bsd_ring_dispatch_index;
1229
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001230 /** Bit 6 swizzling required for X tiling */
1231 uint32_t bit_6_swizzle_x;
1232 /** Bit 6 swizzling required for Y tiling */
1233 uint32_t bit_6_swizzle_y;
1234
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001235 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001236 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001237 size_t object_memory;
1238 u32 object_count;
1239};
1240
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001241struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001242 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001243 unsigned bytes;
1244 unsigned size;
1245 int err;
1246 u8 *buf;
1247 loff_t start;
1248 loff_t pos;
1249};
1250
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001251struct i915_error_state_file_priv {
1252 struct drm_device *dev;
1253 struct drm_i915_error_state *error;
1254};
1255
Daniel Vetter99584db2012-11-14 17:14:04 +01001256struct i915_gpu_error {
1257 /* For hangcheck timer */
1258#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1259#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001260 /* Hang gpu twice in this window and your context gets banned */
1261#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1262
Chris Wilson737b1502015-01-26 18:03:03 +02001263 struct workqueue_struct *hangcheck_wq;
1264 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001265
1266 /* For reset and error_state handling. */
1267 spinlock_t lock;
1268 /* Protected by the above dev->gpu_error.lock. */
1269 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001270
1271 unsigned long missed_irq_rings;
1272
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001273 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001274 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001275 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001276 * This is a counter which gets incremented when reset is triggered,
1277 * and again when reset has been handled. So odd values (lowest bit set)
1278 * means that reset is in progress and even values that
1279 * (reset_counter >> 1):th reset was successfully completed.
1280 *
1281 * If reset is not completed succesfully, the I915_WEDGE bit is
1282 * set meaning that hardware is terminally sour and there is no
1283 * recovery. All waiters on the reset_queue will be woken when
1284 * that happens.
1285 *
1286 * This counter is used by the wait_seqno code to notice that reset
1287 * event happened and it needs to restart the entire ioctl (since most
1288 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001289 *
1290 * This is important for lock-free wait paths, where no contended lock
1291 * naturally enforces the correct ordering between the bail-out of the
1292 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001293 */
1294 atomic_t reset_counter;
1295
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001296#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001297#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001298
1299 /**
1300 * Waitqueue to signal when the reset has completed. Used by clients
1301 * that wait for dev_priv->mm.wedged to settle.
1302 */
1303 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001304
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001305 /* Userspace knobs for gpu hang simulation;
1306 * combines both a ring mask, and extra flags
1307 */
1308 u32 stop_rings;
1309#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1310#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001311
1312 /* For missed irq/seqno simulation. */
1313 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001314
1315 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1316 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001317};
1318
Zhang Ruib8efb172013-02-05 15:41:53 +08001319enum modeset_restore {
1320 MODESET_ON_LID_OPEN,
1321 MODESET_DONE,
1322 MODESET_SUSPENDED,
1323};
1324
Paulo Zanoni6acab152013-09-12 17:06:24 -03001325struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001326 /*
1327 * This is an index in the HDMI/DVI DDI buffer translation table.
1328 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1329 * populate this field.
1330 */
1331#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001332 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001333
1334 uint8_t supports_dvi:1;
1335 uint8_t supports_hdmi:1;
1336 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001337};
1338
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001339enum psr_lines_to_wait {
1340 PSR_0_LINES_TO_WAIT = 0,
1341 PSR_1_LINE_TO_WAIT,
1342 PSR_4_LINES_TO_WAIT,
1343 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301344};
1345
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001346struct intel_vbt_data {
1347 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1348 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1349
1350 /* Feature bits */
1351 unsigned int int_tv_support:1;
1352 unsigned int lvds_dither:1;
1353 unsigned int lvds_vbt:1;
1354 unsigned int int_crt_support:1;
1355 unsigned int lvds_use_ssc:1;
1356 unsigned int display_clock_mode:1;
1357 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301358 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001359 int lvds_ssc_freq;
1360 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1361
Pradeep Bhat83a72802014-03-28 10:14:57 +05301362 enum drrs_support_type drrs_type;
1363
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001364 /* eDP */
1365 int edp_rate;
1366 int edp_lanes;
1367 int edp_preemphasis;
1368 int edp_vswing;
1369 bool edp_initialized;
1370 bool edp_support;
1371 int edp_bpp;
1372 struct edp_power_seq edp_pps;
1373
Jani Nikulaf00076d2013-12-14 20:38:29 -02001374 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001375 bool full_link;
1376 bool require_aux_wakeup;
1377 int idle_frames;
1378 enum psr_lines_to_wait lines_to_wait;
1379 int tp1_wakeup_time;
1380 int tp2_tp3_wakeup_time;
1381 } psr;
1382
1383 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001384 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001385 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001386 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001387 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001388 } backlight;
1389
Shobhit Kumard17c5442013-08-27 15:12:25 +03001390 /* MIPI DSI */
1391 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301392 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001393 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301394 struct mipi_config *config;
1395 struct mipi_pps_data *pps;
1396 u8 seq_version;
1397 u32 size;
1398 u8 *data;
1399 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001400 } dsi;
1401
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001402 int crt_ddc_pin;
1403
1404 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001405 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001406
1407 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001408};
1409
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001410enum intel_ddb_partitioning {
1411 INTEL_DDB_PART_1_2,
1412 INTEL_DDB_PART_5_6, /* IVB+ */
1413};
1414
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001415struct intel_wm_level {
1416 bool enable;
1417 uint32_t pri_val;
1418 uint32_t spr_val;
1419 uint32_t cur_val;
1420 uint32_t fbc_val;
1421};
1422
Imre Deak820c1982013-12-17 14:46:36 +02001423struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001424 uint32_t wm_pipe[3];
1425 uint32_t wm_lp[3];
1426 uint32_t wm_lp_spr[3];
1427 uint32_t wm_linetime[3];
1428 bool enable_fbc_wm;
1429 enum intel_ddb_partitioning partitioning;
1430};
1431
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001432struct vlv_wm_values {
1433 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001434 uint16_t primary;
1435 uint16_t sprite[2];
1436 uint8_t cursor;
1437 } pipe[3];
1438
1439 struct {
1440 uint16_t plane;
1441 uint8_t cursor;
1442 } sr;
1443
1444 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001445 uint8_t cursor;
1446 uint8_t sprite[2];
1447 uint8_t primary;
1448 } ddl[3];
1449};
1450
Damien Lespiauc1939242014-11-04 17:06:41 +00001451struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001452 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001453};
1454
1455static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1456{
Damien Lespiau16160e32014-11-04 17:06:53 +00001457 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001458}
1459
Damien Lespiau08db6652014-11-04 17:06:52 +00001460static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1461 const struct skl_ddb_entry *e2)
1462{
1463 if (e1->start == e2->start && e1->end == e2->end)
1464 return true;
1465
1466 return false;
1467}
1468
Damien Lespiauc1939242014-11-04 17:06:41 +00001469struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001470 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001471 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1472 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
Damien Lespiauc1939242014-11-04 17:06:41 +00001473 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1474};
1475
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001476struct skl_wm_values {
1477 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001478 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001479 uint32_t wm_linetime[I915_MAX_PIPES];
1480 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1481 uint32_t cursor[I915_MAX_PIPES][8];
1482 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1483 uint32_t cursor_trans[I915_MAX_PIPES];
1484};
1485
1486struct skl_wm_level {
1487 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001488 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001489 uint16_t plane_res_b[I915_MAX_PLANES];
1490 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001491 uint16_t cursor_res_b;
1492 uint8_t cursor_res_l;
1493};
1494
Paulo Zanonic67a4702013-08-19 13:18:09 -03001495/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001496 * This struct helps tracking the state needed for runtime PM, which puts the
1497 * device in PCI D3 state. Notice that when this happens, nothing on the
1498 * graphics device works, even register access, so we don't get interrupts nor
1499 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001500 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001501 * Every piece of our code that needs to actually touch the hardware needs to
1502 * either call intel_runtime_pm_get or call intel_display_power_get with the
1503 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001504 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001505 * Our driver uses the autosuspend delay feature, which means we'll only really
1506 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001507 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001508 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001509 *
1510 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1511 * goes back to false exactly before we reenable the IRQs. We use this variable
1512 * to check if someone is trying to enable/disable IRQs while they're supposed
1513 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001514 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001515 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001516 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001517 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001518struct i915_runtime_pm {
1519 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001520 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001521};
1522
Daniel Vetter926321d2013-10-16 13:30:34 +02001523enum intel_pipe_crc_source {
1524 INTEL_PIPE_CRC_SOURCE_NONE,
1525 INTEL_PIPE_CRC_SOURCE_PLANE1,
1526 INTEL_PIPE_CRC_SOURCE_PLANE2,
1527 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001528 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001529 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1530 INTEL_PIPE_CRC_SOURCE_TV,
1531 INTEL_PIPE_CRC_SOURCE_DP_B,
1532 INTEL_PIPE_CRC_SOURCE_DP_C,
1533 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001534 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001535 INTEL_PIPE_CRC_SOURCE_MAX,
1536};
1537
Shuang He8bf1e9f2013-10-15 18:55:27 +01001538struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001539 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001540 uint32_t crc[5];
1541};
1542
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001543#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001544struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001545 spinlock_t lock;
1546 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001547 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001548 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001550 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001551};
1552
Daniel Vetterf99d7062014-06-19 16:01:59 +02001553struct i915_frontbuffer_tracking {
1554 struct mutex lock;
1555
1556 /*
1557 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1558 * scheduled flips.
1559 */
1560 unsigned busy_bits;
1561 unsigned flip_bits;
1562};
1563
Mika Kuoppala72253422014-10-07 17:21:26 +03001564struct i915_wa_reg {
1565 u32 addr;
1566 u32 value;
1567 /* bitmask representing WA bits */
1568 u32 mask;
1569};
1570
1571#define I915_MAX_WA_REGS 16
1572
1573struct i915_workarounds {
1574 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1575 u32 count;
1576};
1577
Yu Zhangcf9d2892015-02-10 19:05:47 +08001578struct i915_virtual_gpu {
1579 bool active;
1580};
1581
Jani Nikula77fec552014-03-31 14:27:22 +03001582struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001583 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001584 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001585 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001586 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001588 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001589
1590 int relative_constants_mode;
1591
1592 void __iomem *regs;
1593
Chris Wilson907b28c2013-07-19 20:36:52 +01001594 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001595
Yu Zhangcf9d2892015-02-10 19:05:47 +08001596 struct i915_virtual_gpu vgpu;
1597
Daniel Vettereb805622015-05-04 14:58:44 +02001598 struct intel_csr csr;
1599
1600 /* Display CSR-related protection */
1601 struct mutex csr_lock;
1602
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001603 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001604
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001605 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1606 * controller on different i2c buses. */
1607 struct mutex gmbus_mutex;
1608
1609 /**
1610 * Base address of the gmbus and gpio block.
1611 */
1612 uint32_t gpio_mmio_base;
1613
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301614 /* MMIO base address for MIPI regs */
1615 uint32_t mipi_mmio_base;
1616
Daniel Vetter28c70f12012-12-01 13:53:45 +01001617 wait_queue_head_t gmbus_wait_queue;
1618
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001620 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001621 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001622 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001623
Daniel Vetterba8286f2014-09-11 07:43:25 +02001624 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001625 struct resource mch_res;
1626
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001627 /* protects the irq masks */
1628 spinlock_t irq_lock;
1629
Sourab Gupta84c33a62014-06-02 16:47:17 +05301630 /* protects the mmio flip data */
1631 spinlock_t mmio_flip_lock;
1632
Imre Deakf8b79e52014-03-04 19:23:07 +02001633 bool display_irqs_enabled;
1634
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001635 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1636 struct pm_qos_request pm_qos;
1637
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001638 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001639 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001640
1641 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001642 union {
1643 u32 irq_mask;
1644 u32 de_irq_mask[I915_MAX_PIPES];
1645 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001647 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301648 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001649 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001650
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001652 struct {
1653 unsigned long hpd_last_jiffies;
1654 int hpd_cnt;
1655 enum {
1656 HPD_ENABLED = 0,
1657 HPD_DISABLED = 1,
1658 HPD_MARK_DISABLED = 2
1659 } hpd_mark;
1660 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001661 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001662 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001664 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301665 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001667 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001668
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001669 bool preserve_bios_swizzle;
1670
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001671 /* overlay */
1672 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673
Jani Nikula58c68772013-11-08 16:48:54 +02001674 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001675 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001676
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001677 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 bool no_aux_handshake;
1679
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001680 /* protects panel power sequencer state */
1681 struct mutex pps_mutex;
1682
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001683 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1684 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1685 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1686
1687 unsigned int fsb_freq, mem_freq, is_ddr3;
Vandana Kannan164dfd22014-11-24 13:37:41 +05301688 unsigned int cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001689 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690
Daniel Vetter645416f2013-09-02 16:22:25 +02001691 /**
1692 * wq - Driver workqueue for GEM.
1693 *
1694 * NOTE: Work items scheduled here are not allowed to grab any modeset
1695 * locks, for otherwise the flushing done in the pageflip code will
1696 * result in deadlocks.
1697 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698 struct workqueue_struct *wq;
1699
1700 /* Display functions */
1701 struct drm_i915_display_funcs display;
1702
1703 /* PCH chipset type */
1704 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001705 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706
1707 unsigned long quirks;
1708
Zhang Ruib8efb172013-02-05 15:41:53 +08001709 enum modeset_restore modeset_restore;
1710 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001711
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001712 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001713 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001714
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001715 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001716 DECLARE_HASHTABLE(mm_structs, 7);
1717 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001718
Daniel Vetter87813422012-05-02 11:49:32 +02001719 /* Kernel Modesetting */
1720
yakui_zhao9b9d1722009-05-31 17:17:17 +08001721 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001722
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001723 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1724 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001725 wait_queue_head_t pending_flip_queue;
1726
Daniel Vetterc4597872013-10-21 21:04:07 +02001727#ifdef CONFIG_DEBUG_FS
1728 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1729#endif
1730
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001731 int num_shared_dpll;
1732 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001734
Mika Kuoppala72253422014-10-07 17:21:26 +03001735 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001736
Jesse Barnes652c3932009-08-17 13:31:43 -07001737 /* Reclocking support */
1738 bool render_reclock_avail;
1739 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001740 /* indicates the reduced downclock for LVDS*/
1741 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001742
1743 struct i915_frontbuffer_tracking fb_tracking;
1744
Jesse Barnes652c3932009-08-17 13:31:43 -07001745 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001746
Zhenyu Wangc48044112009-12-17 14:48:43 +08001747 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001748
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001749 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001750
Ben Widawsky59124502013-07-04 11:02:05 -07001751 /* Cannot be determined by PCIID. You must always read a register. */
1752 size_t ellc_size;
1753
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001754 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001755 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001756
Daniel Vetter20e4d402012-08-08 23:35:39 +02001757 /* ilk-only ips/rps state. Everything in here is protected by the global
1758 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001759 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001760
Imre Deak83c00f552013-10-25 17:36:47 +03001761 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001762
Rodrigo Vivia031d702013-10-03 16:15:06 -03001763 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001764
Daniel Vetter99584db2012-11-14 17:14:04 +01001765 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001766
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001767 struct drm_i915_gem_object *vlv_pctx;
1768
Daniel Vetter4520f532013-10-09 09:18:51 +02001769#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001770 /* list of fbdev register on this device */
1771 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001772 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001773#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001774
1775 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001776 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001777
Imre Deak58fddc22015-01-08 17:54:14 +02001778 /* hda/i915 audio component */
1779 bool audio_component_registered;
1780
Ben Widawsky254f9652012-06-04 14:42:42 -07001781 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001782 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001783
Damien Lespiau3e683202012-12-11 18:48:29 +00001784 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001785
Ville Syrjälä70722462015-04-10 18:21:28 +03001786 u32 chv_phy_control;
1787
Daniel Vetter842f1c82014-03-10 10:01:44 +01001788 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001789 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001790 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001791
Ville Syrjälä53615a52013-08-01 16:18:50 +03001792 struct {
1793 /*
1794 * Raw watermark latency values:
1795 * in 0.1us units for WM0,
1796 * in 0.5us units for WM1+.
1797 */
1798 /* primary */
1799 uint16_t pri_latency[5];
1800 /* sprite */
1801 uint16_t spr_latency[5];
1802 /* cursor */
1803 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001804 /*
1805 * Raw watermark memory latency values
1806 * for SKL for all 8 levels
1807 * in 1us units.
1808 */
1809 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001810
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001811 /*
1812 * The skl_wm_values structure is a bit too big for stack
1813 * allocation, so we keep the staging struct where we store
1814 * intermediate results here instead.
1815 */
1816 struct skl_wm_values skl_results;
1817
Ville Syrjälä609cede2013-10-09 19:18:03 +03001818 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001819 union {
1820 struct ilk_wm_values hw;
1821 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001822 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001823 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001824 } wm;
1825
Paulo Zanoni8a187452013-12-06 20:32:13 -02001826 struct i915_runtime_pm pm;
1827
Dave Airlie13cf5502014-06-18 11:29:35 +10001828 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1829 u32 long_hpd_port_mask;
1830 u32 short_hpd_port_mask;
1831 struct work_struct dig_port_work;
1832
Dave Airlie0e32b392014-05-02 14:02:48 +10001833 /*
1834 * if we get a HPD irq from DP and a HPD irq from non-DP
1835 * the non-DP HPD could block the workqueue on a mode config
1836 * mutex getting, that userspace may have taken. However
1837 * userspace is waiting on the DP workqueue to run which is
1838 * blocked behind the non-DP one.
1839 */
1840 struct workqueue_struct *dp_wq;
1841
Oscar Mateoa83014d2014-07-24 17:04:21 +01001842 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1843 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001844 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1845 struct intel_engine_cs *ring,
1846 struct intel_context *ctx,
1847 struct drm_i915_gem_execbuffer2 *args,
1848 struct list_head *vmas,
1849 struct drm_i915_gem_object *batch_obj,
1850 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001851 int (*init_rings)(struct drm_device *dev);
1852 void (*cleanup_ring)(struct intel_engine_cs *ring);
1853 void (*stop_ring)(struct intel_engine_cs *ring);
1854 } gt;
1855
Sonika Jindal9e458032015-05-06 17:35:48 +05301856 bool edp_low_vswing;
1857
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001858 /*
1859 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1860 * will be rejected. Instead look for a better place.
1861 */
Jani Nikula77fec552014-03-31 14:27:22 +03001862};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Chris Wilson2c1792a2013-08-01 18:39:55 +01001864static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1865{
1866 return dev->dev_private;
1867}
1868
Imre Deak888d0d42015-01-08 17:54:13 +02001869static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1870{
1871 return to_i915(dev_get_drvdata(dev));
1872}
1873
Chris Wilsonb4519512012-05-11 14:29:30 +01001874/* Iterate over initialised rings */
1875#define for_each_ring(ring__, dev_priv__, i__) \
1876 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1877 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1878
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001879enum hdmi_force_audio {
1880 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1881 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1882 HDMI_AUDIO_AUTO, /* trust EDID */
1883 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1884};
1885
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001886#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001887
Chris Wilson37e680a2012-06-07 15:38:42 +01001888struct drm_i915_gem_object_ops {
1889 /* Interface between the GEM object and its backing storage.
1890 * get_pages() is called once prior to the use of the associated set
1891 * of pages before to binding them into the GTT, and put_pages() is
1892 * called after we no longer need them. As we expect there to be
1893 * associated cost with migrating pages between the backing storage
1894 * and making them available for the GPU (e.g. clflush), we may hold
1895 * onto the pages after they are no longer referenced by the GPU
1896 * in case they may be used again shortly (for example migrating the
1897 * pages to a different memory domain within the GTT). put_pages()
1898 * will therefore most likely be called when the object itself is
1899 * being released or under memory pressure (where we attempt to
1900 * reap pages for the shrinker).
1901 */
1902 int (*get_pages)(struct drm_i915_gem_object *);
1903 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001904 int (*dmabuf_export)(struct drm_i915_gem_object *);
1905 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001906};
1907
Daniel Vettera071fa02014-06-18 23:28:09 +02001908/*
1909 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1910 * considered to be the frontbuffer for the given plane interface-vise. This
1911 * doesn't mean that the hw necessarily already scans it out, but that any
1912 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1913 *
1914 * We have one bit per pipe and per scanout plane type.
1915 */
1916#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1917#define INTEL_FRONTBUFFER_BITS \
1918 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1919#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1920 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1921#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1922 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1923#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1924 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1925#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1926 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001927#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1928 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001929
Eric Anholt673a3942008-07-30 12:06:12 -07001930struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001931 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001932
Chris Wilson37e680a2012-06-07 15:38:42 +01001933 const struct drm_i915_gem_object_ops *ops;
1934
Ben Widawsky2f633152013-07-17 12:19:03 -07001935 /** List of VMAs backed by this object */
1936 struct list_head vma_list;
1937
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001938 /** Stolen memory for this object, instead of being backed by shmem. */
1939 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001940 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001941
Chris Wilson69dc4982010-10-19 10:36:51 +01001942 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001943 /** Used in execbuf to temporarily hold a ref */
1944 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001945
Chris Wilson8d9d5742015-04-07 16:20:38 +01001946 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001947
Eric Anholt673a3942008-07-30 12:06:12 -07001948 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001949 * This is set if the object is on the active lists (has pending
1950 * rendering and so a non-zero seqno), and is not set if it i s on
1951 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001952 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001953 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001954
1955 /**
1956 * This is set if the object has been written to since last bound
1957 * to the GTT
1958 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001959 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001960
1961 /**
1962 * Fence register bits (if any) for this object. Will be set
1963 * as needed when mapped into the GTT.
1964 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001965 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001966 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001967
1968 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001969 * Advice: are the backing pages purgeable?
1970 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001971 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001972
1973 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001974 * Current tiling mode for the object.
1975 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001976 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001977 /**
1978 * Whether the tiling parameters for the currently associated fence
1979 * register have changed. Note that for the purposes of tracking
1980 * tiling changes we also treat the unfenced register, the register
1981 * slot that the object occupies whilst it executes a fenced
1982 * command (such as BLT on gen2/3), as a "fence".
1983 */
1984 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001985
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001986 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001987 * Is the object at the current location in the gtt mappable and
1988 * fenceable? Used to avoid costly recalculations.
1989 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001990 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001991
1992 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001993 * Whether the current gtt mapping needs to be mappable (and isn't just
1994 * mappable by accident). Track pin and fault separate for a more
1995 * accurate mappable working set.
1996 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001997 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001998
Chris Wilsoncaea7472010-11-12 13:53:37 +00001999 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302000 * Is the object to be mapped as read-only to the GPU
2001 * Only honoured if hardware has relevant pte bit
2002 */
2003 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002004 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002005 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002006
Chris Wilson9da3da62012-06-01 15:20:22 +01002007 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002008
Daniel Vettera071fa02014-06-18 23:28:09 +02002009 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2010
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002011 unsigned int pin_display;
2012
Chris Wilson9da3da62012-06-01 15:20:22 +01002013 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002014 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002015 struct get_page {
2016 struct scatterlist *sg;
2017 int last;
2018 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002019
Daniel Vetter1286ff72012-05-10 15:25:09 +02002020 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002021 void *dma_buf_vmapping;
2022 int vmapping_count;
2023
Chris Wilson1c293ea2012-04-17 15:31:27 +01002024 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002025 struct drm_i915_gem_request *last_read_req;
2026 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002027 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002028 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002029
Daniel Vetter778c3542010-05-13 11:49:44 +02002030 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002031 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Daniel Vetter80075d42013-10-09 21:23:52 +02002033 /** References from framebuffers, locks out tiling changes. */
2034 unsigned long framebuffer_references;
2035
Eric Anholt280b7132009-03-12 16:56:27 -07002036 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002037 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002038
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002039 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002040 /** for phy allocated objects */
2041 struct drm_dma_handle *phys_handle;
2042
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002043 struct i915_gem_userptr {
2044 uintptr_t ptr;
2045 unsigned read_only :1;
2046 unsigned workers :4;
2047#define I915_GEM_USERPTR_MAX_WORKERS 15
2048
Chris Wilsonad46cb52014-08-07 14:20:40 +01002049 struct i915_mm_struct *mm;
2050 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002051 struct work_struct *work;
2052 } userptr;
2053 };
2054};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002055#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002056
Daniel Vettera071fa02014-06-18 23:28:09 +02002057void i915_gem_track_fb(struct drm_i915_gem_object *old,
2058 struct drm_i915_gem_object *new,
2059 unsigned frontbuffer_bits);
2060
Eric Anholt673a3942008-07-30 12:06:12 -07002061/**
2062 * Request queue structure.
2063 *
2064 * The request queue allows us to note sequence numbers that have been emitted
2065 * and may be associated with active buffers to be retired.
2066 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002067 * By keeping this list, we can avoid having to do questionable sequence
2068 * number comparisons on buffer last_read|write_seqno. It also allows an
2069 * emission time to be associated with the request for tracking how far ahead
2070 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002071 *
2072 * The requests are reference counted, so upon creation they should have an
2073 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002074 */
2075struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002076 struct kref ref;
2077
Zou Nan hai852835f2010-05-21 09:08:56 +08002078 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002079 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002080 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002081
Eric Anholt673a3942008-07-30 12:06:12 -07002082 /** GEM sequence number associated with this request. */
2083 uint32_t seqno;
2084
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002085 /** Position in the ringbuffer of the start of the request */
2086 u32 head;
2087
Nick Hoath72f95af2015-01-15 13:10:37 +00002088 /**
2089 * Position in the ringbuffer of the start of the postfix.
2090 * This is required to calculate the maximum available ringbuffer
2091 * space without overwriting the postfix.
2092 */
2093 u32 postfix;
2094
2095 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002096 u32 tail;
2097
Nick Hoathb3a38992015-02-19 16:30:47 +00002098 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002099 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002100 * Contexts are refcounted, so when this request is associated with a
2101 * context, we must increment the context's refcount, to guarantee that
2102 * it persists while any request is linked to it. Requests themselves
2103 * are also refcounted, so the request will only be freed when the last
2104 * reference to it is dismissed, and the code in
2105 * i915_gem_request_free() will then decrement the refcount on the
2106 * context.
2107 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002108 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002109 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002110
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002111 /** Batch buffer related to this request if any */
2112 struct drm_i915_gem_object *batch_obj;
2113
Eric Anholt673a3942008-07-30 12:06:12 -07002114 /** Time at which this request was emitted, in jiffies. */
2115 unsigned long emitted_jiffies;
2116
Eric Anholtb9624422009-06-03 07:27:35 +00002117 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002118 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002119
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002120 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002121 /** file_priv list entry for this request */
2122 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002123
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002124 /** process identifier submitting this request */
2125 struct pid *pid;
2126
Nick Hoath6d3d8272015-01-15 13:10:39 +00002127 /**
2128 * The ELSP only accepts two elements at a time, so we queue
2129 * context/tail pairs on a given queue (ring->execlist_queue) until the
2130 * hardware is available. The queue serves a double purpose: we also use
2131 * it to keep track of the up to 2 contexts currently in the hardware
2132 * (usually one in execution and the other queued up by the GPU): We
2133 * only remove elements from the head of the queue when the hardware
2134 * informs us that an element has been completed.
2135 *
2136 * All accesses to the queue are mediated by a spinlock
2137 * (ring->execlist_lock).
2138 */
2139
2140 /** Execlist link in the submission queue.*/
2141 struct list_head execlist_link;
2142
2143 /** Execlists no. of times this request has been sent to the ELSP */
2144 int elsp_submitted;
2145
Eric Anholt673a3942008-07-30 12:06:12 -07002146};
2147
John Harrison6689cb22015-03-19 12:30:08 +00002148int i915_gem_request_alloc(struct intel_engine_cs *ring,
2149 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002150void i915_gem_request_free(struct kref *req_ref);
2151
John Harrisonb793a002014-11-24 18:49:25 +00002152static inline uint32_t
2153i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2154{
2155 return req ? req->seqno : 0;
2156}
2157
2158static inline struct intel_engine_cs *
2159i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2160{
2161 return req ? req->ring : NULL;
2162}
2163
John Harrisonabfe2622014-11-24 18:49:24 +00002164static inline void
2165i915_gem_request_reference(struct drm_i915_gem_request *req)
2166{
2167 kref_get(&req->ref);
2168}
2169
2170static inline void
2171i915_gem_request_unreference(struct drm_i915_gem_request *req)
2172{
Daniel Vetterf2458602014-11-26 10:26:05 +01002173 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002174 kref_put(&req->ref, i915_gem_request_free);
2175}
2176
Chris Wilson41037f92015-03-27 11:01:36 +00002177static inline void
2178i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2179{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002180 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002181
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002182 if (!req)
2183 return;
2184
2185 dev = req->ring->dev;
2186 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002187 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002188}
2189
John Harrisonabfe2622014-11-24 18:49:24 +00002190static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2191 struct drm_i915_gem_request *src)
2192{
2193 if (src)
2194 i915_gem_request_reference(src);
2195
2196 if (*pdst)
2197 i915_gem_request_unreference(*pdst);
2198
2199 *pdst = src;
2200}
2201
John Harrison1b5a4332014-11-24 18:49:42 +00002202/*
2203 * XXX: i915_gem_request_completed should be here but currently needs the
2204 * definition of i915_seqno_passed() which is below. It will be moved in
2205 * a later patch when the call to i915_seqno_passed() is obsoleted...
2206 */
2207
Eric Anholt673a3942008-07-30 12:06:12 -07002208struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002209 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002210 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002211
Eric Anholt673a3942008-07-30 12:06:12 -07002212 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002213 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002214 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002215 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002216 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002217
Chris Wilson1854d5c2015-04-07 16:20:32 +01002218 struct list_head rps_boost;
2219 struct intel_engine_cs *bsd_ring;
2220
2221 unsigned rps_boosts;
Eric Anholt673a3942008-07-30 12:06:12 -07002222};
2223
Brad Volkin351e3db2014-02-18 10:15:46 -08002224/*
2225 * A command that requires special handling by the command parser.
2226 */
2227struct drm_i915_cmd_descriptor {
2228 /*
2229 * Flags describing how the command parser processes the command.
2230 *
2231 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2232 * a length mask if not set
2233 * CMD_DESC_SKIP: The command is allowed but does not follow the
2234 * standard length encoding for the opcode range in
2235 * which it falls
2236 * CMD_DESC_REJECT: The command is never allowed
2237 * CMD_DESC_REGISTER: The command should be checked against the
2238 * register whitelist for the appropriate ring
2239 * CMD_DESC_MASTER: The command is allowed if the submitting process
2240 * is the DRM master
2241 */
2242 u32 flags;
2243#define CMD_DESC_FIXED (1<<0)
2244#define CMD_DESC_SKIP (1<<1)
2245#define CMD_DESC_REJECT (1<<2)
2246#define CMD_DESC_REGISTER (1<<3)
2247#define CMD_DESC_BITMASK (1<<4)
2248#define CMD_DESC_MASTER (1<<5)
2249
2250 /*
2251 * The command's unique identification bits and the bitmask to get them.
2252 * This isn't strictly the opcode field as defined in the spec and may
2253 * also include type, subtype, and/or subop fields.
2254 */
2255 struct {
2256 u32 value;
2257 u32 mask;
2258 } cmd;
2259
2260 /*
2261 * The command's length. The command is either fixed length (i.e. does
2262 * not include a length field) or has a length field mask. The flag
2263 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2264 * a length mask. All command entries in a command table must include
2265 * length information.
2266 */
2267 union {
2268 u32 fixed;
2269 u32 mask;
2270 } length;
2271
2272 /*
2273 * Describes where to find a register address in the command to check
2274 * against the ring's register whitelist. Only valid if flags has the
2275 * CMD_DESC_REGISTER bit set.
2276 */
2277 struct {
2278 u32 offset;
2279 u32 mask;
2280 } reg;
2281
2282#define MAX_CMD_DESC_BITMASKS 3
2283 /*
2284 * Describes command checks where a particular dword is masked and
2285 * compared against an expected value. If the command does not match
2286 * the expected value, the parser rejects it. Only valid if flags has
2287 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2288 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002289 *
2290 * If the check specifies a non-zero condition_mask then the parser
2291 * only performs the check when the bits specified by condition_mask
2292 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002293 */
2294 struct {
2295 u32 offset;
2296 u32 mask;
2297 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002298 u32 condition_offset;
2299 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002300 } bits[MAX_CMD_DESC_BITMASKS];
2301};
2302
2303/*
2304 * A table of commands requiring special handling by the command parser.
2305 *
2306 * Each ring has an array of tables. Each table consists of an array of command
2307 * descriptors, which must be sorted with command opcodes in ascending order.
2308 */
2309struct drm_i915_cmd_table {
2310 const struct drm_i915_cmd_descriptor *table;
2311 int count;
2312};
2313
Chris Wilsondbbe9122014-08-09 19:18:43 +01002314/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002315#define __I915__(p) ({ \
2316 struct drm_i915_private *__p; \
2317 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2318 __p = (struct drm_i915_private *)p; \
2319 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2320 __p = to_i915((struct drm_device *)p); \
2321 else \
2322 BUILD_BUG(); \
2323 __p; \
2324})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002325#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002326#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002327#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002328
Chris Wilson87f1f462014-08-09 19:18:42 +01002329#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2330#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002331#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002332#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002333#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002334#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2335#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002336#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2337#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2338#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002339#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002340#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002341#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2342#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002343#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2344#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002345#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002346#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002347#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2348 INTEL_DEVID(dev) == 0x0152 || \
2349 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002350#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002351#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002352#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002353#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302354#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002355#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002356#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002357#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002358 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002359#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002360 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002361 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002362 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002363#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2364 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002365#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002366 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002367#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002368 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002369/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002370#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2371 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002372#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002373
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002374#define SKL_REVID_A0 (0x0)
2375#define SKL_REVID_B0 (0x1)
2376#define SKL_REVID_C0 (0x2)
2377#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002378#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002379
Nick Hoath6c74c872015-03-20 09:03:52 +00002380#define BXT_REVID_A0 (0x0)
2381#define BXT_REVID_B0 (0x3)
2382#define BXT_REVID_C0 (0x6)
2383
Jesse Barnes85436692011-04-06 12:11:14 -07002384/*
2385 * The genX designation typically refers to the render engine, so render
2386 * capability related checks should use IS_GEN, while display and other checks
2387 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2388 * chips, etc.).
2389 */
Zou Nan haicae58522010-11-09 17:17:32 +08002390#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2391#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2392#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2393#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2394#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002395#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002396#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002397#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002398
Ben Widawsky73ae4782013-10-15 10:02:57 -07002399#define RENDER_RING (1<<RCS)
2400#define BSD_RING (1<<VCS)
2401#define BLT_RING (1<<BCS)
2402#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002403#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002404#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002405#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002406#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2407#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2408#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2409#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002410 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002411#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2412
Ben Widawsky254f9652012-06-04 14:42:42 -07002413#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002414#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002415#define USES_PPGTT(dev) (i915.enable_ppgtt)
2416#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002417
Chris Wilson05394f32010-11-08 19:18:58 +00002418#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002419#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2420
Daniel Vetterb45305f2012-12-17 16:21:27 +01002421/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2422#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002423/*
2424 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2425 * even when in MSI mode. This results in spurious interrupt warnings if the
2426 * legacy irq no. is shared with another device. The kernel then disables that
2427 * interrupt source and so prevents the other device from working properly.
2428 */
2429#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2430#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002431
Zou Nan haicae58522010-11-09 17:17:32 +08002432/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2433 * rows, which changed the alignment requirements and fence programming.
2434 */
2435#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2436 IS_I915GM(dev)))
2437#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2438#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2439#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002440#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2441#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002442
2443#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2444#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002445#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002446
Damien Lespiaudbf77862014-10-01 20:04:14 +01002447#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002448
Damien Lespiaudd93be52013-04-22 18:40:39 +01002449#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002450#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002451#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302452 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2453 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002454#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302455 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2456 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002457#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2458#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002459
Daniel Vettereb805622015-05-04 14:58:44 +02002460#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2461
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002462#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2463#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2464#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2465#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2466#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2467#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302468#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2469#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002470
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002471#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302472#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002473#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002474#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2475#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002476#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002477#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002478
Sonika Jindal5fafe292014-07-21 15:23:38 +05302479#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2480
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002481/* DPF == dynamic parity feature */
2482#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2483#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002484
Ben Widawskyc8735b02012-09-07 19:43:39 -07002485#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302486#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002487
Chris Wilson05394f32010-11-08 19:18:58 +00002488#include "i915_trace.h"
2489
Rob Clarkbaa70942013-08-02 13:27:49 -04002490extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002491extern int i915_max_ioctl;
2492
Imre Deakfc49b3d2014-10-23 19:23:27 +03002493extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2494extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002495
Jani Nikulad330a952014-01-21 11:24:25 +02002496/* i915_params.c */
2497struct i915_params {
2498 int modeset;
2499 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002500 int semaphores;
2501 unsigned int lvds_downclock;
2502 int lvds_channel_mode;
2503 int panel_use_ssc;
2504 int vbt_sdvo_panel_type;
2505 int enable_rc6;
2506 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002507 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002508 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002509 int enable_psr;
2510 unsigned int preliminary_hw_support;
2511 int disable_power_well;
2512 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002513 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002514 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002515 /* leave bools at the end to not create holes */
2516 bool enable_hangcheck;
2517 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002518 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002519 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002520 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002521 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002522 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302523 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002524 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002525 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002526 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302527 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002528};
2529extern struct i915_params i915 __read_mostly;
2530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002532extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002533extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002534extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002535extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002536extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002537 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002538extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002539 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002540extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002541#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002542extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2543 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002544#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002545extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002546extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002547extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2548extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2549extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2550extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002551int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002552void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02002553void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002554
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002556void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002557__printf(3, 4)
2558void i915_handle_error(struct drm_device *dev, bool wedged,
2559 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560
Daniel Vetterb9632912014-09-30 10:56:44 +02002561extern void intel_irq_init(struct drm_i915_private *dev_priv);
2562extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002563int intel_irq_install(struct drm_i915_private *dev_priv);
2564void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002565
2566extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002567extern void intel_uncore_early_sanitize(struct drm_device *dev,
2568 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002569extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002570extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002571extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002572extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002573const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002574void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002575 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002576void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002577 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002578/* Like above but the caller must manage the uncore.lock itself.
2579 * Must be used with I915_READ_FW and friends.
2580 */
2581void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2582 enum forcewake_domains domains);
2583void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2584 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002585void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002586static inline bool intel_vgpu_active(struct drm_device *dev)
2587{
2588 return to_i915(dev)->vgpu.active;
2589}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002590
Keith Packard7c463582008-11-04 02:03:27 -08002591void
Jani Nikula50227e12014-03-31 14:27:21 +03002592i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002593 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002594
2595void
Jani Nikula50227e12014-03-31 14:27:21 +03002596i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002597 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002598
Imre Deakf8b79e52014-03-04 19:23:07 +02002599void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2600void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002601void
2602ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2603void
2604ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2605void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2606 uint32_t interrupt_mask,
2607 uint32_t enabled_irq_mask);
2608#define ibx_enable_display_interrupt(dev_priv, bits) \
2609 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2610#define ibx_disable_display_interrupt(dev_priv, bits) \
2611 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002612
Eric Anholt673a3942008-07-30 12:06:12 -07002613/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002614int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
2616int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
2618int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2619 struct drm_file *file_priv);
2620int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2621 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002622int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2623 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002624int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2625 struct drm_file *file_priv);
2626int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2627 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002628void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2629 struct intel_engine_cs *ring);
2630void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2631 struct drm_file *file,
2632 struct intel_engine_cs *ring,
2633 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002634int i915_gem_ringbuffer_submission(struct drm_device *dev,
2635 struct drm_file *file,
2636 struct intel_engine_cs *ring,
2637 struct intel_context *ctx,
2638 struct drm_i915_gem_execbuffer2 *args,
2639 struct list_head *vmas,
2640 struct drm_i915_gem_object *batch_obj,
2641 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002642int i915_gem_execbuffer(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002644int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2645 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002646int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2647 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002648int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2649 struct drm_file *file);
2650int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2651 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002652int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2653 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002654int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2655 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002656int i915_gem_set_tiling(struct drm_device *dev, void *data,
2657 struct drm_file *file_priv);
2658int i915_gem_get_tiling(struct drm_device *dev, void *data,
2659 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002660int i915_gem_init_userptr(struct drm_device *dev);
2661int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2662 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002663int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2664 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002665int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2666 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002667void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002668void *i915_gem_object_alloc(struct drm_device *dev);
2669void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002670void i915_gem_object_init(struct drm_i915_gem_object *obj,
2671 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002672struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2673 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002674void i915_init_vm(struct drm_i915_private *dev_priv,
2675 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002676void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002677void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002678
Daniel Vetter08755462015-04-20 09:04:05 -07002679/* Flags used by pin/bind&friends. */
2680#define PIN_MAPPABLE (1<<0)
2681#define PIN_NONBLOCK (1<<1)
2682#define PIN_GLOBAL (1<<2)
2683#define PIN_OFFSET_BIAS (1<<3)
2684#define PIN_USER (1<<4)
2685#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002686#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002687int __must_check
2688i915_gem_object_pin(struct drm_i915_gem_object *obj,
2689 struct i915_address_space *vm,
2690 uint32_t alignment,
2691 uint64_t flags);
2692int __must_check
2693i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2694 const struct i915_ggtt_view *view,
2695 uint32_t alignment,
2696 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002697
2698int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2699 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002700int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002701int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002702void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002703void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002704
Brad Volkin4c914c02014-02-18 10:15:45 -08002705int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2706 int *needs_clflush);
2707
Chris Wilson37e680a2012-06-07 15:38:42 +01002708int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002709
2710static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002711{
Chris Wilsonee286372015-04-07 16:20:25 +01002712 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002713}
Chris Wilsonee286372015-04-07 16:20:25 +01002714
2715static inline struct page *
2716i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2717{
2718 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2719 return NULL;
2720
2721 if (n < obj->get_page.last) {
2722 obj->get_page.sg = obj->pages->sgl;
2723 obj->get_page.last = 0;
2724 }
2725
2726 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2727 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2728 if (unlikely(sg_is_chain(obj->get_page.sg)))
2729 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2730 }
2731
2732 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2733}
2734
Chris Wilsona5570172012-09-04 21:02:54 +01002735static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2736{
2737 BUG_ON(obj->pages == NULL);
2738 obj->pages_pin_count++;
2739}
2740static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2741{
2742 BUG_ON(obj->pages_pin_count == 0);
2743 obj->pages_pin_count--;
2744}
2745
Chris Wilson54cf91d2010-11-25 18:00:26 +00002746int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002747int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002748 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002749void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002750 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002751int i915_gem_dumb_create(struct drm_file *file_priv,
2752 struct drm_device *dev,
2753 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002754int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2755 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002756/**
2757 * Returns true if seq1 is later than seq2.
2758 */
2759static inline bool
2760i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2761{
2762 return (int32_t)(seq1 - seq2) >= 0;
2763}
2764
John Harrison1b5a4332014-11-24 18:49:42 +00002765static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2766 bool lazy_coherency)
2767{
2768 u32 seqno;
2769
2770 BUG_ON(req == NULL);
2771
2772 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2773
2774 return i915_seqno_passed(seqno, req->seqno);
2775}
2776
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002777int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2778int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002779int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002780int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002781
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002782bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2783void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002784
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002785struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002786i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002787
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002788bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002789void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002790int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002791 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002792int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302793
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002794static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2795{
2796 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002797 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002798}
2799
2800static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2801{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002802 return atomic_read(&error->reset_counter) & I915_WEDGED;
2803}
2804
2805static inline u32 i915_reset_count(struct i915_gpu_error *error)
2806{
2807 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002808}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002809
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002810static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2811{
2812 return dev_priv->gpu_error.stop_rings == 0 ||
2813 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2814}
2815
2816static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2817{
2818 return dev_priv->gpu_error.stop_rings == 0 ||
2819 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2820}
2821
Chris Wilson069efc12010-09-30 16:53:18 +01002822void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002823bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002824int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002825int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002826int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002827int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002828void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002829void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002830int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002831int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002832int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002833 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002834 struct drm_i915_gem_object *batch_obj);
2835#define i915_add_request(ring) \
2836 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002837int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002838 unsigned reset_counter,
2839 bool interruptible,
2840 s64 *timeout,
2841 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002842int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002843int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002844int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01002845i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2846 bool readonly);
2847int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00002848i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2849 bool write);
2850int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002851i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2852int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002853i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2854 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002855 struct intel_engine_cs *pipelined,
2856 const struct i915_ggtt_view *view);
2857void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2858 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002859int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002860 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002862void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002863
Chris Wilson467cffb2011-03-07 10:42:03 +00002864uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002865i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2866uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002867i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2868 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002869
Chris Wilsone4ffd172011-04-04 09:44:39 +01002870int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2871 enum i915_cache_level cache_level);
2872
Daniel Vetter1286ff72012-05-10 15:25:09 +02002873struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2874 struct dma_buf *dma_buf);
2875
2876struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2877 struct drm_gem_object *gem_obj, int flags);
2878
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002879void i915_gem_restore_fences(struct drm_device *dev);
2880
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002881unsigned long
2882i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002883 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002884unsigned long
2885i915_gem_obj_offset(struct drm_i915_gem_object *o,
2886 struct i915_address_space *vm);
2887static inline unsigned long
2888i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002889{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002890 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002891}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002892
Ben Widawskya70a3142013-07-31 16:59:56 -07002893bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002894bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002895 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002896bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002897 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002898
Ben Widawskya70a3142013-07-31 16:59:56 -07002899unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2900 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002901struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002902i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2903 struct i915_address_space *vm);
2904struct i915_vma *
2905i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2906 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002907
Ben Widawskyaccfef22013-08-14 11:38:35 +02002908struct i915_vma *
2909i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002910 struct i915_address_space *vm);
2911struct i915_vma *
2912i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2913 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002914
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002915static inline struct i915_vma *
2916i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2917{
2918 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002919}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002920bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002921
Ben Widawskya70a3142013-07-31 16:59:56 -07002922/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002923#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002924 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2925static inline bool i915_is_ggtt(struct i915_address_space *vm)
2926{
2927 struct i915_address_space *ggtt =
2928 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2929 return vm == ggtt;
2930}
2931
Daniel Vetter841cd772014-08-06 15:04:48 +02002932static inline struct i915_hw_ppgtt *
2933i915_vm_to_ppgtt(struct i915_address_space *vm)
2934{
2935 WARN_ON(i915_is_ggtt(vm));
2936
2937 return container_of(vm, struct i915_hw_ppgtt, base);
2938}
2939
2940
Ben Widawskya70a3142013-07-31 16:59:56 -07002941static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2942{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002943 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002944}
2945
2946static inline unsigned long
2947i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2948{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002949 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002950}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002951
2952static inline int __must_check
2953i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2954 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002955 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002956{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002957 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2958 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002959}
Ben Widawskya70a3142013-07-31 16:59:56 -07002960
Daniel Vetterb2871102014-02-14 14:01:19 +01002961static inline int
2962i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2963{
2964 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2965}
2966
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002967void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2968 const struct i915_ggtt_view *view);
2969static inline void
2970i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2971{
2972 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2973}
Daniel Vetterb2871102014-02-14 14:01:19 +01002974
Ben Widawsky254f9652012-06-04 14:42:42 -07002975/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002976int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002977void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002978void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002979int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002980int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002981void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002982int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002983 struct intel_context *to);
2984struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002985i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002986void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002987struct drm_i915_gem_object *
2988i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002989static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002990{
Chris Wilson691e6412014-04-09 09:07:36 +01002991 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002992}
2993
Oscar Mateo273497e2014-05-22 14:13:37 +01002994static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002995{
Chris Wilson691e6412014-04-09 09:07:36 +01002996 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002997}
2998
Oscar Mateo273497e2014-05-22 14:13:37 +01002999static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003000{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003001 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003002}
3003
Ben Widawsky84624812012-06-04 14:42:54 -07003004int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3005 struct drm_file *file);
3006int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3007 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003008int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3009 struct drm_file *file_priv);
3010int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3011 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003012
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003013/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003014int __must_check i915_gem_evict_something(struct drm_device *dev,
3015 struct i915_address_space *vm,
3016 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003017 unsigned alignment,
3018 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003019 unsigned long start,
3020 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003021 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003022int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003023int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003024
Ben Widawsky0260c422014-03-22 22:47:21 -07003025/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003026static inline void i915_gem_chipset_flush(struct drm_device *dev)
3027{
Chris Wilson05394f32010-11-08 19:18:58 +00003028 if (INTEL_INFO(dev)->gen < 6)
3029 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003030}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003031
Chris Wilson9797fbf2012-04-24 15:47:39 +01003032/* i915_gem_stolen.c */
3033int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003034int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003035void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003036void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003037struct drm_i915_gem_object *
3038i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003039struct drm_i915_gem_object *
3040i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3041 u32 stolen_offset,
3042 u32 gtt_offset,
3043 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003044
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003045/* i915_gem_shrinker.c */
3046unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3047 long target,
3048 unsigned flags);
3049#define I915_SHRINK_PURGEABLE 0x1
3050#define I915_SHRINK_UNBOUND 0x2
3051#define I915_SHRINK_BOUND 0x4
3052unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3053void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3054
3055
Eric Anholt673a3942008-07-30 12:06:12 -07003056/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003057static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003058{
Jani Nikula50227e12014-03-31 14:27:21 +03003059 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003060
3061 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3062 obj->tiling_mode != I915_TILING_NONE;
3063}
3064
Eric Anholt673a3942008-07-30 12:06:12 -07003065void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003066void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3067void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003068
3069/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003070#if WATCH_LISTS
3071int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003072#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003073#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003074#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075
Ben Gamari20172632009-02-17 20:08:50 -05003076/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003077int i915_debugfs_init(struct drm_minor *minor);
3078void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003079#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003080int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003081void intel_display_crc_init(struct drm_device *dev);
3082#else
Jani Nikula249e87d2015-04-10 16:59:32 +03003083static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003084static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003085#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003086
3087/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003088__printf(2, 3)
3089void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003090int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3091 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003092int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003093 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003094 size_t count, loff_t pos);
3095static inline void i915_error_state_buf_release(
3096 struct drm_i915_error_state_buf *eb)
3097{
3098 kfree(eb->buf);
3099}
Mika Kuoppala58174462014-02-25 17:11:26 +02003100void i915_capture_error_state(struct drm_device *dev, bool wedge,
3101 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003102void i915_error_state_get(struct drm_device *dev,
3103 struct i915_error_state_file_priv *error_priv);
3104void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3105void i915_destroy_error_state(struct drm_device *dev);
3106
3107void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003108const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003109
Brad Volkin351e3db2014-02-18 10:15:46 -08003110/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003111int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003112int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3113void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3114bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3115int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003116 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003117 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003118 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003119 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003120 bool is_master);
3121
Jesse Barnes317c35d2008-08-25 15:11:06 -07003122/* i915_suspend.c */
3123extern int i915_save_state(struct drm_device *dev);
3124extern int i915_restore_state(struct drm_device *dev);
3125
Ben Widawsky0136db582012-04-10 21:17:01 -07003126/* i915_sysfs.c */
3127void i915_setup_sysfs(struct drm_device *dev_priv);
3128void i915_teardown_sysfs(struct drm_device *dev_priv);
3129
Chris Wilsonf899fc62010-07-20 15:44:45 -07003130/* intel_i2c.c */
3131extern int intel_setup_gmbus(struct drm_device *dev);
3132extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003133extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3134 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003135
Jani Nikula0184df42015-03-27 00:20:20 +02003136extern struct i2c_adapter *
3137intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003138extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3139extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003140static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003141{
3142 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3143}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003144extern void intel_i2c_reset(struct drm_device *dev);
3145
Chris Wilson3b617962010-08-24 09:02:58 +01003146/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003147#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003148extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003149extern void intel_opregion_init(struct drm_device *dev);
3150extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003151extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003152extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3153 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003154extern int intel_opregion_notify_adapter(struct drm_device *dev,
3155 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003156#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003157static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003158static inline void intel_opregion_init(struct drm_device *dev) { return; }
3159static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003160static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003161static inline int
3162intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3163{
3164 return 0;
3165}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003166static inline int
3167intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3168{
3169 return 0;
3170}
Len Brown65e082c2008-10-24 17:18:10 -04003171#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003172
Jesse Barnes723bfd72010-10-07 16:01:13 -07003173/* intel_acpi.c */
3174#ifdef CONFIG_ACPI
3175extern void intel_register_dsm_handler(void);
3176extern void intel_unregister_dsm_handler(void);
3177#else
3178static inline void intel_register_dsm_handler(void) { return; }
3179static inline void intel_unregister_dsm_handler(void) { return; }
3180#endif /* CONFIG_ACPI */
3181
Jesse Barnes79e53942008-11-07 14:24:08 -08003182/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003183extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003184extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003185extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003186extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003187extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003188extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003189extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3190 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003191extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003192extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003193extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003194extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003195extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003196extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3197 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003198extern void intel_detect_pch(struct drm_device *dev);
3199extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003200extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003201
Ben Widawsky2911a352012-04-05 14:47:36 -07003202extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003203int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3204 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003205int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003207
Chris Wilson6ef3d422010-08-04 20:26:07 +01003208/* overlay */
3209extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003210extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3211 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003212
3213extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003214extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003215 struct drm_device *dev,
3216 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003217
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003218int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3219int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003220
3221/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303222u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3223void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003224u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003225u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3226void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3227u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3228void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3229u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3230void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003231u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3232void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003233u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3234void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003235u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3236void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003237u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3238 enum intel_sbi_destination destination);
3239void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3240 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303241u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3242void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003243
Ville Syrjälä616bc822015-01-23 21:04:25 +02003244int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3245int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303246
Ben Widawsky0b274482013-10-04 21:22:51 -07003247#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3248#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003249
Ben Widawsky0b274482013-10-04 21:22:51 -07003250#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3251#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3252#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3253#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003254
Ben Widawsky0b274482013-10-04 21:22:51 -07003255#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3256#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3257#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3258#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003259
Chris Wilson698b3132014-03-21 13:16:43 +00003260/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3261 * will be implemented using 2 32-bit writes in an arbitrary order with
3262 * an arbitrary delay between them. This can cause the hardware to
3263 * act upon the intermediate value, possibly leading to corruption and
3264 * machine death. You have been warned.
3265 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003266#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3267#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003268
Chris Wilson50877442014-03-21 12:41:53 +00003269#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3270 u32 upper = I915_READ(upper_reg); \
3271 u32 lower = I915_READ(lower_reg); \
3272 u32 tmp = I915_READ(upper_reg); \
3273 if (upper != tmp) { \
3274 upper = tmp; \
3275 lower = I915_READ(lower_reg); \
3276 WARN_ON(I915_READ(upper_reg) != upper); \
3277 } \
3278 (u64)upper << 32 | lower; })
3279
Zou Nan haicae58522010-11-09 17:17:32 +08003280#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3281#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3282
Chris Wilsona6111f72015-04-07 16:21:02 +01003283/* These are untraced mmio-accessors that are only valid to be used inside
3284 * criticial sections inside IRQ handlers where forcewake is explicitly
3285 * controlled.
3286 * Think twice, and think again, before using these.
3287 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3288 * intel_uncore_forcewake_irqunlock().
3289 */
3290#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3291#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3292#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3293
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003294/* "Broadcast RGB" property */
3295#define INTEL_BROADCAST_RGB_AUTO 0
3296#define INTEL_BROADCAST_RGB_FULL 1
3297#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003298
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003299static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3300{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303301 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003302 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303303 else if (INTEL_INFO(dev)->gen >= 5)
3304 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003305 else
3306 return VGACNTRL;
3307}
3308
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003309static inline void __user *to_user_ptr(u64 address)
3310{
3311 return (void __user *)(uintptr_t)address;
3312}
3313
Imre Deakdf977292013-05-21 20:03:17 +03003314static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3315{
3316 unsigned long j = msecs_to_jiffies(m);
3317
3318 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3319}
3320
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003321static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3322{
3323 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3324}
3325
Imre Deakdf977292013-05-21 20:03:17 +03003326static inline unsigned long
3327timespec_to_jiffies_timeout(const struct timespec *value)
3328{
3329 unsigned long j = timespec_to_jiffies(value);
3330
3331 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3332}
3333
Paulo Zanonidce56b32013-12-19 14:29:40 -02003334/*
3335 * If you need to wait X milliseconds between events A and B, but event B
3336 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3337 * when event A happened, then just before event B you call this function and
3338 * pass the timestamp as the first argument, and X as the second argument.
3339 */
3340static inline void
3341wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3342{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003343 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003344
3345 /*
3346 * Don't re-read the value of "jiffies" every time since it may change
3347 * behind our back and break the math.
3348 */
3349 tmp_jiffies = jiffies;
3350 target_jiffies = timestamp_jiffies +
3351 msecs_to_jiffies_timeout(to_wait_ms);
3352
3353 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003354 remaining_jiffies = target_jiffies - tmp_jiffies;
3355 while (remaining_jiffies)
3356 remaining_jiffies =
3357 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003358 }
3359}
3360
John Harrison581c26e82014-11-24 18:49:39 +00003361static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3362 struct drm_i915_gem_request *req)
3363{
3364 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3365 i915_gem_request_assign(&ring->trace_irq_req, req);
3366}
3367
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368#endif