blob: 2c44ca752e36c86447532ad40de5a192b5e3c154 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter214a2b72015-05-08 17:38:19 +020059#define DRIVER_DATE "20150508"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300241#define for_each_intel_plane(dev, intel_plane) \
242 list_for_each_entry(intel_plane, \
243 &dev->mode_config.plane_list, \
244 base.head)
245
Damien Lespiaud063ae42014-05-13 23:32:21 +0100246#define for_each_intel_crtc(dev, intel_crtc) \
247 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
248
Damien Lespiaub2784e12014-08-05 11:29:37 +0100249#define for_each_intel_encoder(dev, intel_encoder) \
250 list_for_each_entry(intel_encoder, \
251 &(dev)->mode_config.encoder_list, \
252 base.head)
253
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200254#define for_each_intel_connector(dev, intel_connector) \
255 list_for_each_entry(intel_connector, \
256 &dev->mode_config.connector_list, \
257 base.head)
258
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
Borun Fub04c5bd2014-07-12 10:02:27 +0530267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
Daniel Vettere7b903d2013-06-05 13:34:14 +0200271struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100272struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100273struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200274
Chris Wilsona6f766f2015-04-27 13:41:20 +0100275struct drm_i915_file_private {
276 struct drm_i915_private *dev_priv;
277 struct drm_file *file;
278
279 struct {
280 spinlock_t lock;
281 struct list_head request_list;
282 } mm;
283 struct idr context_idr;
284
285 struct list_head rps_boost;
286 struct intel_engine_cs *bsd_ring;
287
288 unsigned rps_boosts;
289};
290
Daniel Vettere2b78262013-06-07 23:10:03 +0200291enum intel_dpll_id {
292 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
293 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300294 DPLL_ID_PCH_PLL_A = 0,
295 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000296 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300297 DPLL_ID_WRPLL1 = 0,
298 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000299 /* skl */
300 DPLL_ID_SKL_DPLL1 = 0,
301 DPLL_ID_SKL_DPLL2 = 1,
302 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200303};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000304#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100305
Daniel Vetter53589012013-06-05 13:34:16 +0200306struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100307 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200308 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200309 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200310 uint32_t fp0;
311 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100312
313 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300314 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000315
316 /* skl */
317 /*
318 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100319 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000320 * the register. This allows us to easily compare the state to share
321 * the DPLL.
322 */
323 uint32_t ctrl1;
324 /* HDMI only, 0 when used for DP */
325 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530326
327 /* bxt */
Vandana Kannanb6dc71f2015-05-13 12:18:52 +0530328 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200329};
330
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200331struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200332 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200333 struct intel_dpll_hw_state hw_state;
334};
335
336struct intel_shared_dpll {
337 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200338 struct intel_shared_dpll_config *new_config;
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 int active; /* count of number of active CRTCs (i.e. DPMS on) */
341 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200342 const char *name;
343 /* should match the index in the dev_priv->shared_dplls array */
344 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300345 /* The mode_set hook is optional and should be used together with the
346 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200347 void (*mode_set)(struct drm_i915_private *dev_priv,
348 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200349 void (*enable)(struct drm_i915_private *dev_priv,
350 struct intel_shared_dpll *pll);
351 void (*disable)(struct drm_i915_private *dev_priv,
352 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200353 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
354 struct intel_shared_dpll *pll,
355 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000358#define SKL_DPLL0 0
359#define SKL_DPLL1 1
360#define SKL_DPLL2 2
361#define SKL_DPLL3 3
362
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100363/* Used by dp and fdi links */
364struct intel_link_m_n {
365 uint32_t tu;
366 uint32_t gmch_m;
367 uint32_t gmch_n;
368 uint32_t link_m;
369 uint32_t link_n;
370};
371
372void intel_link_compute_m_n(int bpp, int nlanes,
373 int pixel_clock, int link_clock,
374 struct intel_link_m_n *m_n);
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376/* Interface history:
377 *
378 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100379 * 1.2: Add Power Management
380 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100381 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000382 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000383 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
384 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 */
386#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000387#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388#define DRIVER_PATCHLEVEL 0
389
Chris Wilson23bc5982010-09-29 16:10:57 +0100390#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700391
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700392struct opregion_header;
393struct opregion_acpi;
394struct opregion_swsci;
395struct opregion_asle;
396
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100397struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700398 struct opregion_header __iomem *header;
399 struct opregion_acpi __iomem *acpi;
400 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300401 u32 swsci_gbda_sub_functions;
402 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700403 struct opregion_asle __iomem *asle;
404 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000405 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200406 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100407};
Chris Wilson44834a62010-08-19 16:09:23 +0100408#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100409
Chris Wilson6ef3d422010-08-04 20:26:07 +0100410struct intel_overlay;
411struct intel_overlay_error_state;
412
Jesse Barnesde151cf2008-11-12 10:03:55 -0800413#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300414#define I915_MAX_NUM_FENCES 32
415/* 32 fences + sign bit for FENCE_REG_NONE */
416#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800417
418struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200419 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000420 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100421 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800422};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000423
yakui_zhao9b9d1722009-05-31 17:17:17 +0800424struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100425 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800426 u8 dvo_port;
427 u8 slave_addr;
428 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100429 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400430 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800431};
432
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000433struct intel_display_error_state;
434
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700435struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200436 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800437 struct timeval time;
438
Mika Kuoppalacb383002014-02-25 17:11:25 +0200439 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200440 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200441 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200442
Ben Widawsky585b0282014-01-30 00:19:37 -0800443 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700444 u32 eir;
445 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700446 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700447 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700448 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000449 u32 derrmr;
450 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800451 u32 error; /* gen6+ */
452 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200453 u32 fault_data0; /* gen8, gen9 */
454 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800455 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800456 u32 gac_eco;
457 u32 gam_ecochk;
458 u32 gab_ctl;
459 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800460 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800461 u64 fence[I915_MAX_NUM_FENCES];
462 struct intel_overlay_error_state *overlay;
463 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700464 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800465
Chris Wilson52d39a22012-02-15 11:25:37 +0000466 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000467 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800468 /* Software tracked state */
469 bool waiting;
470 int hangcheck_score;
471 enum intel_ring_hangcheck_action hangcheck_action;
472 int num_requests;
473
474 /* our own tracking of ring head and tail */
475 u32 cpu_ring_head;
476 u32 cpu_ring_tail;
477
478 u32 semaphore_seqno[I915_NUM_RINGS - 1];
479
480 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100481 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800482 u32 tail;
483 u32 head;
484 u32 ctl;
485 u32 hws;
486 u32 ipeir;
487 u32 ipehr;
488 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800489 u32 bbstate;
490 u32 instpm;
491 u32 instps;
492 u32 seqno;
493 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000494 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800495 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700496 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800497 u32 rc_psmi; /* sleep state */
498 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
499
Chris Wilson52d39a22012-02-15 11:25:37 +0000500 struct drm_i915_error_object {
501 int page_count;
502 u32 gtt_offset;
503 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200504 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800505
Chris Wilson52d39a22012-02-15 11:25:37 +0000506 struct drm_i915_error_request {
507 long jiffies;
508 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000509 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000510 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800511
512 struct {
513 u32 gfx_mode;
514 union {
515 u64 pdp[4];
516 u32 pp_dir_base;
517 };
518 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200519
520 pid_t pid;
521 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000522 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100523
Chris Wilson9df30792010-02-18 10:24:56 +0000524 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000525 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000526 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100527 u32 rseqno[I915_NUM_RINGS], wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000528 u32 gtt_offset;
529 u32 read_domains;
530 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200531 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000532 s32 pinned:2;
533 u32 tiling:2;
534 u32 dirty:1;
535 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100536 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100537 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100538 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700539 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800540
Ben Widawsky95f53012013-07-31 17:00:15 -0700541 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100542 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700543};
544
Jani Nikula7bd688c2013-11-08 16:48:56 +0200545struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200546struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200547struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000548struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100549struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200550struct intel_limit;
551struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100552
Jesse Barnese70236a2009-09-21 10:42:27 -0700553struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400554 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200555 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700556 void (*disable_fbc)(struct drm_device *dev);
557 int (*get_display_clock_speed)(struct drm_device *dev);
558 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559 /**
560 * find_dpll() - Find the best values for the PLL
561 * @limit: limits for the PLL
562 * @crtc: current CRTC
563 * @target: target frequency in kHz
564 * @refclk: reference clock frequency in kHz
565 * @match_clock: if provided, @best_clock P divider must
566 * match the P divider from @match_clock
567 * used for LVDS downclocking
568 * @best_clock: best PLL values found
569 *
570 * Returns true on success, false on failure.
571 */
572 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200573 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200574 int target, int refclk,
575 struct dpll *match_clock,
576 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300577 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300578 void (*update_sprite_wm)(struct drm_plane *plane,
579 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200580 uint32_t sprite_width, uint32_t sprite_height,
581 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200582 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100583 /* Returns the active state of the crtc, and if the crtc is active,
584 * fills out the pipe-config with the hw state. */
585 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200586 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000587 void (*get_initial_plane_config)(struct intel_crtc *,
588 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200589 int (*crtc_compute_clock)(struct intel_crtc *crtc,
590 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200591 void (*crtc_enable)(struct drm_crtc *crtc);
592 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100593 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200594 void (*audio_codec_enable)(struct drm_connector *connector,
595 struct intel_encoder *encoder,
596 struct drm_display_mode *mode);
597 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700598 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700599 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700600 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
601 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700602 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100603 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700604 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200605 void (*update_primary_plane)(struct drm_crtc *crtc,
606 struct drm_framebuffer *fb,
607 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100608 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700609 /* clock updates for mode set */
610 /* cursor updates */
611 /* render clock increase/decrease */
612 /* display clock increase/decrease */
613 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200614
Ville Syrjälä6517d272014-11-07 11:16:02 +0200615 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200616 uint32_t (*get_backlight)(struct intel_connector *connector);
617 void (*set_backlight)(struct intel_connector *connector,
618 uint32_t level);
619 void (*disable_backlight)(struct intel_connector *connector);
620 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700621};
622
Mika Kuoppala48c10262015-01-16 11:34:41 +0200623enum forcewake_domain_id {
624 FW_DOMAIN_ID_RENDER = 0,
625 FW_DOMAIN_ID_BLITTER,
626 FW_DOMAIN_ID_MEDIA,
627
628 FW_DOMAIN_ID_COUNT
629};
630
631enum forcewake_domains {
632 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
633 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
634 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
635 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
636 FORCEWAKE_BLITTER |
637 FORCEWAKE_MEDIA)
638};
639
Chris Wilson907b28c2013-07-19 20:36:52 +0100640struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530641 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200642 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530643 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200644 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700645
646 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
647 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
648 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
649 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
650
651 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
652 uint8_t val, bool trace);
653 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
654 uint16_t val, bool trace);
655 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
656 uint32_t val, bool trace);
657 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
658 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300659};
660
Chris Wilson907b28c2013-07-19 20:36:52 +0100661struct intel_uncore {
662 spinlock_t lock; /** lock is also taken in irq contexts. */
663
664 struct intel_uncore_funcs funcs;
665
666 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200667 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100668
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200669 struct intel_uncore_forcewake_domain {
670 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200671 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200672 unsigned wake_count;
673 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200674 u32 reg_set;
675 u32 val_set;
676 u32 val_clear;
677 u32 reg_ack;
678 u32 reg_post;
679 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200680 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100681};
682
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200683/* Iterate over initialised fw domains */
684#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
685 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
686 (i__) < FW_DOMAIN_ID_COUNT; \
687 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
688 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
689
690#define for_each_fw_domain(domain__, dev_priv__, i__) \
691 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
692
Suketu Shahdc174302015-04-17 19:46:16 +0530693enum csr_state {
694 FW_UNINITIALIZED = 0,
695 FW_LOADED,
696 FW_FAILED
697};
698
Daniel Vettereb805622015-05-04 14:58:44 +0200699struct intel_csr {
700 const char *fw_path;
701 __be32 *dmc_payload;
702 uint32_t dmc_fw_size;
703 uint32_t mmio_count;
704 uint32_t mmioaddr[8];
705 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530706 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200707};
708
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100709#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
710 func(is_mobile) sep \
711 func(is_i85x) sep \
712 func(is_i915g) sep \
713 func(is_i945gm) sep \
714 func(is_g33) sep \
715 func(need_gfx_hws) sep \
716 func(is_g4x) sep \
717 func(is_pineview) sep \
718 func(is_broadwater) sep \
719 func(is_crestline) sep \
720 func(is_ivybridge) sep \
721 func(is_valleyview) sep \
722 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530723 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700724 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100725 func(has_fbc) sep \
726 func(has_pipe_cxsr) sep \
727 func(has_hotplug) sep \
728 func(cursor_needs_physical) sep \
729 func(has_overlay) sep \
730 func(overlay_needs_physical) sep \
731 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100732 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100733 func(has_ddi) sep \
734 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200735
Damien Lespiaua587f772013-04-22 18:40:38 +0100736#define DEFINE_FLAG(name) u8 name:1
737#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200738
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500739struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200740 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100741 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700742 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000743 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000744 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700745 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100746 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200747 /* Register offsets for the various display pipes and transcoders */
748 int pipe_offsets[I915_MAX_TRANSCODERS];
749 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200750 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300751 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600752
753 /* Slice/subslice/EU info */
754 u8 slice_total;
755 u8 subslice_total;
756 u8 subslice_per_slice;
757 u8 eu_total;
758 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000759 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
760 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600761 u8 has_slice_pg:1;
762 u8 has_subslice_pg:1;
763 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500764};
765
Damien Lespiaua587f772013-04-22 18:40:38 +0100766#undef DEFINE_FLAG
767#undef SEP_SEMICOLON
768
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800769enum i915_cache_level {
770 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100771 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
772 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
773 caches, eg sampler/render caches, and the
774 large Last-Level-Cache. LLC is coherent with
775 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100776 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800777};
778
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300779struct i915_ctx_hang_stats {
780 /* This context had batch pending when hang was declared */
781 unsigned batch_pending;
782
783 /* This context had batch active when hang was declared */
784 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300785
786 /* Time when this context was last blamed for a GPU reset */
787 unsigned long guilty_ts;
788
Chris Wilson676fa572014-12-24 08:13:39 -0800789 /* If the contexts causes a second GPU hang within this time,
790 * it is permanently banned from submitting any more work.
791 */
792 unsigned long ban_period_seconds;
793
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300794 /* This context is banned to submit more work */
795 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300796};
Ben Widawsky40521052012-06-04 14:42:43 -0700797
798/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100799#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100800/**
801 * struct intel_context - as the name implies, represents a context.
802 * @ref: reference count.
803 * @user_handle: userspace tracking identity for this context.
804 * @remap_slice: l3 row remapping information.
805 * @file_priv: filp associated with this context (NULL for global default
806 * context).
807 * @hang_stats: information about the role of this context in possible GPU
808 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100809 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100810 * @legacy_hw_ctx: render context backing object and whether it is correctly
811 * initialized (legacy ring submission mechanism only).
812 * @link: link in the global list of contexts.
813 *
814 * Contexts are memory images used by the hardware to store copies of their
815 * internal state.
816 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100817struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300818 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100819 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700820 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700821 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300822 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200823 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700824
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100825 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100826 struct {
827 struct drm_i915_gem_object *rcs_state;
828 bool initialized;
829 } legacy_hw_ctx;
830
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100831 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100832 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100833 struct {
834 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100835 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200836 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100837 } engine[I915_NUM_RINGS];
838
Ben Widawskya33afea2013-09-17 21:12:45 -0700839 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700840};
841
Paulo Zanonia4001f12015-02-13 17:23:44 -0200842enum fb_op_origin {
843 ORIGIN_GTT,
844 ORIGIN_CPU,
845 ORIGIN_CS,
846 ORIGIN_FLIP,
847};
848
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700849struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200850 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700851 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700852 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200853 unsigned int possible_framebuffer_bits;
854 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200855 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700856 int y;
857
Ben Widawskyc4213882014-06-19 12:06:10 -0700858 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700859 struct drm_mm_node *compressed_llb;
860
Rodrigo Vivida46f932014-08-01 02:04:45 -0700861 bool false_color;
862
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300863 /* Tracks whether the HW is actually enabled, not whether the feature is
864 * possible. */
865 bool enabled;
866
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700867 struct intel_fbc_work {
868 struct delayed_work work;
869 struct drm_crtc *crtc;
870 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700871 } *fbc_work;
872
Chris Wilson29ebf902013-07-27 17:23:55 +0100873 enum no_fbc_reason {
874 FBC_OK, /* FBC is enabled */
875 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700876 FBC_NO_OUTPUT, /* no outputs enabled to compress */
877 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
878 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
879 FBC_MODE_TOO_LARGE, /* mode too large for compression */
880 FBC_BAD_PLANE, /* fbc not supported on plane */
881 FBC_NOT_TILED, /* buffer not tiled */
882 FBC_MULTIPLE_PIPES, /* more than one pipe active */
883 FBC_MODULE_PARAM,
884 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
885 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800886};
887
Vandana Kannan96178ee2015-01-10 02:25:56 +0530888/**
889 * HIGH_RR is the highest eDP panel refresh rate read from EDID
890 * LOW_RR is the lowest eDP panel refresh rate found from EDID
891 * parsing for same resolution.
892 */
893enum drrs_refresh_rate_type {
894 DRRS_HIGH_RR,
895 DRRS_LOW_RR,
896 DRRS_MAX_RR, /* RR count */
897};
898
899enum drrs_support_type {
900 DRRS_NOT_SUPPORTED = 0,
901 STATIC_DRRS_SUPPORT = 1,
902 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530903};
904
Daniel Vetter2807cf62014-07-11 10:30:11 -0700905struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530906struct i915_drrs {
907 struct mutex mutex;
908 struct delayed_work work;
909 struct intel_dp *dp;
910 unsigned busy_frontbuffer_bits;
911 enum drrs_refresh_rate_type refresh_rate_type;
912 enum drrs_support_type type;
913};
914
Rodrigo Vivia031d702013-10-03 16:15:06 -0300915struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700916 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300917 bool sink_support;
918 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700919 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700920 bool active;
921 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700922 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530923 bool psr2_support;
924 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300925};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700926
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800927enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300928 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800929 PCH_IBX, /* Ibexpeak PCH */
930 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300931 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530932 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700933 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800934};
935
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200936enum intel_sbi_destination {
937 SBI_ICLK,
938 SBI_MPHY,
939};
940
Jesse Barnesb690e962010-07-19 13:53:12 -0700941#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700942#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100943#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000944#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300945#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100946#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700947
Dave Airlie8be48d92010-03-30 05:34:14 +0000948struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100949struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000950
Daniel Vetterc2b91522012-02-14 22:37:19 +0100951struct intel_gmbus {
952 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000953 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100954 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100955 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100956 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100957 struct drm_i915_private *dev_priv;
958};
959
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100960struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000961 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000962 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700963 u32 savePP_ON_DELAYS;
964 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000965 u32 savePP_ON;
966 u32 savePP_OFF;
967 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700968 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000969 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800970 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800971 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000972 u32 saveSWF0[16];
973 u32 saveSWF1[16];
974 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200975 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400976 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800977 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100978};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100979
Imre Deakddeea5b2014-05-05 15:19:56 +0300980struct vlv_s0ix_state {
981 /* GAM */
982 u32 wr_watermark;
983 u32 gfx_prio_ctrl;
984 u32 arb_mode;
985 u32 gfx_pend_tlb0;
986 u32 gfx_pend_tlb1;
987 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
988 u32 media_max_req_count;
989 u32 gfx_max_req_count;
990 u32 render_hwsp;
991 u32 ecochk;
992 u32 bsd_hwsp;
993 u32 blt_hwsp;
994 u32 tlb_rd_addr;
995
996 /* MBC */
997 u32 g3dctl;
998 u32 gsckgctl;
999 u32 mbctl;
1000
1001 /* GCP */
1002 u32 ucgctl1;
1003 u32 ucgctl3;
1004 u32 rcgctl1;
1005 u32 rcgctl2;
1006 u32 rstctl;
1007 u32 misccpctl;
1008
1009 /* GPM */
1010 u32 gfxpause;
1011 u32 rpdeuhwtc;
1012 u32 rpdeuc;
1013 u32 ecobus;
1014 u32 pwrdwnupctl;
1015 u32 rp_down_timeout;
1016 u32 rp_deucsw;
1017 u32 rcubmabdtmr;
1018 u32 rcedata;
1019 u32 spare2gh;
1020
1021 /* Display 1 CZ domain */
1022 u32 gt_imr;
1023 u32 gt_ier;
1024 u32 pm_imr;
1025 u32 pm_ier;
1026 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1027
1028 /* GT SA CZ domain */
1029 u32 tilectl;
1030 u32 gt_fifoctl;
1031 u32 gtlc_wake_ctrl;
1032 u32 gtlc_survive;
1033 u32 pmwgicz;
1034
1035 /* Display 2 CZ domain */
1036 u32 gu_ctl0;
1037 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001038 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001039 u32 clock_gate_dis2;
1040};
1041
Chris Wilsonbf225f22014-07-10 20:31:18 +01001042struct intel_rps_ei {
1043 u32 cz_clock;
1044 u32 render_c0;
1045 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001046};
1047
Daniel Vetterc85aa882012-11-02 19:55:03 +01001048struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001049 /*
1050 * work, interrupts_enabled and pm_iir are protected by
1051 * dev_priv->irq_lock
1052 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001053 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001054 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001055 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001056
Ben Widawskyb39fb292014-03-19 18:31:11 -07001057 /* Frequencies are stored in potentially platform dependent multiples.
1058 * In other words, *_freq needs to be multiplied by X to be interesting.
1059 * Soft limits are those which are used for the dynamic reclocking done
1060 * by the driver (raise frequencies under heavy loads, and lower for
1061 * lighter loads). Hard limits are those imposed by the hardware.
1062 *
1063 * A distinction is made for overclocking, which is never enabled by
1064 * default, and is considered to be above the hard limit if it's
1065 * possible at all.
1066 */
1067 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1068 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1069 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1070 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1071 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001072 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001073 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1074 u8 rp1_freq; /* "less than" RP0 power/freqency */
1075 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301076 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001077
Chris Wilson8fb55192015-04-07 16:20:28 +01001078 u8 up_threshold; /* Current %busy required to uplock */
1079 u8 down_threshold; /* Current %busy required to downclock */
1080
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001081 int last_adj;
1082 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1083
Chris Wilsonc0951f02013-10-10 21:58:50 +01001084 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001085 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001086 struct list_head clients;
1087 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001088
Chris Wilsona6f766f2015-04-27 13:41:20 +01001089 struct drm_i915_file_private semaphores;
1090
Chris Wilsonbf225f22014-07-10 20:31:18 +01001091 /* manual wa residency calculations */
1092 struct intel_rps_ei up_ei, down_ei;
1093
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001094 /*
1095 * Protects RPS/RC6 register access and PCU communication.
1096 * Must be taken after struct_mutex if nested.
1097 */
1098 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001099};
1100
Daniel Vetter1a240d42012-11-29 22:18:51 +01001101/* defined intel_pm.c */
1102extern spinlock_t mchdev_lock;
1103
Daniel Vetterc85aa882012-11-02 19:55:03 +01001104struct intel_ilk_power_mgmt {
1105 u8 cur_delay;
1106 u8 min_delay;
1107 u8 max_delay;
1108 u8 fmax;
1109 u8 fstart;
1110
1111 u64 last_count1;
1112 unsigned long last_time1;
1113 unsigned long chipset_power;
1114 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001115 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001116 unsigned long gfx_power;
1117 u8 corr;
1118
1119 int c_m;
1120 int r_t;
1121};
1122
Imre Deakc6cb5822014-03-04 19:22:55 +02001123struct drm_i915_private;
1124struct i915_power_well;
1125
1126struct i915_power_well_ops {
1127 /*
1128 * Synchronize the well's hw state to match the current sw state, for
1129 * example enable/disable it based on the current refcount. Called
1130 * during driver init and resume time, possibly after first calling
1131 * the enable/disable handlers.
1132 */
1133 void (*sync_hw)(struct drm_i915_private *dev_priv,
1134 struct i915_power_well *power_well);
1135 /*
1136 * Enable the well and resources that depend on it (for example
1137 * interrupts located on the well). Called after the 0->1 refcount
1138 * transition.
1139 */
1140 void (*enable)(struct drm_i915_private *dev_priv,
1141 struct i915_power_well *power_well);
1142 /*
1143 * Disable the well and resources that depend on it. Called after
1144 * the 1->0 refcount transition.
1145 */
1146 void (*disable)(struct drm_i915_private *dev_priv,
1147 struct i915_power_well *power_well);
1148 /* Returns the hw enabled state. */
1149 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1150 struct i915_power_well *power_well);
1151};
1152
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001153/* Power well structure for haswell */
1154struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001155 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001156 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001157 /* power well enable/disable usage count */
1158 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001159 /* cached hw enabled state */
1160 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001161 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001162 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001163 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001164};
1165
Imre Deak83c00f552013-10-25 17:36:47 +03001166struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001167 /*
1168 * Power wells needed for initialization at driver init and suspend
1169 * time are on. They are kept on until after the first modeset.
1170 */
1171 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001172 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001173 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001174
Imre Deak83c00f552013-10-25 17:36:47 +03001175 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001176 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001177 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001178};
1179
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001181struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001183 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001184 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001185};
1186
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001187struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001188 /** Memory allocator for GTT stolen memory */
1189 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001190 /** List of all objects in gtt_space. Used to restore gtt
1191 * mappings on resume */
1192 struct list_head bound_list;
1193 /**
1194 * List of objects which are not bound to the GTT (thus
1195 * are idle and not used by the GPU) but still have
1196 * (presumably uncached) pages still attached.
1197 */
1198 struct list_head unbound_list;
1199
1200 /** Usable portion of the GTT for GEM */
1201 unsigned long stolen_base; /* limited to low memory (32-bit) */
1202
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001203 /** PPGTT used for aliasing the PPGTT with the GTT */
1204 struct i915_hw_ppgtt *aliasing_ppgtt;
1205
Chris Wilson2cfcd322014-05-20 08:28:43 +01001206 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001207 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001208 bool shrinker_no_lock_stealing;
1209
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001210 /** LRU list of objects with fence regs on them. */
1211 struct list_head fence_list;
1212
1213 /**
1214 * We leave the user IRQ off as much as possible,
1215 * but this means that requests will finish and never
1216 * be retired once the system goes idle. Set a timer to
1217 * fire periodically while the ring is running. When it
1218 * fires, go retire requests.
1219 */
1220 struct delayed_work retire_work;
1221
1222 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001223 * When we detect an idle GPU, we want to turn on
1224 * powersaving features. So once we see that there
1225 * are no more requests outstanding and no more
1226 * arrive within a small period of time, we fire
1227 * off the idle_work.
1228 */
1229 struct delayed_work idle_work;
1230
1231 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001232 * Are we in a non-interruptible section of code like
1233 * modesetting?
1234 */
1235 bool interruptible;
1236
Chris Wilsonf62a0072014-02-21 17:55:39 +00001237 /**
1238 * Is the GPU currently considered idle, or busy executing userspace
1239 * requests? Whilst idle, we attempt to power down the hardware and
1240 * display clocks. In order to reduce the effect on performance, there
1241 * is a slight delay before we do so.
1242 */
1243 bool busy;
1244
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001245 /* the indicator for dispatch video commands on two BSD rings */
1246 int bsd_ring_dispatch_index;
1247
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001248 /** Bit 6 swizzling required for X tiling */
1249 uint32_t bit_6_swizzle_x;
1250 /** Bit 6 swizzling required for Y tiling */
1251 uint32_t bit_6_swizzle_y;
1252
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001253 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001254 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001255 size_t object_memory;
1256 u32 object_count;
1257};
1258
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001259struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001260 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001261 unsigned bytes;
1262 unsigned size;
1263 int err;
1264 u8 *buf;
1265 loff_t start;
1266 loff_t pos;
1267};
1268
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001269struct i915_error_state_file_priv {
1270 struct drm_device *dev;
1271 struct drm_i915_error_state *error;
1272};
1273
Daniel Vetter99584db2012-11-14 17:14:04 +01001274struct i915_gpu_error {
1275 /* For hangcheck timer */
1276#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1277#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001278 /* Hang gpu twice in this window and your context gets banned */
1279#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1280
Chris Wilson737b1502015-01-26 18:03:03 +02001281 struct workqueue_struct *hangcheck_wq;
1282 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001283
1284 /* For reset and error_state handling. */
1285 spinlock_t lock;
1286 /* Protected by the above dev->gpu_error.lock. */
1287 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001288
1289 unsigned long missed_irq_rings;
1290
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001291 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001292 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001293 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001294 * This is a counter which gets incremented when reset is triggered,
1295 * and again when reset has been handled. So odd values (lowest bit set)
1296 * means that reset is in progress and even values that
1297 * (reset_counter >> 1):th reset was successfully completed.
1298 *
1299 * If reset is not completed succesfully, the I915_WEDGE bit is
1300 * set meaning that hardware is terminally sour and there is no
1301 * recovery. All waiters on the reset_queue will be woken when
1302 * that happens.
1303 *
1304 * This counter is used by the wait_seqno code to notice that reset
1305 * event happened and it needs to restart the entire ioctl (since most
1306 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001307 *
1308 * This is important for lock-free wait paths, where no contended lock
1309 * naturally enforces the correct ordering between the bail-out of the
1310 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001311 */
1312 atomic_t reset_counter;
1313
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001314#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001315#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001316
1317 /**
1318 * Waitqueue to signal when the reset has completed. Used by clients
1319 * that wait for dev_priv->mm.wedged to settle.
1320 */
1321 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001322
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001323 /* Userspace knobs for gpu hang simulation;
1324 * combines both a ring mask, and extra flags
1325 */
1326 u32 stop_rings;
1327#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1328#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001329
1330 /* For missed irq/seqno simulation. */
1331 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001332
1333 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1334 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001335};
1336
Zhang Ruib8efb172013-02-05 15:41:53 +08001337enum modeset_restore {
1338 MODESET_ON_LID_OPEN,
1339 MODESET_DONE,
1340 MODESET_SUSPENDED,
1341};
1342
Paulo Zanoni6acab152013-09-12 17:06:24 -03001343struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001344 /*
1345 * This is an index in the HDMI/DVI DDI buffer translation table.
1346 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1347 * populate this field.
1348 */
1349#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001350 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001351
1352 uint8_t supports_dvi:1;
1353 uint8_t supports_hdmi:1;
1354 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001355};
1356
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001357enum psr_lines_to_wait {
1358 PSR_0_LINES_TO_WAIT = 0,
1359 PSR_1_LINE_TO_WAIT,
1360 PSR_4_LINES_TO_WAIT,
1361 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301362};
1363
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001364struct intel_vbt_data {
1365 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1366 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1367
1368 /* Feature bits */
1369 unsigned int int_tv_support:1;
1370 unsigned int lvds_dither:1;
1371 unsigned int lvds_vbt:1;
1372 unsigned int int_crt_support:1;
1373 unsigned int lvds_use_ssc:1;
1374 unsigned int display_clock_mode:1;
1375 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301376 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001377 int lvds_ssc_freq;
1378 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1379
Pradeep Bhat83a72802014-03-28 10:14:57 +05301380 enum drrs_support_type drrs_type;
1381
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001382 /* eDP */
1383 int edp_rate;
1384 int edp_lanes;
1385 int edp_preemphasis;
1386 int edp_vswing;
1387 bool edp_initialized;
1388 bool edp_support;
1389 int edp_bpp;
1390 struct edp_power_seq edp_pps;
1391
Jani Nikulaf00076d2013-12-14 20:38:29 -02001392 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001393 bool full_link;
1394 bool require_aux_wakeup;
1395 int idle_frames;
1396 enum psr_lines_to_wait lines_to_wait;
1397 int tp1_wakeup_time;
1398 int tp2_tp3_wakeup_time;
1399 } psr;
1400
1401 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001402 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001403 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001404 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001405 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001406 } backlight;
1407
Shobhit Kumard17c5442013-08-27 15:12:25 +03001408 /* MIPI DSI */
1409 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301410 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001411 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301412 struct mipi_config *config;
1413 struct mipi_pps_data *pps;
1414 u8 seq_version;
1415 u32 size;
1416 u8 *data;
1417 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001418 } dsi;
1419
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001420 int crt_ddc_pin;
1421
1422 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001423 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001424
1425 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001426};
1427
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001428enum intel_ddb_partitioning {
1429 INTEL_DDB_PART_1_2,
1430 INTEL_DDB_PART_5_6, /* IVB+ */
1431};
1432
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001433struct intel_wm_level {
1434 bool enable;
1435 uint32_t pri_val;
1436 uint32_t spr_val;
1437 uint32_t cur_val;
1438 uint32_t fbc_val;
1439};
1440
Imre Deak820c1982013-12-17 14:46:36 +02001441struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001442 uint32_t wm_pipe[3];
1443 uint32_t wm_lp[3];
1444 uint32_t wm_lp_spr[3];
1445 uint32_t wm_linetime[3];
1446 bool enable_fbc_wm;
1447 enum intel_ddb_partitioning partitioning;
1448};
1449
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001450struct vlv_wm_values {
1451 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001452 uint16_t primary;
1453 uint16_t sprite[2];
1454 uint8_t cursor;
1455 } pipe[3];
1456
1457 struct {
1458 uint16_t plane;
1459 uint8_t cursor;
1460 } sr;
1461
1462 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001463 uint8_t cursor;
1464 uint8_t sprite[2];
1465 uint8_t primary;
1466 } ddl[3];
1467};
1468
Damien Lespiauc1939242014-11-04 17:06:41 +00001469struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001470 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001471};
1472
1473static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1474{
Damien Lespiau16160e32014-11-04 17:06:53 +00001475 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001476}
1477
Damien Lespiau08db6652014-11-04 17:06:52 +00001478static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1479 const struct skl_ddb_entry *e2)
1480{
1481 if (e1->start == e2->start && e1->end == e2->end)
1482 return true;
1483
1484 return false;
1485}
1486
Damien Lespiauc1939242014-11-04 17:06:41 +00001487struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001488 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001489 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1490 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
Damien Lespiauc1939242014-11-04 17:06:41 +00001491 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1492};
1493
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001494struct skl_wm_values {
1495 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001496 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001497 uint32_t wm_linetime[I915_MAX_PIPES];
1498 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1499 uint32_t cursor[I915_MAX_PIPES][8];
1500 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1501 uint32_t cursor_trans[I915_MAX_PIPES];
1502};
1503
1504struct skl_wm_level {
1505 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001506 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001507 uint16_t plane_res_b[I915_MAX_PLANES];
1508 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001509 uint16_t cursor_res_b;
1510 uint8_t cursor_res_l;
1511};
1512
Paulo Zanonic67a4702013-08-19 13:18:09 -03001513/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001514 * This struct helps tracking the state needed for runtime PM, which puts the
1515 * device in PCI D3 state. Notice that when this happens, nothing on the
1516 * graphics device works, even register access, so we don't get interrupts nor
1517 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001518 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001519 * Every piece of our code that needs to actually touch the hardware needs to
1520 * either call intel_runtime_pm_get or call intel_display_power_get with the
1521 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001522 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001523 * Our driver uses the autosuspend delay feature, which means we'll only really
1524 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001525 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001526 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001527 *
1528 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1529 * goes back to false exactly before we reenable the IRQs. We use this variable
1530 * to check if someone is trying to enable/disable IRQs while they're supposed
1531 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001532 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001533 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001534 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001535 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001536struct i915_runtime_pm {
1537 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001538 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001539};
1540
Daniel Vetter926321d2013-10-16 13:30:34 +02001541enum intel_pipe_crc_source {
1542 INTEL_PIPE_CRC_SOURCE_NONE,
1543 INTEL_PIPE_CRC_SOURCE_PLANE1,
1544 INTEL_PIPE_CRC_SOURCE_PLANE2,
1545 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001546 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001547 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1548 INTEL_PIPE_CRC_SOURCE_TV,
1549 INTEL_PIPE_CRC_SOURCE_DP_B,
1550 INTEL_PIPE_CRC_SOURCE_DP_C,
1551 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001552 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001553 INTEL_PIPE_CRC_SOURCE_MAX,
1554};
1555
Shuang He8bf1e9f2013-10-15 18:55:27 +01001556struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001557 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001558 uint32_t crc[5];
1559};
1560
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001561#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001562struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001563 spinlock_t lock;
1564 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001565 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001566 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001567 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001568 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001569};
1570
Daniel Vetterf99d7062014-06-19 16:01:59 +02001571struct i915_frontbuffer_tracking {
1572 struct mutex lock;
1573
1574 /*
1575 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1576 * scheduled flips.
1577 */
1578 unsigned busy_bits;
1579 unsigned flip_bits;
1580};
1581
Mika Kuoppala72253422014-10-07 17:21:26 +03001582struct i915_wa_reg {
1583 u32 addr;
1584 u32 value;
1585 /* bitmask representing WA bits */
1586 u32 mask;
1587};
1588
1589#define I915_MAX_WA_REGS 16
1590
1591struct i915_workarounds {
1592 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1593 u32 count;
1594};
1595
Yu Zhangcf9d2892015-02-10 19:05:47 +08001596struct i915_virtual_gpu {
1597 bool active;
1598};
1599
Jani Nikula77fec552014-03-31 14:27:22 +03001600struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001602 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001603 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001604 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001605
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001606 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001607
1608 int relative_constants_mode;
1609
1610 void __iomem *regs;
1611
Chris Wilson907b28c2013-07-19 20:36:52 +01001612 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613
Yu Zhangcf9d2892015-02-10 19:05:47 +08001614 struct i915_virtual_gpu vgpu;
1615
Daniel Vettereb805622015-05-04 14:58:44 +02001616 struct intel_csr csr;
1617
1618 /* Display CSR-related protection */
1619 struct mutex csr_lock;
1620
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001621 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001622
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001623 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1624 * controller on different i2c buses. */
1625 struct mutex gmbus_mutex;
1626
1627 /**
1628 * Base address of the gmbus and gpio block.
1629 */
1630 uint32_t gpio_mmio_base;
1631
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301632 /* MMIO base address for MIPI regs */
1633 uint32_t mipi_mmio_base;
1634
Daniel Vetter28c70f12012-12-01 13:53:45 +01001635 wait_queue_head_t gmbus_wait_queue;
1636
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001637 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001638 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001639 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001640 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641
Daniel Vetterba8286f2014-09-11 07:43:25 +02001642 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001643 struct resource mch_res;
1644
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 /* protects the irq masks */
1646 spinlock_t irq_lock;
1647
Sourab Gupta84c33a62014-06-02 16:47:17 +05301648 /* protects the mmio flip data */
1649 spinlock_t mmio_flip_lock;
1650
Imre Deakf8b79e52014-03-04 19:23:07 +02001651 bool display_irqs_enabled;
1652
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001653 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1654 struct pm_qos_request pm_qos;
1655
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001656 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001657 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001658
1659 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001660 union {
1661 u32 irq_mask;
1662 u32 de_irq_mask[I915_MAX_PIPES];
1663 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001664 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001665 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301666 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001667 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001668
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001670 struct {
1671 unsigned long hpd_last_jiffies;
1672 int hpd_cnt;
1673 enum {
1674 HPD_ENABLED = 0,
1675 HPD_DISABLED = 1,
1676 HPD_MARK_DISABLED = 2
1677 } hpd_mark;
1678 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001679 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001680 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001681
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001682 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301683 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001685 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001686
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001687 bool preserve_bios_swizzle;
1688
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001689 /* overlay */
1690 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001691
Jani Nikula58c68772013-11-08 16:48:54 +02001692 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001693 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001694
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001696 bool no_aux_handshake;
1697
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001698 /* protects panel power sequencer state */
1699 struct mutex pps_mutex;
1700
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001701 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1702 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1703 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1704
1705 unsigned int fsb_freq, mem_freq, is_ddr3;
Vandana Kannan164dfd22014-11-24 13:37:41 +05301706 unsigned int cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001707 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001708
Daniel Vetter645416f2013-09-02 16:22:25 +02001709 /**
1710 * wq - Driver workqueue for GEM.
1711 *
1712 * NOTE: Work items scheduled here are not allowed to grab any modeset
1713 * locks, for otherwise the flushing done in the pageflip code will
1714 * result in deadlocks.
1715 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001716 struct workqueue_struct *wq;
1717
1718 /* Display functions */
1719 struct drm_i915_display_funcs display;
1720
1721 /* PCH chipset type */
1722 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001723 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001724
1725 unsigned long quirks;
1726
Zhang Ruib8efb172013-02-05 15:41:53 +08001727 enum modeset_restore modeset_restore;
1728 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001729
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001730 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001731 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001732
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001733 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001734 DECLARE_HASHTABLE(mm_structs, 7);
1735 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001736
Daniel Vetter87813422012-05-02 11:49:32 +02001737 /* Kernel Modesetting */
1738
yakui_zhao9b9d1722009-05-31 17:17:17 +08001739 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001740
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001741 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1742 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001743 wait_queue_head_t pending_flip_queue;
1744
Daniel Vetterc4597872013-10-21 21:04:07 +02001745#ifdef CONFIG_DEBUG_FS
1746 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1747#endif
1748
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001749 int num_shared_dpll;
1750 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001752
Mika Kuoppala72253422014-10-07 17:21:26 +03001753 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001754
Jesse Barnes652c3932009-08-17 13:31:43 -07001755 /* Reclocking support */
1756 bool render_reclock_avail;
1757 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001758 /* indicates the reduced downclock for LVDS*/
1759 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001760
1761 struct i915_frontbuffer_tracking fb_tracking;
1762
Jesse Barnes652c3932009-08-17 13:31:43 -07001763 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001764
Zhenyu Wangc48044112009-12-17 14:48:43 +08001765 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001766
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001767 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001768
Ben Widawsky59124502013-07-04 11:02:05 -07001769 /* Cannot be determined by PCIID. You must always read a register. */
1770 size_t ellc_size;
1771
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001772 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001773 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001774
Daniel Vetter20e4d402012-08-08 23:35:39 +02001775 /* ilk-only ips/rps state. Everything in here is protected by the global
1776 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001777 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001778
Imre Deak83c00f552013-10-25 17:36:47 +03001779 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001780
Rodrigo Vivia031d702013-10-03 16:15:06 -03001781 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001782
Daniel Vetter99584db2012-11-14 17:14:04 +01001783 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001784
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001785 struct drm_i915_gem_object *vlv_pctx;
1786
Daniel Vetter4520f532013-10-09 09:18:51 +02001787#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001788 /* list of fbdev register on this device */
1789 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001790 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001791#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001792
1793 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001794 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001795
Imre Deak58fddc22015-01-08 17:54:14 +02001796 /* hda/i915 audio component */
1797 bool audio_component_registered;
1798
Ben Widawsky254f9652012-06-04 14:42:42 -07001799 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001800 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801
Damien Lespiau3e683202012-12-11 18:48:29 +00001802 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001803
Ville Syrjälä70722462015-04-10 18:21:28 +03001804 u32 chv_phy_control;
1805
Daniel Vetter842f1c82014-03-10 10:01:44 +01001806 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001808 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001809
Ville Syrjälä53615a52013-08-01 16:18:50 +03001810 struct {
1811 /*
1812 * Raw watermark latency values:
1813 * in 0.1us units for WM0,
1814 * in 0.5us units for WM1+.
1815 */
1816 /* primary */
1817 uint16_t pri_latency[5];
1818 /* sprite */
1819 uint16_t spr_latency[5];
1820 /* cursor */
1821 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001822 /*
1823 * Raw watermark memory latency values
1824 * for SKL for all 8 levels
1825 * in 1us units.
1826 */
1827 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001828
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001829 /*
1830 * The skl_wm_values structure is a bit too big for stack
1831 * allocation, so we keep the staging struct where we store
1832 * intermediate results here instead.
1833 */
1834 struct skl_wm_values skl_results;
1835
Ville Syrjälä609cede2013-10-09 19:18:03 +03001836 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001837 union {
1838 struct ilk_wm_values hw;
1839 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001840 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001841 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001842 } wm;
1843
Paulo Zanoni8a187452013-12-06 20:32:13 -02001844 struct i915_runtime_pm pm;
1845
Dave Airlie13cf5502014-06-18 11:29:35 +10001846 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1847 u32 long_hpd_port_mask;
1848 u32 short_hpd_port_mask;
1849 struct work_struct dig_port_work;
1850
Dave Airlie0e32b392014-05-02 14:02:48 +10001851 /*
1852 * if we get a HPD irq from DP and a HPD irq from non-DP
1853 * the non-DP HPD could block the workqueue on a mode config
1854 * mutex getting, that userspace may have taken. However
1855 * userspace is waiting on the DP workqueue to run which is
1856 * blocked behind the non-DP one.
1857 */
1858 struct workqueue_struct *dp_wq;
1859
Oscar Mateoa83014d2014-07-24 17:04:21 +01001860 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1861 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001862 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1863 struct intel_engine_cs *ring,
1864 struct intel_context *ctx,
1865 struct drm_i915_gem_execbuffer2 *args,
1866 struct list_head *vmas,
1867 struct drm_i915_gem_object *batch_obj,
1868 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001869 int (*init_rings)(struct drm_device *dev);
1870 void (*cleanup_ring)(struct intel_engine_cs *ring);
1871 void (*stop_ring)(struct intel_engine_cs *ring);
1872 } gt;
1873
Sonika Jindal9e458032015-05-06 17:35:48 +05301874 bool edp_low_vswing;
1875
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001876 /*
1877 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1878 * will be rejected. Instead look for a better place.
1879 */
Jani Nikula77fec552014-03-31 14:27:22 +03001880};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
Chris Wilson2c1792a2013-08-01 18:39:55 +01001882static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1883{
1884 return dev->dev_private;
1885}
1886
Imre Deak888d0d42015-01-08 17:54:13 +02001887static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1888{
1889 return to_i915(dev_get_drvdata(dev));
1890}
1891
Chris Wilsonb4519512012-05-11 14:29:30 +01001892/* Iterate over initialised rings */
1893#define for_each_ring(ring__, dev_priv__, i__) \
1894 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1895 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1896
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001897enum hdmi_force_audio {
1898 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1899 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1900 HDMI_AUDIO_AUTO, /* trust EDID */
1901 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1902};
1903
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001904#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001905
Chris Wilson37e680a2012-06-07 15:38:42 +01001906struct drm_i915_gem_object_ops {
1907 /* Interface between the GEM object and its backing storage.
1908 * get_pages() is called once prior to the use of the associated set
1909 * of pages before to binding them into the GTT, and put_pages() is
1910 * called after we no longer need them. As we expect there to be
1911 * associated cost with migrating pages between the backing storage
1912 * and making them available for the GPU (e.g. clflush), we may hold
1913 * onto the pages after they are no longer referenced by the GPU
1914 * in case they may be used again shortly (for example migrating the
1915 * pages to a different memory domain within the GTT). put_pages()
1916 * will therefore most likely be called when the object itself is
1917 * being released or under memory pressure (where we attempt to
1918 * reap pages for the shrinker).
1919 */
1920 int (*get_pages)(struct drm_i915_gem_object *);
1921 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001922 int (*dmabuf_export)(struct drm_i915_gem_object *);
1923 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001924};
1925
Daniel Vettera071fa02014-06-18 23:28:09 +02001926/*
1927 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1928 * considered to be the frontbuffer for the given plane interface-vise. This
1929 * doesn't mean that the hw necessarily already scans it out, but that any
1930 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1931 *
1932 * We have one bit per pipe and per scanout plane type.
1933 */
1934#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1935#define INTEL_FRONTBUFFER_BITS \
1936 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1937#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1938 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1939#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1940 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1941#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1942 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1943#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1944 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001945#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1946 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001947
Eric Anholt673a3942008-07-30 12:06:12 -07001948struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001949 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001950
Chris Wilson37e680a2012-06-07 15:38:42 +01001951 const struct drm_i915_gem_object_ops *ops;
1952
Ben Widawsky2f633152013-07-17 12:19:03 -07001953 /** List of VMAs backed by this object */
1954 struct list_head vma_list;
1955
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001956 /** Stolen memory for this object, instead of being backed by shmem. */
1957 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001958 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001959
Chris Wilsonb4716182015-04-27 13:41:17 +01001960 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001961 /** Used in execbuf to temporarily hold a ref */
1962 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001963
Chris Wilson8d9d5742015-04-07 16:20:38 +01001964 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001965
Eric Anholt673a3942008-07-30 12:06:12 -07001966 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001967 * This is set if the object is on the active lists (has pending
1968 * rendering and so a non-zero seqno), and is not set if it i s on
1969 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001970 */
Chris Wilsonb4716182015-04-27 13:41:17 +01001971 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07001972
1973 /**
1974 * This is set if the object has been written to since last bound
1975 * to the GTT
1976 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001977 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001978
1979 /**
1980 * Fence register bits (if any) for this object. Will be set
1981 * as needed when mapped into the GTT.
1982 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001983 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001984 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001985
1986 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001987 * Advice: are the backing pages purgeable?
1988 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001989 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001990
1991 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001992 * Current tiling mode for the object.
1993 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001994 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001995 /**
1996 * Whether the tiling parameters for the currently associated fence
1997 * register have changed. Note that for the purposes of tracking
1998 * tiling changes we also treat the unfenced register, the register
1999 * slot that the object occupies whilst it executes a fenced
2000 * command (such as BLT on gen2/3), as a "fence".
2001 */
2002 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002003
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002004 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002005 * Is the object at the current location in the gtt mappable and
2006 * fenceable? Used to avoid costly recalculations.
2007 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002008 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002009
2010 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002011 * Whether the current gtt mapping needs to be mappable (and isn't just
2012 * mappable by accident). Track pin and fault separate for a more
2013 * accurate mappable working set.
2014 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002015 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002016
Chris Wilsoncaea7472010-11-12 13:53:37 +00002017 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302018 * Is the object to be mapped as read-only to the GPU
2019 * Only honoured if hardware has relevant pte bit
2020 */
2021 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002022 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002023 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002024
Chris Wilson9da3da62012-06-01 15:20:22 +01002025 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002026
Daniel Vettera071fa02014-06-18 23:28:09 +02002027 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2028
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002029 unsigned int pin_display;
2030
Chris Wilson9da3da62012-06-01 15:20:22 +01002031 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002032 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002033 struct get_page {
2034 struct scatterlist *sg;
2035 int last;
2036 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Daniel Vetter1286ff72012-05-10 15:25:09 +02002038 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002039 void *dma_buf_vmapping;
2040 int vmapping_count;
2041
Chris Wilsonb4716182015-04-27 13:41:17 +01002042 /** Breadcrumb of last rendering to the buffer.
2043 * There can only be one writer, but we allow for multiple readers.
2044 * If there is a writer that necessarily implies that all other
2045 * read requests are complete - but we may only be lazily clearing
2046 * the read requests. A read request is naturally the most recent
2047 * request on a ring, so we may have two different write and read
2048 * requests on one ring where the write request is older than the
2049 * read request. This allows for the CPU to read from an active
2050 * buffer by only waiting for the write to complete.
2051 * */
2052 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002053 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002054 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002055 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002056
Daniel Vetter778c3542010-05-13 11:49:44 +02002057 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002058 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002059
Daniel Vetter80075d42013-10-09 21:23:52 +02002060 /** References from framebuffers, locks out tiling changes. */
2061 unsigned long framebuffer_references;
2062
Eric Anholt280b7132009-03-12 16:56:27 -07002063 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002064 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002065
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002066 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002067 /** for phy allocated objects */
2068 struct drm_dma_handle *phys_handle;
2069
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002070 struct i915_gem_userptr {
2071 uintptr_t ptr;
2072 unsigned read_only :1;
2073 unsigned workers :4;
2074#define I915_GEM_USERPTR_MAX_WORKERS 15
2075
Chris Wilsonad46cb52014-08-07 14:20:40 +01002076 struct i915_mm_struct *mm;
2077 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002078 struct work_struct *work;
2079 } userptr;
2080 };
2081};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002082#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002083
Daniel Vettera071fa02014-06-18 23:28:09 +02002084void i915_gem_track_fb(struct drm_i915_gem_object *old,
2085 struct drm_i915_gem_object *new,
2086 unsigned frontbuffer_bits);
2087
Eric Anholt673a3942008-07-30 12:06:12 -07002088/**
2089 * Request queue structure.
2090 *
2091 * The request queue allows us to note sequence numbers that have been emitted
2092 * and may be associated with active buffers to be retired.
2093 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002094 * By keeping this list, we can avoid having to do questionable sequence
2095 * number comparisons on buffer last_read|write_seqno. It also allows an
2096 * emission time to be associated with the request for tracking how far ahead
2097 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002098 *
2099 * The requests are reference counted, so upon creation they should have an
2100 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002101 */
2102struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002103 struct kref ref;
2104
Zou Nan hai852835f2010-05-21 09:08:56 +08002105 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002106 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002107 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002108
Eric Anholt673a3942008-07-30 12:06:12 -07002109 /** GEM sequence number associated with this request. */
2110 uint32_t seqno;
2111
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002112 /** Position in the ringbuffer of the start of the request */
2113 u32 head;
2114
Nick Hoath72f95af2015-01-15 13:10:37 +00002115 /**
2116 * Position in the ringbuffer of the start of the postfix.
2117 * This is required to calculate the maximum available ringbuffer
2118 * space without overwriting the postfix.
2119 */
2120 u32 postfix;
2121
2122 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002123 u32 tail;
2124
Nick Hoathb3a38992015-02-19 16:30:47 +00002125 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002126 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002127 * Contexts are refcounted, so when this request is associated with a
2128 * context, we must increment the context's refcount, to guarantee that
2129 * it persists while any request is linked to it. Requests themselves
2130 * are also refcounted, so the request will only be freed when the last
2131 * reference to it is dismissed, and the code in
2132 * i915_gem_request_free() will then decrement the refcount on the
2133 * context.
2134 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002135 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002136 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002137
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002138 /** Batch buffer related to this request if any */
2139 struct drm_i915_gem_object *batch_obj;
2140
Eric Anholt673a3942008-07-30 12:06:12 -07002141 /** Time at which this request was emitted, in jiffies. */
2142 unsigned long emitted_jiffies;
2143
Eric Anholtb9624422009-06-03 07:27:35 +00002144 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002145 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002146
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002147 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002148 /** file_priv list entry for this request */
2149 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002150
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002151 /** process identifier submitting this request */
2152 struct pid *pid;
2153
Nick Hoath6d3d8272015-01-15 13:10:39 +00002154 /**
2155 * The ELSP only accepts two elements at a time, so we queue
2156 * context/tail pairs on a given queue (ring->execlist_queue) until the
2157 * hardware is available. The queue serves a double purpose: we also use
2158 * it to keep track of the up to 2 contexts currently in the hardware
2159 * (usually one in execution and the other queued up by the GPU): We
2160 * only remove elements from the head of the queue when the hardware
2161 * informs us that an element has been completed.
2162 *
2163 * All accesses to the queue are mediated by a spinlock
2164 * (ring->execlist_lock).
2165 */
2166
2167 /** Execlist link in the submission queue.*/
2168 struct list_head execlist_link;
2169
2170 /** Execlists no. of times this request has been sent to the ELSP */
2171 int elsp_submitted;
2172
Eric Anholt673a3942008-07-30 12:06:12 -07002173};
2174
John Harrison6689cb22015-03-19 12:30:08 +00002175int i915_gem_request_alloc(struct intel_engine_cs *ring,
2176 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002177void i915_gem_request_free(struct kref *req_ref);
2178
John Harrisonb793a002014-11-24 18:49:25 +00002179static inline uint32_t
2180i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2181{
2182 return req ? req->seqno : 0;
2183}
2184
2185static inline struct intel_engine_cs *
2186i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2187{
2188 return req ? req->ring : NULL;
2189}
2190
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002191static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002192i915_gem_request_reference(struct drm_i915_gem_request *req)
2193{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002194 if (req)
2195 kref_get(&req->ref);
2196 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002197}
2198
2199static inline void
2200i915_gem_request_unreference(struct drm_i915_gem_request *req)
2201{
Daniel Vetterf2458602014-11-26 10:26:05 +01002202 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002203 kref_put(&req->ref, i915_gem_request_free);
2204}
2205
Chris Wilson41037f92015-03-27 11:01:36 +00002206static inline void
2207i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2208{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002209 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002210
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002211 if (!req)
2212 return;
2213
2214 dev = req->ring->dev;
2215 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002216 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002217}
2218
John Harrisonabfe2622014-11-24 18:49:24 +00002219static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2220 struct drm_i915_gem_request *src)
2221{
2222 if (src)
2223 i915_gem_request_reference(src);
2224
2225 if (*pdst)
2226 i915_gem_request_unreference(*pdst);
2227
2228 *pdst = src;
2229}
2230
John Harrison1b5a4332014-11-24 18:49:42 +00002231/*
2232 * XXX: i915_gem_request_completed should be here but currently needs the
2233 * definition of i915_seqno_passed() which is below. It will be moved in
2234 * a later patch when the call to i915_seqno_passed() is obsoleted...
2235 */
2236
Brad Volkin351e3db2014-02-18 10:15:46 -08002237/*
2238 * A command that requires special handling by the command parser.
2239 */
2240struct drm_i915_cmd_descriptor {
2241 /*
2242 * Flags describing how the command parser processes the command.
2243 *
2244 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2245 * a length mask if not set
2246 * CMD_DESC_SKIP: The command is allowed but does not follow the
2247 * standard length encoding for the opcode range in
2248 * which it falls
2249 * CMD_DESC_REJECT: The command is never allowed
2250 * CMD_DESC_REGISTER: The command should be checked against the
2251 * register whitelist for the appropriate ring
2252 * CMD_DESC_MASTER: The command is allowed if the submitting process
2253 * is the DRM master
2254 */
2255 u32 flags;
2256#define CMD_DESC_FIXED (1<<0)
2257#define CMD_DESC_SKIP (1<<1)
2258#define CMD_DESC_REJECT (1<<2)
2259#define CMD_DESC_REGISTER (1<<3)
2260#define CMD_DESC_BITMASK (1<<4)
2261#define CMD_DESC_MASTER (1<<5)
2262
2263 /*
2264 * The command's unique identification bits and the bitmask to get them.
2265 * This isn't strictly the opcode field as defined in the spec and may
2266 * also include type, subtype, and/or subop fields.
2267 */
2268 struct {
2269 u32 value;
2270 u32 mask;
2271 } cmd;
2272
2273 /*
2274 * The command's length. The command is either fixed length (i.e. does
2275 * not include a length field) or has a length field mask. The flag
2276 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2277 * a length mask. All command entries in a command table must include
2278 * length information.
2279 */
2280 union {
2281 u32 fixed;
2282 u32 mask;
2283 } length;
2284
2285 /*
2286 * Describes where to find a register address in the command to check
2287 * against the ring's register whitelist. Only valid if flags has the
2288 * CMD_DESC_REGISTER bit set.
2289 */
2290 struct {
2291 u32 offset;
2292 u32 mask;
2293 } reg;
2294
2295#define MAX_CMD_DESC_BITMASKS 3
2296 /*
2297 * Describes command checks where a particular dword is masked and
2298 * compared against an expected value. If the command does not match
2299 * the expected value, the parser rejects it. Only valid if flags has
2300 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2301 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002302 *
2303 * If the check specifies a non-zero condition_mask then the parser
2304 * only performs the check when the bits specified by condition_mask
2305 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002306 */
2307 struct {
2308 u32 offset;
2309 u32 mask;
2310 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002311 u32 condition_offset;
2312 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002313 } bits[MAX_CMD_DESC_BITMASKS];
2314};
2315
2316/*
2317 * A table of commands requiring special handling by the command parser.
2318 *
2319 * Each ring has an array of tables. Each table consists of an array of command
2320 * descriptors, which must be sorted with command opcodes in ascending order.
2321 */
2322struct drm_i915_cmd_table {
2323 const struct drm_i915_cmd_descriptor *table;
2324 int count;
2325};
2326
Chris Wilsondbbe9122014-08-09 19:18:43 +01002327/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002328#define __I915__(p) ({ \
2329 struct drm_i915_private *__p; \
2330 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2331 __p = (struct drm_i915_private *)p; \
2332 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2333 __p = to_i915((struct drm_device *)p); \
2334 else \
2335 BUILD_BUG(); \
2336 __p; \
2337})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002338#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002339#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002340#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002341
Chris Wilson87f1f462014-08-09 19:18:42 +01002342#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2343#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002344#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002345#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002346#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002347#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2348#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002349#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2350#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2351#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002352#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002353#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002354#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2355#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002356#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2357#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002358#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002359#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002360#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2361 INTEL_DEVID(dev) == 0x0152 || \
2362 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002363#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002364#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002365#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002366#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302367#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002368#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002369#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002370#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002371 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002372#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002373 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002374 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002375 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002376#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2377 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002378#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002379 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002380#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002381 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002382/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002383#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2384 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002385#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002386
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002387#define SKL_REVID_A0 (0x0)
2388#define SKL_REVID_B0 (0x1)
2389#define SKL_REVID_C0 (0x2)
2390#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002391#define SKL_REVID_E0 (0x4)
Imre Deakb88baa22015-05-19 15:05:00 +03002392#define SKL_REVID_F0 (0x5)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002393
Nick Hoath6c74c872015-03-20 09:03:52 +00002394#define BXT_REVID_A0 (0x0)
2395#define BXT_REVID_B0 (0x3)
2396#define BXT_REVID_C0 (0x6)
2397
Jesse Barnes85436692011-04-06 12:11:14 -07002398/*
2399 * The genX designation typically refers to the render engine, so render
2400 * capability related checks should use IS_GEN, while display and other checks
2401 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2402 * chips, etc.).
2403 */
Zou Nan haicae58522010-11-09 17:17:32 +08002404#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2405#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2406#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2407#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2408#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002409#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002410#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002411#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002412
Ben Widawsky73ae4782013-10-15 10:02:57 -07002413#define RENDER_RING (1<<RCS)
2414#define BSD_RING (1<<VCS)
2415#define BLT_RING (1<<BCS)
2416#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002417#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002418#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002419#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002420#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2421#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2422#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2423#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002424 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002425#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2426
Ben Widawsky254f9652012-06-04 14:42:42 -07002427#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002428#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002429#define USES_PPGTT(dev) (i915.enable_ppgtt)
2430#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002431
Chris Wilson05394f32010-11-08 19:18:58 +00002432#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002433#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2434
Daniel Vetterb45305f2012-12-17 16:21:27 +01002435/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2436#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002437/*
2438 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2439 * even when in MSI mode. This results in spurious interrupt warnings if the
2440 * legacy irq no. is shared with another device. The kernel then disables that
2441 * interrupt source and so prevents the other device from working properly.
2442 */
2443#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2444#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002445
Zou Nan haicae58522010-11-09 17:17:32 +08002446/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2447 * rows, which changed the alignment requirements and fence programming.
2448 */
2449#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2450 IS_I915GM(dev)))
2451#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2452#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2453#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002454#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2455#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002456
2457#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2458#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002459#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002460
Damien Lespiaudbf77862014-10-01 20:04:14 +01002461#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002462
Jani Nikula0c9b3712015-05-18 17:10:01 +03002463#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2464 INTEL_INFO(dev)->gen >= 9)
2465
Damien Lespiaudd93be52013-04-22 18:40:39 +01002466#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002467#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002468#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302469 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2470 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002471#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302472 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2473 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002474#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2475#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002476
Daniel Vettereb805622015-05-04 14:58:44 +02002477#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2478
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002479#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2480#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2481#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2482#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2483#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2484#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302485#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2486#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002487
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002488#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302489#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002490#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002491#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2492#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002493#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002494#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002495
Sonika Jindal5fafe292014-07-21 15:23:38 +05302496#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2497
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002498/* DPF == dynamic parity feature */
2499#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2500#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002501
Ben Widawskyc8735b02012-09-07 19:43:39 -07002502#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302503#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002504
Chris Wilson05394f32010-11-08 19:18:58 +00002505#include "i915_trace.h"
2506
Rob Clarkbaa70942013-08-02 13:27:49 -04002507extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002508extern int i915_max_ioctl;
2509
Imre Deakfc49b3d2014-10-23 19:23:27 +03002510extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2511extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002512
Jani Nikulad330a952014-01-21 11:24:25 +02002513/* i915_params.c */
2514struct i915_params {
2515 int modeset;
2516 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002517 int semaphores;
2518 unsigned int lvds_downclock;
2519 int lvds_channel_mode;
2520 int panel_use_ssc;
2521 int vbt_sdvo_panel_type;
2522 int enable_rc6;
2523 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002524 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002525 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002526 int enable_psr;
2527 unsigned int preliminary_hw_support;
2528 int disable_power_well;
2529 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002530 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002531 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002532 /* leave bools at the end to not create holes */
2533 bool enable_hangcheck;
2534 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002535 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002536 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002537 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002538 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002539 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302540 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002541 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002542 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002543 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302544 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002545};
2546extern struct i915_params i915 __read_mostly;
2547
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002549extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002550extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002551extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002552extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002553extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002554 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002555extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002556 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002557extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002558#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002559extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2560 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002561#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002562extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002563extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002564extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2565extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2566extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2567extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002568int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002569void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02002570void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002571
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002573void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002574__printf(3, 4)
2575void i915_handle_error(struct drm_device *dev, bool wedged,
2576 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577
Daniel Vetterb9632912014-09-30 10:56:44 +02002578extern void intel_irq_init(struct drm_i915_private *dev_priv);
2579extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002580int intel_irq_install(struct drm_i915_private *dev_priv);
2581void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002582
2583extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002584extern void intel_uncore_early_sanitize(struct drm_device *dev,
2585 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002586extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002587extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002588extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002589extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002590const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002591void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002592 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002593void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002594 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002595/* Like above but the caller must manage the uncore.lock itself.
2596 * Must be used with I915_READ_FW and friends.
2597 */
2598void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2599 enum forcewake_domains domains);
2600void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2601 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002602void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002603static inline bool intel_vgpu_active(struct drm_device *dev)
2604{
2605 return to_i915(dev)->vgpu.active;
2606}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002607
Keith Packard7c463582008-11-04 02:03:27 -08002608void
Jani Nikula50227e12014-03-31 14:27:21 +03002609i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002610 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002611
2612void
Jani Nikula50227e12014-03-31 14:27:21 +03002613i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002614 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002615
Imre Deakf8b79e52014-03-04 19:23:07 +02002616void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2617void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002618void
2619ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2620void
2621ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2622void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2623 uint32_t interrupt_mask,
2624 uint32_t enabled_irq_mask);
2625#define ibx_enable_display_interrupt(dev_priv, bits) \
2626 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2627#define ibx_disable_display_interrupt(dev_priv, bits) \
2628 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002629
Eric Anholt673a3942008-07-30 12:06:12 -07002630/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002631int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2632 struct drm_file *file_priv);
2633int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
2635int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
2637int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2638 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002639int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2640 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002641int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2642 struct drm_file *file_priv);
2643int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002645void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2646 struct intel_engine_cs *ring);
2647void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2648 struct drm_file *file,
2649 struct intel_engine_cs *ring,
2650 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002651int i915_gem_ringbuffer_submission(struct drm_device *dev,
2652 struct drm_file *file,
2653 struct intel_engine_cs *ring,
2654 struct intel_context *ctx,
2655 struct drm_i915_gem_execbuffer2 *args,
2656 struct list_head *vmas,
2657 struct drm_i915_gem_object *batch_obj,
2658 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002659int i915_gem_execbuffer(struct drm_device *dev, void *data,
2660 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002661int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2662 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002663int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2664 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002665int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2666 struct drm_file *file);
2667int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2668 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002669int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002671int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002673int i915_gem_set_tiling(struct drm_device *dev, void *data,
2674 struct drm_file *file_priv);
2675int i915_gem_get_tiling(struct drm_device *dev, void *data,
2676 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002677int i915_gem_init_userptr(struct drm_device *dev);
2678int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2679 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002680int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2681 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002682int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2683 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002684void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002685void *i915_gem_object_alloc(struct drm_device *dev);
2686void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002687void i915_gem_object_init(struct drm_i915_gem_object *obj,
2688 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002689struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2690 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002691void i915_init_vm(struct drm_i915_private *dev_priv,
2692 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002693void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002694void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002695
Daniel Vetter08755462015-04-20 09:04:05 -07002696/* Flags used by pin/bind&friends. */
2697#define PIN_MAPPABLE (1<<0)
2698#define PIN_NONBLOCK (1<<1)
2699#define PIN_GLOBAL (1<<2)
2700#define PIN_OFFSET_BIAS (1<<3)
2701#define PIN_USER (1<<4)
2702#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002703#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002704int __must_check
2705i915_gem_object_pin(struct drm_i915_gem_object *obj,
2706 struct i915_address_space *vm,
2707 uint32_t alignment,
2708 uint64_t flags);
2709int __must_check
2710i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2711 const struct i915_ggtt_view *view,
2712 uint32_t alignment,
2713 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002714
2715int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2716 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002717int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002718int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002719void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002720void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002721
Brad Volkin4c914c02014-02-18 10:15:45 -08002722int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2723 int *needs_clflush);
2724
Chris Wilson37e680a2012-06-07 15:38:42 +01002725int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002726
2727static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002728{
Chris Wilsonee286372015-04-07 16:20:25 +01002729 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002730}
Chris Wilsonee286372015-04-07 16:20:25 +01002731
2732static inline struct page *
2733i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2734{
2735 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2736 return NULL;
2737
2738 if (n < obj->get_page.last) {
2739 obj->get_page.sg = obj->pages->sgl;
2740 obj->get_page.last = 0;
2741 }
2742
2743 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2744 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2745 if (unlikely(sg_is_chain(obj->get_page.sg)))
2746 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2747 }
2748
2749 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2750}
2751
Chris Wilsona5570172012-09-04 21:02:54 +01002752static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2753{
2754 BUG_ON(obj->pages == NULL);
2755 obj->pages_pin_count++;
2756}
2757static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2758{
2759 BUG_ON(obj->pages_pin_count == 0);
2760 obj->pages_pin_count--;
2761}
2762
Chris Wilson54cf91d2010-11-25 18:00:26 +00002763int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002764int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002765 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002766void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002767 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002768int i915_gem_dumb_create(struct drm_file *file_priv,
2769 struct drm_device *dev,
2770 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002771int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2772 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002773/**
2774 * Returns true if seq1 is later than seq2.
2775 */
2776static inline bool
2777i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2778{
2779 return (int32_t)(seq1 - seq2) >= 0;
2780}
2781
John Harrison1b5a4332014-11-24 18:49:42 +00002782static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2783 bool lazy_coherency)
2784{
2785 u32 seqno;
2786
2787 BUG_ON(req == NULL);
2788
2789 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2790
2791 return i915_seqno_passed(seqno, req->seqno);
2792}
2793
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002794int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2795int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002796int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002797int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002798
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002799bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2800void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002801
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002802struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002803i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002804
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002805bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002806void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002807int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002808 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002809int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302810
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002811static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2812{
2813 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002814 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002815}
2816
2817static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2818{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002819 return atomic_read(&error->reset_counter) & I915_WEDGED;
2820}
2821
2822static inline u32 i915_reset_count(struct i915_gpu_error *error)
2823{
2824 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002825}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002826
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002827static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2828{
2829 return dev_priv->gpu_error.stop_rings == 0 ||
2830 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2831}
2832
2833static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2834{
2835 return dev_priv->gpu_error.stop_rings == 0 ||
2836 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2837}
2838
Chris Wilson069efc12010-09-30 16:53:18 +01002839void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002840bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002841int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002842int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002843int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002844int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002845void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002846void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002847int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002848int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002849int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002850 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002851 struct drm_i915_gem_object *batch_obj);
2852#define i915_add_request(ring) \
2853 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002854int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002855 unsigned reset_counter,
2856 bool interruptible,
2857 s64 *timeout,
2858 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002859int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002861int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01002862i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2863 bool readonly);
2864int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00002865i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2866 bool write);
2867int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002868i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2869int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002870i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2871 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002872 struct intel_engine_cs *pipelined,
2873 const struct i915_ggtt_view *view);
2874void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2875 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002876int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002877 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002878int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002879void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002880
Chris Wilson467cffb2011-03-07 10:42:03 +00002881uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002882i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2883uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002884i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2885 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002886
Chris Wilsone4ffd172011-04-04 09:44:39 +01002887int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2888 enum i915_cache_level cache_level);
2889
Daniel Vetter1286ff72012-05-10 15:25:09 +02002890struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2891 struct dma_buf *dma_buf);
2892
2893struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2894 struct drm_gem_object *gem_obj, int flags);
2895
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002896void i915_gem_restore_fences(struct drm_device *dev);
2897
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002898unsigned long
2899i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002900 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002901unsigned long
2902i915_gem_obj_offset(struct drm_i915_gem_object *o,
2903 struct i915_address_space *vm);
2904static inline unsigned long
2905i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002906{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002908}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002909
Ben Widawskya70a3142013-07-31 16:59:56 -07002910bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002911bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002913bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002914 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002915
Ben Widawskya70a3142013-07-31 16:59:56 -07002916unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2917 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002918struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002919i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2920 struct i915_address_space *vm);
2921struct i915_vma *
2922i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2923 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002924
Ben Widawskyaccfef22013-08-14 11:38:35 +02002925struct i915_vma *
2926i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002927 struct i915_address_space *vm);
2928struct i915_vma *
2929i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2930 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002931
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002932static inline struct i915_vma *
2933i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2934{
2935 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002936}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002937bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002938
Ben Widawskya70a3142013-07-31 16:59:56 -07002939/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002940#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002941 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2942static inline bool i915_is_ggtt(struct i915_address_space *vm)
2943{
2944 struct i915_address_space *ggtt =
2945 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2946 return vm == ggtt;
2947}
2948
Daniel Vetter841cd772014-08-06 15:04:48 +02002949static inline struct i915_hw_ppgtt *
2950i915_vm_to_ppgtt(struct i915_address_space *vm)
2951{
2952 WARN_ON(i915_is_ggtt(vm));
2953
2954 return container_of(vm, struct i915_hw_ppgtt, base);
2955}
2956
2957
Ben Widawskya70a3142013-07-31 16:59:56 -07002958static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2959{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002960 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002961}
2962
2963static inline unsigned long
2964i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2965{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002966 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002967}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002968
2969static inline int __must_check
2970i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2971 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002972 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002973{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002974 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2975 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002976}
Ben Widawskya70a3142013-07-31 16:59:56 -07002977
Daniel Vetterb2871102014-02-14 14:01:19 +01002978static inline int
2979i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2980{
2981 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2982}
2983
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002984void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2985 const struct i915_ggtt_view *view);
2986static inline void
2987i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2988{
2989 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2990}
Daniel Vetterb2871102014-02-14 14:01:19 +01002991
Ben Widawsky254f9652012-06-04 14:42:42 -07002992/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002993int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002994void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002995void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002996int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002997int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002998void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002999int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01003000 struct intel_context *to);
3001struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003002i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003003void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003004struct drm_i915_gem_object *
3005i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003006static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003007{
Chris Wilson691e6412014-04-09 09:07:36 +01003008 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003009}
3010
Oscar Mateo273497e2014-05-22 14:13:37 +01003011static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003012{
Chris Wilson691e6412014-04-09 09:07:36 +01003013 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003014}
3015
Oscar Mateo273497e2014-05-22 14:13:37 +01003016static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003017{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003018 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003019}
3020
Ben Widawsky84624812012-06-04 14:42:54 -07003021int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3022 struct drm_file *file);
3023int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3024 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003025int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3026 struct drm_file *file_priv);
3027int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003029
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003030/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003031int __must_check i915_gem_evict_something(struct drm_device *dev,
3032 struct i915_address_space *vm,
3033 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003034 unsigned alignment,
3035 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003036 unsigned long start,
3037 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003038 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003039int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003040int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003041
Ben Widawsky0260c422014-03-22 22:47:21 -07003042/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003043static inline void i915_gem_chipset_flush(struct drm_device *dev)
3044{
Chris Wilson05394f32010-11-08 19:18:58 +00003045 if (INTEL_INFO(dev)->gen < 6)
3046 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003047}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003048
Chris Wilson9797fbf2012-04-24 15:47:39 +01003049/* i915_gem_stolen.c */
3050int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003051int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003052void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003053void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003054struct drm_i915_gem_object *
3055i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003056struct drm_i915_gem_object *
3057i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3058 u32 stolen_offset,
3059 u32 gtt_offset,
3060 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003061
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003062/* i915_gem_shrinker.c */
3063unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3064 long target,
3065 unsigned flags);
3066#define I915_SHRINK_PURGEABLE 0x1
3067#define I915_SHRINK_UNBOUND 0x2
3068#define I915_SHRINK_BOUND 0x4
3069unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3070void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3071
3072
Eric Anholt673a3942008-07-30 12:06:12 -07003073/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003074static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003075{
Jani Nikula50227e12014-03-31 14:27:21 +03003076 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003077
3078 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3079 obj->tiling_mode != I915_TILING_NONE;
3080}
3081
Eric Anholt673a3942008-07-30 12:06:12 -07003082void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003083void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3084void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003085
3086/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003087#if WATCH_LISTS
3088int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003089#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003090#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092
Ben Gamari20172632009-02-17 20:08:50 -05003093/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003094int i915_debugfs_init(struct drm_minor *minor);
3095void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003096#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003097int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003098void intel_display_crc_init(struct drm_device *dev);
3099#else
Jani Nikula249e87d2015-04-10 16:59:32 +03003100static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003101static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003102#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003103
3104/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003105__printf(2, 3)
3106void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003107int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3108 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003109int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003110 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003111 size_t count, loff_t pos);
3112static inline void i915_error_state_buf_release(
3113 struct drm_i915_error_state_buf *eb)
3114{
3115 kfree(eb->buf);
3116}
Mika Kuoppala58174462014-02-25 17:11:26 +02003117void i915_capture_error_state(struct drm_device *dev, bool wedge,
3118 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003119void i915_error_state_get(struct drm_device *dev,
3120 struct i915_error_state_file_priv *error_priv);
3121void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3122void i915_destroy_error_state(struct drm_device *dev);
3123
3124void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003125const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003126
Brad Volkin351e3db2014-02-18 10:15:46 -08003127/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003128int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003129int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3130void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3131bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3132int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003133 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003134 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003135 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003136 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003137 bool is_master);
3138
Jesse Barnes317c35d2008-08-25 15:11:06 -07003139/* i915_suspend.c */
3140extern int i915_save_state(struct drm_device *dev);
3141extern int i915_restore_state(struct drm_device *dev);
3142
Ben Widawsky0136db582012-04-10 21:17:01 -07003143/* i915_sysfs.c */
3144void i915_setup_sysfs(struct drm_device *dev_priv);
3145void i915_teardown_sysfs(struct drm_device *dev_priv);
3146
Chris Wilsonf899fc62010-07-20 15:44:45 -07003147/* intel_i2c.c */
3148extern int intel_setup_gmbus(struct drm_device *dev);
3149extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003150extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3151 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003152
Jani Nikula0184df42015-03-27 00:20:20 +02003153extern struct i2c_adapter *
3154intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003155extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3156extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003157static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003158{
3159 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3160}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003161extern void intel_i2c_reset(struct drm_device *dev);
3162
Chris Wilson3b617962010-08-24 09:02:58 +01003163/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003164#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003165extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003166extern void intel_opregion_init(struct drm_device *dev);
3167extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003168extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003169extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3170 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003171extern int intel_opregion_notify_adapter(struct drm_device *dev,
3172 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003173#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003174static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003175static inline void intel_opregion_init(struct drm_device *dev) { return; }
3176static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003177static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003178static inline int
3179intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3180{
3181 return 0;
3182}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003183static inline int
3184intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3185{
3186 return 0;
3187}
Len Brown65e082c2008-10-24 17:18:10 -04003188#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003189
Jesse Barnes723bfd72010-10-07 16:01:13 -07003190/* intel_acpi.c */
3191#ifdef CONFIG_ACPI
3192extern void intel_register_dsm_handler(void);
3193extern void intel_unregister_dsm_handler(void);
3194#else
3195static inline void intel_register_dsm_handler(void) { return; }
3196static inline void intel_unregister_dsm_handler(void) { return; }
3197#endif /* CONFIG_ACPI */
3198
Jesse Barnes79e53942008-11-07 14:24:08 -08003199/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003200extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003201extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003202extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003203extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003204extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003205extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003206extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3207 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003208extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003209extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003210extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003211extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003212extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003213extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3214 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003215extern void intel_detect_pch(struct drm_device *dev);
3216extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003217extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003218
Ben Widawsky2911a352012-04-05 14:47:36 -07003219extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003220int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3221 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003222int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3223 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003224
Chris Wilson6ef3d422010-08-04 20:26:07 +01003225/* overlay */
3226extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003227extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3228 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003229
3230extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003231extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003232 struct drm_device *dev,
3233 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003234
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003235int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3236int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003237
3238/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303239u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3240void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003241u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003242u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3243void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3244u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3245void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3246u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3247void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003248u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3249void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003250u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3251void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003252u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3253void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003254u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3255 enum intel_sbi_destination destination);
3256void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3257 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303258u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3259void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003260
Ville Syrjälä616bc822015-01-23 21:04:25 +02003261int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3262int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303263
Ben Widawsky0b274482013-10-04 21:22:51 -07003264#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3265#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003266
Ben Widawsky0b274482013-10-04 21:22:51 -07003267#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3268#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3269#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3270#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003271
Ben Widawsky0b274482013-10-04 21:22:51 -07003272#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3273#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3274#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3275#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003276
Chris Wilson698b3132014-03-21 13:16:43 +00003277/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3278 * will be implemented using 2 32-bit writes in an arbitrary order with
3279 * an arbitrary delay between them. This can cause the hardware to
3280 * act upon the intermediate value, possibly leading to corruption and
3281 * machine death. You have been warned.
3282 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003283#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3284#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003285
Chris Wilson50877442014-03-21 12:41:53 +00003286#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3287 u32 upper = I915_READ(upper_reg); \
3288 u32 lower = I915_READ(lower_reg); \
3289 u32 tmp = I915_READ(upper_reg); \
3290 if (upper != tmp) { \
3291 upper = tmp; \
3292 lower = I915_READ(lower_reg); \
3293 WARN_ON(I915_READ(upper_reg) != upper); \
3294 } \
3295 (u64)upper << 32 | lower; })
3296
Zou Nan haicae58522010-11-09 17:17:32 +08003297#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3298#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3299
Chris Wilsona6111f72015-04-07 16:21:02 +01003300/* These are untraced mmio-accessors that are only valid to be used inside
3301 * criticial sections inside IRQ handlers where forcewake is explicitly
3302 * controlled.
3303 * Think twice, and think again, before using these.
3304 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3305 * intel_uncore_forcewake_irqunlock().
3306 */
3307#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3308#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3309#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3310
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003311/* "Broadcast RGB" property */
3312#define INTEL_BROADCAST_RGB_AUTO 0
3313#define INTEL_BROADCAST_RGB_FULL 1
3314#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003315
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003316static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3317{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303318 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003319 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303320 else if (INTEL_INFO(dev)->gen >= 5)
3321 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003322 else
3323 return VGACNTRL;
3324}
3325
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003326static inline void __user *to_user_ptr(u64 address)
3327{
3328 return (void __user *)(uintptr_t)address;
3329}
3330
Imre Deakdf977292013-05-21 20:03:17 +03003331static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3332{
3333 unsigned long j = msecs_to_jiffies(m);
3334
3335 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3336}
3337
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003338static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3339{
3340 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3341}
3342
Imre Deakdf977292013-05-21 20:03:17 +03003343static inline unsigned long
3344timespec_to_jiffies_timeout(const struct timespec *value)
3345{
3346 unsigned long j = timespec_to_jiffies(value);
3347
3348 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3349}
3350
Paulo Zanonidce56b32013-12-19 14:29:40 -02003351/*
3352 * If you need to wait X milliseconds between events A and B, but event B
3353 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3354 * when event A happened, then just before event B you call this function and
3355 * pass the timestamp as the first argument, and X as the second argument.
3356 */
3357static inline void
3358wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3359{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003360 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003361
3362 /*
3363 * Don't re-read the value of "jiffies" every time since it may change
3364 * behind our back and break the math.
3365 */
3366 tmp_jiffies = jiffies;
3367 target_jiffies = timestamp_jiffies +
3368 msecs_to_jiffies_timeout(to_wait_ms);
3369
3370 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003371 remaining_jiffies = target_jiffies - tmp_jiffies;
3372 while (remaining_jiffies)
3373 remaining_jiffies =
3374 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003375 }
3376}
3377
John Harrison581c26e82014-11-24 18:49:39 +00003378static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3379 struct drm_i915_gem_request *req)
3380{
3381 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3382 i915_gem_request_assign(&ring->trace_irq_req, req);
3383}
3384
Linus Torvalds1da177e2005-04-16 15:20:36 -07003385#endif