blob: e9c06447eeffc23ee8387312f47d20418dcf9f44 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
216 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000256 string MaskingConstraint = "",
257 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000266 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
277 InstrItinClass itin = NoItinerary,
278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
289 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000298 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000306 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000314 InstrItinClass itin = NoItinerary,
315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000326 dag RHS, InstrItinClass itin = NoItinerary,
327 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000328 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 SDNode Select = vselect,
330 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000331 AVX512_maskable_common<O, F, _, Outs,
332 !con((ins _.RC:$src1), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm,
336 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000337 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 Select, "", itin, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000343 dag RHS, InstrItinClass itin = NoItinerary,
344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000348 IntelSrcAsm, RHS, itin, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
355 list<dag> Pattern> :
356 AVX512_maskable_custom<O, F, Outs, Ins,
357 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
358 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000359 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000360 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000361
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000362
363// Instruction with mask that puts result in mask register,
364// like "compare" and "vptest"
365multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
366 dag Outs,
367 dag Ins, dag MaskingIns,
368 string OpcodeStr,
369 string AttSrcAsm, string IntelSrcAsm,
370 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000371 list<dag> MaskingPattern,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000372 InstrItinClass itin = NoItinerary,
Craig Topper225da2c2016-08-27 05:22:15 +0000373 bit IsCommutable = 0> {
374 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000376 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
377 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000378 Pattern, itin>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
380 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000381 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
382 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000383 MaskingPattern, itin>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000384}
385
386multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
387 dag Outs,
388 dag Ins, dag MaskingIns,
389 string OpcodeStr,
390 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000391 dag RHS, dag MaskingRHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000392 InstrItinClass itin = NoItinerary,
Craig Topper225da2c2016-08-27 05:22:15 +0000393 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000394 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
395 AttSrcAsm, IntelSrcAsm,
396 [(set _.KRC:$dst, RHS)],
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000397 [(set _.KRC:$dst, MaskingRHS)], itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398
399multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
400 dag Outs, dag Ins, string OpcodeStr,
401 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000402 dag RHS, InstrItinClass itin = NoItinerary,
403 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000404 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
405 !con((ins _.KRCWM:$mask), Ins),
406 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000407 (and _.KRCWM:$mask, RHS), itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000408
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
410 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000411 string AttSrcAsm, string IntelSrcAsm,
412 InstrItinClass itin = NoItinerary> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000413 AVX512_maskable_custom_cmp<O, F, Outs,
414 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000415 AttSrcAsm, IntelSrcAsm, [],[], itin>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000416
Craig Topperabe80cc2016-08-28 06:06:28 +0000417// This multiclass generates the unconditional/non-masking, the masking and
418// the zero-masking variant of the vector instruction. In the masking case, the
419// perserved vector elements come from a new dummy input operand tied to $dst.
420multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
421 dag Outs, dag Ins, string OpcodeStr,
422 string AttSrcAsm, string IntelSrcAsm,
423 dag RHS, dag MaskedRHS,
424 InstrItinClass itin = NoItinerary,
425 bit IsCommutable = 0, SDNode Select = vselect> :
426 AVX512_maskable_custom<O, F, Outs, Ins,
427 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
428 !con((ins _.KRCWM:$mask), Ins),
429 OpcodeStr, AttSrcAsm, IntelSrcAsm,
430 [(set _.RC:$dst, RHS)],
431 [(set _.RC:$dst,
432 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
433 [(set _.RC:$dst,
434 (Select _.KRCWM:$mask, MaskedRHS,
435 _.ImmAllZerosV))],
436 "$src0 = $dst", itin, IsCommutable>;
437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438
Craig Topper9d9251b2016-05-08 20:10:20 +0000439// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
440// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
441// swizzled by ExecutionDepsFix to pxor.
442// We set canFoldAsLoad because this can be converted to a constant-pool
443// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000445 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000447 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000448def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
449 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000450}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451
Craig Topper6393afc2017-01-09 02:44:34 +0000452// Alias instructions that allow VPTERNLOG to be used with a mask to create
453// a mix of all ones and all zeros elements. This is done this way to force
454// the same register to be used as input for all three sources.
455let isPseudo = 1, Predicates = [HasAVX512] in {
456def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
457 (ins VK16WM:$mask), "",
458 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
459 (v16i32 immAllOnesV),
460 (v16i32 immAllZerosV)))]>;
461def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
462 (ins VK8WM:$mask), "",
463 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
464 (bc_v8i64 (v16i32 immAllOnesV)),
465 (bc_v8i64 (v16i32 immAllZerosV))))]>;
466}
467
Craig Toppere5ce84a2016-05-08 21:33:53 +0000468let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000469 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000470def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
471 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
472def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
473 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
474}
475
Craig Topperadd9cc62016-12-18 06:23:14 +0000476// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
477// This is expanded by ExpandPostRAPseudos.
478let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000479 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000480 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
481 [(set FR32X:$dst, fp32imm0)]>;
482 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
483 [(set FR64X:$dst, fpimm0)]>;
484}
485
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486//===----------------------------------------------------------------------===//
487// AVX-512 - VECTOR INSERT
488//
Craig Topper3a622a12017-08-17 15:40:25 +0000489
490// Supports two different pattern operators for mask and unmasked ops. Allows
491// null_frag to be passed for one.
492multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
493 X86VectorVTInfo To,
494 SDPatternOperator vinsert_insert,
495 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000497 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000498 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000503 (iPTR imm)),
504 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
505 (From.VT From.RC:$src2),
506 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Craig Topperc228d792017-09-05 05:49:44 +0000508 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000509 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000510 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 "vinsert" # From.EltTypeName # "x" # From.NumElts,
512 "$src3, $src2, $src1", "$src1, $src2, $src3",
513 (vinsert_insert:$src3 (To.VT To.RC:$src1),
514 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000515 (iPTR imm)),
516 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
519 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000522
Craig Topper3a622a12017-08-17 15:40:25 +0000523// Passes the same pattern operator for masked and unmasked ops.
524multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
525 X86VectorVTInfo To,
526 SDPatternOperator vinsert_insert> :
527 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
528
Igor Breger0ede3cb2015-09-20 06:52:42 +0000529multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
530 X86VectorVTInfo To, PatFrag vinsert_insert,
531 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
532 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000533 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000534 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rr")
536 To.RC:$src1, From.RC:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538
539 def : Pat<(vinsert_insert:$ins
540 (To.VT To.RC:$src1),
541 (From.VT (bitconvert (From.LdFrag addr:$src2))),
542 (iPTR imm)),
543 (To.VT (!cast<Instruction>(InstrStr#"rm")
544 To.RC:$src1, addr:$src2,
545 (INSERT_get_vinsert_imm To.RC:$ins)))>;
546 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547}
548
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000549multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
550 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000551
552 let Predicates = [HasVLX] in
553 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
554 X86VectorVTInfo< 4, EltVT32, VR128X>,
555 X86VectorVTInfo< 8, EltVT32, VR256X>,
556 vinsert128_insert>, EVEX_V256;
557
558 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561 vinsert128_insert>, EVEX_V512;
562
563 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000564 X86VectorVTInfo< 4, EltVT64, VR256X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566 vinsert256_insert>, VEX_W, EVEX_V512;
567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000577 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578 X86VectorVTInfo< 2, EltVT64, VR128X>,
579 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000580 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581
Craig Topper3a622a12017-08-17 15:40:25 +0000582 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000583 X86VectorVTInfo< 8, EltVT32, VR256X>,
584 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000585 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000586 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587}
588
Adam Nemet4e2ef472014-10-02 23:18:28 +0000589defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
590defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger0ede3cb2015-09-20 06:52:42 +0000592// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000593// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598
599defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603
604defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608
609// Codegen pattern with the alternative types insert VEC128 into VEC256
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
614// Codegen pattern with the alternative types insert VEC128 into VEC512
615defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
616 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
617defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
619// Codegen pattern with the alternative types insert VEC256 into VEC512
620defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
621 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
622defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
624
Craig Topperf7a19db2017-10-08 01:33:40 +0000625
626multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
627 X86VectorVTInfo To, X86VectorVTInfo Cast,
628 PatFrag vinsert_insert,
629 SDNodeXForm INSERT_get_vinsert_imm,
630 list<Predicate> p> {
631let Predicates = p in {
632 def : Pat<(Cast.VT
633 (vselect Cast.KRCWM:$mask,
634 (bitconvert
635 (vinsert_insert:$ins (To.VT To.RC:$src1),
636 (From.VT From.RC:$src2),
637 (iPTR imm))),
638 Cast.RC:$src0)),
639 (!cast<Instruction>(InstrStr#"rrk")
640 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
641 (INSERT_get_vinsert_imm To.RC:$ins))>;
642 def : Pat<(Cast.VT
643 (vselect Cast.KRCWM:$mask,
644 (bitconvert
645 (vinsert_insert:$ins (To.VT To.RC:$src1),
646 (From.VT
647 (bitconvert
648 (From.LdFrag addr:$src2))),
649 (iPTR imm))),
650 Cast.RC:$src0)),
651 (!cast<Instruction>(InstrStr#"rmk")
652 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
653 (INSERT_get_vinsert_imm To.RC:$ins))>;
654
655 def : Pat<(Cast.VT
656 (vselect Cast.KRCWM:$mask,
657 (bitconvert
658 (vinsert_insert:$ins (To.VT To.RC:$src1),
659 (From.VT From.RC:$src2),
660 (iPTR imm))),
661 Cast.ImmAllZerosV)),
662 (!cast<Instruction>(InstrStr#"rrkz")
663 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
664 (INSERT_get_vinsert_imm To.RC:$ins))>;
665 def : Pat<(Cast.VT
666 (vselect Cast.KRCWM:$mask,
667 (bitconvert
668 (vinsert_insert:$ins (To.VT To.RC:$src1),
669 (From.VT
670 (bitconvert
671 (From.LdFrag addr:$src2))),
672 (iPTR imm))),
673 Cast.ImmAllZerosV)),
674 (!cast<Instruction>(InstrStr#"rmkz")
675 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
676 (INSERT_get_vinsert_imm To.RC:$ins))>;
677}
678}
679
680defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
681 v8f32x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasVLX]>;
683defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
684 v4f64x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
686
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
691 v8i32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
694 v8i32x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
700 v4i64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
703 v4i64x_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
705
706defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
707 v16f32_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasAVX512]>;
709defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
710 v8f64_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasDQI]>;
712
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
717 v16i32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
720 v16i32_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasAVX512]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
726 v8i64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
729 v8i64_info, vinsert128_insert,
730 INSERT_get_vinsert128_imm, [HasDQI]>;
731
732defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
733 v16f32_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
736 v8f64_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasAVX512]>;
738
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
743 v16i32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
746 v16i32_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasDQI]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
752 v8i64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
755 v8i64_info, vinsert256_insert,
756 INSERT_get_vinsert256_imm, [HasAVX512]>;
757
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000758// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000759let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000760def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000761 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000762 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000763 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000765def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000766 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000767 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000768 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
770 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000771}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
773//===----------------------------------------------------------------------===//
774// AVX-512 VECTOR EXTRACT
775//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776
Craig Topper3a622a12017-08-17 15:40:25 +0000777// Supports two different pattern operators for mask and unmasked ops. Allows
778// null_frag to be passed for one.
779multiclass vextract_for_size_split<int Opcode,
780 X86VectorVTInfo From, X86VectorVTInfo To,
781 SDPatternOperator vextract_extract,
782 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000783
784 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000785 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts,
788 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000789 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
790 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000791 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000792 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000793 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000794 "vextract" # To.EltTypeName # "x" # To.NumElts #
795 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
796 [(store (To.VT (vextract_extract:$idx
797 (From.VT From.RC:$src1), (iPTR imm))),
798 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000799
Craig Toppere1cac152016-06-07 07:27:54 +0000800 let mayStore = 1, hasSideEffects = 0 in
801 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
802 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000803 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000804 "vextract" # To.EltTypeName # "x" # To.NumElts #
805 "\t{$idx, $src1, $dst {${mask}}|"
806 "$dst {${mask}}, $src1, $idx}",
807 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000808 }
Igor Bregerac29a822015-09-09 14:35:09 +0000809}
810
Craig Topper3a622a12017-08-17 15:40:25 +0000811// Passes the same pattern operator for masked and unmasked ops.
812multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
813 X86VectorVTInfo To,
814 SDPatternOperator vextract_extract> :
815 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
816
Igor Bregerdefab3c2015-10-08 12:55:01 +0000817// Codegen pattern for the alternative types
818multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
819 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000820 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000821 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000822 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
823 (To.VT (!cast<Instruction>(InstrStr#"rr")
824 From.RC:$src1,
825 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000826 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
827 (iPTR imm))), addr:$dst),
828 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
829 (EXTRACT_get_vextract_imm To.RC:$ext))>;
830 }
Igor Breger7f69a992015-09-10 12:54:54 +0000831}
832
833multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000834 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000835 let Predicates = [HasAVX512] in {
836 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
837 X86VectorVTInfo<16, EltVT32, VR512>,
838 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000839 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000840 EVEX_V512, EVEX_CD8<32, CD8VT4>;
841 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
842 X86VectorVTInfo< 8, EltVT64, VR512>,
843 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000844 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000845 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
846 }
Igor Breger7f69a992015-09-10 12:54:54 +0000847 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000848 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000849 X86VectorVTInfo< 8, EltVT32, VR256X>,
850 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000851 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000852 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000853
854 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000855 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000856 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000857 X86VectorVTInfo< 4, EltVT64, VR256X>,
858 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000859 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000860 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000861
862 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000863 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000864 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000865 X86VectorVTInfo< 8, EltVT64, VR512>,
866 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000867 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000868 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000869 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000870 X86VectorVTInfo<16, EltVT32, VR512>,
871 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000872 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 EVEX_V512, EVEX_CD8<32, CD8VT8>;
874 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875}
876
Adam Nemet55536c62014-09-25 23:48:45 +0000877defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
878defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879
Igor Bregerdefab3c2015-10-08 12:55:01 +0000880// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000881// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000882defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000883 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000885 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000886
887defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000890 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000891
892defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000893 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000894defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000895 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000896
Craig Topper08a68572016-05-21 22:50:04 +0000897// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000898defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
899 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
900defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
901 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
902
903// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000904defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
905 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
906defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
907 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
908// Codegen pattern with the alternative types extract VEC256 from VEC512
909defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
910 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
911defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
912 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
913
Craig Topper5f3fef82016-05-22 07:40:58 +0000914
Craig Topper48a79172017-08-30 07:26:12 +0000915// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
916// smaller extract to enable EVEX->VEX.
917let Predicates = [NoVLX] in {
918def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
919 (v2i64 (VEXTRACTI128rr
920 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
921 (iPTR 1)))>;
922def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
923 (v2f64 (VEXTRACTF128rr
924 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
925 (iPTR 1)))>;
926def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
927 (v4i32 (VEXTRACTI128rr
928 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
929 (iPTR 1)))>;
930def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
931 (v4f32 (VEXTRACTF128rr
932 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
933 (iPTR 1)))>;
934def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
935 (v8i16 (VEXTRACTI128rr
936 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
937 (iPTR 1)))>;
938def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
939 (v16i8 (VEXTRACTI128rr
940 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
941 (iPTR 1)))>;
942}
943
944// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
945// smaller extract to enable EVEX->VEX.
946let Predicates = [HasVLX] in {
947def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
948 (v2i64 (VEXTRACTI32x4Z256rr
949 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
950 (iPTR 1)))>;
951def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
952 (v2f64 (VEXTRACTF32x4Z256rr
953 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
954 (iPTR 1)))>;
955def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
956 (v4i32 (VEXTRACTI32x4Z256rr
957 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
958 (iPTR 1)))>;
959def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
960 (v4f32 (VEXTRACTF32x4Z256rr
961 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
962 (iPTR 1)))>;
963def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
964 (v8i16 (VEXTRACTI32x4Z256rr
965 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
966 (iPTR 1)))>;
967def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
968 (v16i8 (VEXTRACTI32x4Z256rr
969 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
970 (iPTR 1)))>;
971}
972
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973
Craig Toppera0883622017-08-26 22:24:57 +0000974// Additional patterns for handling a bitcast between the vselect and the
975// extract_subvector.
976multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
977 X86VectorVTInfo To, X86VectorVTInfo Cast,
978 PatFrag vextract_extract,
979 SDNodeXForm EXTRACT_get_vextract_imm,
980 list<Predicate> p> {
981let Predicates = p in {
982 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
983 (bitconvert
984 (To.VT (vextract_extract:$ext
985 (From.VT From.RC:$src), (iPTR imm)))),
986 To.RC:$src0)),
987 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
988 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
989 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
990
991 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
992 (bitconvert
993 (To.VT (vextract_extract:$ext
994 (From.VT From.RC:$src), (iPTR imm)))),
995 Cast.ImmAllZerosV)),
996 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
997 Cast.KRCWM:$mask, From.RC:$src,
998 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
999}
1000}
1001
1002defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1003 v4f32x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasVLX]>;
1005defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1006 v2f64x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1008
1009defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1010 v4i32x_info, vextract128_extract,
1011 EXTRACT_get_vextract128_imm, [HasVLX]>;
1012defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1013 v4i32x_info, vextract128_extract,
1014 EXTRACT_get_vextract128_imm, [HasVLX]>;
1015defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1016 v4i32x_info, vextract128_extract,
1017 EXTRACT_get_vextract128_imm, [HasVLX]>;
1018defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1019 v2i64x_info, vextract128_extract,
1020 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1021defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1022 v2i64x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1024defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1025 v2i64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1027
1028defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1029 v4f32x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1031defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1032 v2f64x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasDQI]>;
1034
1035defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1036 v4i32x_info, vextract128_extract,
1037 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1038defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1039 v4i32x_info, vextract128_extract,
1040 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1041defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1042 v4i32x_info, vextract128_extract,
1043 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1044defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1045 v2i64x_info, vextract128_extract,
1046 EXTRACT_get_vextract128_imm, [HasDQI]>;
1047defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1048 v2i64x_info, vextract128_extract,
1049 EXTRACT_get_vextract128_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1051 v2i64x_info, vextract128_extract,
1052 EXTRACT_get_vextract128_imm, [HasDQI]>;
1053
1054defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1055 v8f32x_info, vextract256_extract,
1056 EXTRACT_get_vextract256_imm, [HasDQI]>;
1057defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1058 v4f64x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1060
1061defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1062 v8i32x_info, vextract256_extract,
1063 EXTRACT_get_vextract256_imm, [HasDQI]>;
1064defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1065 v8i32x_info, vextract256_extract,
1066 EXTRACT_get_vextract256_imm, [HasDQI]>;
1067defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1068 v8i32x_info, vextract256_extract,
1069 EXTRACT_get_vextract256_imm, [HasDQI]>;
1070defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1071 v4i64x_info, vextract256_extract,
1072 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1073defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1074 v4i64x_info, vextract256_extract,
1075 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1076defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1077 v4i64x_info, vextract256_extract,
1078 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1079
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001081def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001082 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001083 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Craig Toppera33846a2017-10-22 06:18:23 +00001085 EVEX, VEX_WIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086
Craig Topper03b849e2016-05-21 22:50:11 +00001087def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001088 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001089 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001090 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Craig Toppera33846a2017-10-22 06:18:23 +00001091 addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092
1093//===---------------------------------------------------------------------===//
1094// AVX-512 BROADCAST
1095//---
Igor Breger131008f2016-05-01 08:40:00 +00001096// broadcast with a scalar argument.
1097multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1098 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001099 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1100 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1101 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1102 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1103 (X86VBroadcast SrcInfo.FRC:$src),
1104 DestInfo.RC:$src0)),
1105 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1106 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1107 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1108 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1109 (X86VBroadcast SrcInfo.FRC:$src),
1110 DestInfo.ImmAllZerosV)),
1111 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1112 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001113}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001114
Craig Topper17854ec2017-08-30 07:48:39 +00001115// Split version to allow mask and broadcast node to be different types. This
1116// helps support the 32x2 broadcasts.
1117multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1118 X86VectorVTInfo MaskInfo,
1119 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001120 X86VectorVTInfo SrcInfo,
1121 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1122 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1123 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1124 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001125 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001126 (MaskInfo.VT
1127 (bitconvert
1128 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001129 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1130 (MaskInfo.VT
1131 (bitconvert
1132 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001133 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001134 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001135 let mayLoad = 1 in
1136 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1137 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001138 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001139 (MaskInfo.VT
1140 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001141 (DestInfo.VT (UnmaskedOp
1142 (SrcInfo.ScalarLdFrag addr:$src))))),
1143 (MaskInfo.VT
1144 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001145 (DestInfo.VT (X86VBroadcast
1146 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001147 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001148 }
Craig Toppere1cac152016-06-07 07:27:54 +00001149
Craig Topper17854ec2017-08-30 07:48:39 +00001150 def : Pat<(MaskInfo.VT
1151 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001152 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001153 (SrcInfo.VT (scalar_to_vector
1154 (SrcInfo.ScalarLdFrag addr:$src))))))),
1155 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1156 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1157 (bitconvert
1158 (DestInfo.VT
1159 (X86VBroadcast
1160 (SrcInfo.VT (scalar_to_vector
1161 (SrcInfo.ScalarLdFrag addr:$src)))))),
1162 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001163 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001164 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1165 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1166 (bitconvert
1167 (DestInfo.VT
1168 (X86VBroadcast
1169 (SrcInfo.VT (scalar_to_vector
1170 (SrcInfo.ScalarLdFrag addr:$src)))))),
1171 MaskInfo.ImmAllZerosV)),
1172 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1173 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001174}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001175
Craig Topper17854ec2017-08-30 07:48:39 +00001176// Helper class to force mask and broadcast result to same type.
1177multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1178 X86VectorVTInfo DestInfo,
1179 X86VectorVTInfo SrcInfo> :
1180 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1181
Craig Topper80934372016-07-16 03:42:59 +00001182multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001183 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001184 let Predicates = [HasAVX512] in
1185 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1186 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1187 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001188
1189 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001190 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001191 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001192 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001193 }
1194}
1195
Craig Topper80934372016-07-16 03:42:59 +00001196multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1197 AVX512VLVectorVTInfo _> {
1198 let Predicates = [HasAVX512] in
1199 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1200 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1201 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202
Craig Topper80934372016-07-16 03:42:59 +00001203 let Predicates = [HasVLX] in {
1204 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1205 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1206 EVEX_V256;
1207 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1208 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1209 EVEX_V128;
1210 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211}
Craig Topper80934372016-07-16 03:42:59 +00001212defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1213 avx512vl_f32_info>;
1214defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1215 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001216
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001217def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001218 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001219def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001220 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001221
Robert Khasanovcbc57032014-12-09 16:38:41 +00001222multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001223 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001224 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001225 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001226 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001227 (ins SrcRC:$src),
1228 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001229 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230}
1231
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001232multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
Guy Blank7f60c992017-08-09 17:21:01 +00001233 X86VectorVTInfo _, SDPatternOperator OpNode,
1234 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001235 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001236 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1237 (outs _.RC:$dst), (ins GR32:$src),
1238 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1239 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1240 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1241 "$src0 = $dst">, T8PD, EVEX;
1242
1243 def : Pat <(_.VT (OpNode SrcRC:$src)),
1244 (!cast<Instruction>(Name#r)
1245 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1246
1247 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1248 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1249 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1250
1251 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1252 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1253 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1254}
1255
1256multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1257 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1258 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1259 let Predicates = [prd] in
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001260 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
Guy Blank7f60c992017-08-09 17:21:01 +00001261 Subreg>, EVEX_V512;
1262 let Predicates = [prd, HasVLX] in {
1263 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1264 SrcRC, Subreg>, EVEX_V256;
1265 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1266 SrcRC, Subreg>, EVEX_V128;
1267 }
1268}
1269
Robert Khasanovcbc57032014-12-09 16:38:41 +00001270multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001271 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001272 RegisterClass SrcRC, Predicate prd> {
1273 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001274 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001275 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001276 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1277 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001278 }
1279}
1280
Guy Blank7f60c992017-08-09 17:21:01 +00001281defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1282 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1283defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1284 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1285 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001286defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1287 X86VBroadcast, GR32, HasAVX512>;
1288defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1289 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001290
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001291def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001292 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001293def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001294 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001295
Igor Breger21296d22015-10-20 11:56:42 +00001296// Provide aliases for broadcast from the same register class that
1297// automatically does the extract.
1298multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1299 X86VectorVTInfo SrcInfo> {
1300 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1301 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1302 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1303}
1304
1305multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1306 AVX512VLVectorVTInfo _, Predicate prd> {
1307 let Predicates = [prd] in {
1308 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1309 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1310 EVEX_V512;
1311 // Defined separately to avoid redefinition.
1312 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1313 }
1314 let Predicates = [prd, HasVLX] in {
1315 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1316 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1317 EVEX_V256;
1318 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1319 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001320 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001321}
1322
Igor Breger21296d22015-10-20 11:56:42 +00001323defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1324 avx512vl_i8_info, HasBWI>;
1325defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1326 avx512vl_i16_info, HasBWI>;
1327defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1328 avx512vl_i32_info, HasAVX512>;
1329defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1330 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001332multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1333 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001334 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001335 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1336 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001337 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001338 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001339}
1340
Craig Topperd6f4be92017-08-21 05:29:02 +00001341// This should be used for the AVX512DQ broadcast instructions. It disables
1342// the unmasked patterns so that we only use the DQ instructions when masking
1343// is requested.
1344multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1345 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001346 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001347 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1348 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1349 (null_frag),
1350 (_Dst.VT (X86SubVBroadcast
1351 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1352 AVX5128IBase, EVEX;
1353}
1354
Simon Pilgrim79195582017-02-21 16:41:44 +00001355let Predicates = [HasAVX512] in {
1356 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1357 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1358 (VPBROADCASTQZm addr:$src)>;
1359}
1360
Craig Topperad3d0312017-10-10 21:07:14 +00001361let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001362 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1363 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1364 (VPBROADCASTQZ128m addr:$src)>;
1365 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1366 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001367}
1368let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001369 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1370 // This means we'll encounter truncated i32 loads; match that here.
1371 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1372 (VPBROADCASTWZ128m addr:$src)>;
1373 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1374 (VPBROADCASTWZ256m addr:$src)>;
1375 def : Pat<(v8i16 (X86VBroadcast
1376 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1377 (VPBROADCASTWZ128m addr:$src)>;
1378 def : Pat<(v16i16 (X86VBroadcast
1379 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1380 (VPBROADCASTWZ256m addr:$src)>;
1381}
1382
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001383//===----------------------------------------------------------------------===//
1384// AVX-512 BROADCAST SUBVECTORS
1385//
1386
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001387defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1388 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001389 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001390defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1391 v16f32_info, v4f32x_info>,
1392 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1393defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1394 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001395 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001396defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1397 v8f64_info, v4f64x_info>, VEX_W,
1398 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1399
Craig Topper715ad7f2016-10-16 23:29:51 +00001400let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001401def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1402 (VBROADCASTF64X4rm addr:$src)>;
1403def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1404 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001405def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1406 (VBROADCASTI64X4rm addr:$src)>;
1407def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1408 (VBROADCASTI64X4rm addr:$src)>;
1409
1410// Provide fallback in case the load node that is used in the patterns above
1411// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001412def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1413 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001414 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001415def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1416 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1417 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001418def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1419 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001420 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001421def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1422 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1423 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001424def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1425 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1426 (v16i16 VR256X:$src), 1)>;
1427def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1428 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1429 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001430
Craig Topperd6f4be92017-08-21 05:29:02 +00001431def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1432 (VBROADCASTF32X4rm addr:$src)>;
1433def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1434 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001435def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1436 (VBROADCASTI32X4rm addr:$src)>;
1437def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1438 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001439}
1440
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001441let Predicates = [HasVLX] in {
1442defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1443 v8i32x_info, v4i32x_info>,
1444 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1445defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1446 v8f32x_info, v4f32x_info>,
1447 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001448
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1450 (VBROADCASTF32X4Z256rm addr:$src)>;
1451def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1452 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001453def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1454 (VBROADCASTI32X4Z256rm addr:$src)>;
1455def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1456 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001457
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001458// Provide fallback in case the load node that is used in the patterns above
1459// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001460def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1461 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1462 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001463def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001464 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001465 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001466def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1467 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1468 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001469def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001470 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001471 (v4i32 VR128X:$src), 1)>;
1472def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001473 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001474 (v8i16 VR128X:$src), 1)>;
1475def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001476 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001477 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001478}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001479
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001480let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001481defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001482 v4i64x_info, v2i64x_info>, VEX_W,
1483 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001484defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001485 v4f64x_info, v2f64x_info>, VEX_W,
1486 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001487}
1488
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001489let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001490defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001491 v8i64_info, v2i64x_info>, VEX_W,
1492 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001493defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001494 v16i32_info, v8i32x_info>,
1495 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001496defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001497 v8f64_info, v2f64x_info>, VEX_W,
1498 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001499defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001500 v16f32_info, v8f32x_info>,
1501 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1502}
Adam Nemet73f72e12014-06-27 00:43:38 +00001503
Igor Bregerfa798a92015-11-02 07:39:36 +00001504multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001505 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001506 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001507 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001508 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001509 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001510 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001511 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001512 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001513 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001514}
1515
1516multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001517 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1518 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001519
1520 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001521 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001522 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001523 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001524}
1525
Craig Topper51e052f2016-10-15 16:26:02 +00001526defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1527 avx512vl_i32_info, avx512vl_i64_info>;
1528defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1529 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001530
Craig Topper52317e82017-01-15 05:47:45 +00001531let Predicates = [HasVLX] in {
1532def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1533 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1534def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1535 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1536}
1537
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001538def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001539 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001540def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1541 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1542
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001543def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001544 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001545def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1546 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548//===----------------------------------------------------------------------===//
1549// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1550//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001551multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1552 X86VectorVTInfo _, RegisterClass KRC> {
1553 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001555 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556}
1557
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001558multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001559 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1560 let Predicates = [HasCDI] in
1561 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1562 let Predicates = [HasCDI, HasVLX] in {
1563 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1564 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1565 }
1566}
1567
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001568defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001569 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001570defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001571 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001572
1573//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001574// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001575multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001576let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001577 // The index operand in the pattern should really be an integer type. However,
1578 // if we do that and it happens to come from a bitcast, then it becomes
1579 // difficult to find the bitcast needed to convert the index to the
1580 // destination type for the passthru since it will be folded with the bitcast
1581 // of the index operand.
1582 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001583 (ins _.RC:$src2, _.RC:$src3),
1584 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001585 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)),
1586 NoItinerary, 1>, EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Craig Topper4fa3b502016-09-06 06:56:59 +00001588 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001589 (ins _.RC:$src2, _.MemOp:$src3),
1590 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001591 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00001592 (_.VT (bitconvert (_.LdFrag addr:$src3))))), NoItinerary, 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001593 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594 }
1595}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001596multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001597 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001598 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001599 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001600 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1601 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1602 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001603 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001604 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00001605 NoItinerary, 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001606}
1607
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001608multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001609 AVX512VLVectorVTInfo VTInfo> {
1610 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1611 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001612 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001613 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1614 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1615 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1616 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001617 }
1618}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001619
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001620multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001621 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001622 Predicate Prd> {
1623 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001624 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001625 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001626 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1627 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001628 }
1629}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001630
Craig Topperaad5f112015-11-30 00:13:24 +00001631defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001632 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001633defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001634 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001635defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001636 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001637 VEX_W, EVEX_CD8<16, CD8VF>;
1638defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001639 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001640 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001641defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001642 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001643defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001644 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001645
Craig Topperaad5f112015-11-30 00:13:24 +00001646// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001647multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001648 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001649let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001650 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1651 (ins IdxVT.RC:$src2, _.RC:$src3),
1652 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001653 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)),
1654 NoItinerary, 1>, EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001655
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001656 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1657 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1658 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001659 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00001660 (bitconvert (_.LdFrag addr:$src3)))), NoItinerary, 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001661 EVEX_4V, AVX5128IBase;
1662 }
1663}
1664multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001665 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001666 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001667 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1668 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1669 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1670 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001671 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001672 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00001673 NoItinerary, 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001674}
1675
1676multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001677 AVX512VLVectorVTInfo VTInfo,
1678 AVX512VLVectorVTInfo ShuffleMask> {
1679 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001680 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001681 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001682 ShuffleMask.info512>, EVEX_V512;
1683 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001684 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001685 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001686 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001687 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001688 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001689 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001690 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1691 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001692 }
1693}
1694
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001695multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001696 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001697 AVX512VLVectorVTInfo Idx,
1698 Predicate Prd> {
1699 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001700 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1701 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001702 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001703 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1704 Idx.info128>, EVEX_V128;
1705 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1706 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001707 }
1708}
1709
Craig Toppera47576f2015-11-26 20:21:29 +00001710defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001711 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001712defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001713 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001714defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1715 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1716 VEX_W, EVEX_CD8<16, CD8VF>;
1717defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1718 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1719 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001720defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001721 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001722defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001723 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001724
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725//===----------------------------------------------------------------------===//
1726// AVX-512 - BLEND using mask
1727//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001728multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001729 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001730 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1731 (ins _.RC:$src1, _.RC:$src2),
1732 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001733 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001734 []>, EVEX_4V;
1735 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1736 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001737 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001738 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001739 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001740 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1741 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1742 !strconcat(OpcodeStr,
1743 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1744 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001745 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001746 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1747 (ins _.RC:$src1, _.MemOp:$src2),
1748 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001749 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001750 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1751 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1752 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001753 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001754 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001755 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001756 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1757 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1758 !strconcat(OpcodeStr,
1759 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1760 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1761 }
Craig Toppera74e3082017-01-07 22:20:34 +00001762 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001763}
1764multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1765
Craig Topper81f20aa2017-01-07 22:20:26 +00001766 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001767 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1768 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1769 !strconcat(OpcodeStr,
1770 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1771 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001772 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001773
1774 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1775 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1776 !strconcat(OpcodeStr,
1777 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1778 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001779 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001780 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781}
1782
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001783multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1784 AVX512VLVectorVTInfo VTInfo> {
1785 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1786 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001788 let Predicates = [HasVLX] in {
1789 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1790 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1791 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1792 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1793 }
1794}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001795
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001796multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1797 AVX512VLVectorVTInfo VTInfo> {
1798 let Predicates = [HasBWI] in
1799 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001800
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001801 let Predicates = [HasBWI, HasVLX] in {
1802 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1803 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1804 }
1805}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001806
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001808defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1809defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1810defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1811defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1812defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1813defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001814
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001815
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001816//===----------------------------------------------------------------------===//
1817// Compare Instructions
1818//===----------------------------------------------------------------------===//
1819
1820// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001821
1822multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1823
1824 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1825 (outs _.KRC:$dst),
1826 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1827 "vcmp${cc}"#_.Suffix,
1828 "$src2, $src1", "$src1, $src2",
1829 (OpNode (_.VT _.RC:$src1),
1830 (_.VT _.RC:$src2),
1831 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001832 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001833 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1834 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001835 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001836 "vcmp${cc}"#_.Suffix,
1837 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001838 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001839 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001840
1841 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1842 (outs _.KRC:$dst),
1843 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1844 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001845 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001846 (OpNodeRnd (_.VT _.RC:$src1),
1847 (_.VT _.RC:$src2),
1848 imm:$cc,
1849 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1850 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001851 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001852 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1853 (outs VK1:$dst),
1854 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1855 "vcmp"#_.Suffix,
1856 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001857 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001858 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1859 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001860 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001861 "vcmp"#_.Suffix,
1862 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1863 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1864
1865 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1866 (outs _.KRC:$dst),
1867 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1868 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001869 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001870 EVEX_4V, EVEX_B;
1871 }// let isAsmParserOnly = 1, hasSideEffects = 0
1872
1873 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001874 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001875 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1876 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1877 !strconcat("vcmp${cc}", _.Suffix,
1878 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1879 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1880 _.FRC:$src2,
1881 imm:$cc))],
1882 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001883 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1884 (outs _.KRC:$dst),
1885 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1886 !strconcat("vcmp${cc}", _.Suffix,
1887 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1888 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1889 (_.ScalarLdFrag addr:$src2),
1890 imm:$cc))],
1891 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001892 }
1893}
1894
1895let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001896 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001897 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1898 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001899 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001900 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1901 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001902}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001903
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001904multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001905 X86VectorVTInfo _, bit IsCommutable> {
1906 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001908 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1909 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1910 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1912 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001913 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1914 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1915 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1916 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001918 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001919 def rrk : AVX512BI<opc, MRMSrcReg,
1920 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1921 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1922 "$dst {${mask}}, $src1, $src2}"),
1923 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1924 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1925 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001926 def rmk : AVX512BI<opc, MRMSrcMem,
1927 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1928 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1929 "$dst {${mask}}, $src1, $src2}"),
1930 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1931 (OpNode (_.VT _.RC:$src1),
1932 (_.VT (bitconvert
1933 (_.LdFrag addr:$src2))))))],
1934 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935}
1936
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001937multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001938 X86VectorVTInfo _, bit IsCommutable> :
1939 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001940 def rmb : AVX512BI<opc, MRMSrcMem,
1941 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1942 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1943 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1944 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1945 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1946 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1947 def rmbk : AVX512BI<opc, MRMSrcMem,
1948 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1949 _.ScalarMemOp:$src2),
1950 !strconcat(OpcodeStr,
1951 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1952 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1953 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1954 (OpNode (_.VT _.RC:$src1),
1955 (X86VBroadcast
1956 (_.ScalarLdFrag addr:$src2)))))],
1957 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001958}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001960multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001961 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1962 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001963 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001964 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1965 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001966
1967 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001968 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1969 IsCommutable>, EVEX_V256;
1970 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1971 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001972 }
1973}
1974
1975multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1976 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001977 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001978 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001979 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1980 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001981
1982 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001983 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1984 IsCommutable>, EVEX_V256;
1985 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1986 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001987 }
1988}
1989
1990defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001991 avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00001992 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001993
1994defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001995 avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00001996 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001997
Robert Khasanovf70f7982014-09-18 14:06:55 +00001998defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001999 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002000 EVEX_CD8<32, CD8VF>;
2001
Robert Khasanovf70f7982014-09-18 14:06:55 +00002002defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00002003 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002004 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2005
2006defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
2007 avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002008 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002009
2010defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
2011 avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002012 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002013
Robert Khasanovf70f7982014-09-18 14:06:55 +00002014defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002015 avx512vl_i32_info, HasAVX512>,
2016 EVEX_CD8<32, CD8VF>;
2017
Robert Khasanovf70f7982014-09-18 14:06:55 +00002018defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002019 avx512vl_i64_info, HasAVX512>,
2020 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021
Craig Toppera88306e2017-10-10 06:36:46 +00002022// Transforms to swizzle an immediate to help matching memory operand in first
2023// operand.
2024def CommutePCMPCC : SDNodeXForm<imm, [{
2025 uint8_t Imm = N->getZExtValue() & 0x7;
2026 switch (Imm) {
2027 default: llvm_unreachable("Unreachable!");
2028 case 0x01: Imm = 0x06; break; // LT -> NLE
2029 case 0x02: Imm = 0x05; break; // LE -> NLT
2030 case 0x05: Imm = 0x02; break; // NLT -> LE
2031 case 0x06: Imm = 0x01; break; // NLE -> LT
2032 case 0x00: // EQ
2033 case 0x03: // FALSE
2034 case 0x04: // NE
2035 case 0x07: // TRUE
2036 break;
2037 }
2038 return getI8Imm(Imm, SDLoc(N));
2039}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040
Robert Khasanov29e3b962014-08-27 09:34:37 +00002041multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2042 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002043 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002045 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002046 !strconcat("vpcmp${cc}", Suffix,
2047 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002048 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2049 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2051 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002052 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002053 !strconcat("vpcmp${cc}", Suffix,
2054 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002055 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2056 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002057 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002058 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002059 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002060 def rrik : AVX512AIi8<opc, MRMSrcReg,
2061 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002062 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002063 !strconcat("vpcmp${cc}", Suffix,
2064 "\t{$src2, $src1, $dst {${mask}}|",
2065 "$dst {${mask}}, $src1, $src2}"),
2066 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2067 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002068 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002069 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002070 def rmik : AVX512AIi8<opc, MRMSrcMem,
2071 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002072 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002073 !strconcat("vpcmp${cc}", Suffix,
2074 "\t{$src2, $src1, $dst {${mask}}|",
2075 "$dst {${mask}}, $src1, $src2}"),
2076 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2077 (OpNode (_.VT _.RC:$src1),
2078 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002079 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2081
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002083 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002085 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002086 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2087 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002088 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002089 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002091 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002092 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2093 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002094 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002095 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2096 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002097 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002098 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2100 "$dst {${mask}}, $src1, $src2, $cc}"),
2101 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002102 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002103 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2104 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002105 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002106 !strconcat("vpcmp", Suffix,
2107 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2108 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002109 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110 }
Craig Toppera88306e2017-10-10 06:36:46 +00002111
2112 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2113 (_.VT _.RC:$src1), imm:$cc),
2114 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2115 (CommutePCMPCC imm:$cc))>;
2116
2117 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2118 (_.VT _.RC:$src1), imm:$cc)),
2119 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2120 _.RC:$src1, addr:$src2,
2121 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002122}
2123
Robert Khasanov29e3b962014-08-27 09:34:37 +00002124multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002125 X86VectorVTInfo _> :
2126 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002127 def rmib : AVX512AIi8<opc, MRMSrcMem,
2128 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002129 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 !strconcat("vpcmp${cc}", Suffix,
2131 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2132 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2133 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2134 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002135 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002136 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2137 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2138 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002139 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140 !strconcat("vpcmp${cc}", Suffix,
2141 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2142 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2143 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2144 (OpNode (_.VT _.RC:$src1),
2145 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002146 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002147 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148
Robert Khasanov29e3b962014-08-27 09:34:37 +00002149 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002150 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002151 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2152 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002153 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002154 !strconcat("vpcmp", Suffix,
2155 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2156 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2157 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2158 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2159 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002160 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002161 !strconcat("vpcmp", Suffix,
2162 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2163 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2164 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2165 }
Craig Toppera88306e2017-10-10 06:36:46 +00002166
2167 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2168 (_.VT _.RC:$src1), imm:$cc),
2169 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2170 (CommutePCMPCC imm:$cc))>;
2171
2172 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2173 (_.ScalarLdFrag addr:$src2)),
2174 (_.VT _.RC:$src1), imm:$cc)),
2175 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2176 _.RC:$src1, addr:$src2,
2177 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002178}
2179
2180multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2181 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2182 let Predicates = [prd] in
2183 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2184
2185 let Predicates = [prd, HasVLX] in {
2186 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2187 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2188 }
2189}
2190
2191multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2192 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2193 let Predicates = [prd] in
2194 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2195 EVEX_V512;
2196
2197 let Predicates = [prd, HasVLX] in {
2198 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2199 EVEX_V256;
2200 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2201 EVEX_V128;
2202 }
2203}
2204
2205defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2206 HasBWI>, EVEX_CD8<8, CD8VF>;
2207defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2208 HasBWI>, EVEX_CD8<8, CD8VF>;
2209
2210defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2211 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2212defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2213 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2214
Robert Khasanovf70f7982014-09-18 14:06:55 +00002215defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002216 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002217defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002218 HasAVX512>, EVEX_CD8<32, CD8VF>;
2219
Robert Khasanovf70f7982014-09-18 14:06:55 +00002220defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002221 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002222defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002223 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224
Ayman Musa721d97f2017-06-27 12:08:37 +00002225
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002226multiclass avx512_vcmp_common<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002227 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2228 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2229 "vcmp${cc}"#_.Suffix,
2230 "$src2, $src1", "$src1, $src2",
2231 (X86cmpm (_.VT _.RC:$src1),
2232 (_.VT _.RC:$src2),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002233 imm:$cc), itins.rr, 1>,
2234 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002235
Craig Toppere1cac152016-06-07 07:27:54 +00002236 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2237 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2238 "vcmp${cc}"#_.Suffix,
2239 "$src2, $src1", "$src1, $src2",
2240 (X86cmpm (_.VT _.RC:$src1),
2241 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002242 imm:$cc), itins.rm>,
2243 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002244
Craig Toppere1cac152016-06-07 07:27:54 +00002245 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2246 (outs _.KRC:$dst),
2247 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2248 "vcmp${cc}"#_.Suffix,
2249 "${src2}"##_.BroadcastStr##", $src1",
2250 "$src1, ${src2}"##_.BroadcastStr,
2251 (X86cmpm (_.VT _.RC:$src1),
2252 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002253 imm:$cc), itins.rm>,
2254 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002256 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002257 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2258 (outs _.KRC:$dst),
2259 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2260 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002261 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>,
2262 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002263
2264 let mayLoad = 1 in {
2265 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2266 (outs _.KRC:$dst),
2267 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2268 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002269 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
2270 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002271
2272 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2273 (outs _.KRC:$dst),
2274 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2275 "vcmp"#_.Suffix,
2276 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002277 "$src1, ${src2}"##_.BroadcastStr##", $cc", itins.rm>,
2278 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002279 }
Craig Topper61956982017-09-30 17:02:39 +00002280 }
2281
2282 // Patterns for selecting with loads in other operand.
2283 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2284 CommutableCMPCC:$cc),
2285 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2286 imm:$cc)>;
2287
2288 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2289 (_.VT _.RC:$src1),
2290 CommutableCMPCC:$cc)),
2291 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2292 _.RC:$src1, addr:$src2,
2293 imm:$cc)>;
2294
2295 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2296 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2297 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2298 imm:$cc)>;
2299
2300 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2301 (_.ScalarLdFrag addr:$src2)),
2302 (_.VT _.RC:$src1),
2303 CommutableCMPCC:$cc)),
2304 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2305 _.RC:$src1, addr:$src2,
2306 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002307}
2308
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002309multiclass avx512_vcmp_sae<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002310 // comparison code form (VCMP[EQ/LT/LE/...]
2311 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2312 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2313 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002314 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002315 (X86cmpmRnd (_.VT _.RC:$src1),
2316 (_.VT _.RC:$src2),
2317 imm:$cc,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002318 (i32 FROUND_NO_EXC)), itins.rr>,
2319 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002320
2321 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2322 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2323 (outs _.KRC:$dst),
2324 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2325 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002326 "$cc, {sae}, $src2, $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002327 "$src1, $src2, {sae}, $cc", itins.rr>,
2328 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002329 }
2330}
2331
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002332multiclass avx512_vcmp<OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002333 let Predicates = [HasAVX512] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002334 defm Z : avx512_vcmp_common<itins, _.info512>,
2335 avx512_vcmp_sae<itins, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002336
2337 }
2338 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002339 defm Z128 : avx512_vcmp_common<itins, _.info128>, EVEX_V128;
2340 defm Z256 : avx512_vcmp_common<itins, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341 }
2342}
2343
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002344defm VCMPPD : avx512_vcmp<SSE_ALU_F64P, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002345 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002346defm VCMPPS : avx512_vcmp<SSE_ALU_F32P, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002347 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002349
Craig Topper61956982017-09-30 17:02:39 +00002350// Patterns to select fp compares with load as first operand.
2351let Predicates = [HasAVX512] in {
2352 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2353 CommutableCMPCC:$cc)),
2354 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2355
2356 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2357 CommutableCMPCC:$cc)),
2358 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2359}
2360
Asaf Badouh572bbce2015-09-20 08:46:07 +00002361// ----------------------------------------------------------------
2362// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002363//handle fpclass instruction mask = op(reg_scalar,imm)
2364// op(mem_scalar,imm)
2365multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2366 X86VectorVTInfo _, Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002367 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002368 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002369 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002370 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002371 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2372 (i32 imm:$src2)))], NoItinerary>;
2373 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2374 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2375 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002376 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002377 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002378 (OpNode (_.VT _.RC:$src1),
2379 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002380 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002381 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002382 OpcodeStr##_.Suffix##
2383 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2384 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002385 (OpNode _.ScalarIntMemCPat:$src1,
Craig Topper63801df2017-02-19 21:44:35 +00002386 (i32 imm:$src2)))], NoItinerary>;
2387 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002388 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002389 OpcodeStr##_.Suffix##
2390 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2391 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002392 (OpNode _.ScalarIntMemCPat:$src1,
Craig Topper63801df2017-02-19 21:44:35 +00002393 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002394 }
2395}
2396
Asaf Badouh572bbce2015-09-20 08:46:07 +00002397//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2398// fpclass(reg_vec, mem_vec, imm)
2399// fpclass(reg_vec, broadcast(eltVt), imm)
2400multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2401 X86VectorVTInfo _, string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002402 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002403 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2404 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002405 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002406 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2407 (i32 imm:$src2)))], NoItinerary>;
2408 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2409 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2410 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002411 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002412 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002413 (OpNode (_.VT _.RC:$src1),
2414 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002415 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2416 (ins _.MemOp:$src1, i32u8imm:$src2),
2417 OpcodeStr##_.Suffix##mem#
2418 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002419 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002420 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2421 (i32 imm:$src2)))], NoItinerary>;
2422 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2423 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2424 OpcodeStr##_.Suffix##mem#
2425 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002426 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002427 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2428 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2429 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2430 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2431 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2432 _.BroadcastStr##", $dst|$dst, ${src1}"
2433 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002434 [(set _.KRC:$dst,(OpNode
2435 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002436 (_.ScalarLdFrag addr:$src1))),
2437 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2438 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2439 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2440 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2441 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2442 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002443 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2444 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002445 (_.ScalarLdFrag addr:$src1))),
2446 (i32 imm:$src2))))], NoItinerary>,
2447 EVEX_B, EVEX_K;
Craig Topper4a638432017-11-11 06:57:44 +00002448 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002449}
2450
Asaf Badouh572bbce2015-09-20 08:46:07 +00002451multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002452 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002453 string broadcast>{
2454 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002455 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002456 broadcast>, EVEX_V512;
2457 }
2458 let Predicates = [prd, HasVLX] in {
2459 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2460 broadcast>, EVEX_V128;
2461 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2462 broadcast>, EVEX_V256;
2463 }
2464}
2465
2466multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002467 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002468 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002469 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002470 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002471 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2472 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2473 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2474 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2475 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002476}
2477
Asaf Badouh696e8e02015-10-18 11:04:38 +00002478defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2479 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002480
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002481//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482// Mask register copy, including
2483// - copy between mask registers
2484// - load/store mask registers
2485// - copy from GPR to mask register and vice versa
2486//
2487multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2488 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002489 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002490 let hasSideEffects = 0 in
2491 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2492 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2493 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2494 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2495 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2496 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2497 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2498 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499}
2500
2501multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2502 string OpcodeStr,
2503 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002504 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 }
2510}
2511
Robert Khasanov74acbb72014-07-23 14:49:42 +00002512let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002513 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002514 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2515 VEX, PD;
2516
2517let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002518 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002519 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002520 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002521
2522let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002523 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2524 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002525 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2526 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002527 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2528 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002529 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2530 VEX, XD, VEX_W;
2531}
2532
2533// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002534def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002535 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002536def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002537 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002538
2539def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002540 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002541def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002542 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002543
2544def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002545 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002546def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002547 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002548
2549def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002550 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002551def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2552 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002553def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002554 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002555
2556def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2557 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2558def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2559 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2560def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2561 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2562def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2563 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564
Robert Khasanov74acbb72014-07-23 14:49:42 +00002565// Load/store kreg
2566let Predicates = [HasDQI] in {
2567 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2568 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002569 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2570 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002571
2572 def : Pat<(store VK4:$src, addr:$dst),
2573 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2574 def : Pat<(store VK2:$src, addr:$dst),
2575 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002576 def : Pat<(store VK1:$src, addr:$dst),
2577 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002578
2579 def : Pat<(v2i1 (load addr:$src)),
2580 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2581 def : Pat<(v4i1 (load addr:$src)),
2582 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002583}
2584let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002585 def : Pat<(store VK1:$src, addr:$dst),
2586 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002587 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2588 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002589 def : Pat<(store VK2:$src, addr:$dst),
2590 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002591 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2592 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002593 def : Pat<(store VK4:$src, addr:$dst),
2594 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002595 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2596 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002597 def : Pat<(store VK8:$src, addr:$dst),
2598 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002599 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2600 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002601
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002602 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002603 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002604 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002605 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002606 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002607 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002608}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002609
Robert Khasanov74acbb72014-07-23 14:49:42 +00002610let Predicates = [HasAVX512] in {
2611 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002613 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002614 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002615 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2616 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002617}
2618let Predicates = [HasBWI] in {
2619 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2620 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002621 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2622 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002623 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2624 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002625 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2626 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002627}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002628
Robert Khasanov74acbb72014-07-23 14:49:42 +00002629let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002630 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2631 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2632 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002633
Simon Pilgrim64fff142017-07-16 18:37:23 +00002634 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002635 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002636
Guy Blank548e22a2017-05-19 12:35:15 +00002637 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2638 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002639
Simon Pilgrim64fff142017-07-16 18:37:23 +00002640 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002641 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002642
Simon Pilgrim64fff142017-07-16 18:37:23 +00002643 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002644 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2645 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002646
Guy Blank548e22a2017-05-19 12:35:15 +00002647 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2648 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2649 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2650 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2651 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2652 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2653 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002654
Guy Blank548e22a2017-05-19 12:35:15 +00002655 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2656 (COPY_TO_REGCLASS
2657 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2658 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2659 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2660 (COPY_TO_REGCLASS
2661 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2662 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2663 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2664 (COPY_TO_REGCLASS
2665 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2666 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002667
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002669
2670// Mask unary operation
2671// - KNOT
2672multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002673 RegisterClass KRC, SDPatternOperator OpNode,
2674 Predicate prd> {
2675 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002676 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002677 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 [(set KRC:$dst, (OpNode KRC:$src))]>;
2679}
2680
Robert Khasanov74acbb72014-07-23 14:49:42 +00002681multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2682 SDPatternOperator OpNode> {
2683 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2684 HasDQI>, VEX, PD;
2685 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2686 HasAVX512>, VEX, PS;
2687 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2688 HasBWI>, VEX, PD, VEX_W;
2689 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2690 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691}
2692
Craig Topper7b9cc142016-11-03 06:04:28 +00002693defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694
Robert Khasanov74acbb72014-07-23 14:49:42 +00002695// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002696let Predicates = [HasAVX512, NoDQI] in
2697def : Pat<(vnot VK8:$src),
2698 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2699
2700def : Pat<(vnot VK4:$src),
2701 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2702def : Pat<(vnot VK2:$src),
2703 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002704
2705// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002706// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002707multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002708 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002709 Predicate prd, bit IsCommutable> {
2710 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002711 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2712 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002713 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002714 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2715}
2716
Robert Khasanov595683d2014-07-28 13:46:45 +00002717multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002718 SDPatternOperator OpNode, bit IsCommutable,
2719 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002720 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002721 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002722 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002723 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002724 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002725 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002726 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002727 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728}
2729
2730def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2731def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002732// These nodes use 'vnot' instead of 'not' to support vectors.
2733def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2734def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002735
Craig Topper7b9cc142016-11-03 06:04:28 +00002736defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2737defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2738defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2739defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2740defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2741defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002742
Craig Topper7b9cc142016-11-03 06:04:28 +00002743multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2744 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002745 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2746 // for the DQI set, this type is legal and KxxxB instruction is used
2747 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002748 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002749 (COPY_TO_REGCLASS
2750 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2751 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2752
2753 // All types smaller than 8 bits require conversion anyway
2754 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2755 (COPY_TO_REGCLASS (Inst
2756 (COPY_TO_REGCLASS VK1:$src1, VK16),
2757 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002758 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002759 (COPY_TO_REGCLASS (Inst
2760 (COPY_TO_REGCLASS VK2:$src1, VK16),
2761 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002762 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002763 (COPY_TO_REGCLASS (Inst
2764 (COPY_TO_REGCLASS VK4:$src1, VK16),
2765 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766}
2767
Craig Topper7b9cc142016-11-03 06:04:28 +00002768defm : avx512_binop_pat<and, and, KANDWrr>;
2769defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2770defm : avx512_binop_pat<or, or, KORWrr>;
2771defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2772defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002773
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002774// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002775multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2776 RegisterClass KRCSrc, Predicate prd> {
2777 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002778 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002779 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2780 (ins KRC:$src1, KRC:$src2),
2781 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2782 VEX_4V, VEX_L;
2783
2784 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2785 (!cast<Instruction>(NAME##rr)
2786 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2787 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789}
2790
Igor Bregera54a1a82015-09-08 13:10:00 +00002791defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2792defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2793defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002794
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795// Mask bit testing
2796multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002797 SDNode OpNode, Predicate prd> {
2798 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002800 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2802}
2803
Igor Breger5ea0a6812015-08-31 13:30:19 +00002804multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2805 Predicate prdW = HasAVX512> {
2806 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2807 VEX, PD;
2808 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2809 VEX, PS;
2810 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2811 VEX, PS, VEX_W;
2812 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2813 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814}
2815
2816defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002817defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002818
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819// Mask shift
2820multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2821 SDNode OpNode> {
2822 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002823 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002825 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2827}
2828
2829multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2830 SDNode OpNode> {
2831 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002832 VEX, TAPD, VEX_W;
2833 let Predicates = [HasDQI] in
2834 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2835 VEX, TAPD;
2836 let Predicates = [HasBWI] in {
2837 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2838 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002839 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2840 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002841 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842}
2843
Craig Topper3b7e8232017-01-30 00:06:01 +00002844defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2845defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846
Ayman Musa721d97f2017-06-27 12:08:37 +00002847multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2848def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2849 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2850 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2851 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2852
Craig Toppereb5c4112017-09-24 05:24:52 +00002853def : Pat<(v8i1 (and VK8:$mask,
2854 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2855 (COPY_TO_REGCLASS
2856 (!cast<Instruction>(InstStr##Zrrk)
2857 (COPY_TO_REGCLASS VK8:$mask, VK16),
2858 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2859 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2860 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002861}
2862
2863multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2864 AVX512VLVectorVTInfo _> {
2865def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2866 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2867 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2868 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2869 imm:$cc), VK8)>;
2870
Craig Toppereb5c4112017-09-24 05:24:52 +00002871def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2872 (_.info256.VT VR256X:$src2), imm:$cc))),
2873 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2874 (COPY_TO_REGCLASS VK8:$mask, VK16),
2875 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2876 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2877 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002878}
2879
2880let Predicates = [HasAVX512, NoVLX] in {
2881 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2882 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2883
2884 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2885 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2886 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2887}
2888
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889// Mask setting all 0s or 1s
2890multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2891 let Predicates = [HasAVX512] in
2892 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2893 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2894 [(set KRC:$dst, (VT Val))]>;
2895}
2896
2897multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002899 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2900 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901}
2902
2903defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2904defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2905
2906// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2907let Predicates = [HasAVX512] in {
2908 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002909 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2910 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002911 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002912 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002913 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2914 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002915 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002917
2918// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2919multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2920 RegisterClass RC, ValueType VT> {
2921 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2922 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002923
Igor Bregerf1bd7612016-03-06 07:46:03 +00002924 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002925 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002926}
Guy Blank548e22a2017-05-19 12:35:15 +00002927defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2928defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2929defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2930defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2931defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2932defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002933
2934defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2935defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2936defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2937defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2938defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2939
2940defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2941defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2942defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2943defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2944
2945defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2946defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2947defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2948
2949defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2950defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2951
2952defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002954
Michael Zuckerman9e588312017-10-31 10:00:19 +00002955multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
2956 X86KVectorVTInfo To, Predicate prd> {
2957let Predicates = [prd] in
2958 def :
2959 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
2960 (To.KVT(COPY_TO_REGCLASS
2961 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
2962 (i8 imm:$imm8)), To.KRC))>;
2963}
2964
2965multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
2966 X86KVectorVTInfo To> {
2967def :
2968 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
2969 (To.KVT(COPY_TO_REGCLASS
2970 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
2971 (i8 imm:$imm8)), To.KRC))>;
2972}
2973
2974defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
2975defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
2976defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
2977defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
2978defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
2979defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
2980
2981defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
2982defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
2983defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
2984defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
2985defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
2986defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
2987defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
2988defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
2989defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
2990defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
2991defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
2992defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
2993defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
2994defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
2995defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002996
Igor Breger86724082016-08-14 05:25:07 +00002997// Patterns for kmask shift
2998multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002999 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003000 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003001 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003002 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003003 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003004 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003005 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003006 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003007 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003008 RC))>;
3009}
3010
3011defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3012defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3013defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014//===----------------------------------------------------------------------===//
3015// AVX-512 - Aligned and unaligned load and store
3016//
3017
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003018
3019multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003020 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003021 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003022 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003023 let hasSideEffects = 0 in {
3024 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003025 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003026 _.ExeDomain>, EVEX;
3027 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3028 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003029 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003030 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003031 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003032 (_.VT _.RC:$src),
3033 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003034 EVEX, EVEX_KZ;
3035
Craig Toppercb0e7492017-07-31 17:35:44 +00003036 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003037 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003038 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003039 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003040 !if(NoRMPattern, [],
3041 [(set _.RC:$dst,
3042 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003043 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003044
Craig Topper63e2cd62017-01-14 07:50:52 +00003045 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003046 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3047 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3048 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3049 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003050 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003051 (_.VT _.RC:$src1),
3052 (_.VT _.RC:$src0))))], _.ExeDomain>,
3053 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003054 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003055 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3056 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003057 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3058 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003059 [(set _.RC:$dst, (_.VT
3060 (vselect _.KRCWM:$mask,
3061 (_.VT (bitconvert (ld_frag addr:$src1))),
3062 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003063 }
Craig Toppere1cac152016-06-07 07:27:54 +00003064 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003065 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3066 (ins _.KRCWM:$mask, _.MemOp:$src),
3067 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3068 "${dst} {${mask}} {z}, $src}",
3069 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3070 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3071 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003072 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003073 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3074 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3075
3076 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3077 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3078
3079 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3080 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3081 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082}
3083
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003084multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3085 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003086 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003087 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003088 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003089 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003090
3091 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003092 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003093 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003094 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003095 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003096 }
3097}
3098
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003099multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3100 AVX512VLVectorVTInfo _,
3101 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003102 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003103 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003104 let Predicates = [prd] in
3105 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003106 masked_load_unaligned, NoRMPattern,
3107 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003108
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003109 let Predicates = [prd, HasVLX] in {
3110 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003111 masked_load_unaligned, NoRMPattern,
3112 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003113 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003114 masked_load_unaligned, NoRMPattern,
3115 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003116 }
3117}
3118
3119multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003120 PatFrag st_frag, PatFrag mstore, string Name,
3121 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003122
Craig Topper99f6b622016-05-01 01:03:56 +00003123 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003124 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3125 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003126 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003127 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3128 (ins _.KRCWM:$mask, _.RC:$src),
3129 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3130 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003131 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003132 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003133 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003134 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003135 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003136 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003137 }
Igor Breger81b79de2015-11-19 07:43:43 +00003138
Craig Topper2462a712017-08-01 15:31:24 +00003139 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003140 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003141 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003142 !if(NoMRPattern, [],
3143 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3144 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003145 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003146 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3147 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3148 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003149
3150 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3151 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3152 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003153}
3154
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003155
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003156multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003157 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003158 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003159 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003160 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003161 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003162
3163 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003164 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003165 masked_store_unaligned, Name#Z256,
3166 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003167 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003168 masked_store_unaligned, Name#Z128,
3169 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003170 }
3171}
3172
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003173multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003174 AVX512VLVectorVTInfo _, Predicate prd,
3175 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003176 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003177 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003178 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003179
3180 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003181 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003182 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003183 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003184 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003185 }
3186}
3187
3188defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3189 HasAVX512>,
3190 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003191 HasAVX512, "VMOVAPS">,
3192 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003193
3194defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3195 HasAVX512>,
3196 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003197 HasAVX512, "VMOVAPD">,
3198 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003199
Craig Topperc9293492016-02-26 06:50:29 +00003200defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003201 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003202 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3203 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003204 PS, EVEX_CD8<32, CD8VF>;
3205
Craig Topper4e7b8882016-10-03 02:00:29 +00003206defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003207 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003208 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3209 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003210 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003211
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003212defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3213 HasAVX512>,
3214 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003215 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003216 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003217
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003218defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3219 HasAVX512>,
3220 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003221 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003222 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003223
Craig Toppercb0e7492017-07-31 17:35:44 +00003224defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003225 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003226 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003227 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003228
Craig Toppercb0e7492017-07-31 17:35:44 +00003229defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003230 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003231 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003232 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003233
Craig Topperc9293492016-02-26 06:50:29 +00003234defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003235 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003236 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003237 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003238 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003239
Craig Topperc9293492016-02-26 06:50:29 +00003240defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003241 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003242 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003243 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003244 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003245
Craig Topperd875d6b2016-09-29 06:07:09 +00003246// Special instructions to help with spilling when we don't have VLX. We need
3247// to load or store from a ZMM register instead. These are converted in
3248// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003249let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003250 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3251def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3252 "", []>;
3253def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3254 "", []>;
3255def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3256 "", []>;
3257def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3258 "", []>;
3259}
3260
3261let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003262def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003263 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003264def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003265 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003266def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003267 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003268def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003269 "", []>;
3270}
3271
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003272def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003273 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003274 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003275 VK8), VR512:$src)>;
3276
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003277def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003278 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003279 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003280
Craig Topper33c550c2016-05-22 00:39:30 +00003281// These patterns exist to prevent the above patterns from introducing a second
3282// mask inversion when one already exists.
3283def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3284 (bc_v8i64 (v16i32 immAllZerosV)),
3285 (v8i64 VR512:$src))),
3286 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3287def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3288 (v16i32 immAllZerosV),
3289 (v16i32 VR512:$src))),
3290 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3291
Craig Topper96ab6fd2017-01-09 04:19:34 +00003292// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3293// available. Use a 512-bit operation and extract.
3294let Predicates = [HasAVX512, NoVLX] in {
3295def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3296 (v8f32 VR256X:$src0))),
3297 (EXTRACT_SUBREG
3298 (v16f32
3299 (VMOVAPSZrrk
3300 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3301 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3302 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3303 sub_ymm)>;
3304
3305def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3306 (v8i32 VR256X:$src0))),
3307 (EXTRACT_SUBREG
3308 (v16i32
3309 (VMOVDQA32Zrrk
3310 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3311 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3312 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3313 sub_ymm)>;
3314}
3315
Craig Topper2462a712017-08-01 15:31:24 +00003316let Predicates = [HasAVX512] in {
3317 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003318 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003319 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003320 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003321 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3322 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3323 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3324 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3325 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3326}
3327
3328let Predicates = [HasVLX] in {
3329 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003330 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3331 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3332 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3333 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3334 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3335 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3336 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3337 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003338
Craig Topper2462a712017-08-01 15:31:24 +00003339 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003340 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003341 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003342 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003343 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3344 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3345 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3346 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3347 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003348}
3349
Craig Topper80075a52017-08-27 19:03:36 +00003350multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3351 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3352 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3353 (bitconvert
3354 (To.VT (extract_subvector
3355 (From.VT From.RC:$src), (iPTR 0)))),
3356 To.RC:$src0)),
3357 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3358 Cast.RC:$src0, Cast.KRCWM:$mask,
3359 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3360
3361 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3362 (bitconvert
3363 (To.VT (extract_subvector
3364 (From.VT From.RC:$src), (iPTR 0)))),
3365 Cast.ImmAllZerosV)),
3366 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3367 Cast.KRCWM:$mask,
3368 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3369}
3370
3371
Craig Topperd27386a2017-08-25 23:34:59 +00003372let Predicates = [HasVLX] in {
3373// A masked extract from the first 128-bits of a 256-bit vector can be
3374// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003375defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3376defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3377defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3378defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3379defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3380defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3381defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3382defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3383defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3384defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3385defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3386defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003387
3388// A masked extract from the first 128-bits of a 512-bit vector can be
3389// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003390defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3391defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3392defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3393defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3394defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3395defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3396defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3397defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3398defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3399defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3400defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3401defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003402
3403// A masked extract from the first 256-bits of a 512-bit vector can be
3404// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003405defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3406defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3407defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3408defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3409defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3410defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3411defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3412defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3413defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3414defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3415defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3416defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003417}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003418
3419// Move Int Doubleword to Packed Double Int
3420//
3421let ExeDomain = SSEPackedInt in {
3422def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3423 "vmovd\t{$src, $dst|$dst, $src}",
3424 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003426 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003427def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003428 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429 [(set VR128X:$dst,
3430 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003431 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003432def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003433 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 [(set VR128X:$dst,
3435 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003436 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003437let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3438def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3439 (ins i64mem:$src),
3440 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003441 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003442let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003443def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003444 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003445 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003447def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3448 "vmovq\t{$src, $dst|$dst, $src}",
3449 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3450 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003451def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003452 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003453 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003455def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003456 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003457 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003458 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3459 EVEX_CD8<64, CD8VT1>;
3460}
3461} // ExeDomain = SSEPackedInt
3462
3463// Move Int Doubleword to Single Scalar
3464//
3465let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3466def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3467 "vmovd\t{$src, $dst|$dst, $src}",
3468 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003469 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003471def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003472 "vmovd\t{$src, $dst|$dst, $src}",
3473 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3474 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3475} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3476
3477// Move doubleword from xmm register to r/m32
3478//
3479let ExeDomain = SSEPackedInt in {
3480def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3481 "vmovd\t{$src, $dst|$dst, $src}",
3482 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003483 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003484 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003485def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003487 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003488 [(store (i32 (extractelt (v4i32 VR128X:$src),
3489 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3490 EVEX, EVEX_CD8<32, CD8VT1>;
3491} // ExeDomain = SSEPackedInt
3492
3493// Move quadword from xmm1 register to r/m64
3494//
3495let ExeDomain = SSEPackedInt in {
3496def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3497 "vmovq\t{$src, $dst|$dst, $src}",
3498 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003499 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003500 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501 Requires<[HasAVX512, In64BitMode]>;
3502
Craig Topperc648c9b2015-12-28 06:11:42 +00003503let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3504def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3505 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003506 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003507 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508
Craig Topperc648c9b2015-12-28 06:11:42 +00003509def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3510 (ins i64mem:$dst, VR128X:$src),
3511 "vmovq\t{$src, $dst|$dst, $src}",
3512 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3513 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003514 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003515 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3516
3517let hasSideEffects = 0 in
3518def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003519 (ins VR128X:$src),
3520 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3521 EVEX, VEX_W;
3522} // ExeDomain = SSEPackedInt
3523
3524// Move Scalar Single to Double Int
3525//
3526let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3527def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3528 (ins FR32X:$src),
3529 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003531 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003532def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003534 "vmovd\t{$src, $dst|$dst, $src}",
3535 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3536 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3537} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3538
3539// Move Quadword Int to Packed Quadword Int
3540//
3541let ExeDomain = SSEPackedInt in {
3542def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3543 (ins i64mem:$src),
3544 "vmovq\t{$src, $dst|$dst, $src}",
3545 [(set VR128X:$dst,
3546 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3547 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3548} // ExeDomain = SSEPackedInt
3549
3550//===----------------------------------------------------------------------===//
3551// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003552//===----------------------------------------------------------------------===//
3553
Craig Topperc7de3a12016-07-29 02:49:08 +00003554multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003555 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003556 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003557 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003558 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003559 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003560 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3561 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003562 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003563 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3564 "$dst {${mask}} {z}, $src1, $src2}"),
3565 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003566 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003567 _.ImmAllZerosV)))],
3568 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3569 let Constraints = "$src0 = $dst" in
3570 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003571 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003572 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3573 "$dst {${mask}}, $src1, $src2}"),
3574 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003575 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003576 (_.VT _.RC:$src0))))],
3577 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003578 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003579 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3580 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3581 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3582 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3583 let mayLoad = 1, hasSideEffects = 0 in {
3584 let Constraints = "$src0 = $dst" in
3585 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3586 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3587 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3588 "$dst {${mask}}, $src}"),
3589 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3590 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3591 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3592 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3593 "$dst {${mask}} {z}, $src}"),
3594 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003595 }
Craig Toppere1cac152016-06-07 07:27:54 +00003596 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3597 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3598 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3599 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003600 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003601 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3602 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3603 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3604 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605}
3606
Asaf Badouh41ecf462015-12-06 13:26:56 +00003607defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3608 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003609
Asaf Badouh41ecf462015-12-06 13:26:56 +00003610defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3611 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612
Ayman Musa46af8f92016-11-13 14:29:32 +00003613
3614multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3615 PatLeaf ZeroFP, X86VectorVTInfo _> {
3616
3617def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003618 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003619 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003620 (_.EltVT _.FRC:$src1),
3621 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003622 (!cast<Instruction>(InstrStr#rrk)
3623 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3624 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003625 (_.VT _.RC:$src0),
3626 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003627
3628def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003629 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003630 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003631 (_.EltVT _.FRC:$src1),
3632 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003633 (!cast<Instruction>(InstrStr#rrkz)
3634 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003635 (_.VT _.RC:$src0),
3636 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003637}
3638
3639multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3640 dag Mask, RegisterClass MaskRC> {
3641
3642def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003643 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003644 (_.info256.VT (insert_subvector undef,
3645 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003646 (iPTR 0))),
3647 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003648 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003649 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003650 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003651
3652}
3653
Craig Topper058f2f62017-03-28 16:35:29 +00003654multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3655 AVX512VLVectorVTInfo _,
3656 dag Mask, RegisterClass MaskRC,
3657 SubRegIndex subreg> {
3658
3659def : Pat<(masked_store addr:$dst, Mask,
3660 (_.info512.VT (insert_subvector undef,
3661 (_.info256.VT (insert_subvector undef,
3662 (_.info128.VT _.info128.RC:$src),
3663 (iPTR 0))),
3664 (iPTR 0)))),
3665 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003666 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003667 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3668
3669}
3670
Ayman Musa46af8f92016-11-13 14:29:32 +00003671multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3672 dag Mask, RegisterClass MaskRC> {
3673
3674def : Pat<(_.info128.VT (extract_subvector
3675 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003676 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003677 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003678 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003679 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003680 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003681 addr:$srcAddr)>;
3682
3683def : Pat<(_.info128.VT (extract_subvector
3684 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3685 (_.info512.VT (insert_subvector undef,
3686 (_.info256.VT (insert_subvector undef,
3687 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003688 (iPTR 0))),
3689 (iPTR 0))))),
3690 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003691 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003692 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003693 addr:$srcAddr)>;
3694
3695}
3696
Craig Topper058f2f62017-03-28 16:35:29 +00003697multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3698 AVX512VLVectorVTInfo _,
3699 dag Mask, RegisterClass MaskRC,
3700 SubRegIndex subreg> {
3701
3702def : Pat<(_.info128.VT (extract_subvector
3703 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3704 (_.info512.VT (bitconvert
3705 (v16i32 immAllZerosV))))),
3706 (iPTR 0))),
3707 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003708 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003709 addr:$srcAddr)>;
3710
3711def : Pat<(_.info128.VT (extract_subvector
3712 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3713 (_.info512.VT (insert_subvector undef,
3714 (_.info256.VT (insert_subvector undef,
3715 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3716 (iPTR 0))),
3717 (iPTR 0))))),
3718 (iPTR 0))),
3719 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003720 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003721 addr:$srcAddr)>;
3722
3723}
3724
Ayman Musa46af8f92016-11-13 14:29:32 +00003725defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3726defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3727
3728defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3729 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003730defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3731 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3732defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3733 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003734
3735defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3736 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003737defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3738 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3739defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3740 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003741
Guy Blankb169d56d2017-07-31 08:26:14 +00003742def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3743 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3744 (COPY_TO_REGCLASS
3745 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3746 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3747 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003748 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3749 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003750
Craig Topper74ed0872016-05-18 06:55:59 +00003751def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003752 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003753 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3754 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003755
Guy Blankb169d56d2017-07-31 08:26:14 +00003756def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3757 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3758 (COPY_TO_REGCLASS
3759 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3760 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3761 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003762 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3763 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003764
Craig Topper74ed0872016-05-18 06:55:59 +00003765def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003766 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003767 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3768 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003770def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003771 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003772 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3773
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003774let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003775 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003776 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003777 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3778 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3779 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003780
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003781let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003782 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3783 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003784 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003785 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3786 "$dst {${mask}}, $src1, $src2}",
3787 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3788 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003789
3790 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003791 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003792 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3793 "$dst {${mask}} {z}, $src1, $src2}",
3794 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3795 FoldGenData<"VMOVSSZrrkz">;
3796
Simon Pilgrim64fff142017-07-16 18:37:23 +00003797 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003798 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003799 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3800 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3801 FoldGenData<"VMOVSDZrr">;
3802
3803let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003804 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3805 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003806 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003807 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3808 "$dst {${mask}}, $src1, $src2}",
3809 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003810 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003811
Simon Pilgrim64fff142017-07-16 18:37:23 +00003812 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3813 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003814 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003815 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3816 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003817 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003818 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3819}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820
3821let Predicates = [HasAVX512] in {
3822 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003824 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003826 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003828 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3829 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003831
3832 // Move low f32 and clear high bits.
3833 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3834 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003835 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3837 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3838 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003839 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003840 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003841 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3842 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003843 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003844 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3845 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3846 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003847 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003848 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849
3850 let AddedComplexity = 20 in {
3851 // MOVSSrm zeros the high parts of the register; represent this
3852 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3853 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3854 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3855 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3856 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3857 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3858 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003859 def : Pat<(v4f32 (X86vzload addr:$src)),
3860 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861
3862 // MOVSDrm zeros the high parts of the register; represent this
3863 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3864 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3865 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3866 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3867 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3868 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3869 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3870 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3871 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3872 def : Pat<(v2f64 (X86vzload addr:$src)),
3873 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3874
3875 // Represent the same patterns above but in the form they appear for
3876 // 256-bit types
3877 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3878 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003879 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3881 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3882 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003883 def : Pat<(v8f32 (X86vzload addr:$src)),
3884 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003885 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3886 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3887 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003888 def : Pat<(v4f64 (X86vzload addr:$src)),
3889 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003890
3891 // Represent the same patterns above but in the form they appear for
3892 // 512-bit types
3893 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3894 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3895 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3896 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3897 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3898 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003899 def : Pat<(v16f32 (X86vzload addr:$src)),
3900 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003901 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3902 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3903 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003904 def : Pat<(v8f64 (X86vzload addr:$src)),
3905 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003906 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3908 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003909 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910
3911 // Move low f64 and clear high bits.
3912 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3913 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003914 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003916 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3917 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003918 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003919 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920
3921 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003922 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003924 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003925 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003926 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927
3928 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003929 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003930 addr:$dst),
3931 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932
3933 // Shuffle with VMOVSS
3934 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003935 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3936
3937 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3938 (VMOVSSZrr VR128X:$src1,
3939 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941 // Shuffle with VMOVSD
3942 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003943 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3944
3945 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3946 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003947
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003949 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003950 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003951 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952}
3953
3954let AddedComplexity = 15 in
3955def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3956 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003957 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003958 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959 (v2i64 VR128X:$src))))],
3960 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003963 let AddedComplexity = 15 in {
3964 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3965 (VMOVDI2PDIZrr GR32:$src)>;
3966
3967 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3968 (VMOV64toPQIZrr GR64:$src)>;
3969
3970 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3971 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3972 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003973
3974 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3975 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3976 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003977 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003978 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3979 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003980 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3981 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3983 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3985 (VMOVDI2PDIZrm addr:$src)>;
3986 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3987 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003988 def : Pat<(v4i32 (X86vzload addr:$src)),
3989 (VMOVDI2PDIZrm addr:$src)>;
3990 def : Pat<(v8i32 (X86vzload addr:$src)),
3991 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003992 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003993 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003995 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003996 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003997 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003998 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003999 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004001
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004002 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4003 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4004 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4005 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004006 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4007 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4008 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4009
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004010 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004011 def : Pat<(v16i32 (X86vzload addr:$src)),
4012 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004013 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004014 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004017// AVX-512 - Non-temporals
4018//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004019let SchedRW = [WriteLoad] in {
4020 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4021 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004022 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004023 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004024
Craig Topper2f90c1f2016-06-07 07:27:57 +00004025 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004026 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004027 (ins i256mem:$src),
4028 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004029 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004030 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004031
Robert Khasanoved882972014-08-13 10:46:00 +00004032 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004033 (ins i128mem:$src),
4034 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004035 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004036 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004037 }
Adam Nemetefd07852014-06-18 16:51:10 +00004038}
4039
Igor Bregerd3341f52016-01-20 13:11:47 +00004040multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4041 PatFrag st_frag = alignednontemporalstore,
4042 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004043 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004044 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004045 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004046 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4047 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004048}
4049
Igor Bregerd3341f52016-01-20 13:11:47 +00004050multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4051 AVX512VLVectorVTInfo VTInfo> {
4052 let Predicates = [HasAVX512] in
4053 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004054
Igor Bregerd3341f52016-01-20 13:11:47 +00004055 let Predicates = [HasAVX512, HasVLX] in {
4056 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4057 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004058 }
4059}
4060
Igor Bregerd3341f52016-01-20 13:11:47 +00004061defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4062defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4063defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004064
Craig Topper707c89c2016-05-08 23:43:17 +00004065let Predicates = [HasAVX512], AddedComplexity = 400 in {
4066 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4067 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4068 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4069 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4070 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4071 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004072
4073 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4074 (VMOVNTDQAZrm addr:$src)>;
4075 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4076 (VMOVNTDQAZrm addr:$src)>;
4077 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4078 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004079}
4080
Craig Topperc41320d2016-05-08 23:08:45 +00004081let Predicates = [HasVLX], AddedComplexity = 400 in {
4082 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4083 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4084 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4085 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4086 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4087 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4088
Simon Pilgrim9a896232016-06-07 13:34:24 +00004089 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4090 (VMOVNTDQAZ256rm addr:$src)>;
4091 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4092 (VMOVNTDQAZ256rm addr:$src)>;
4093 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4094 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004095
Craig Topperc41320d2016-05-08 23:08:45 +00004096 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4097 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4098 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4099 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4100 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4101 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004102
4103 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4104 (VMOVNTDQAZ128rm addr:$src)>;
4105 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4106 (VMOVNTDQAZ128rm addr:$src)>;
4107 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4108 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004109}
4110
Adam Nemet7f62b232014-06-10 16:39:53 +00004111//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112// AVX-512 - Integer arithmetic
4113//
4114multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004115 X86VectorVTInfo _, OpndItins itins,
4116 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004117 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004118 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004119 "$src2, $src1", "$src1, $src2",
4120 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004121 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4122 Sched<[itins.Sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004123
Craig Toppere1cac152016-06-07 07:27:54 +00004124 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4125 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4126 "$src2, $src1", "$src1, $src2",
4127 (_.VT (OpNode _.RC:$src1,
4128 (bitconvert (_.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004129 itins.rm>, AVX512BIBase, EVEX_4V,
4130 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004131}
4132
4133multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4134 X86VectorVTInfo _, OpndItins itins,
4135 bit IsCommutable = 0> :
4136 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004137 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4138 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4139 "${src2}"##_.BroadcastStr##", $src1",
4140 "$src1, ${src2}"##_.BroadcastStr,
4141 (_.VT (OpNode _.RC:$src1,
4142 (X86VBroadcast
4143 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004144 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4145 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004147
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004148multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4149 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4150 Predicate prd, bit IsCommutable = 0> {
4151 let Predicates = [prd] in
4152 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4153 IsCommutable>, EVEX_V512;
4154
4155 let Predicates = [prd, HasVLX] in {
4156 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4157 IsCommutable>, EVEX_V256;
4158 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4159 IsCommutable>, EVEX_V128;
4160 }
4161}
4162
Robert Khasanov545d1b72014-10-14 14:36:19 +00004163multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4164 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4165 Predicate prd, bit IsCommutable = 0> {
4166 let Predicates = [prd] in
4167 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4168 IsCommutable>, EVEX_V512;
4169
4170 let Predicates = [prd, HasVLX] in {
4171 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4172 IsCommutable>, EVEX_V256;
4173 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4174 IsCommutable>, EVEX_V128;
4175 }
4176}
4177
4178multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4179 OpndItins itins, Predicate prd,
4180 bit IsCommutable = 0> {
4181 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4182 itins, prd, IsCommutable>,
4183 VEX_W, EVEX_CD8<64, CD8VF>;
4184}
4185
4186multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4187 OpndItins itins, Predicate prd,
4188 bit IsCommutable = 0> {
4189 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4190 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4191}
4192
4193multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4194 OpndItins itins, Predicate prd,
4195 bit IsCommutable = 0> {
4196 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004197 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4198 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004199}
4200
4201multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4202 OpndItins itins, Predicate prd,
4203 bit IsCommutable = 0> {
4204 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004205 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4206 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004207}
4208
4209multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4210 SDNode OpNode, OpndItins itins, Predicate prd,
4211 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004212 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004213 IsCommutable>;
4214
Igor Bregerf2460112015-07-26 14:41:44 +00004215 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004216 IsCommutable>;
4217}
4218
4219multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4220 SDNode OpNode, OpndItins itins, Predicate prd,
4221 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004222 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004223 IsCommutable>;
4224
Igor Bregerf2460112015-07-26 14:41:44 +00004225 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004226 IsCommutable>;
4227}
4228
4229multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4230 bits<8> opc_d, bits<8> opc_q,
4231 string OpcodeStr, SDNode OpNode,
4232 OpndItins itins, bit IsCommutable = 0> {
4233 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4234 itins, HasAVX512, IsCommutable>,
4235 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4236 itins, HasBWI, IsCommutable>;
4237}
4238
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004239multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004240 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004241 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4242 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004243 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004244 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004245 "$src2, $src1","$src1, $src2",
4246 (_Dst.VT (OpNode
4247 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004248 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004249 itins.rr, IsCommutable>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004250 AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004251 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4252 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4253 "$src2, $src1", "$src1, $src2",
4254 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4255 (bitconvert (_Src.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004256 itins.rm>, AVX512BIBase, EVEX_4V,
4257 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004258
4259 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004260 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004261 OpcodeStr,
4262 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004263 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004264 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4265 (_Brdct.VT (X86VBroadcast
4266 (_Brdct.ScalarLdFrag addr:$src2)))))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004267 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4268 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269}
4270
Robert Khasanov545d1b72014-10-14 14:36:19 +00004271defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4272 SSE_INTALU_ITINS_P, 1>;
4273defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4274 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004275defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4276 SSE_INTALU_ITINS_P, HasBWI, 1>;
4277defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4278 SSE_INTALU_ITINS_P, HasBWI, 0>;
4279defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004280 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004281defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004282 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004283defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004284 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004285defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004286 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004287defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004288 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004289defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004290 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004291defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004292 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004293defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004294 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004295defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004296 SSE_INTALU_ITINS_P, HasBWI, 1>;
4297
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004298multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004299 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4300 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4301 let Predicates = [prd] in
4302 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4303 _SrcVTInfo.info512, _DstVTInfo.info512,
4304 v8i64_info, IsCommutable>,
4305 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4306 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004307 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004308 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004309 v4i64x_info, IsCommutable>,
4310 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004311 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004312 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004313 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004314 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4315 }
Michael Liao66233b72015-08-06 09:06:20 +00004316}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004317
4318defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004319 avx512vl_i32_info, avx512vl_i64_info,
4320 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004321defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004322 avx512vl_i32_info, avx512vl_i64_info,
4323 X86pmuludq, HasAVX512, 1>;
4324defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4325 avx512vl_i8_info, avx512vl_i8_info,
4326 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004327
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004328multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004329 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
4330 OpndItins itins> {
Craig Toppere1cac152016-06-07 07:27:54 +00004331 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4332 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4333 OpcodeStr,
4334 "${src2}"##_Src.BroadcastStr##", $src1",
4335 "$src1, ${src2}"##_Src.BroadcastStr,
4336 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4337 (_Src.VT (X86VBroadcast
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004338 (_Src.ScalarLdFrag addr:$src2)))))),
4339 itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
4340 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004341}
4342
Michael Liao66233b72015-08-06 09:06:20 +00004343multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4344 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004345 X86VectorVTInfo _Dst, OpndItins itins,
4346 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004347 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004348 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004349 "$src2, $src1","$src1, $src2",
4350 (_Dst.VT (OpNode
4351 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004352 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004353 itins.rr, IsCommutable>,
4354 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004355 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4356 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4357 "$src2, $src1", "$src1, $src2",
4358 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004359 (bitconvert (_Src.LdFrag addr:$src2)))), itins.rm>,
4360 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
4361 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004362}
4363
4364multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4365 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004366 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004367 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004368 v32i16_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004369 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004370 v32i16_info, SSE_PACK>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004371 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004372 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004373 v16i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004374 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004375 v16i16x_info, SSE_PACK>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004376 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004377 v8i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004378 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004379 v8i16x_info, SSE_PACK>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004380 }
4381}
4382multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4383 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004384 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004385 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004386 v64i8_info, SSE_PACK>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004387 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004388 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004389 v32i8x_info, SSE_PACK>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004390 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004391 v16i8x_info, SSE_PACK>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004392 }
4393}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004394
4395multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4396 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004397 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004398 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004399 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004400 _Dst.info512, SSE_PMADD, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004401 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004402 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004403 _Dst.info256, SSE_PMADD, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004404 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004405 _Dst.info128, SSE_PMADD, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004406 }
4407}
4408
Craig Topperb6da6542016-05-01 17:38:32 +00004409defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4410defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4411defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4412defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004413
Craig Topper5acb5a12016-05-01 06:24:57 +00004414defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004415 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004416defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004417 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004418
Igor Bregerf2460112015-07-26 14:41:44 +00004419defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004420 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004421defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004422 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004423defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004424 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004425
Igor Bregerf2460112015-07-26 14:41:44 +00004426defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004427 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004428defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004429 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004430defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004431 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004432
Igor Bregerf2460112015-07-26 14:41:44 +00004433defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004434 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004435defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004436 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004437defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004438 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004439
Igor Bregerf2460112015-07-26 14:41:44 +00004440defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004441 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004442defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004443 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004444defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004445 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004446
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004447// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4448let Predicates = [HasDQI, NoVLX] in {
4449 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4450 (EXTRACT_SUBREG
4451 (VPMULLQZrr
4452 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4453 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4454 sub_ymm)>;
4455
4456 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4457 (EXTRACT_SUBREG
4458 (VPMULLQZrr
4459 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4460 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4461 sub_xmm)>;
4462}
4463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465// AVX-512 Logical Instructions
4466//===----------------------------------------------------------------------===//
4467
Craig Topperafce0ba2017-08-30 16:38:33 +00004468// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4469// be set to null_frag for 32-bit elements.
4470multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4471 SDPatternOperator OpNode,
4472 SDNode OpNodeMsk, X86VectorVTInfo _,
4473 bit IsCommutable = 0> {
4474 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004475 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4476 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4477 "$src2, $src1", "$src1, $src2",
4478 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4479 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004480 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4481 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004482 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004483 AVX512BIBase, EVEX_4V;
4484
Craig Topperafce0ba2017-08-30 16:38:33 +00004485 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004486 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4487 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4488 "$src2, $src1", "$src1, $src2",
4489 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4490 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004491 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004492 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004493 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004494 AVX512BIBase, EVEX_4V;
4495}
4496
Craig Topperafce0ba2017-08-30 16:38:33 +00004497// OpNodeMsk is the OpNode to use where element size is important. So use
4498// for all of the broadcast patterns.
4499multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4500 SDPatternOperator OpNode,
4501 SDNode OpNodeMsk, X86VectorVTInfo _,
4502 bit IsCommutable = 0> :
4503 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004504 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4505 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4506 "${src2}"##_.BroadcastStr##", $src1",
4507 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004508 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004509 (bitconvert
4510 (_.VT (X86VBroadcast
4511 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004512 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004513 (bitconvert
4514 (_.VT (X86VBroadcast
4515 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004516 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004517 AVX512BIBase, EVEX_4V, EVEX_B;
4518}
4519
Craig Topperafce0ba2017-08-30 16:38:33 +00004520multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4521 SDPatternOperator OpNode,
4522 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004523 bit IsCommutable = 0> {
4524 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004525 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004526 IsCommutable>, EVEX_V512;
4527
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004528 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004529 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4530 VTInfo.info256, IsCommutable>, EVEX_V256;
4531 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4532 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004533 }
4534}
4535
Craig Topperabe80cc2016-08-28 06:06:28 +00004536multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004537 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004538 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4539 avx512vl_i64_info, IsCommutable>,
4540 VEX_W, EVEX_CD8<64, CD8VF>;
4541 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4542 avx512vl_i32_info, IsCommutable>,
4543 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004544}
4545
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004546defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4547defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4548defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4549defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550
4551//===----------------------------------------------------------------------===//
4552// AVX-512 FP arithmetic
4553//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004554multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4555 SDNode OpNode, SDNode VecNode, OpndItins itins,
4556 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004557 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004558 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4559 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4560 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004561 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4562 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004563 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004564
4565 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004566 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004567 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004568 (_.VT (VecNode _.RC:$src1,
4569 _.ScalarIntMemCPat:$src2,
4570 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004571 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004572 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004573 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004574 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004575 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4576 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004577 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004578 let isCommutable = IsCommutable;
4579 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004580 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004581 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004582 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4583 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004584 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4585 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004586 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004587 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004588}
4589
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004590multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004591 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004592 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004593 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4594 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4595 "$rc, $src2, $src1", "$src1, $src2, $rc",
4596 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004597 (i32 imm:$rc)), itins.rr, IsCommutable>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004598 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004599}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004600multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004601 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4602 OpndItins itins, bit IsCommutable> {
4603 let ExeDomain = _.ExeDomain in {
4604 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4605 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4606 "$src2, $src1", "$src1, $src2",
4607 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004608 itins.rr>, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004609
4610 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4611 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4612 "$src2, $src1", "$src1, $src2",
4613 (_.VT (VecNode _.RC:$src1,
4614 _.ScalarIntMemCPat:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004615 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004616
4617 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4618 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4619 (ins _.FRC:$src1, _.FRC:$src2),
4620 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4621 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004622 itins.rr>, Sched<[itins.Sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004623 let isCommutable = IsCommutable;
4624 }
4625 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4626 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4627 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4628 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004629 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4630 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004631 }
4632
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004633 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4634 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004635 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004636 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004637 (i32 FROUND_NO_EXC))>, EVEX_B, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004638 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004639}
4640
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004641multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4642 SDNode VecNode,
4643 SizeItins itins, bit IsCommutable> {
4644 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4645 itins.s, IsCommutable>,
4646 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4647 itins.s, IsCommutable>,
4648 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4649 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4650 itins.d, IsCommutable>,
4651 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4652 itins.d, IsCommutable>,
4653 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4654}
4655
4656multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004657 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004658 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004659 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4660 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004661 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004662 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4663 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004664 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4665}
Craig Topper8783bbb2017-02-24 07:21:10 +00004666defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4667defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4668defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4669defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4670defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004671 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004672defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004673 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004674
4675// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4676// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4677multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4678 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004679 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004680 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4681 (ins _.FRC:$src1, _.FRC:$src2),
4682 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4683 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004684 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004685 let isCommutable = 1;
4686 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004687 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4688 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4689 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4690 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004691 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4692 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004693 }
4694}
4695defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4696 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4697 EVEX_CD8<32, CD8VT1>;
4698
4699defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4700 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4701 EVEX_CD8<64, CD8VT1>;
4702
4703defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4704 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4705 EVEX_CD8<32, CD8VT1>;
4706
4707defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4708 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4709 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004710
Craig Topper375aa902016-12-19 00:42:28 +00004711multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004712 X86VectorVTInfo _, OpndItins itins,
4713 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004714 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004715 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4716 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4717 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004718 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004719 IsCommutable>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004720 let mayLoad = 1 in {
4721 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4722 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4723 "$src2, $src1", "$src1, $src2",
4724 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004725 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004726 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4727 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4728 "${src2}"##_.BroadcastStr##", $src1",
4729 "$src1, ${src2}"##_.BroadcastStr,
4730 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4731 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004732 itins.rm>, EVEX_4V, EVEX_B,
4733 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004734 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004735 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004736}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004737
Craig Topper375aa902016-12-19 00:42:28 +00004738multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004739 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004740 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004741 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4742 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4743 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004744 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc))), itins.rr>,
4745 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004746}
4747
Craig Topper375aa902016-12-19 00:42:28 +00004748multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004749 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004750 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004751 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4752 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4753 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004754 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC))), itins.rr>,
4755 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004756}
4757
Craig Topper375aa902016-12-19 00:42:28 +00004758multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004759 Predicate prd, SizeItins itins,
4760 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004761 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004762 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004763 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004764 EVEX_CD8<32, CD8VF>;
4765 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004766 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004767 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004768 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004769
Robert Khasanov595e5982014-10-29 15:43:02 +00004770 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004771 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004772 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004773 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004774 EVEX_CD8<32, CD8VF>;
4775 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004776 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004777 EVEX_CD8<32, CD8VF>;
4778 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004779 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004780 EVEX_CD8<64, CD8VF>;
4781 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004782 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004783 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004784 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004785}
4786
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004787multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4788 SizeItins itins> {
4789 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004790 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004791 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004792 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4793}
4794
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004795multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4796 SizeItins itins> {
4797 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004798 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004799 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004800 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4801}
4802
Craig Topper9433f972016-08-02 06:16:53 +00004803defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4804 SSE_ALU_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004805 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004806defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4807 SSE_MUL_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004808 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SSE_MUL_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004809defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004810 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004811defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004812 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SSE_DIV_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004813defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4814 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004815 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004816defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4817 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004818 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SSE_ALU_ITINS_P>;
Igor Breger58c07802016-05-03 11:51:45 +00004819let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004820 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4821 SSE_ALU_ITINS_P, 1>;
4822 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4823 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004824}
Craig Topper375aa902016-12-19 00:42:28 +00004825defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004826 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004827defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004828 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004829defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004830 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004831defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004832 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004833
Craig Topper8f6827c2016-08-31 05:37:52 +00004834// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004835multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4836 X86VectorVTInfo _, Predicate prd> {
4837let Predicates = [prd] in {
4838 // Masked register-register logical operations.
4839 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4840 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4841 _.RC:$src0)),
4842 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4843 _.RC:$src1, _.RC:$src2)>;
4844 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4845 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4846 _.ImmAllZerosV)),
4847 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4848 _.RC:$src2)>;
4849 // Masked register-memory logical operations.
4850 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4851 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4852 (load addr:$src2)))),
4853 _.RC:$src0)),
4854 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4855 _.RC:$src1, addr:$src2)>;
4856 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4857 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4858 _.ImmAllZerosV)),
4859 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4860 addr:$src2)>;
4861 // Register-broadcast logical operations.
4862 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4863 (bitconvert (_.VT (X86VBroadcast
4864 (_.ScalarLdFrag addr:$src2)))))),
4865 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4866 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4867 (bitconvert
4868 (_.i64VT (OpNode _.RC:$src1,
4869 (bitconvert (_.VT
4870 (X86VBroadcast
4871 (_.ScalarLdFrag addr:$src2))))))),
4872 _.RC:$src0)),
4873 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4874 _.RC:$src1, addr:$src2)>;
4875 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4876 (bitconvert
4877 (_.i64VT (OpNode _.RC:$src1,
4878 (bitconvert (_.VT
4879 (X86VBroadcast
4880 (_.ScalarLdFrag addr:$src2))))))),
4881 _.ImmAllZerosV)),
4882 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4883 _.RC:$src1, addr:$src2)>;
4884}
Craig Topper8f6827c2016-08-31 05:37:52 +00004885}
4886
Craig Topper45d65032016-09-02 05:29:13 +00004887multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4888 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4889 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4890 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4891 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4892 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4893 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004894}
4895
Craig Topper45d65032016-09-02 05:29:13 +00004896defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4897defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4898defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4899defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4900
Craig Topper2baef8f2016-12-18 04:17:00 +00004901let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004902 // Use packed logical operations for scalar ops.
4903 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4904 (COPY_TO_REGCLASS (VANDPDZ128rr
4905 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4906 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4907 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4908 (COPY_TO_REGCLASS (VORPDZ128rr
4909 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4910 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4911 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4912 (COPY_TO_REGCLASS (VXORPDZ128rr
4913 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4914 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4915 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4916 (COPY_TO_REGCLASS (VANDNPDZ128rr
4917 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4918 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4919
4920 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4921 (COPY_TO_REGCLASS (VANDPSZ128rr
4922 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4923 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4924 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4925 (COPY_TO_REGCLASS (VORPSZ128rr
4926 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4927 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4928 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4929 (COPY_TO_REGCLASS (VXORPSZ128rr
4930 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4931 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4932 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4933 (COPY_TO_REGCLASS (VANDNPSZ128rr
4934 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4935 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4936}
4937
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004938multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004939 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004940 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004941 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4942 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4943 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004944 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))),
4945 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004946 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4947 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4948 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004949 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT)),
4950 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004951 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4952 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4953 "${src2}"##_.BroadcastStr##", $src1",
4954 "$src1, ${src2}"##_.BroadcastStr,
4955 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004956 (_.ScalarLdFrag addr:$src2))),
4957 (i32 FROUND_CURRENT)), itins.rm>,
4958 EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004959 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004960}
4961
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004962multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004963 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004964 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004965 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4966 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4967 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004968 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))), itins.rr>,
4969 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004970 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00004971 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00004972 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00004973 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004974 (i32 FROUND_CURRENT)), itins.rm>,
4975 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004976 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004977}
4978
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004979multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004980 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
4981 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004982 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004983 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
4984 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004985 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004986 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F32S, f32x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004987 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004988 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004989 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F64S, f64x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004990 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004991 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4992
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004993 // Define only if AVX512VL feature is present.
4994 let Predicates = [HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004995 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004996 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004997 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004998 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004999 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005000 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005001 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005002 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5003 }
5004}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005005defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005007//===----------------------------------------------------------------------===//
5008// AVX-512 VPTESTM instructions
5009//===----------------------------------------------------------------------===//
5010
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005011multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005012 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005013 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005014 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005015 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5016 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5017 "$src2, $src1", "$src1, $src2",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005018 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
5019 EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005020 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5021 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5022 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005023 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005024 (_.VT (bitconvert (_.LdFrag addr:$src2)))), itins.rm>,
5025 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5026 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005027 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005028}
5029
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005030multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005031 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005032 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005033 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5034 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5035 "${src2}"##_.BroadcastStr##", $src1",
5036 "$src1, ${src2}"##_.BroadcastStr,
5037 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005038 (_.ScalarLdFrag addr:$src2)))),
5039 itins.rm>, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5040 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005041}
Igor Bregerfca0a342016-01-28 13:19:25 +00005042
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005043// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005044multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5045 X86VectorVTInfo _, string Suffix> {
5046 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5047 (_.KVT (COPY_TO_REGCLASS
5048 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005050 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005051 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005052 _.RC:$src2, _.SubRegIdx)),
5053 _.KRC))>;
5054}
5055
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005056multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005057 OpndItins itins, AVX512VLVectorVTInfo _,
5058 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005059 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005060 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info512>,
5061 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005062
5063 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005064 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info256>,
5065 avx512_vptest_mb<opc, OpcodeStr, OpNode,itins, _.info256>, EVEX_V256;
5066 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info128>,
5067 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005068 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005069 let Predicates = [HasAVX512, NoVLX] in {
5070 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5071 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005073}
5074
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005075multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
5076 OpndItins itins> {
5077 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005078 avx512vl_i32_info, "D">;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005079 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005080 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005081}
5082
5083multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005084 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005085 let Predicates = [HasBWI] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005086 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v32i16_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005087 EVEX_V512, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005088 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v64i8_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005089 EVEX_V512;
5090 }
5091 let Predicates = [HasVLX, HasBWI] in {
5092
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005093 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v16i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005094 EVEX_V256, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005095 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v8i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005096 EVEX_V128, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005097 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v32i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005098 EVEX_V256;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005099 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v16i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005100 EVEX_V128;
5101 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005102
Igor Bregerfca0a342016-01-28 13:19:25 +00005103 let Predicates = [HasAVX512, NoVLX] in {
5104 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5105 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5106 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5107 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005108 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005109}
5110
5111multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005112 SDNode OpNode, OpndItins itins> :
5113 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, itins>,
5114 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, itins>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005115
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005116defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm,
5117 SSE_BIT_ITINS_P>, T8PD;
5118defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm,
5119 SSE_BIT_ITINS_P>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005120
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005121
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005122//===----------------------------------------------------------------------===//
5123// AVX-512 Shift instructions
5124//===----------------------------------------------------------------------===//
5125multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005126 string OpcodeStr, SDNode OpNode, OpndItins itins,
5127 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005128 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005129 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005130 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005131 "$src2, $src1", "$src1, $src2",
5132 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005133 itins.rr>, Sched<[itins.Sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005134 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005135 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005136 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005137 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5138 (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005139 itins.rm>, Sched<[itins.Sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005140 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005141}
5142
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005143multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005144 string OpcodeStr, SDNode OpNode, OpndItins itins,
5145 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005146 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005147 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5148 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5149 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5150 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005151 itins.rm>, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005152}
5153
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005155 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5156 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005157 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005158 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005159 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5160 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5161 "$src2, $src1", "$src1, $src2",
5162 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005163 itins.rr>, AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005164 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5165 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5166 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005167 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005168 itins.rm>, AVX512BIBase,
5169 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005170 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005171}
5172
Cameron McInally5fb084e2014-12-11 17:13:05 +00005173multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005174 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5175 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005176 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005177 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005178 VTInfo.info512>, EVEX_V512,
5179 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5180 let Predicates = [prd, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005181 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005182 VTInfo.info256>, EVEX_V256,
5183 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005184 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005185 VTInfo.info128>, EVEX_V128,
5186 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5187 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005188}
5189
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005190multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005191 string OpcodeStr, SDNode OpNode,
5192 OpndItins itins> {
5193 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, itins, v4i32,
5194 bc_v4i32, avx512vl_i32_info, HasAVX512>;
5195 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, itins, v2i64,
5196 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
5197 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, itins, v8i16,
5198 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199}
5200
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005201multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005202 string OpcodeStr, SDNode OpNode,
5203 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005204 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005205 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005206 VTInfo.info512>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005207 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005208 VTInfo.info512>, EVEX_V512;
5209 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005210 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005211 VTInfo.info256>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005212 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005213 VTInfo.info256>, EVEX_V256;
5214 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005215 itins, VTInfo.info128>,
5216 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005217 VTInfo.info128>, EVEX_V128;
5218 }
5219}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005220
Michael Liao66233b72015-08-06 09:06:20 +00005221multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005222 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005223 string OpcodeStr, SDNode OpNode,
5224 OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005225 let Predicates = [HasBWI] in
5226 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005227 itins, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005228 let Predicates = [HasVLX, HasBWI] in {
5229 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005230 itins, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005231 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005232 itins, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005233 }
5234}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005235
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005236multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5237 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005238 string OpcodeStr, SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005239 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005240 itins, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005241 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005242 itins, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005243}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005244
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005245defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
5246 SSE_INTSHIFT_P>,
5247 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
5248 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005249
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005250defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
5251 SSE_INTSHIFT_P>,
5252 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
5253 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005254
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005255defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
5256 SSE_INTSHIFT_P>,
5257 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
5258 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005259
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005260defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
5261 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
5262defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
5263 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005264
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005265defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, SSE_INTSHIFT_P>;
5266defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, SSE_INTSHIFT_P>;
5267defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005268
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005269// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5270let Predicates = [HasAVX512, NoVLX] in {
5271 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5272 (EXTRACT_SUBREG (v8i64
5273 (VPSRAQZrr
5274 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5275 VR128X:$src2)), sub_ymm)>;
5276
5277 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5278 (EXTRACT_SUBREG (v8i64
5279 (VPSRAQZrr
5280 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5281 VR128X:$src2)), sub_xmm)>;
5282
5283 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5284 (EXTRACT_SUBREG (v8i64
5285 (VPSRAQZri
5286 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5287 imm:$src2)), sub_ymm)>;
5288
5289 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5290 (EXTRACT_SUBREG (v8i64
5291 (VPSRAQZri
5292 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5293 imm:$src2)), sub_xmm)>;
5294}
5295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005296//===-------------------------------------------------------------------===//
5297// Variable Bit Shifts
5298//===-------------------------------------------------------------------===//
5299multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005300 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005301 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005302 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5303 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5304 "$src2, $src1", "$src1, $src2",
5305 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005306 itins.rr>, AVX5128IBase, EVEX_4V,
5307 Sched<[itins.Sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005308 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5309 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5310 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005311 (_.VT (OpNode _.RC:$src1,
5312 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005313 itins.rm>, AVX5128IBase, EVEX_4V,
5314 EVEX_CD8<_.EltSize, CD8VF>,
5315 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005316 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005317}
5318
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005319multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005320 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005321 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005322 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5323 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5324 "${src2}"##_.BroadcastStr##", $src1",
5325 "$src1, ${src2}"##_.BroadcastStr,
5326 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5327 (_.ScalarLdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005328 itins.rm>, AVX5128IBase, EVEX_B,
5329 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5330 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005331}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005332
Cameron McInally5fb084e2014-12-11 17:13:05 +00005333multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005334 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005335 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005336 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5337 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005338
5339 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005340 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5341 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
5342 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
5343 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005344 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005345}
5346
5347multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005348 SDNode OpNode, OpndItins itins> {
5349 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005350 avx512vl_i32_info>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005351 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005352 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005353}
5354
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005355// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005356multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5357 SDNode OpNode, list<Predicate> p> {
5358 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005359 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005360 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005361 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005362 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005363 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5364 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5365 sub_ymm)>;
5366
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005367 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005368 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005369 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005370 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005371 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5372 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5373 sub_xmm)>;
5374 }
5375}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005376multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005377 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005378 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005379 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005380 EVEX_V512, VEX_W;
5381 let Predicates = [HasVLX, HasBWI] in {
5382
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005383 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005384 EVEX_V256, VEX_W;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005385 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005386 EVEX_V128, VEX_W;
5387 }
5388}
5389
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005390defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SSE_INTSHIFT_P>,
5391 avx512_var_shift_w<0x12, "vpsllvw", shl, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005392
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005393defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SSE_INTSHIFT_P>,
5394 avx512_var_shift_w<0x11, "vpsravw", sra, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005395
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005396defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SSE_INTSHIFT_P>,
5397 avx512_var_shift_w<0x10, "vpsrlvw", srl, SSE_INTSHIFT_P>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005398
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005399defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SSE_INTSHIFT_P>;
5400defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005401
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005402defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5403defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5404defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5405defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5406
Craig Topper05629d02016-07-24 07:32:45 +00005407// Special handing for handling VPSRAV intrinsics.
5408multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5409 list<Predicate> p> {
5410 let Predicates = p in {
5411 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5412 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5413 _.RC:$src2)>;
5414 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5415 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5416 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005417 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5418 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5419 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5420 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5422 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5423 _.RC:$src0)),
5424 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5425 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005426 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5427 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5428 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5429 _.RC:$src1, _.RC:$src2)>;
5430 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5431 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5432 _.ImmAllZerosV)),
5433 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5434 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005435 }
5436}
5437
5438multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5439 list<Predicate> p> :
5440 avx512_var_shift_int_lowering<InstrStr, _, p> {
5441 let Predicates = p in {
5442 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5443 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5444 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5445 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005446 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5447 (X86vsrav _.RC:$src1,
5448 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5449 _.RC:$src0)),
5450 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5451 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005452 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5453 (X86vsrav _.RC:$src1,
5454 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5455 _.ImmAllZerosV)),
5456 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5457 _.RC:$src1, addr:$src2)>;
5458 }
5459}
5460
5461defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5462defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5463defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5464defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5465defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5466defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5467defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5468defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5469defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5470
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005471
5472// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5473let Predicates = [HasAVX512, NoVLX] in {
5474 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5475 (EXTRACT_SUBREG (v8i64
5476 (VPROLVQZrr
5477 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005478 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005479 sub_xmm)>;
5480 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5481 (EXTRACT_SUBREG (v8i64
5482 (VPROLVQZrr
5483 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005484 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005485 sub_ymm)>;
5486
5487 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5488 (EXTRACT_SUBREG (v16i32
5489 (VPROLVDZrr
5490 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005491 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005492 sub_xmm)>;
5493 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5494 (EXTRACT_SUBREG (v16i32
5495 (VPROLVDZrr
5496 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005497 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005498 sub_ymm)>;
5499
5500 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5501 (EXTRACT_SUBREG (v8i64
5502 (VPROLQZri
5503 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5504 imm:$src2)), sub_xmm)>;
5505 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5506 (EXTRACT_SUBREG (v8i64
5507 (VPROLQZri
5508 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5509 imm:$src2)), sub_ymm)>;
5510
5511 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5512 (EXTRACT_SUBREG (v16i32
5513 (VPROLDZri
5514 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5515 imm:$src2)), sub_xmm)>;
5516 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5517 (EXTRACT_SUBREG (v16i32
5518 (VPROLDZri
5519 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5520 imm:$src2)), sub_ymm)>;
5521}
5522
5523// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5524let Predicates = [HasAVX512, NoVLX] in {
5525 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5526 (EXTRACT_SUBREG (v8i64
5527 (VPRORVQZrr
5528 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005529 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005530 sub_xmm)>;
5531 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5532 (EXTRACT_SUBREG (v8i64
5533 (VPRORVQZrr
5534 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005535 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005536 sub_ymm)>;
5537
5538 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5539 (EXTRACT_SUBREG (v16i32
5540 (VPRORVDZrr
5541 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005542 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005543 sub_xmm)>;
5544 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5545 (EXTRACT_SUBREG (v16i32
5546 (VPRORVDZrr
5547 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005548 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005549 sub_ymm)>;
5550
5551 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5552 (EXTRACT_SUBREG (v8i64
5553 (VPRORQZri
5554 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5555 imm:$src2)), sub_xmm)>;
5556 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5557 (EXTRACT_SUBREG (v8i64
5558 (VPRORQZri
5559 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5560 imm:$src2)), sub_ymm)>;
5561
5562 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5563 (EXTRACT_SUBREG (v16i32
5564 (VPRORDZri
5565 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5566 imm:$src2)), sub_xmm)>;
5567 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5568 (EXTRACT_SUBREG (v16i32
5569 (VPRORDZri
5570 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5571 imm:$src2)), sub_ymm)>;
5572}
5573
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005574//===-------------------------------------------------------------------===//
5575// 1-src variable permutation VPERMW/D/Q
5576//===-------------------------------------------------------------------===//
5577multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005578 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005579 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005580 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5581 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005582
5583 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005584 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5585 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005586}
5587
5588multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5589 string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005590 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005591 let Predicates = [HasAVX512] in
5592 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005593 itins, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005594 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005595 itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005596 let Predicates = [HasAVX512, HasVLX] in
5597 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005598 itins, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005599 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005600 itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005601}
5602
Michael Zuckermand9cac592016-01-19 17:07:43 +00005603multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5604 Predicate prd, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005605 OpndItins itins, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005606 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005607 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005608 EVEX_V512 ;
5609 let Predicates = [HasVLX, prd] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005610 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005611 EVEX_V256 ;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005612 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005613 EVEX_V128 ;
5614 }
5615}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005616
Michael Zuckermand9cac592016-01-19 17:07:43 +00005617defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005618 AVX2_PERMV_I, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005619defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005620 AVX2_PERMV_I, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005621
5622defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005623 AVX2_PERMV_I, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005624defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005625 AVX2_PERMV_I, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005626defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005627 AVX2_PERMV_F, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005628defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005629 AVX2_PERMV_F, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005630
5631defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005632 X86VPermi, AVX2_PERMV_I, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005633 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5634defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005635 X86VPermi, AVX2_PERMV_F, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005636 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005637//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005638// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005639//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005640
Simon Pilgrim1401a752017-11-29 14:58:34 +00005641multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5642 OpndItins itins, X86VectorVTInfo _,
5643 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005644 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5645 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5646 "$src2, $src1", "$src1, $src2",
5647 (_.VT (OpNode _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005648 (Ctrl.VT Ctrl.RC:$src2))), itins.rr>,
5649 T8PD, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005650 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5651 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5652 "$src2, $src1", "$src1, $src2",
5653 (_.VT (OpNode
5654 _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005655 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2))))),
5656 itins.rm>, T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5657 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005658 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5659 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5660 "${src2}"##_.BroadcastStr##", $src1",
5661 "$src1, ${src2}"##_.BroadcastStr,
5662 (_.VT (OpNode
5663 _.RC:$src1,
5664 (Ctrl.VT (X86VBroadcast
Simon Pilgrim1401a752017-11-29 14:58:34 +00005665 (Ctrl.ScalarLdFrag addr:$src2))))),
5666 itins.rm>, T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
5667 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005668}
5669
5670multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005671 OpndItins itins, AVX512VLVectorVTInfo _,
5672 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005673 let Predicates = [HasAVX512] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005674 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5675 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005676 }
5677 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005678 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5679 _.info128, Ctrl.info128>, EVEX_V128;
5680 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5681 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005682 }
5683}
5684
5685multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5686 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim1401a752017-11-29 14:58:34 +00005687 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, AVX_VPERMILV, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005688 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005689 X86VPermilpi, AVX_VPERMILV, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005690 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005691}
5692
Craig Topper05948fb2016-08-02 05:11:15 +00005693let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005694defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5695 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005696let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005697defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5698 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005699
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005701// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5702//===----------------------------------------------------------------------===//
5703
5704defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005705 X86PShufd, SSE_PSHUF, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005706 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5707defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005708 X86PShufhw, SSE_PSHUF>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005709defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005710 X86PShuflw, SSE_PSHUF>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005711
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005712multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5713 OpndItins itins> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005714 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005715 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005716
5717 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005718 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i8x_info>, EVEX_V256;
5719 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005720 }
5721}
5722
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005723defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, SSE_PSHUFB>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005724
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005725//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005726// Move Low to High and High to Low packed FP Instructions
5727//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005728def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5729 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005730 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005731 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5732 IIC_SSE_MOV_LH>, EVEX_4V;
5733def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5734 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005735 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005736 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5737 IIC_SSE_MOV_LH>, EVEX_4V;
5738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005739//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005740// VMOVHPS/PD VMOVLPS Instructions
5741// All patterns was taken from SSS implementation.
5742//===----------------------------------------------------------------------===//
5743multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5744 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005745 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005746 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5747 (ins _.RC:$src1, f64mem:$src2),
5748 !strconcat(OpcodeStr,
5749 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5750 [(set _.RC:$dst,
5751 (OpNode _.RC:$src1,
5752 (_.VT (bitconvert
5753 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5754 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005755}
5756
5757defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5758 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005759defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005760 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5761defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5762 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5763defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5764 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5765
5766let Predicates = [HasAVX512] in {
5767 // VMOVHPS patterns
5768 def : Pat<(X86Movlhps VR128X:$src1,
5769 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5770 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5771 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005772 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005773 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5774 // VMOVHPD patterns
5775 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005776 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5777 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5778 // VMOVLPS patterns
5779 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5780 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005781 // VMOVLPD patterns
5782 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5783 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005784 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5785 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5786 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5787}
5788
Igor Bregerb6b27af2015-11-10 07:09:07 +00005789def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5790 (ins f64mem:$dst, VR128X:$src),
5791 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005792 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005793 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5794 (bc_v2f64 (v4f32 VR128X:$src))),
5795 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5796 EVEX, EVEX_CD8<32, CD8VT2>;
5797def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5798 (ins f64mem:$dst, VR128X:$src),
5799 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005800 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005801 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5802 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5803 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5804def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5805 (ins f64mem:$dst, VR128X:$src),
5806 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005807 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005808 (iPTR 0))), addr:$dst)],
5809 IIC_SSE_MOV_LH>,
5810 EVEX, EVEX_CD8<32, CD8VT2>;
5811def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5812 (ins f64mem:$dst, VR128X:$src),
5813 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005814 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005815 (iPTR 0))), addr:$dst)],
5816 IIC_SSE_MOV_LH>,
5817 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005818
Igor Bregerb6b27af2015-11-10 07:09:07 +00005819let Predicates = [HasAVX512] in {
5820 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005821 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005822 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5823 (iPTR 0))), addr:$dst),
5824 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5825 // VMOVLPS patterns
5826 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5827 addr:$src1),
5828 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005829 // VMOVLPD patterns
5830 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5831 addr:$src1),
5832 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005833}
5834//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005835// FMA - Fused Multiply Operations
5836//
Adam Nemet26371ce2014-10-24 00:02:55 +00005837
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005838multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005839 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005840 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005841 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005842 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005843 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005844 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), NoItinerary, 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005845 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005846
Craig Toppere1cac152016-06-07 07:27:54 +00005847 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5848 (ins _.RC:$src2, _.MemOp:$src3),
5849 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005850 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))),
5851 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005852
Craig Toppere1cac152016-06-07 07:27:54 +00005853 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5854 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5855 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5856 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005857 (OpNode _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00005858 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))),
5859 NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
5860 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00005861 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005862}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005863
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005864multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005865 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005866 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005867 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005868 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5869 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005870 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))),
5871 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005872}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005873
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005874multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005875 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5876 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005877 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005878 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5879 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5880 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005881 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005882 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005883 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005884 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005885 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005886 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005887 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005888}
5889
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005890multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005891 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005892 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005893 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005894 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005895 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005896}
5897
Craig Topperaf0b9922017-09-04 06:59:50 +00005898defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005899defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5900defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5901defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5902defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5903defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5904
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005905
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005906multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005907 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005908 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005909 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5910 (ins _.RC:$src2, _.RC:$src3),
5911 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005912 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1,
5913 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005914
Craig Toppere1cac152016-06-07 07:27:54 +00005915 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5916 (ins _.RC:$src2, _.MemOp:$src3),
5917 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005918 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
5919 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005920
Craig Toppere1cac152016-06-07 07:27:54 +00005921 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5922 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5923 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5924 "$src2, ${src3}"##_.BroadcastStr,
5925 (_.VT (OpNode _.RC:$src2,
5926 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00005927 _.RC:$src1)), NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005928 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00005929 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005930}
5931
5932multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005933 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005934 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005935 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5936 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5937 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005938 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
5939 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005940 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005941}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005942
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005943multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005944 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5945 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005946 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005947 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5948 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5949 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005950 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005951 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005952 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005953 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005954 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005955 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005956 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005957}
5958
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005959multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005960 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005961 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005962 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005963 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005964 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005965}
5966
Craig Topperaf0b9922017-09-04 06:59:50 +00005967defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005968defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5969defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5970defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5971defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5972defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5973
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005974multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005975 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005976 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005977 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005978 (ins _.RC:$src2, _.RC:$src3),
5979 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005980 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), NoItinerary,
5981 1, 1, vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005982
Craig Topper69e22782017-09-04 07:35:05 +00005983 // Pattern is 312 order so that the load is in a different place from the
5984 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005985 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005986 (ins _.RC:$src2, _.MemOp:$src3),
5987 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005988 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)),
5989 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005990
Craig Topper69e22782017-09-04 07:35:05 +00005991 // Pattern is 312 order so that the load is in a different place from the
5992 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005993 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005994 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5995 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5996 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005997 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00005998 _.RC:$src1, _.RC:$src2)), NoItinerary, 1, 0>,
5999 AVX512FMA3Base, EVEX_B, Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006000 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006001}
6002
6003multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006004 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006005 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006006 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006007 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6008 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006009 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
6010 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006011 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006012}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006013
6014multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006015 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6016 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006017 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006018 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6019 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6020 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006021 }
6022 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006023 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006024 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006025 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006026 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6027 }
6028}
6029
6030multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006031 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006032 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006033 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006034 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006035 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006036}
6037
Craig Topperaf0b9922017-09-04 06:59:50 +00006038defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006039defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6040defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6041defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6042defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6043defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006044
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006045// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006046multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6047 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006048 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006049let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006050 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6051 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006052 "$src3, $src2", "$src2, $src3", RHS_VEC_r, NoItinerary, 1, 1>,
6053 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006054
Craig Toppere1cac152016-06-07 07:27:54 +00006055 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006056 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006057 "$src3, $src2", "$src2, $src3", RHS_VEC_m, NoItinerary, 1, 1>,
6058 AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006059
6060 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6061 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006062 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb,
6063 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC,
6064 Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006065
Craig Toppereafdbec2016-08-13 06:48:41 +00006066 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006067 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006068 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6069 !strconcat(OpcodeStr,
6070 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006071 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006072 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006073 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6074 !strconcat(OpcodeStr,
6075 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006076 [RHS_m]>, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006077 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006078}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006079}
Igor Breger15820b02015-07-01 13:24:28 +00006080
6081multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006082 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6083 SDNode OpNodeRnds1, SDNode OpNodes3,
6084 SDNode OpNodeRnds3, X86VectorVTInfo _,
6085 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006086 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006087 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006088 // Operands for intrinsic are in 123 order to preserve passthu
6089 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006090 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6091 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6092 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006093 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006094 (i32 imm:$rc))),
6095 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6096 _.FRC:$src3))),
6097 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006098 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006099
Craig Topperb16598d2017-09-01 07:58:16 +00006100 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006101 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6102 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6103 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006104 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006105 (i32 imm:$rc))),
6106 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6107 _.FRC:$src1))),
6108 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006109 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006110
Craig Toppereec768b2017-09-06 03:35:58 +00006111 // One pattern is 312 order so that the load is in a different place from the
6112 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006113 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006114 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006115 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6116 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006117 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006118 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6119 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006120 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6121 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006122 }
Igor Breger15820b02015-07-01 13:24:28 +00006123}
6124
6125multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006126 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6127 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006128 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006129 let Predicates = [HasAVX512] in {
6130 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006131 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6132 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006133 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006134 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006135 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6136 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006137 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006138 }
6139}
6140
Craig Topper07dac552017-11-06 05:48:25 +00006141defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6142 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6143defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6144 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6145defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6146 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6147defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6148 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149
6150//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006151// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6152//===----------------------------------------------------------------------===//
6153let Constraints = "$src1 = $dst" in {
6154multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6155 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006156 // NOTE: The SDNode have the multiply operands first with the add last.
6157 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006158 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006159 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6160 (ins _.RC:$src2, _.RC:$src3),
6161 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006162 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006163 AVX512FMA3Base;
6164
Craig Toppere1cac152016-06-07 07:27:54 +00006165 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6166 (ins _.RC:$src2, _.MemOp:$src3),
6167 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006168 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006169 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006170
Craig Toppere1cac152016-06-07 07:27:54 +00006171 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6172 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6173 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6174 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006175 (OpNode _.RC:$src2,
6176 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6177 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006178 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006179 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006180}
6181} // Constraints = "$src1 = $dst"
6182
6183multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6184 AVX512VLVectorVTInfo _> {
6185 let Predicates = [HasIFMA] in {
6186 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6187 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6188 }
6189 let Predicates = [HasVLX, HasIFMA] in {
6190 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6191 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6192 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6193 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6194 }
6195}
6196
6197defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6198 avx512vl_i64_info>, VEX_W;
6199defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6200 avx512vl_i64_info>, VEX_W;
6201
6202//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006203// AVX-512 Scalar convert from sign integer to float/double
6204//===----------------------------------------------------------------------===//
6205
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006206multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6207 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6208 PatFrag ld_frag, string asm> {
6209 let hasSideEffects = 0 in {
6210 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6211 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006212 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006213 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006214 let mayLoad = 1 in
6215 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6216 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006217 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006218 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006219 } // hasSideEffects = 0
6220 let isCodeGenOnly = 1 in {
6221 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6222 (ins DstVT.RC:$src1, SrcRC:$src2),
6223 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6224 [(set DstVT.RC:$dst,
6225 (OpNode (DstVT.VT DstVT.RC:$src1),
6226 SrcRC:$src2,
6227 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6228
6229 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6230 (ins DstVT.RC:$src1, x86memop:$src2),
6231 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6232 [(set DstVT.RC:$dst,
6233 (OpNode (DstVT.VT DstVT.RC:$src1),
6234 (ld_frag addr:$src2),
6235 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6236 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006237}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006238
Igor Bregerabe4a792015-06-14 12:44:55 +00006239multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006240 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006241 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6242 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006243 !strconcat(asm,
6244 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006245 [(set DstVT.RC:$dst,
6246 (OpNode (DstVT.VT DstVT.RC:$src1),
6247 SrcRC:$src2,
6248 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6249}
6250
6251multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006252 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6253 PatFrag ld_frag, string asm> {
6254 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6255 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6256 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006257}
6258
Andrew Trick15a47742013-10-09 05:11:10 +00006259let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006260defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006261 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6262 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006263defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006264 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6265 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006266defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006267 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6268 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006269defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006270 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6271 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006272
Craig Topper8f85ad12016-11-14 02:46:58 +00006273def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6274 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6275def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6276 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6277
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006278def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6279 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6280def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006281 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006282def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6283 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6284def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006285 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006286
6287def : Pat<(f32 (sint_to_fp GR32:$src)),
6288 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6289def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006290 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006291def : Pat<(f64 (sint_to_fp GR32:$src)),
6292 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6293def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006294 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6295
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006296defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006297 v4f32x_info, i32mem, loadi32,
6298 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006299defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006300 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6301 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006302defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006303 i32mem, loadi32, "cvtusi2sd{l}">,
6304 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006305defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006306 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6307 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006308
Craig Topper8f85ad12016-11-14 02:46:58 +00006309def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6310 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6311def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6312 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6313
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006314def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6315 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6316def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6317 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6318def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6319 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6320def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6321 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6322
6323def : Pat<(f32 (uint_to_fp GR32:$src)),
6324 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6325def : Pat<(f32 (uint_to_fp GR64:$src)),
6326 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6327def : Pat<(f64 (uint_to_fp GR32:$src)),
6328 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6329def : Pat<(f64 (uint_to_fp GR64:$src)),
6330 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006331}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006332
6333//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006334// AVX-512 Scalar convert from float/double to integer
6335//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006336multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6337 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006338 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006339 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006340 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006341 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6342 EVEX, VEX_LIG;
6343 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6344 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006345 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006346 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006347 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006348 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006349 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006350 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006351 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006352 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006353 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006354}
Asaf Badouh2744d212015-09-20 14:31:19 +00006355
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006356// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006357defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006358 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006359 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006360defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006361 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006362 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006363defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006364 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006365 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006366defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006367 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006368 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006369defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006370 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006371 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006372defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006373 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006374 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006375defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006376 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006377 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006378defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006379 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006380 EVEX_CD8<64, CD8VT1>;
6381
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006382// The SSE version of these instructions are disabled for AVX512.
6383// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6384let Predicates = [HasAVX512] in {
6385 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006386 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006387 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6388 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006389 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006390 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006391 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6392 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006393 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006394 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006395 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6396 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006397 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006398 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006399 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6400 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006401} // HasAVX512
6402
Craig Topperac941b92016-09-25 16:33:53 +00006403let Predicates = [HasAVX512] in {
6404 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6405 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6406 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6407 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6408 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6409 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6410 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6411 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6412 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6413 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6414 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6415 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6416 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6417 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6418 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6419 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6420 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6421 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6422 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6423 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6424} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006425
Elad Cohen0c260102017-01-11 09:11:48 +00006426// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6427// which produce unnecessary vmovs{s,d} instructions
6428let Predicates = [HasAVX512] in {
6429def : Pat<(v4f32 (X86Movss
6430 (v4f32 VR128X:$dst),
6431 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6432 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6433
6434def : Pat<(v4f32 (X86Movss
6435 (v4f32 VR128X:$dst),
6436 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6437 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6438
6439def : Pat<(v2f64 (X86Movsd
6440 (v2f64 VR128X:$dst),
6441 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6442 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6443
6444def : Pat<(v2f64 (X86Movsd
6445 (v2f64 VR128X:$dst),
6446 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6447 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6448} // Predicates = [HasAVX512]
6449
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006450// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006451multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6452 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006453 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006454let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006455 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006456 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6457 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006458 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006459 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006460 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6461 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006462 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006463 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006464 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006465 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006466
Igor Bregerc59b3a22016-08-03 10:58:05 +00006467 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6468 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6469 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6470 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6471 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006472 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6473 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006474
Craig Toppere1cac152016-06-07 07:27:54 +00006475 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006476 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6477 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6478 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6479 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6480 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6481 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6482 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6483 (i32 FROUND_NO_EXC)))]>,
6484 EVEX,VEX_LIG , EVEX_B;
6485 let mayLoad = 1, hasSideEffects = 0 in
6486 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006487 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006488 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6489 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006490
Craig Toppere1cac152016-06-07 07:27:54 +00006491 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006492} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006493}
6494
Asaf Badouh2744d212015-09-20 14:31:19 +00006495
Igor Bregerc59b3a22016-08-03 10:58:05 +00006496defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6497 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006498 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006499defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6500 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006501 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006502defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6503 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006504 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006505defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6506 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006507 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6508
Igor Bregerc59b3a22016-08-03 10:58:05 +00006509defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6510 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006511 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006512defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6513 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006514 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006515defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6516 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006517 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006518defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6519 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006520 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6521let Predicates = [HasAVX512] in {
6522 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006523 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006524 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6525 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006526 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006527 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006528 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6529 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006530 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006531 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006532 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6533 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006534 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006535 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006536 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6537 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006538} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006539//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006540// AVX-512 Convert form float to double and back
6541//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006542multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6543 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006544 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006545 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006546 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006547 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006548 (_Src.VT _Src.RC:$src2),
6549 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006550 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006551 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006552 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006553 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006554 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006555 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006556 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006557 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006558
Craig Topperd2011e32017-02-25 18:43:42 +00006559 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6560 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6561 (ins _.FRC:$src1, _Src.FRC:$src2),
6562 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6563 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6564 let mayLoad = 1 in
6565 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6566 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6567 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6568 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006570}
6571
Asaf Badouh2744d212015-09-20 14:31:19 +00006572// Scalar Coversion with SAE - suppress all exceptions
6573multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6574 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006575 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006576 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006577 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006578 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006579 (_Src.VT _Src.RC:$src2),
6580 (i32 FROUND_NO_EXC)))>,
6581 EVEX_4V, VEX_LIG, EVEX_B;
6582}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006583
Asaf Badouh2744d212015-09-20 14:31:19 +00006584// Scalar Conversion with rounding control (RC)
6585multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6586 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006587 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006588 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006589 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006590 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006591 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6592 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6593 EVEX_B, EVEX_RC;
6594}
Craig Toppera02e3942016-09-23 06:24:43 +00006595multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006596 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006597 X86VectorVTInfo _dst> {
6598 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006599 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006600 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006601 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006602 }
6603}
6604
Craig Toppera02e3942016-09-23 06:24:43 +00006605multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006606 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006607 X86VectorVTInfo _dst> {
6608 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006609 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006610 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006611 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006612 }
6613}
Craig Toppera02e3942016-09-23 06:24:43 +00006614defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006615 X86froundRnd, f64x_info, f32x_info>,
6616 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006617defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006618 X86fpextRnd,f32x_info, f64x_info >,
6619 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006620
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006621def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006622 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006623 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006624def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006625 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006626 Requires<[HasAVX512]>;
6627
6628def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006629 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006630 Requires<[HasAVX512, OptForSize]>;
6631
Asaf Badouh2744d212015-09-20 14:31:19 +00006632def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006633 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006634 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006635
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006636def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006637 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006638 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006639
6640def : Pat<(v4f32 (X86Movss
6641 (v4f32 VR128X:$dst),
6642 (v4f32 (scalar_to_vector
6643 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006644 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006645 Requires<[HasAVX512]>;
6646
6647def : Pat<(v2f64 (X86Movsd
6648 (v2f64 VR128X:$dst),
6649 (v2f64 (scalar_to_vector
6650 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006651 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006652 Requires<[HasAVX512]>;
6653
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006654//===----------------------------------------------------------------------===//
6655// AVX-512 Vector convert from signed/unsigned integer to float/double
6656// and from float/double to signed/unsigned integer
6657//===----------------------------------------------------------------------===//
6658
6659multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6660 X86VectorVTInfo _Src, SDNode OpNode,
6661 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006662 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006663
6664 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6665 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6666 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6667
6668 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006669 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006670 (_.VT (OpNode (_Src.VT
6671 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6672
6673 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006674 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006675 "${src}"##Broadcast, "${src}"##Broadcast,
6676 (_.VT (OpNode (_Src.VT
6677 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6678 ))>, EVEX, EVEX_B;
6679}
6680// Coversion with SAE - suppress all exceptions
6681multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6682 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6683 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6684 (ins _Src.RC:$src), OpcodeStr,
6685 "{sae}, $src", "$src, {sae}",
6686 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6687 (i32 FROUND_NO_EXC)))>,
6688 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006689}
6690
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006691// Conversion with rounding control (RC)
6692multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6693 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6694 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6695 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6696 "$rc, $src", "$src, $rc",
6697 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6698 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006699}
6700
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006701// Extend Float to Double
6702multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6703 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006704 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006705 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6706 X86vfpextRnd>, EVEX_V512;
6707 }
6708 let Predicates = [HasVLX] in {
6709 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006710 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006711 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006712 EVEX_V256;
6713 }
6714}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006715
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006716// Truncate Double to Float
6717multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6718 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006719 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006720 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6721 X86vfproundRnd>, EVEX_V512;
6722 }
6723 let Predicates = [HasVLX] in {
6724 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6725 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006726 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006727 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006728
6729 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6730 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6731 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6732 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6733 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6734 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6735 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6736 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006737 }
6738}
6739
6740defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6741 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6742defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6743 PS, EVEX_CD8<32, CD8VH>;
6744
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006745def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6746 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006747
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006748let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006749 let AddedComplexity = 15 in {
6750 def : Pat<(X86vzmovl (v2f64 (bitconvert
6751 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6752 (VCVTPD2PSZ128rr VR128X:$src)>;
6753 def : Pat<(X86vzmovl (v2f64 (bitconvert
6754 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6755 (VCVTPD2PSZ128rm addr:$src)>;
6756 }
Craig Topper5471fc22016-11-06 04:12:52 +00006757 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6758 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006759 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6760 (VCVTPS2PDZ256rm addr:$src)>;
6761}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006762
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006763// Convert Signed/Unsigned Doubleword to Double
6764multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6765 SDNode OpNode128> {
6766 // No rounding in this op
6767 let Predicates = [HasAVX512] in
6768 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6769 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006770
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006771 let Predicates = [HasVLX] in {
6772 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006773 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006774 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6775 EVEX_V256;
6776 }
6777}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006778
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006779// Convert Signed/Unsigned Doubleword to Float
6780multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6781 SDNode OpNodeRnd> {
6782 let Predicates = [HasAVX512] in
6783 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6784 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6785 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006786
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006787 let Predicates = [HasVLX] in {
6788 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6789 EVEX_V128;
6790 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6791 EVEX_V256;
6792 }
6793}
6794
6795// Convert Float to Signed/Unsigned Doubleword with truncation
6796multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6797 SDNode OpNode, SDNode OpNodeRnd> {
6798 let Predicates = [HasAVX512] in {
6799 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6800 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6801 OpNodeRnd>, EVEX_V512;
6802 }
6803 let Predicates = [HasVLX] in {
6804 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6805 EVEX_V128;
6806 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6807 EVEX_V256;
6808 }
6809}
6810
6811// Convert Float to Signed/Unsigned Doubleword
6812multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6813 SDNode OpNode, SDNode OpNodeRnd> {
6814 let Predicates = [HasAVX512] in {
6815 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6816 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6817 OpNodeRnd>, EVEX_V512;
6818 }
6819 let Predicates = [HasVLX] in {
6820 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6821 EVEX_V128;
6822 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6823 EVEX_V256;
6824 }
6825}
6826
6827// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006828multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6829 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006830 let Predicates = [HasAVX512] in {
6831 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6832 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6833 OpNodeRnd>, EVEX_V512;
6834 }
6835 let Predicates = [HasVLX] in {
6836 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006837 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006838 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6839 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006840 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6841 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006842 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6843 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006844
6845 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6846 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6847 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6848 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6849 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6850 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6851 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6852 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006853 }
6854}
6855
6856// Convert Double to Signed/Unsigned Doubleword
6857multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6858 SDNode OpNode, SDNode OpNodeRnd> {
6859 let Predicates = [HasAVX512] in {
6860 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6861 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6862 OpNodeRnd>, EVEX_V512;
6863 }
6864 let Predicates = [HasVLX] in {
6865 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6866 // memory forms of these instructions in Asm Parcer. They have the same
6867 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6868 // due to the same reason.
6869 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6870 "{1to2}", "{x}">, EVEX_V128;
6871 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6872 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006873
6874 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6875 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6876 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6877 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6878 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6879 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6880 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6881 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006882 }
6883}
6884
6885// Convert Double to Signed/Unsigned Quardword
6886multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6887 SDNode OpNode, SDNode OpNodeRnd> {
6888 let Predicates = [HasDQI] in {
6889 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6890 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6891 OpNodeRnd>, EVEX_V512;
6892 }
6893 let Predicates = [HasDQI, HasVLX] in {
6894 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6895 EVEX_V128;
6896 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6897 EVEX_V256;
6898 }
6899}
6900
6901// Convert Double to Signed/Unsigned Quardword with truncation
6902multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6903 SDNode OpNode, SDNode OpNodeRnd> {
6904 let Predicates = [HasDQI] in {
6905 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6906 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6907 OpNodeRnd>, EVEX_V512;
6908 }
6909 let Predicates = [HasDQI, HasVLX] in {
6910 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6911 EVEX_V128;
6912 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6913 EVEX_V256;
6914 }
6915}
6916
6917// Convert Signed/Unsigned Quardword to Double
6918multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6919 SDNode OpNode, SDNode OpNodeRnd> {
6920 let Predicates = [HasDQI] in {
6921 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6922 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6923 OpNodeRnd>, EVEX_V512;
6924 }
6925 let Predicates = [HasDQI, HasVLX] in {
6926 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6927 EVEX_V128;
6928 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6929 EVEX_V256;
6930 }
6931}
6932
6933// Convert Float to Signed/Unsigned Quardword
6934multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6935 SDNode OpNode, SDNode OpNodeRnd> {
6936 let Predicates = [HasDQI] in {
6937 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6938 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6939 OpNodeRnd>, EVEX_V512;
6940 }
6941 let Predicates = [HasDQI, HasVLX] in {
6942 // Explicitly specified broadcast string, since we take only 2 elements
6943 // from v4f32x_info source
6944 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006945 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006946 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6947 EVEX_V256;
6948 }
6949}
6950
6951// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006952multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6953 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006954 let Predicates = [HasDQI] in {
6955 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6956 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6957 OpNodeRnd>, EVEX_V512;
6958 }
6959 let Predicates = [HasDQI, HasVLX] in {
6960 // Explicitly specified broadcast string, since we take only 2 elements
6961 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006962 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006963 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006964 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6965 EVEX_V256;
6966 }
6967}
6968
6969// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006970multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6971 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006972 let Predicates = [HasDQI] in {
6973 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6974 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6975 OpNodeRnd>, EVEX_V512;
6976 }
6977 let Predicates = [HasDQI, HasVLX] in {
6978 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6979 // memory forms of these instructions in Asm Parcer. They have the same
6980 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6981 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006982 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006983 "{1to2}", "{x}">, EVEX_V128;
6984 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6985 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006986
6987 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6988 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6989 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6990 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6991 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6992 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6993 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6994 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006995 }
6996}
6997
Simon Pilgrima3af7962016-11-24 12:13:46 +00006998defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006999 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007000
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007001defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7002 X86VSintToFpRnd>,
7003 PS, EVEX_CD8<32, CD8VF>;
7004
7005defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007006 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007007 XS, EVEX_CD8<32, CD8VF>;
7008
Simon Pilgrima3af7962016-11-24 12:13:46 +00007009defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007010 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007011 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7012
7013defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007014 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007015 EVEX_CD8<32, CD8VF>;
7016
Craig Topperf334ac192016-11-09 07:48:51 +00007017defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007018 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007019 EVEX_CD8<64, CD8VF>;
7020
Simon Pilgrima3af7962016-11-24 12:13:46 +00007021defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007022 XS, EVEX_CD8<32, CD8VH>;
7023
7024defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7025 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007026 EVEX_CD8<32, CD8VF>;
7027
Craig Topper19e04b62016-05-19 06:13:58 +00007028defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7029 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007030
Craig Topper19e04b62016-05-19 06:13:58 +00007031defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7032 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007033 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007034
Craig Topper19e04b62016-05-19 06:13:58 +00007035defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7036 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007037 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007038defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7039 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007040 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007041
Craig Topper19e04b62016-05-19 06:13:58 +00007042defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7043 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007044 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007045
Craig Topper19e04b62016-05-19 06:13:58 +00007046defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7047 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007048
Craig Topper19e04b62016-05-19 06:13:58 +00007049defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7050 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007051 PD, EVEX_CD8<64, CD8VF>;
7052
Craig Topper19e04b62016-05-19 06:13:58 +00007053defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7054 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007055
7056defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007057 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007058 PD, EVEX_CD8<64, CD8VF>;
7059
Craig Toppera39b6502016-12-10 06:02:48 +00007060defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007061 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007062
7063defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007064 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007065 PD, EVEX_CD8<64, CD8VF>;
7066
Craig Toppera39b6502016-12-10 06:02:48 +00007067defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007068 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007069
7070defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007071 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007072
7073defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007074 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007075
Simon Pilgrima3af7962016-11-24 12:13:46 +00007076defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007077 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007078
Simon Pilgrima3af7962016-11-24 12:13:46 +00007079defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007080 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007081
Craig Toppere38c57a2015-11-27 05:44:02 +00007082let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007083def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007084 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007085 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7086 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007087
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007088def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7089 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007090 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7091 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007092
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007093def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7094 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007095 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7096 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007097
Simon Pilgrima3af7962016-11-24 12:13:46 +00007098def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007099 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7100 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7101 VR128X:$src, sub_xmm)))), sub_xmm)>;
7102
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007103def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7104 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007105 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7106 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007107
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007108def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7109 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007110 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7111 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007112
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007113def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7114 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007115 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7116 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007117
Simon Pilgrima3af7962016-11-24 12:13:46 +00007118def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007119 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7120 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7121 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007122}
7123
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007124let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007125 let AddedComplexity = 15 in {
7126 def : Pat<(X86vzmovl (v2i64 (bitconvert
7127 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007128 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007129 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007130 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7131 (VCVTPD2DQZ128rm addr:$src)>;
7132 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007133 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007134 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007135 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007136 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007137 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007138 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007139 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7140 (VCVTTPD2DQZ128rm addr:$src)>;
7141 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007142 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007143 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007144 }
Craig Topperd7467472017-10-14 04:18:09 +00007145
7146 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7147 (VCVTDQ2PDZ128rm addr:$src)>;
7148 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7149 (VCVTDQ2PDZ128rm addr:$src)>;
7150
7151 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7152 (VCVTUDQ2PDZ128rm addr:$src)>;
7153 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7154 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007155}
7156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007157let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007158 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007159 (VCVTPD2PSZrm addr:$src)>;
7160 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7161 (VCVTPS2PDZrm addr:$src)>;
7162}
7163
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007164let Predicates = [HasDQI, HasVLX] in {
7165 let AddedComplexity = 15 in {
7166 def : Pat<(X86vzmovl (v2f64 (bitconvert
7167 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007168 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007169 def : Pat<(X86vzmovl (v2f64 (bitconvert
7170 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007171 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007172 }
7173}
7174
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007175let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007176def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7177 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7178 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7179 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7180
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007181def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7182 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7183 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7184 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7185
7186def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7187 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7188 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7189 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7190
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007191def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7192 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7193 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7194 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7195
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007196def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7197 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7198 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7199 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7200
7201def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7202 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7203 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7204 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7205
7206def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7207 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7208 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7209 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7210
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007211def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7212 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7213 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7214 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7215
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007216def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7217 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7218 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7219 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7220
7221def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7222 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7223 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7224 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7225
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007226def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7227 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7228 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7229 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7230
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007231def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7232 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7233 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7234 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7235}
7236
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007237//===----------------------------------------------------------------------===//
7238// Half precision conversion instructions
7239//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007240multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007241 X86MemOperand x86memop, PatFrag ld_frag> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007242 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7243 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
7244 (X86cvtph2ps (_src.VT _src.RC:$src))>, T8PD;
7245 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7246 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7247 (X86cvtph2ps (_src.VT
7248 (bitconvert
7249 (ld_frag addr:$src))))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007250}
7251
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007252multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007253 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7254 (ins _src.RC:$src), "vcvtph2ps",
7255 "{sae}, $src", "$src, {sae}",
7256 (X86cvtph2psRnd (_src.VT _src.RC:$src),
7257 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
Asaf Badouh7c522452015-10-22 14:01:16 +00007258
7259}
7260
Craig Toppere7fb3002017-11-07 07:13:07 +00007261let Predicates = [HasAVX512] in
Asaf Badouh7c522452015-10-22 14:01:16 +00007262 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007263 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007264 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007265
7266let Predicates = [HasVLX] in {
7267 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
7268 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7269 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7270 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7271
7272 // Pattern match vcvtph2ps of a scalar i64 load.
7273 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7274 (VCVTPH2PSZ128rm addr:$src)>;
7275 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7276 (VCVTPH2PSZ128rm addr:$src)>;
7277 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7278 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7279 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007280}
7281
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007282multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007283 X86MemOperand x86memop> {
7284 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007285 (ins _src.RC:$src1, i32u8imm:$src2),
7286 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007287 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007288 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007289 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007290 let hasSideEffects = 0, mayStore = 1 in {
7291 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7292 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7293 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7294 []>;
7295 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7296 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7297 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7298 []>, EVEX_K;
7299 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007300}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007301multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007302 let hasSideEffects = 0 in
7303 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7304 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007305 (ins _src.RC:$src1, i32u8imm:$src2),
7306 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007307 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007308}
7309let Predicates = [HasAVX512] in {
7310 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7311 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7312 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7313 let Predicates = [HasVLX] in {
7314 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7315 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007316 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007317 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7318 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007319
7320 def : Pat<(store (f64 (extractelt
7321 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7322 (iPTR 0))), addr:$dst),
7323 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7324 def : Pat<(store (i64 (extractelt
7325 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7326 (iPTR 0))), addr:$dst),
7327 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7328 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7329 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7330 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7331 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007332}
Asaf Badouh2489f352015-12-02 08:17:51 +00007333
Craig Topper9820e342016-09-20 05:44:47 +00007334// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007335let Predicates = [HasVLX] in {
7336 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7337 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7338 // configurations we support (the default). However, falling back to MXCSR is
7339 // more consistent with other instructions, which are always controlled by it.
7340 // It's encoded as 0b100.
7341 def : Pat<(fp_to_f16 FR32X:$src),
7342 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7343 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7344
7345 def : Pat<(f16_to_fp GR16:$src),
7346 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7347 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7348
7349 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7350 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7351 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7352}
7353
Asaf Badouh2489f352015-12-02 08:17:51 +00007354// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007355multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007356 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007357 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007358 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7359 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007360 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007361 Sched<[WriteFAdd]>;
7362}
7363
7364let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007365 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007366 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007367 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007368 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007369 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007370 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007371 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007372 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7373}
7374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007375let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7376 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007377 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007378 EVEX_CD8<32, CD8VT1>;
7379 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007380 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007381 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7382 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007383 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007384 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007385 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007386 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007387 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007388 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7389 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007390 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007391 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7392 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007393 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007394 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7395 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007396 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007397
Ayman Musa02f95332017-01-04 08:21:54 +00007398 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7399 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007400 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007401 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7402 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007403 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7404 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007405}
Michael Liao5bf95782014-12-04 05:20:33 +00007406
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007407/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007408multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007409 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007410 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007411 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7412 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7413 "$src2, $src1", "$src1, $src2",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007414 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
7415 EVEX_4V, Sched<[itins.Sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007416 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007417 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007418 "$src2, $src1", "$src1, $src2",
7419 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007420 _.ScalarIntMemCPat:$src2), itins.rm>, EVEX_4V,
7421 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007422}
7423}
7424
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007425defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SSE_RCPS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007426 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007427defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SSE_RCPS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007428 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007429defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, SSE_RSQRTSS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007430 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007431defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, SSE_RSQRTSS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007432 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007433
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007434/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7435multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007436 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007437 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007438 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7439 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007440 (_.FloatVT (OpNode _.RC:$src)), itins.rr>, EVEX, T8PD,
7441 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007442 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7443 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7444 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007445 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX, T8PD,
7446 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007447 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7448 (ins _.ScalarMemOp:$src), OpcodeStr,
7449 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7450 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007451 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7452 EVEX, T8PD, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007453 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007454}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007455
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007456multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
7457 SizeItins itins> {
7458 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, itins.s,
7459 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
7460 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, itins.d,
7461 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007462
7463 // Define only if AVX512VL feature is present.
7464 let Predicates = [HasVLX] in {
7465 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007466 OpNode, itins.s, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007467 EVEX_V128, EVEX_CD8<32, CD8VF>;
7468 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007469 OpNode, itins.s, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007470 EVEX_V256, EVEX_CD8<32, CD8VF>;
7471 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007472 OpNode, itins.d, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007473 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7474 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007475 OpNode, itins.d, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007476 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7477 }
7478}
7479
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007480defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SSE_RSQRT_P>;
7481defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SSE_RCP_P>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007482
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007483/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007484multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007485 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007486 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007487 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7488 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7489 "$src2, $src1", "$src1, $src2",
7490 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007491 (i32 FROUND_CURRENT)), itins.rr>,
7492 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007493
7494 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7495 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007496 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007497 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007498 (i32 FROUND_NO_EXC)), itins.rm>, EVEX_B,
7499 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007500
7501 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007502 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007503 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007504 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007505 (i32 FROUND_CURRENT)), itins.rm>,
7506 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007507 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007508}
7509
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007510multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7511 SizeItins itins> {
7512 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, itins.s>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007513 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007514 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, itins.d>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007515 EVEX_CD8<64, CD8VT1>, VEX_W;
7516}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007517
Craig Toppere1cac152016-06-07 07:27:54 +00007518let Predicates = [HasERI] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007519 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SSE_RCP_S>,
7520 T8PD, EVEX_4V;
7521 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, SSE_RSQRT_S>,
7522 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007523}
Igor Breger8352a0d2015-07-28 06:53:28 +00007524
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007525defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, SSE_ALU_ITINS_S>,
7526 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007527/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007528
7529multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007530 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007531 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007532 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7533 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007534 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT)),
7535 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007536
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007537 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7538 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7539 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007540 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007541 (i32 FROUND_CURRENT)), itins.rm>,
7542 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007543
7544 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007545 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007546 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007547 (OpNode (_.FloatVT
7548 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007549 (i32 FROUND_CURRENT)), itins.rm>, EVEX_B,
7550 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007551 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007552}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007553multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007554 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007555 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007556 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7557 (ins _.RC:$src), OpcodeStr,
7558 "{sae}, $src", "$src, {sae}",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007559 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
7560 itins.rr>, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007561}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007562
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007563multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
7564 SizeItins itins> {
7565 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
7566 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007567 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007568 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
7569 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007570 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007571}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007572
Asaf Badouh402ebb32015-06-03 13:41:48 +00007573multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007574 SDNode OpNode, SizeItins itins> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007575 // Define only if AVX512VL feature is present.
7576 let Predicates = [HasVLX] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007577 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007578 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007579 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007580 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007581 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007582 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007583 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007584 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7585 }
7586}
Craig Toppere1cac152016-06-07 07:27:54 +00007587let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007588
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007589 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SSE_RSQRT_P>, EVEX;
7590 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SSE_RCP_P>, EVEX;
7591 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007592}
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007593defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SSE_ALU_ITINS_P>,
7594 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
7595 SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007596
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007597multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007598 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007599 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007600 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7601 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007602 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc))), itins.rr>,
7603 EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007604}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007605
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007606multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007607 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007608 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007609 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007610 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007611 (_.FloatVT (fsqrt _.RC:$src)), itins.rr>, EVEX,
7612 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007613 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7614 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007615 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007616 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX,
7617 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007618 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7619 (ins _.ScalarMemOp:$src), OpcodeStr,
7620 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007621 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007622 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7623 EVEX, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007624 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007625}
7626
Craig Topper80405072017-11-11 08:24:12 +00007627multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007628 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007629 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007630 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007631 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7632 // Define only if AVX512VL feature is present.
7633 let Predicates = [HasVLX] in {
7634 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007635 SSE_SQRTPS, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007636 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7637 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007638 SSE_SQRTPS, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007639 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7640 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007641 SSE_SQRTPD, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007642 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7643 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007644 SSE_SQRTPD, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007645 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7646 }
7647}
7648
Craig Topper80405072017-11-11 08:24:12 +00007649multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007650 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007651 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007652 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007653 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7654}
7655
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007656multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, OpndItins itins,
7657 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007658 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007659 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7660 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7661 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007662 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007663 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007664 (i32 FROUND_CURRENT)), itins.rr>,
7665 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007666 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007667 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007668 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007669 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007670 _.ScalarIntMemCPat:$src2,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007671 (i32 FROUND_CURRENT)), itins.rm>,
7672 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007673 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7674 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7675 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007676 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007677 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007678 (i32 imm:$rc)), itins.rr>,
7679 EVEX_B, EVEX_RC, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007680
Craig Toppere1cac152016-06-07 07:27:54 +00007681 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007682 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007683 (ins _.FRC:$src1, _.FRC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007684 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rr>,
7685 Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007686 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007687 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007688 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007689 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rm>,
7690 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007691 }
Craig Topper176f3312017-02-25 19:18:11 +00007692 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007693
Craig Topperd6471cb2017-11-05 21:14:06 +00007694let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007695 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007696 (!cast<Instruction>(NAME#SUFF#Zr)
7697 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7698
Craig Toppereff606c2017-11-06 04:04:01 +00007699 def : Pat<(Intr VR128X:$src),
7700 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7701 VR128X:$src)>;
7702}
7703
7704let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007705 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007706 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007707 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7708
Craig Topperd4f60942017-11-13 05:25:24 +00007709 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007710 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7711 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007712}
Craig Toppereff606c2017-11-06 04:04:01 +00007713
Craig Topperd6471cb2017-11-05 21:14:06 +00007714}
Igor Breger4c4cd782015-09-20 09:13:41 +00007715
7716multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007717 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", SSE_SQRTPS, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00007718 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007719 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007720 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", SSE_SQRTPD, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00007721 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007722 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007723 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007724}
7725
Craig Topper80405072017-11-11 08:24:12 +00007726defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7727 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007728
Igor Breger4c4cd782015-09-20 09:13:41 +00007729defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007730
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007731multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
7732 OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007733 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007734 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007735 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7736 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007737 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007738 (i32 imm:$src3))), itins.rr>,
7739 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007740
Craig Topper0ccec702017-11-11 08:24:15 +00007741 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007742 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007743 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007744 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007745 (i32 imm:$src3), (i32 FROUND_NO_EXC))), itins.rr>, EVEX_B,
7746 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007747
Craig Topper0ccec702017-11-11 08:24:15 +00007748 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007749 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007750 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007751 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007752 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007753 _.ScalarIntMemCPat:$src2, (i32 imm:$src3))), itins.rm>,
7754 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007755
Craig Topper0ccec702017-11-11 08:24:15 +00007756 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7757 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7758 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
7759 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007760 [], itins.rr>, Sched<[itins.Sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007761
7762 let mayLoad = 1 in
7763 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7764 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7765 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007766 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007767 }
7768 }
7769
7770 let Predicates = [HasAVX512] in {
7771 def : Pat<(ffloor _.FRC:$src),
7772 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7773 _.FRC:$src, (i32 0x9)))>;
7774 def : Pat<(fceil _.FRC:$src),
7775 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7776 _.FRC:$src, (i32 0xa)))>;
7777 def : Pat<(ftrunc _.FRC:$src),
7778 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7779 _.FRC:$src, (i32 0xb)))>;
7780 def : Pat<(frint _.FRC:$src),
7781 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7782 _.FRC:$src, (i32 0x4)))>;
7783 def : Pat<(fnearbyint _.FRC:$src),
7784 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7785 _.FRC:$src, (i32 0xc)))>;
7786 }
7787
7788 let Predicates = [HasAVX512, OptForSize] in {
7789 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
7790 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7791 addr:$src, (i32 0x9)))>;
7792 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
7793 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7794 addr:$src, (i32 0xa)))>;
7795 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
7796 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7797 addr:$src, (i32 0xb)))>;
7798 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
7799 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7800 addr:$src, (i32 0x4)))>;
7801 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
7802 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7803 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007804 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007805}
7806
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007807defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", SSE_ALU_F32S,
7808 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007809
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007810defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", SSE_ALU_F64S,
7811 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
7812 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007813
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007814//-------------------------------------------------
7815// Integer truncate and extend operations
7816//-------------------------------------------------
7817
Igor Breger074a64e2015-07-24 17:24:15 +00007818multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7819 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7820 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007821 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007822 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7823 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7824 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7825 EVEX, T8XS;
7826
Craig Topper52e2e832016-07-22 05:46:44 +00007827 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7828 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007829 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7830 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007831 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007832 []>, EVEX;
7833
Igor Breger074a64e2015-07-24 17:24:15 +00007834 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7835 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007836 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007837 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007838 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007840
Igor Breger074a64e2015-07-24 17:24:15 +00007841multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7842 X86VectorVTInfo DestInfo,
7843 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007844
Igor Breger074a64e2015-07-24 17:24:15 +00007845 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7846 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7847 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007848
Igor Breger074a64e2015-07-24 17:24:15 +00007849 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7850 (SrcInfo.VT SrcInfo.RC:$src)),
7851 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7852 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7853}
7854
Igor Breger074a64e2015-07-24 17:24:15 +00007855multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7856 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7857 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7858 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7859 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7860 Predicate prd = HasAVX512>{
7861
7862 let Predicates = [HasVLX, prd] in {
7863 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7864 DestInfoZ128, x86memopZ128>,
7865 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7866 truncFrag, mtruncFrag>, EVEX_V128;
7867
7868 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7869 DestInfoZ256, x86memopZ256>,
7870 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7871 truncFrag, mtruncFrag>, EVEX_V256;
7872 }
7873 let Predicates = [prd] in
7874 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7875 DestInfoZ, x86memopZ>,
7876 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7877 truncFrag, mtruncFrag>, EVEX_V512;
7878}
7879
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007880multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7881 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007882 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7883 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007884 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007885}
7886
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007887multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7888 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007889 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7890 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007891 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007892}
7893
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007894multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7895 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007896 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7897 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007898 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007899}
7900
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007901multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7902 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007903 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7904 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007905 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007906}
7907
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007908multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7909 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007910 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7911 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007912 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007913}
7914
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007915multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7916 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007917 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7918 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007919 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007920}
7921
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007922defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7923 truncstorevi8, masked_truncstorevi8>;
7924defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7925 truncstore_s_vi8, masked_truncstore_s_vi8>;
7926defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7927 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007928
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007929defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7930 truncstorevi16, masked_truncstorevi16>;
7931defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7932 truncstore_s_vi16, masked_truncstore_s_vi16>;
7933defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7934 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007935
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007936defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7937 truncstorevi32, masked_truncstorevi32>;
7938defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7939 truncstore_s_vi32, masked_truncstore_s_vi32>;
7940defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7941 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007942
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007943defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7944 truncstorevi8, masked_truncstorevi8>;
7945defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7946 truncstore_s_vi8, masked_truncstore_s_vi8>;
7947defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7948 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007949
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007950defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7951 truncstorevi16, masked_truncstorevi16>;
7952defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7953 truncstore_s_vi16, masked_truncstore_s_vi16>;
7954defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7955 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007956
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007957defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7958 truncstorevi8, masked_truncstorevi8>;
7959defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7960 truncstore_s_vi8, masked_truncstore_s_vi8>;
7961defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7962 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007963
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007964let Predicates = [HasAVX512, NoVLX] in {
7965def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7966 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007967 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007968 VR256X:$src, sub_ymm)))), sub_xmm))>;
7969def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7970 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007971 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007972 VR256X:$src, sub_ymm)))), sub_xmm))>;
7973}
7974
7975let Predicates = [HasBWI, NoVLX] in {
7976def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007977 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007978 VR256X:$src, sub_ymm))), sub_xmm))>;
7979}
7980
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007981multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007982 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007983 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007984 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007985 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7986 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7987 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7988 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007989
Craig Toppere1cac152016-06-07 07:27:54 +00007990 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7991 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7992 (DestInfo.VT (LdFrag addr:$src))>,
7993 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007994 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007995}
7996
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007997multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007998 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007999 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8000 let Predicates = [HasVLX, HasBWI] in {
8001 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008002 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008003 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008004
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008005 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008006 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008007 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008008 }
8009 let Predicates = [HasBWI] in {
8010 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008011 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008012 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008013 }
8014}
8015
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008016multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008017 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008018 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8019 let Predicates = [HasVLX, HasAVX512] in {
8020 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008021 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008022 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008023
8024 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008025 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008026 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008027 }
8028 let Predicates = [HasAVX512] in {
8029 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008030 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008031 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008032 }
8033}
8034
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008035multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008036 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008037 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8038 let Predicates = [HasVLX, HasAVX512] in {
8039 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008040 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008041 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008042
8043 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008044 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008045 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008046 }
8047 let Predicates = [HasAVX512] in {
8048 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008049 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008050 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008051 }
8052}
8053
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008054multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008055 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008056 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8057 let Predicates = [HasVLX, HasAVX512] in {
8058 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008059 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008060 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008061
8062 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008063 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008064 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008065 }
8066 let Predicates = [HasAVX512] in {
8067 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008068 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008069 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008070 }
8071}
8072
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008073multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008074 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008075 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8076 let Predicates = [HasVLX, HasAVX512] in {
8077 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008078 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008079 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008080
8081 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008082 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008083 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008084 }
8085 let Predicates = [HasAVX512] in {
8086 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008087 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008088 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008089 }
8090}
8091
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008092multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008093 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008094 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8095
8096 let Predicates = [HasVLX, HasAVX512] in {
8097 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008098 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008099 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8100
8101 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008102 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008103 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8104 }
8105 let Predicates = [HasAVX512] in {
8106 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008107 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008108 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8109 }
8110}
8111
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008112defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8113defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8114defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8115defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8116defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8117defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008118
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008119defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8120defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8121defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8122defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8123defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8124defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008126
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008127multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8128 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008129 // 128-bit patterns
8130 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008131 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008132 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008133 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008134 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008135 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008136 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008137 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008138 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008139 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008140 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8141 }
8142 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008143 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008144 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008145 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008146 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008147 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008148 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008149 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008150 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8151
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008152 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008153 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008154 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008155 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008156 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008157 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008158 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008159 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8160
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008161 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008162 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008163 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008164 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008165 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008166 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008167 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008168 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008169 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008170 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8171
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008172 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008173 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008174 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008175 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008176 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008177 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008178 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008179 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8180
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008181 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008182 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008183 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008184 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008185 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008186 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008187 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008188 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008189 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008190 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8191 }
8192 // 256-bit patterns
8193 let Predicates = [HasVLX, HasBWI] in {
8194 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8195 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8196 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8197 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8198 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8199 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8200 }
8201 let Predicates = [HasVLX] in {
8202 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8203 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8204 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8205 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8206 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8207 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8208 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8209 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8210
8211 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8212 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8213 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8214 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8215 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8216 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8217 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8218 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8219
8220 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8221 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8222 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8223 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8224 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8225 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8226
8227 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8228 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8229 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8230 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8231 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8232 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8233 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8234 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8235
8236 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8237 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8238 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8239 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8240 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8241 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8242 }
8243 // 512-bit patterns
8244 let Predicates = [HasBWI] in {
8245 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8246 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8247 }
8248 let Predicates = [HasAVX512] in {
8249 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8250 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8251
8252 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8253 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008254 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8255 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008256
8257 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8258 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8259
8260 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8261 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8262
8263 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8264 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8265 }
8266}
8267
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008268defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8269defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008271//===----------------------------------------------------------------------===//
8272// GATHER - SCATTER Operations
8273
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008274multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008275 X86MemOperand memop, PatFrag GatherNode,
8276 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008277 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8278 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008279 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8280 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008281 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008282 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008283 [(set _.RC:$dst, MaskRC:$mask_wb,
8284 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008285 vectoraddr:$src2))]>, EVEX, EVEX_K,
8286 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008287}
Cameron McInally45325962014-03-26 13:50:50 +00008288
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008289multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8290 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8291 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008292 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008293 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008294 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008295let Predicates = [HasVLX] in {
8296 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008297 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008298 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008299 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008300 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008301 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008302 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008303 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008304}
Cameron McInally45325962014-03-26 13:50:50 +00008305}
8306
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008307multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8308 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008309 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008310 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008311 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008312 mgatherv8i64>, EVEX_V512;
8313let Predicates = [HasVLX] in {
8314 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008315 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008316 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008317 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008318 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008319 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008320 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008321 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008322 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008323}
Cameron McInally45325962014-03-26 13:50:50 +00008324}
Michael Liao5bf95782014-12-04 05:20:33 +00008325
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008326
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008327defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8328 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8329
8330defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8331 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008332
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008333multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8334 X86MemOperand memop, PatFrag ScatterNode> {
8335
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008336let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008337
8338 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8339 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008340 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008341 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8342 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8343 _.KRCWM:$mask, vectoraddr:$dst))]>,
8344 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008345}
8346
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008347multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8348 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8349 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008350 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008351 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008352 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008353let Predicates = [HasVLX] in {
8354 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008355 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008356 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008357 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008358 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008359 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008360 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008361 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008362}
Cameron McInally45325962014-03-26 13:50:50 +00008363}
8364
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008365multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8366 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008367 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008368 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008369 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008370 mscatterv8i64>, EVEX_V512;
8371let Predicates = [HasVLX] in {
8372 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008373 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008374 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008375 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008376 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008377 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008378 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8379 vx64xmem, mscatterv2i64>, EVEX_V128;
8380}
Cameron McInally45325962014-03-26 13:50:50 +00008381}
8382
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008383defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8384 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008385
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008386defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8387 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008388
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008389// prefetch
8390multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8391 RegisterClass KRC, X86MemOperand memop> {
8392 let Predicates = [HasPFI], hasSideEffects = 1 in
8393 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008394 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008395 []>, EVEX, EVEX_K;
8396}
8397
8398defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008399 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008400
8401defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008402 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008403
8404defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008405 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008406
8407defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008408 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008409
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008410defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008411 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008412
8413defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008414 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008415
8416defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008417 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008418
8419defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008420 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008421
8422defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008423 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008424
8425defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008426 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008427
8428defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008429 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008430
8431defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008432 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008433
8434defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008435 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008436
8437defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008438 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008439
8440defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008441 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008442
8443defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008444 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008445
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008446multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008447def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008448 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008449 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8450}
Michael Liao5bf95782014-12-04 05:20:33 +00008451
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008452// Use 512bit version to implement 128/256 bit in case NoVLX.
8453multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8454 X86VectorVTInfo _> {
8455
8456 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8457 (X86Info.VT (EXTRACT_SUBREG
8458 (_.VT (!cast<Instruction>(NAME#"Zrr")
8459 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8460 X86Info.SubRegIdx))>;
8461}
8462
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008463multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8464 string OpcodeStr, Predicate prd> {
8465let Predicates = [prd] in
8466 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8467
8468 let Predicates = [prd, HasVLX] in {
8469 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8470 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8471 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008472let Predicates = [prd, NoVLX] in {
8473 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8474 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8475 }
8476
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008477}
8478
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008479defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8480defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8481defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8482defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008483
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008484multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008485 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8486 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8487 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8488}
8489
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008490// Use 512bit version to implement 128/256 bit in case NoVLX.
8491multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008492 X86VectorVTInfo _> {
8493
8494 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8495 (_.KVT (COPY_TO_REGCLASS
8496 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008497 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008498 _.RC:$src, _.SubRegIdx)),
8499 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008500}
8501
8502multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008503 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8504 let Predicates = [prd] in
8505 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8506 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008507
8508 let Predicates = [prd, HasVLX] in {
8509 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008510 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008511 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008512 EVEX_V128;
8513 }
8514 let Predicates = [prd, NoVLX] in {
8515 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8516 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008517 }
8518}
8519
8520defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8521 avx512vl_i8_info, HasBWI>;
8522defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8523 avx512vl_i16_info, HasBWI>, VEX_W;
8524defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8525 avx512vl_i32_info, HasDQI>;
8526defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8527 avx512vl_i64_info, HasDQI>, VEX_W;
8528
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008529//===----------------------------------------------------------------------===//
8530// AVX-512 - COMPRESS and EXPAND
8531//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008532
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008533// FIXME: Is there a better scheduler itinerary for VPCOMPRESS/VPEXPAND?
8534let Sched = WriteShuffle256 in {
8535def AVX512_COMPRESS : OpndItins<
8536 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8537>;
8538def AVX512_EXPAND : OpndItins<
8539 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8540>;
8541}
8542
Ayman Musad7a5ed42016-09-26 06:22:08 +00008543multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008544 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008545 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008546 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008547 (_.VT (X86compress _.RC:$src1)), itins.rr>, AVX5128IBase,
8548 Sched<[itins.Sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008549
Craig Toppere1cac152016-06-07 07:27:54 +00008550 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008551 def mr : AVX5128I<opc, MRMDestMem, (outs),
8552 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008553 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008554 []>, EVEX_CD8<_.EltSize, CD8VT1>,
8555 Sched<[itins.Sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008556
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008557 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8558 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008559 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008560 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008561 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8562 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008563}
8564
Ayman Musad7a5ed42016-09-26 06:22:08 +00008565multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008566 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8567 (_.VT _.RC:$src)),
8568 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8569 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8570}
8571
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008572multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008573 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008574 AVX512VLVectorVTInfo VTInfo,
8575 Predicate Pred = HasAVX512> {
8576 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008577 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008578 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008579
Coby Tayree71e37cc2017-11-21 09:48:44 +00008580 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008581 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008582 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008583 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008584 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008585 }
8586}
8587
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008588defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", AVX512_COMPRESS,
8589 avx512vl_i32_info>, EVEX;
8590defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", AVX512_COMPRESS,
8591 avx512vl_i64_info>, EVEX, VEX_W;
8592defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", AVX512_COMPRESS,
8593 avx512vl_f32_info>, EVEX;
8594defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", AVX512_COMPRESS,
8595 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008596
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008597// expand
8598multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008599 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008600 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008601 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008602 (_.VT (X86expand _.RC:$src1)), itins.rr>, AVX5128IBase,
8603 Sched<[itins.Sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008604
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008605 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8606 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8607 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008608 (_.LdFrag addr:$src1))))), itins.rm>,
8609 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
8610 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008611}
8612
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008613multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8614
8615 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8616 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8617 _.KRCWM:$mask, addr:$src)>;
8618
8619 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8620 (_.VT _.RC:$src0))),
8621 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8622 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8623}
8624
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008625multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008626 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008627 AVX512VLVectorVTInfo VTInfo,
8628 Predicate Pred = HasAVX512> {
8629 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008630 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008631 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008632
Coby Tayree71e37cc2017-11-21 09:48:44 +00008633 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008634 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008635 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008636 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008637 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008638 }
8639}
8640
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008641defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", AVX512_EXPAND,
8642 avx512vl_i32_info>, EVEX;
8643defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", AVX512_EXPAND,
8644 avx512vl_i64_info>, EVEX, VEX_W;
8645defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", AVX512_EXPAND,
8646 avx512vl_f32_info>, EVEX;
8647defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", AVX512_EXPAND,
8648 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008649
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008650//handle instruction reg_vec1 = op(reg_vec,imm)
8651// op(mem_vec,imm)
8652// op(broadcast(eltVt),imm)
8653//all instruction created with FROUND_CURRENT
8654multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008655 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008656 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008657 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8658 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008659 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008660 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008661 (i32 imm:$src2)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008662 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8663 (ins _.MemOp:$src1, i32u8imm:$src2),
8664 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8665 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008666 (i32 imm:$src2)), itins.rm>,
8667 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008668 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8669 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8670 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8671 "${src1}"##_.BroadcastStr##", $src2",
8672 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008673 (i32 imm:$src2)), itins.rm>, EVEX_B,
8674 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008675 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008676}
8677
8678//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8679multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008680 SDNode OpNode, OpndItins itins,
8681 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008682 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008683 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8684 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008685 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008686 "$src1, {sae}, $src2",
8687 (OpNode (_.VT _.RC:$src1),
8688 (i32 imm:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008689 (i32 FROUND_NO_EXC)), itins.rr>,
8690 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008691}
8692
8693multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008694 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008695 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008696 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008697 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8698 _.info512>,
8699 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
8700 itins, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008701 }
8702 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008703 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8704 _.info128>, EVEX_V128;
8705 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8706 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008707 }
8708}
8709
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008710//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8711// op(reg_vec2,mem_vec,imm)
8712// op(reg_vec2,broadcast(eltVt),imm)
8713//all instruction created with FROUND_CURRENT
8714multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008715 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008716 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008717 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008718 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008719 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8720 (OpNode (_.VT _.RC:$src1),
8721 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008722 (i32 imm:$src3)), itins.rr>,
8723 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008724 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8725 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8726 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8727 (OpNode (_.VT _.RC:$src1),
8728 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008729 (i32 imm:$src3)), itins.rm>,
8730 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008731 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8732 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8733 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8734 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8735 (OpNode (_.VT _.RC:$src1),
8736 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008737 (i32 imm:$src3)), itins.rm>, EVEX_B,
8738 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008739 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008740}
8741
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008742//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8743// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008744multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008745 OpndItins itins, X86VectorVTInfo DestInfo,
8746 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008747 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008748 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8749 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8750 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8751 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8752 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008753 (i8 imm:$src3))), itins.rr>,
8754 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008755 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8756 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8757 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8758 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8759 (SrcInfo.VT (bitconvert
8760 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008761 (i8 imm:$src3))), itins.rm>,
8762 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008763 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008764}
8765
8766//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8767// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008768// op(reg_vec2,broadcast(eltVt),imm)
8769multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008770 OpndItins itins, X86VectorVTInfo _>:
8771 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, itins, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008772
Craig Topper05948fb2016-08-02 05:11:15 +00008773 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008774 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8775 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8776 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8777 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8778 (OpNode (_.VT _.RC:$src1),
8779 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008780 (i8 imm:$src3)), itins.rm>, EVEX_B,
8781 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008782}
8783
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008784//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8785// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008786multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008787 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008788 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008789 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008790 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008791 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8792 (OpNode (_.VT _.RC:$src1),
8793 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008794 (i32 imm:$src3)), itins.rr>,
8795 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008796 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008797 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008798 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8799 (OpNode (_.VT _.RC:$src1),
8800 (_.VT (scalar_to_vector
8801 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008802 (i32 imm:$src3)), itins.rm>,
8803 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008804 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008805}
8806
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008807//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8808multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008809 SDNode OpNode, OpndItins itins,
8810 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008811 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008812 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008813 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008814 OpcodeStr, "$src3, {sae}, $src2, $src1",
8815 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008816 (OpNode (_.VT _.RC:$src1),
8817 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008818 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008819 (i32 FROUND_NO_EXC)), itins.rr>,
8820 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008821}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008822
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008823//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008824multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8825 OpndItins itins, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008826 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008827 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8828 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008829 OpcodeStr, "$src3, {sae}, $src2, $src1",
8830 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008831 (OpNode (_.VT _.RC:$src1),
8832 (_.VT _.RC:$src2),
8833 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008834 (i32 FROUND_NO_EXC)), itins.rr>,
8835 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008836}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008837
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008838multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008839 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008840 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008841 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008842 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info512>,
8843 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, itins, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008844 EVEX_V512;
8845
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008846 }
8847 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008848 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008849 EVEX_V128;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008850 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008851 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008852 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008853}
8854
Igor Breger2ae0fe32015-08-31 11:14:02 +00008855multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008856 OpndItins itins, AVX512VLVectorVTInfo DestInfo,
8857 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00008858 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008859 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008860 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8861 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00008862 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008863 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008864 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim36be8522017-11-29 18:52:20 +00008865 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008866 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8867 }
8868}
8869
Igor Breger00d9f842015-06-08 14:03:17 +00008870multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008871 bits<8> opc, SDNode OpNode, OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008872 Predicate Pred = HasAVX512> {
8873 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008874 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00008875 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00008876 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008877 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
8878 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00008879 }
8880}
8881
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008882multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008883 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008884 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008885 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008886 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, itins, _>,
8887 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, itins, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008888 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008889}
8890
Igor Breger1e58e8a2015-09-02 11:18:55 +00008891multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008892 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008893 SDNode OpNodeRnd, SizeItins itins, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00008894 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008895 opcPs, OpNode, OpNodeRnd, itins.s, prd>,
8896 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008897 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008898 opcPd, OpNode, OpNodeRnd, itins.d, prd>,
8899 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008900}
8901
Igor Breger1e58e8a2015-09-02 11:18:55 +00008902defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008903 X86VReduce, X86VReduceRnd, SSE_ALU_ITINS_P, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00008904 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008905defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008906 X86VRndScale, X86VRndScaleRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00008907 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008908defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008909 X86VGetMant, X86VGetMantRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00008910 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00008911
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008912defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008913 0x50, X86VRange, X86VRangeRnd,
8914 SSE_ALU_F64P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008915 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8916defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008917 0x50, X86VRange, X86VRangeRnd,
8918 SSE_ALU_F32P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008919 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8920
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008921defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
8922 f64x_info, 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F64S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008923 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8924defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008925 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F32S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008926 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8927
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008928defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008929 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F64S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008930 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8931defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008932 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F32S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008933 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008934
Igor Breger1e58e8a2015-09-02 11:18:55 +00008935defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008936 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F64S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00008937 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8938defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008939 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F32S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00008940 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8941
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008942let Predicates = [HasAVX512] in {
8943def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008944 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008945def : Pat<(v16f32 (fnearbyint VR512:$src)),
8946 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8947def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008948 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008949def : Pat<(v16f32 (frint VR512:$src)),
8950 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8951def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008952 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008953
8954def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008955 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008956def : Pat<(v8f64 (fnearbyint VR512:$src)),
8957 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8958def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008959 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008960def : Pat<(v8f64 (frint VR512:$src)),
8961 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8962def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008963 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008964}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008965
Craig Topperac2508252017-11-11 21:44:51 +00008966let Predicates = [HasVLX] in {
8967def : Pat<(v4f32 (ffloor VR128X:$src)),
8968 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
8969def : Pat<(v4f32 (fnearbyint VR128X:$src)),
8970 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
8971def : Pat<(v4f32 (fceil VR128X:$src)),
8972 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
8973def : Pat<(v4f32 (frint VR128X:$src)),
8974 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
8975def : Pat<(v4f32 (ftrunc VR128X:$src)),
8976 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
8977
8978def : Pat<(v2f64 (ffloor VR128X:$src)),
8979 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
8980def : Pat<(v2f64 (fnearbyint VR128X:$src)),
8981 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
8982def : Pat<(v2f64 (fceil VR128X:$src)),
8983 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
8984def : Pat<(v2f64 (frint VR128X:$src)),
8985 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
8986def : Pat<(v2f64 (ftrunc VR128X:$src)),
8987 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
8988
8989def : Pat<(v8f32 (ffloor VR256X:$src)),
8990 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
8991def : Pat<(v8f32 (fnearbyint VR256X:$src)),
8992 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
8993def : Pat<(v8f32 (fceil VR256X:$src)),
8994 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
8995def : Pat<(v8f32 (frint VR256X:$src)),
8996 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
8997def : Pat<(v8f32 (ftrunc VR256X:$src)),
8998 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
8999
9000def : Pat<(v4f64 (ffloor VR256X:$src)),
9001 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9002def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9003 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9004def : Pat<(v4f64 (fceil VR256X:$src)),
9005 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9006def : Pat<(v4f64 (frint VR256X:$src)),
9007 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9008def : Pat<(v4f64 (ftrunc VR256X:$src)),
9009 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9010}
9011
Simon Pilgrim36be8522017-11-29 18:52:20 +00009012multiclass avx512_shuff_packed_128<string OpcodeStr, OpndItins itins,
9013 AVX512VLVectorVTInfo _, bits<8> opc>{
Craig Topper42a53532017-08-16 23:38:25 +00009014 let Predicates = [HasAVX512] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009015 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info512>, EVEX_V512;
Craig Topper42a53532017-08-16 23:38:25 +00009016
9017 }
9018 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009019 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info256>, EVEX_V256;
Craig Topper42a53532017-08-16 23:38:25 +00009020 }
9021}
9022
Simon Pilgrim36be8522017-11-29 18:52:20 +00009023defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", SSE_SHUFP,
9024 avx512vl_f32_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9025defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", SSE_SHUFP,
9026 avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9027defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", SSE_SHUFP,
9028 avx512vl_i32_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9029defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", SSE_SHUFP,
9030 avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009031
Craig Topperb561e662017-01-19 02:34:29 +00009032let Predicates = [HasAVX512] in {
9033// Provide fallback in case the load node that is used in the broadcast
9034// patterns above is used by additional users, which prevents the pattern
9035// selection.
9036def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9037 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9038 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9039 0)>;
9040def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9041 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9042 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9043 0)>;
9044
9045def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9046 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9047 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9048 0)>;
9049def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9050 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9051 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9052 0)>;
9053
9054def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9055 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9056 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9057 0)>;
9058
9059def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9060 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9061 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9062 0)>;
9063}
9064
Simon Pilgrim36be8522017-11-29 18:52:20 +00009065multiclass avx512_valign<string OpcodeStr, OpndItins itins,
9066 AVX512VLVectorVTInfo VTInfo_I> {
9067 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, itins>,
Igor Breger00d9f842015-06-08 14:03:17 +00009068 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009069}
9070
Simon Pilgrim36be8522017-11-29 18:52:20 +00009071defm VALIGND: avx512_valign<"valignd", SSE_PALIGN, avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009072 EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009073defm VALIGNQ: avx512_valign<"valignq", SSE_PALIGN, avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009074 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009075
Simon Pilgrim36be8522017-11-29 18:52:20 +00009076defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", SSE_PALIGN,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009077 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009078 EVEX_CD8<8, CD8VF>;
9079
Craig Topper333897e2017-11-03 06:48:02 +00009080// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9081// into vpalignr.
9082def ValignqImm32XForm : SDNodeXForm<imm, [{
9083 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9084}]>;
9085def ValignqImm8XForm : SDNodeXForm<imm, [{
9086 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9087}]>;
9088def ValigndImm8XForm : SDNodeXForm<imm, [{
9089 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9090}]>;
9091
9092multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9093 X86VectorVTInfo From, X86VectorVTInfo To,
9094 SDNodeXForm ImmXForm> {
9095 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9096 (bitconvert
9097 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9098 imm:$src3))),
9099 To.RC:$src0)),
9100 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9101 To.RC:$src1, To.RC:$src2,
9102 (ImmXForm imm:$src3))>;
9103
9104 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9105 (bitconvert
9106 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9107 imm:$src3))),
9108 To.ImmAllZerosV)),
9109 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9110 To.RC:$src1, To.RC:$src2,
9111 (ImmXForm imm:$src3))>;
9112
9113 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9114 (bitconvert
9115 (From.VT (OpNode From.RC:$src1,
9116 (bitconvert (To.LdFrag addr:$src2)),
9117 imm:$src3))),
9118 To.RC:$src0)),
9119 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9120 To.RC:$src1, addr:$src2,
9121 (ImmXForm imm:$src3))>;
9122
9123 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9124 (bitconvert
9125 (From.VT (OpNode From.RC:$src1,
9126 (bitconvert (To.LdFrag addr:$src2)),
9127 imm:$src3))),
9128 To.ImmAllZerosV)),
9129 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9130 To.RC:$src1, addr:$src2,
9131 (ImmXForm imm:$src3))>;
9132}
9133
9134multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9135 X86VectorVTInfo From,
9136 X86VectorVTInfo To,
9137 SDNodeXForm ImmXForm> :
9138 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9139 def : Pat<(From.VT (OpNode From.RC:$src1,
9140 (bitconvert (To.VT (X86VBroadcast
9141 (To.ScalarLdFrag addr:$src2)))),
9142 imm:$src3)),
9143 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9144 (ImmXForm imm:$src3))>;
9145
9146 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9147 (bitconvert
9148 (From.VT (OpNode From.RC:$src1,
9149 (bitconvert
9150 (To.VT (X86VBroadcast
9151 (To.ScalarLdFrag addr:$src2)))),
9152 imm:$src3))),
9153 To.RC:$src0)),
9154 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9155 To.RC:$src1, addr:$src2,
9156 (ImmXForm imm:$src3))>;
9157
9158 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9159 (bitconvert
9160 (From.VT (OpNode From.RC:$src1,
9161 (bitconvert
9162 (To.VT (X86VBroadcast
9163 (To.ScalarLdFrag addr:$src2)))),
9164 imm:$src3))),
9165 To.ImmAllZerosV)),
9166 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9167 To.RC:$src1, addr:$src2,
9168 (ImmXForm imm:$src3))>;
9169}
9170
9171let Predicates = [HasAVX512] in {
9172 // For 512-bit we lower to the widest element type we can. So we only need
9173 // to handle converting valignq to valignd.
9174 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9175 v16i32_info, ValignqImm32XForm>;
9176}
9177
9178let Predicates = [HasVLX] in {
9179 // For 128-bit we lower to the widest element type we can. So we only need
9180 // to handle converting valignq to valignd.
9181 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9182 v4i32x_info, ValignqImm32XForm>;
9183 // For 256-bit we lower to the widest element type we can. So we only need
9184 // to handle converting valignq to valignd.
9185 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9186 v8i32x_info, ValignqImm32XForm>;
9187}
9188
9189let Predicates = [HasVLX, HasBWI] in {
9190 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9191 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9192 v16i8x_info, ValignqImm8XForm>;
9193 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9194 v16i8x_info, ValigndImm8XForm>;
9195}
9196
Simon Pilgrim36be8522017-11-29 18:52:20 +00009197defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
9198 SSE_INTMUL_ITINS_P, avx512vl_i16_info, avx512vl_i8_info>,
9199 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009200
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009201multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009202 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009203 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009204 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009205 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009206 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009207 (_.VT (OpNode _.RC:$src1)), itins.rr>, EVEX, AVX5128IBase,
9208 Sched<[itins.Sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009209
Craig Toppere1cac152016-06-07 07:27:54 +00009210 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9211 (ins _.MemOp:$src1), OpcodeStr,
9212 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009213 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1)))), itins.rm>,
9214 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
9215 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009216 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009217}
9218
9219multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009220 OpndItins itins, X86VectorVTInfo _> :
9221 avx512_unary_rm<opc, OpcodeStr, OpNode, itins, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009222 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9223 (ins _.ScalarMemOp:$src1), OpcodeStr,
9224 "${src1}"##_.BroadcastStr,
9225 "${src1}"##_.BroadcastStr,
9226 (_.VT (OpNode (X86VBroadcast
Simon Pilgrim756348c2017-11-29 13:49:51 +00009227 (_.ScalarLdFrag addr:$src1)))), itins.rm>,
9228 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
9229 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009230}
9231
9232multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009233 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9234 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009235 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009236 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
9237 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009238
9239 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009240 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009241 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009242 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009243 EVEX_V128;
9244 }
9245}
9246
9247multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009248 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9249 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009250 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009251 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009252 EVEX_V512;
9253
9254 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009255 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009256 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009257 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009258 EVEX_V128;
9259 }
9260}
9261
9262multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009263 SDNode OpNode, OpndItins itins, Predicate prd> {
9264 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, itins,
9265 avx512vl_i64_info, prd>, VEX_W;
9266 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, itins,
9267 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009268}
9269
9270multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009271 SDNode OpNode, OpndItins itins, Predicate prd> {
9272 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, itins,
9273 avx512vl_i16_info, prd>, VEX_WIG;
9274 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, itins,
9275 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009276}
9277
9278multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9279 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009280 string OpcodeStr, SDNode OpNode,
9281 OpndItins itins> {
9282 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009283 HasAVX512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009284 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009285 HasBWI>;
9286}
9287
Simon Pilgrim756348c2017-11-29 13:49:51 +00009288defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, SSE_PABS>;
Igor Bregerf2460112015-07-26 14:41:44 +00009289
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009290// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9291let Predicates = [HasAVX512, NoVLX] in {
9292 def : Pat<(v4i64 (abs VR256X:$src)),
9293 (EXTRACT_SUBREG
9294 (VPABSQZrr
9295 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9296 sub_ymm)>;
9297 def : Pat<(v2i64 (abs VR128X:$src)),
9298 (EXTRACT_SUBREG
9299 (VPABSQZrr
9300 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9301 sub_xmm)>;
9302}
9303
Simon Pilgrim756348c2017-11-29 13:49:51 +00009304multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, OpndItins itins,
9305 Predicate prd> {
9306 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, itins, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009307}
9308
Simon Pilgrim756348c2017-11-29 13:49:51 +00009309// FIXME: Is there a better scheduler itinerary for VPLZCNT?
9310defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", SSE_INTALU_ITINS_P, HasCDI>;
9311
9312// FIXME: Is there a better scheduler itinerary for VPCONFLICT?
9313defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
9314 SSE_INTALU_ITINS_P, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009315
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009316// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9317let Predicates = [HasCDI, NoVLX] in {
9318 def : Pat<(v4i64 (ctlz VR256X:$src)),
9319 (EXTRACT_SUBREG
9320 (VPLZCNTQZrr
9321 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9322 sub_ymm)>;
9323 def : Pat<(v2i64 (ctlz VR128X:$src)),
9324 (EXTRACT_SUBREG
9325 (VPLZCNTQZrr
9326 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9327 sub_xmm)>;
9328
9329 def : Pat<(v8i32 (ctlz VR256X:$src)),
9330 (EXTRACT_SUBREG
9331 (VPLZCNTDZrr
9332 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9333 sub_ymm)>;
9334 def : Pat<(v4i32 (ctlz VR128X:$src)),
9335 (EXTRACT_SUBREG
9336 (VPLZCNTDZrr
9337 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9338 sub_xmm)>;
9339}
9340
Igor Breger24cab0f2015-11-16 07:22:00 +00009341//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009342// Counts number of ones - VPOPCNTD and VPOPCNTQ
9343//===---------------------------------------------------------------------===//
9344
Simon Pilgrim756348c2017-11-29 13:49:51 +00009345multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr,
9346 OpndItins itins, X86VectorVTInfo VTInfo> {
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009347 let Predicates = [HasVPOPCNTDQ] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009348 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, itins, VTInfo>, EVEX_V512;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009349}
9350
9351// Use 512bit version to implement 128/256 bit.
9352multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9353 let Predicates = [prd] in {
9354 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9355 (EXTRACT_SUBREG
9356 (!cast<Instruction>(NAME # "Zrr")
9357 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9358 _.info256.RC:$src1,
9359 _.info256.SubRegIdx)),
9360 _.info256.SubRegIdx)>;
9361
9362 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9363 (EXTRACT_SUBREG
9364 (!cast<Instruction>(NAME # "Zrr")
9365 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9366 _.info128.RC:$src1,
9367 _.info128.SubRegIdx)),
9368 _.info128.SubRegIdx)>;
9369 }
9370}
9371
Simon Pilgrim756348c2017-11-29 13:49:51 +00009372// FIXME: Is there a better scheduler itinerary for VPOPCNTD/VPOPCNTQ?
9373defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", SSE_INTALU_ITINS_P,
9374 v16i32_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009375 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009376
9377defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", SSE_INTALU_ITINS_P,
9378 v8i64_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009379 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9380
9381//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009382// Replicate Single FP - MOVSHDUP and MOVSLDUP
9383//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009384multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
9385 OpndItins itins> {
9386 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, itins,
9387 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009388}
9389
Simon Pilgrim756348c2017-11-29 13:49:51 +00009390defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, SSE_MOVDDUP>;
9391defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009392
9393//===----------------------------------------------------------------------===//
9394// AVX-512 - MOVDDUP
9395//===----------------------------------------------------------------------===//
9396
9397multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009398 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009399 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009400 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9401 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009402 (_.VT (OpNode (_.VT _.RC:$src))), itins.rr>, EVEX,
9403 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009404 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9405 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9406 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrim756348c2017-11-29 13:49:51 +00009407 (_.ScalarLdFrag addr:$src))))),
9408 itins.rm>, EVEX, EVEX_CD8<_.EltSize, CD8VH>,
9409 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009410 }
Igor Breger1f782962015-11-19 08:26:56 +00009411}
9412
9413multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009414 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009415
Simon Pilgrim756348c2017-11-29 13:49:51 +00009416 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009417
9418 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009419 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009420 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009421 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, itins, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009422 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009423 }
9424}
9425
Simon Pilgrim756348c2017-11-29 13:49:51 +00009426multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
9427 OpndItins itins> {
9428 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, itins,
Igor Breger1f782962015-11-19 08:26:56 +00009429 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009430}
9431
Simon Pilgrim756348c2017-11-29 13:49:51 +00009432defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009433
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009434let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009435def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009436 (VMOVDDUPZ128rm addr:$src)>;
9437def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9438 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009439def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9440 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009441
9442def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9443 (v2f64 VR128X:$src0)),
9444 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9445 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9446def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9447 (bitconvert (v4i32 immAllZerosV))),
9448 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9449
9450def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9451 (v2f64 VR128X:$src0)),
9452 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9453def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9454 (bitconvert (v4i32 immAllZerosV))),
9455 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009456
9457def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9458 (v2f64 VR128X:$src0)),
9459 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9460def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9461 (bitconvert (v4i32 immAllZerosV))),
9462 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009463}
Igor Breger1f782962015-11-19 08:26:56 +00009464
Igor Bregerf2460112015-07-26 14:41:44 +00009465//===----------------------------------------------------------------------===//
9466// AVX-512 - Unpack Instructions
9467//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009468defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9469 SSE_ALU_ITINS_S>;
9470defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9471 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009472
9473defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9474 SSE_INTALU_ITINS_P, HasBWI>;
9475defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9476 SSE_INTALU_ITINS_P, HasBWI>;
9477defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9478 SSE_INTALU_ITINS_P, HasBWI>;
9479defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9480 SSE_INTALU_ITINS_P, HasBWI>;
9481
9482defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9483 SSE_INTALU_ITINS_P, HasAVX512>;
9484defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9485 SSE_INTALU_ITINS_P, HasAVX512>;
9486defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9487 SSE_INTALU_ITINS_P, HasAVX512>;
9488defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9489 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009490
9491//===----------------------------------------------------------------------===//
9492// AVX-512 - Extract & Insert Integer Instructions
9493//===----------------------------------------------------------------------===//
9494
9495multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9496 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009497 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9498 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9499 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009500 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9501 addr:$dst)]>,
Craig Toppere1cac152016-06-07 07:27:54 +00009502 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009503}
9504
9505multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9506 let Predicates = [HasBWI] in {
9507 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9508 (ins _.RC:$src1, u8imm:$src2),
9509 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9510 [(set GR32orGR64:$dst,
9511 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9512 EVEX, TAPD;
9513
9514 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9515 }
9516}
9517
9518multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9519 let Predicates = [HasBWI] in {
9520 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9521 (ins _.RC:$src1, u8imm:$src2),
9522 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9523 [(set GR32orGR64:$dst,
9524 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9525 EVEX, PD;
9526
Craig Topper99f6b622016-05-01 01:03:56 +00009527 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009528 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9529 (ins _.RC:$src1, u8imm:$src2),
9530 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009531 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009532
Igor Bregerdefab3c2015-10-08 12:55:01 +00009533 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9534 }
9535}
9536
9537multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9538 RegisterClass GRC> {
9539 let Predicates = [HasDQI] in {
9540 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9541 (ins _.RC:$src1, u8imm:$src2),
9542 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9543 [(set GRC:$dst,
9544 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9545 EVEX, TAPD;
9546
Craig Toppere1cac152016-06-07 07:27:54 +00009547 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9548 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9549 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9550 [(store (extractelt (_.VT _.RC:$src1),
9551 imm:$src2),addr:$dst)]>,
9552 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009553 }
9554}
9555
Craig Toppera33846a2017-10-22 06:18:23 +00009556defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9557defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009558defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9559defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9560
9561multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9562 X86VectorVTInfo _, PatFrag LdFrag> {
9563 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9564 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9565 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9566 [(set _.RC:$dst,
9567 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9568 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9569}
9570
9571multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9572 X86VectorVTInfo _, PatFrag LdFrag> {
9573 let Predicates = [HasBWI] in {
9574 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9575 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9576 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9577 [(set _.RC:$dst,
9578 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9579
9580 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9581 }
9582}
9583
9584multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9585 X86VectorVTInfo _, RegisterClass GRC> {
9586 let Predicates = [HasDQI] in {
9587 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9588 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9589 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9590 [(set _.RC:$dst,
9591 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9592 EVEX_4V, TAPD;
9593
9594 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9595 _.ScalarLdFrag>, TAPD;
9596 }
9597}
9598
9599defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009600 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009601defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009602 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009603defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9604defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009605
Igor Bregera6297c72015-09-02 10:50:58 +00009606//===----------------------------------------------------------------------===//
9607// VSHUFPS - VSHUFPD Operations
9608//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009609
Igor Bregera6297c72015-09-02 10:50:58 +00009610multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9611 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009612 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
9613 SSE_SHUFP>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9614 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009615}
9616
9617defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9618defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009619
Asaf Badouhd2c35992015-09-02 14:21:54 +00009620//===----------------------------------------------------------------------===//
9621// AVX-512 - Byte shift Left/Right
9622//===----------------------------------------------------------------------===//
9623
9624multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9625 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9626 def rr : AVX512<opc, MRMr,
9627 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9628 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9629 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009630 def rm : AVX512<opc, MRMm,
9631 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9632 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9633 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009634 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9635 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009636}
9637
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009638multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009639 Format MRMm, string OpcodeStr, Predicate prd>{
9640 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009641 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009642 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009643 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009644 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009645 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009646 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009647 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009648 }
9649}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009650defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009651 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009652defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009653 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009654
9655
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009656multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009657 string OpcodeStr, X86VectorVTInfo _dst,
9658 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009659 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009660 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009661 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009662 [(set _dst.RC:$dst,(_dst.VT
9663 (OpNode (_src.VT _src.RC:$src1),
9664 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009665 def rm : AVX512BI<opc, MRMSrcMem,
9666 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9667 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9668 [(set _dst.RC:$dst,(_dst.VT
9669 (OpNode (_src.VT _src.RC:$src1),
9670 (_src.VT (bitconvert
9671 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009672}
9673
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009674multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009675 string OpcodeStr, Predicate prd> {
9676 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009677 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9678 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009679 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009680 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9681 v32i8x_info>, EVEX_V256;
9682 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9683 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009684 }
9685}
9686
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009687defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Craig Toppera33846a2017-10-22 06:18:23 +00009688 HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009689
Craig Topper4e794c72017-02-19 19:36:58 +00009690// Transforms to swizzle an immediate to enable better matching when
9691// memory operand isn't in the right place.
9692def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9693 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9694 uint8_t Imm = N->getZExtValue();
9695 // Swap bits 1/4 and 3/6.
9696 uint8_t NewImm = Imm & 0xa5;
9697 if (Imm & 0x02) NewImm |= 0x10;
9698 if (Imm & 0x10) NewImm |= 0x02;
9699 if (Imm & 0x08) NewImm |= 0x40;
9700 if (Imm & 0x40) NewImm |= 0x08;
9701 return getI8Imm(NewImm, SDLoc(N));
9702}]>;
9703def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9704 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9705 uint8_t Imm = N->getZExtValue();
9706 // Swap bits 2/4 and 3/5.
9707 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009708 if (Imm & 0x04) NewImm |= 0x10;
9709 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009710 if (Imm & 0x08) NewImm |= 0x20;
9711 if (Imm & 0x20) NewImm |= 0x08;
9712 return getI8Imm(NewImm, SDLoc(N));
9713}]>;
Craig Topper48905772017-02-19 21:32:15 +00009714def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9715 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9716 uint8_t Imm = N->getZExtValue();
9717 // Swap bits 1/2 and 5/6.
9718 uint8_t NewImm = Imm & 0x99;
9719 if (Imm & 0x02) NewImm |= 0x04;
9720 if (Imm & 0x04) NewImm |= 0x02;
9721 if (Imm & 0x20) NewImm |= 0x40;
9722 if (Imm & 0x40) NewImm |= 0x20;
9723 return getI8Imm(NewImm, SDLoc(N));
9724}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009725def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9726 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9727 uint8_t Imm = N->getZExtValue();
9728 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9729 uint8_t NewImm = Imm & 0x81;
9730 if (Imm & 0x02) NewImm |= 0x04;
9731 if (Imm & 0x04) NewImm |= 0x10;
9732 if (Imm & 0x08) NewImm |= 0x40;
9733 if (Imm & 0x10) NewImm |= 0x02;
9734 if (Imm & 0x20) NewImm |= 0x08;
9735 if (Imm & 0x40) NewImm |= 0x20;
9736 return getI8Imm(NewImm, SDLoc(N));
9737}]>;
9738def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9739 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9740 uint8_t Imm = N->getZExtValue();
9741 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9742 uint8_t NewImm = Imm & 0x81;
9743 if (Imm & 0x02) NewImm |= 0x10;
9744 if (Imm & 0x04) NewImm |= 0x02;
9745 if (Imm & 0x08) NewImm |= 0x20;
9746 if (Imm & 0x10) NewImm |= 0x04;
9747 if (Imm & 0x20) NewImm |= 0x40;
9748 if (Imm & 0x40) NewImm |= 0x08;
9749 return getI8Imm(NewImm, SDLoc(N));
9750}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009751
Igor Bregerb4bb1902015-10-15 12:33:24 +00009752multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009753 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009754 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009755 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9756 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009757 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009758 (OpNode (_.VT _.RC:$src1),
9759 (_.VT _.RC:$src2),
9760 (_.VT _.RC:$src3),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009761 (i8 imm:$src4)), itins.rr, 1, 1>,
9762 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009763 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9764 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9765 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9766 (OpNode (_.VT _.RC:$src1),
9767 (_.VT _.RC:$src2),
9768 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009769 (i8 imm:$src4)), itins.rm, 1, 0>,
9770 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
9771 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009772 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9773 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9774 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9775 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9776 (OpNode (_.VT _.RC:$src1),
9777 (_.VT _.RC:$src2),
9778 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009779 (i8 imm:$src4)), itins.rm, 1, 0>, EVEX_B,
9780 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
9781 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009782 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009783
9784 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009785 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9786 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9787 _.RC:$src1)),
9788 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9789 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9790 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9791 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9792 _.RC:$src1)),
9793 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9794 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009795
9796 // Additional patterns for matching loads in other positions.
9797 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9798 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9799 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9800 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9801 def : Pat<(_.VT (OpNode _.RC:$src1,
9802 (bitconvert (_.LdFrag addr:$src3)),
9803 _.RC:$src2, (i8 imm:$src4))),
9804 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9805 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9806
9807 // Additional patterns for matching zero masking with loads in other
9808 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009809 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9810 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9811 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9812 _.ImmAllZerosV)),
9813 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9814 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9815 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9816 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9817 _.RC:$src2, (i8 imm:$src4)),
9818 _.ImmAllZerosV)),
9819 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9820 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009821
9822 // Additional patterns for matching masked loads with different
9823 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009824 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9825 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9826 _.RC:$src2, (i8 imm:$src4)),
9827 _.RC:$src1)),
9828 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9829 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009830 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9831 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9832 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9833 _.RC:$src1)),
9834 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9835 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9836 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9837 (OpNode _.RC:$src2, _.RC:$src1,
9838 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9839 _.RC:$src1)),
9840 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9841 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9842 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9843 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9844 _.RC:$src1, (i8 imm:$src4)),
9845 _.RC:$src1)),
9846 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9847 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9848 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9849 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9850 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9851 _.RC:$src1)),
9852 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9853 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009854
9855 // Additional patterns for matching broadcasts in other positions.
9856 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9857 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9858 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9859 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9860 def : Pat<(_.VT (OpNode _.RC:$src1,
9861 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9862 _.RC:$src2, (i8 imm:$src4))),
9863 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9864 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9865
9866 // Additional patterns for matching zero masking with broadcasts in other
9867 // positions.
9868 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9869 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9870 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9871 _.ImmAllZerosV)),
9872 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9873 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9874 (VPTERNLOG321_imm8 imm:$src4))>;
9875 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9876 (OpNode _.RC:$src1,
9877 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9878 _.RC:$src2, (i8 imm:$src4)),
9879 _.ImmAllZerosV)),
9880 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9881 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9882 (VPTERNLOG132_imm8 imm:$src4))>;
9883
9884 // Additional patterns for matching masked broadcasts with different
9885 // operand orders.
9886 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9887 (OpNode _.RC:$src1,
9888 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9889 _.RC:$src2, (i8 imm:$src4)),
9890 _.RC:$src1)),
9891 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9892 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009893 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9894 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9895 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9896 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009897 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009898 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9899 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9900 (OpNode _.RC:$src2, _.RC:$src1,
9901 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9902 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009903 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009904 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9905 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9906 (OpNode _.RC:$src2,
9907 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9908 _.RC:$src1, (i8 imm:$src4)),
9909 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009910 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009911 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9912 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9913 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9914 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9915 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009916 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009917 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009918}
9919
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009920multiclass avx512_common_ternlog<string OpcodeStr, OpndItins itins,
9921 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009922 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009923 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009924 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009925 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info128>, EVEX_V128;
9926 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009927 }
9928}
9929
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009930defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SSE_INTALU_ITINS_P,
9931 avx512vl_i32_info>;
9932defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SSE_INTALU_ITINS_P,
9933 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009934
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009935//===----------------------------------------------------------------------===//
9936// AVX-512 - FixupImm
9937//===----------------------------------------------------------------------===//
9938
9939multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009940 X86VectorVTInfo _>{
9941 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009942 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9943 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9944 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9945 (OpNode (_.VT _.RC:$src1),
9946 (_.VT _.RC:$src2),
9947 (_.IntVT _.RC:$src3),
9948 (i32 imm:$src4),
9949 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009950 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9951 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9952 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9953 (OpNode (_.VT _.RC:$src1),
9954 (_.VT _.RC:$src2),
9955 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9956 (i32 imm:$src4),
9957 (i32 FROUND_CURRENT))>;
9958 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9959 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9960 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9961 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9962 (OpNode (_.VT _.RC:$src1),
9963 (_.VT _.RC:$src2),
9964 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9965 (i32 imm:$src4),
9966 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009967 } // Constraints = "$src1 = $dst"
9968}
9969
9970multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009971 SDNode OpNode, X86VectorVTInfo _>{
9972let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009973 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9974 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009975 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009976 "$src2, $src3, {sae}, $src4",
9977 (OpNode (_.VT _.RC:$src1),
9978 (_.VT _.RC:$src2),
9979 (_.IntVT _.RC:$src3),
9980 (i32 imm:$src4),
9981 (i32 FROUND_NO_EXC))>, EVEX_B;
9982 }
9983}
9984
9985multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9986 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009987 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9988 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009989 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9990 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9991 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9992 (OpNode (_.VT _.RC:$src1),
9993 (_.VT _.RC:$src2),
9994 (_src3VT.VT _src3VT.RC:$src3),
9995 (i32 imm:$src4),
9996 (i32 FROUND_CURRENT))>;
9997
9998 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9999 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10000 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10001 "$src2, $src3, {sae}, $src4",
10002 (OpNode (_.VT _.RC:$src1),
10003 (_.VT _.RC:$src2),
10004 (_src3VT.VT _src3VT.RC:$src3),
10005 (i32 imm:$src4),
10006 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010007 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10008 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10009 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10010 (OpNode (_.VT _.RC:$src1),
10011 (_.VT _.RC:$src2),
10012 (_src3VT.VT (scalar_to_vector
10013 (_src3VT.ScalarLdFrag addr:$src3))),
10014 (i32 imm:$src4),
10015 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010016 }
10017}
10018
10019multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10020 let Predicates = [HasAVX512] in
10021 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10022 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10023 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10024 let Predicates = [HasAVX512, HasVLX] in {
10025 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10026 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10027 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10028 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10029 }
10030}
10031
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010032defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10033 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010034 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010035defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10036 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010037 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010038defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010039 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010040defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010041 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010042
10043
10044
10045// Patterns used to select SSE scalar fp arithmetic instructions from
10046// either:
10047//
10048// (1) a scalar fp operation followed by a blend
10049//
10050// The effect is that the backend no longer emits unnecessary vector
10051// insert instructions immediately after SSE scalar fp instructions
10052// like addss or mulss.
10053//
10054// For example, given the following code:
10055// __m128 foo(__m128 A, __m128 B) {
10056// A[0] += B[0];
10057// return A;
10058// }
10059//
10060// Previously we generated:
10061// addss %xmm0, %xmm1
10062// movss %xmm1, %xmm0
10063//
10064// We now generate:
10065// addss %xmm1, %xmm0
10066//
10067// (2) a vector packed single/double fp operation followed by a vector insert
10068//
10069// The effect is that the backend converts the packed fp instruction
10070// followed by a vector insert into a single SSE scalar fp instruction.
10071//
10072// For example, given the following code:
10073// __m128 foo(__m128 A, __m128 B) {
10074// __m128 C = A + B;
10075// return (__m128) {c[0], a[1], a[2], a[3]};
10076// }
10077//
10078// Previously we generated:
10079// addps %xmm0, %xmm1
10080// movss %xmm1, %xmm0
10081//
10082// We now generate:
10083// addss %xmm1, %xmm0
10084
10085// TODO: Some canonicalization in lowering would simplify the number of
10086// patterns we have to try to match.
10087multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10088 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010089 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010090 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10091 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10092 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010093 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010094 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010095
Craig Topper5625d242016-07-29 06:06:00 +000010096 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010097 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10098 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010099 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10100
Craig Topper83f21452016-12-27 01:56:24 +000010101 // extracted masked scalar math op with insert via movss
10102 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10103 (scalar_to_vector
10104 (X86selects VK1WM:$mask,
10105 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10106 FR32X:$src2),
10107 FR32X:$src0))),
10108 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10109 VK1WM:$mask, v4f32:$src1,
10110 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010111 }
10112}
10113
10114defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10115defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10116defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10117defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10118
10119multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10120 let Predicates = [HasAVX512] in {
10121 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010122 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10123 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10124 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010125 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010126 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010127
Craig Topper5625d242016-07-29 06:06:00 +000010128 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010129 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10130 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010131 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10132
Craig Topper83f21452016-12-27 01:56:24 +000010133 // extracted masked scalar math op with insert via movss
10134 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10135 (scalar_to_vector
10136 (X86selects VK1WM:$mask,
10137 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10138 FR64X:$src2),
10139 FR64X:$src0))),
10140 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10141 VK1WM:$mask, v2f64:$src1,
10142 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010143 }
10144}
10145
10146defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10147defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10148defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10149defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010150
10151//===----------------------------------------------------------------------===//
10152// AES instructions
10153//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010154
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010155multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10156 let Predicates = [HasVLX, HasVAES] in {
10157 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10158 !cast<Intrinsic>(IntPrefix),
10159 loadv2i64, 0, VR128X, i128mem>,
10160 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10161 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10162 !cast<Intrinsic>(IntPrefix##"_256"),
10163 loadv4i64, 0, VR256X, i256mem>,
10164 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10165 }
10166 let Predicates = [HasAVX512, HasVAES] in
10167 defm Z : AESI_binop_rm_int<Op, OpStr,
10168 !cast<Intrinsic>(IntPrefix##"_512"),
10169 loadv8i64, 0, VR512, i512mem>,
10170 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10171}
10172
10173defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10174defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10175defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10176defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10177
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010178//===----------------------------------------------------------------------===//
10179// PCLMUL instructions - Carry less multiplication
10180//===----------------------------------------------------------------------===//
10181
10182let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10183defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10184 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10185
10186let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10187defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10188 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10189
10190defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10191 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10192 EVEX_CD8<64, CD8VF>, VEX_WIG;
10193}
10194
10195// Aliases
10196defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10197defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10198defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10199
Coby Tayree71e37cc2017-11-21 09:48:44 +000010200//===----------------------------------------------------------------------===//
10201// VBMI2
10202//===----------------------------------------------------------------------===//
10203
10204multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010205 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010206 let Constraints = "$src1 = $dst",
10207 ExeDomain = VTI.ExeDomain in {
10208 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10209 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10210 "$src3, $src2", "$src2, $src3",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010211 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3)),
10212 itins.rr>, AVX512FMA3Base, Sched<[itins.Sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010213 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10214 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10215 "$src3, $src2", "$src2, $src3",
10216 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010217 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3))))),
10218 itins.rm>, AVX512FMA3Base,
10219 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010220 }
10221}
10222
10223multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010224 OpndItins itins, X86VectorVTInfo VTI>
10225 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010226 let Constraints = "$src1 = $dst",
10227 ExeDomain = VTI.ExeDomain in
10228 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10229 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10230 "${src3}"##VTI.BroadcastStr##", $src2",
10231 "$src2, ${src3}"##VTI.BroadcastStr,
10232 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010233 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3)))),
10234 itins.rm>, AVX512FMA3Base, EVEX_B,
10235 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010236}
10237
10238multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010239 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010240 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010241 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010242 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010243 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10244 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010245 }
10246}
10247
10248multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010249 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010250 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010251 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010252 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010253 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10254 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010255 }
10256}
10257multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010258 SDNode OpNode, OpndItins itins> {
10259 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010260 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010261 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010262 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010263 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010264 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10265}
10266
10267multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010268 SDNode OpNode, OpndItins itins> {
10269 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", itins,
10270 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10271 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010272 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010273 OpNode, itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010274 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010275 itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010276}
10277
10278// Concat & Shift
Simon Pilgrim36be8522017-11-29 18:52:20 +000010279defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SSE_INTMUL_ITINS_P>;
10280defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SSE_INTMUL_ITINS_P>;
10281defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SSE_INTMUL_ITINS_P>;
10282defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SSE_INTMUL_ITINS_P>;
10283
Coby Tayree71e37cc2017-11-21 09:48:44 +000010284// Compress
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010285defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", AVX512_COMPRESS,
10286 avx512vl_i8_info, HasVBMI2>, EVEX;
10287defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", AVX512_COMPRESS,
10288 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010289// Expand
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010290defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", AVX512_EXPAND,
10291 avx512vl_i8_info, HasVBMI2>, EVEX;
10292defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", AVX512_EXPAND,
10293 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010294
Coby Tayree3880f2a2017-11-21 10:04:28 +000010295//===----------------------------------------------------------------------===//
10296// VNNI
10297//===----------------------------------------------------------------------===//
10298
10299let Constraints = "$src1 = $dst" in
10300multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
10301 X86VectorVTInfo VTI> {
10302 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10303 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10304 "$src3, $src2", "$src2, $src3",
10305 (VTI.VT (OpNode VTI.RC:$src1,
10306 VTI.RC:$src2, VTI.RC:$src3))>,
10307 EVEX_4V, T8PD;
10308 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10309 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10310 "$src3, $src2", "$src2, $src3",
10311 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10312 (VTI.VT (bitconvert
10313 (VTI.LdFrag addr:$src3)))))>,
10314 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD;
10315 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10316 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10317 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10318 "$src2, ${src3}"##VTI.BroadcastStr,
10319 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10320 (VTI.VT (X86VBroadcast
10321 (VTI.ScalarLdFrag addr:$src3))))>,
10322 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B, T8PD;
10323}
10324
10325multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode> {
10326 let Predicates = [HasVNNI] in
10327 defm Z : VNNI_rmb<Op, OpStr, OpNode, v16i32_info>, EVEX_V512;
10328 let Predicates = [HasVNNI, HasVLX] in {
10329 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, v8i32x_info>, EVEX_V256;
10330 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, v4i32x_info>, EVEX_V128;
10331 }
10332}
10333
10334defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd>;
10335defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds>;
10336defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd>;
10337defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds>;
10338
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010339//===----------------------------------------------------------------------===//
10340// Bit Algorithms
10341//===----------------------------------------------------------------------===//
10342
Simon Pilgrim756348c2017-11-29 13:49:51 +000010343// FIXME: Is there a better scheduler itinerary for VPOPCNTB/VPOPCNTW?
10344defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010345 avx512vl_i8_info, HasBITALG>,
10346 avx512_unary_lowering<ctpop, avx512vl_i8_info, HasBITALG>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010347defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010348 avx512vl_i16_info, HasBITALG>,
10349 avx512_unary_lowering<ctpop, avx512vl_i16_info, HasBITALG>, VEX_W;
10350
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010351multiclass VPSHUFBITQMB_rm<OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010352 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10353 (ins VTI.RC:$src1, VTI.RC:$src2),
10354 "vpshufbitqmb",
10355 "$src2, $src1", "$src1, $src2",
10356 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010357 (VTI.VT VTI.RC:$src2)), itins.rr>, EVEX_4V, T8PD,
10358 Sched<[itins.Sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010359 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10360 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10361 "vpshufbitqmb",
10362 "$src2, $src1", "$src1, $src2",
10363 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010364 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2)))),
10365 itins.rm>, EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
10366 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010367}
10368
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010369multiclass VPSHUFBITQMB_common<OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010370 let Predicates = [HasBITALG] in
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010371 defm Z : VPSHUFBITQMB_rm<itins, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010372 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010373 defm Z256 : VPSHUFBITQMB_rm<itins, VTI.info256>, EVEX_V256;
10374 defm Z128 : VPSHUFBITQMB_rm<itins, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010375 }
10376}
10377
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010378// FIXME: Is there a better scheduler itinerary for VPSHUFBITQMB?
10379defm VPSHUFBITQMB : VPSHUFBITQMB_common<SSE_INTMUL_ITINS_P, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010380
Coby Tayreed8b17be2017-11-26 09:36:41 +000010381//===----------------------------------------------------------------------===//
10382// GFNI
10383//===----------------------------------------------------------------------===//
10384
10385multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10386 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10387 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
10388 SSE_INTALU_ITINS_P, 1>, EVEX_V512;
10389 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10390 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
10391 SSE_INTALU_ITINS_P, 1>, EVEX_V256;
10392 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
10393 SSE_INTALU_ITINS_P, 1>, EVEX_V128;
10394 }
10395}
10396
10397defm GF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10398 EVEX_CD8<8, CD8VF>, T8PD;
10399
10400multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010401 OpndItins itins, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010402 X86VectorVTInfo BcstVTI>
Simon Pilgrim36be8522017-11-29 18:52:20 +000010403 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, itins, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010404 let ExeDomain = VTI.ExeDomain in
10405 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10406 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10407 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10408 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10409 (OpNode (VTI.VT VTI.RC:$src1),
10410 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrim36be8522017-11-29 18:52:20 +000010411 (i8 imm:$src3)), itins.rm>, EVEX_B,
10412 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010413}
10414
Simon Pilgrim36be8522017-11-29 18:52:20 +000010415multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10416 OpndItins itins> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010417 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010418 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010419 v8i64_info>, EVEX_V512;
10420 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010421 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010422 v4i64x_info>, EVEX_V256;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010423 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010424 v2i64x_info>, EVEX_V128;
10425 }
10426}
10427
10428defm GF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010429 X86GF2P8affineinvqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010430 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10431defm GF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010432 X86GF2P8affineqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010433 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10434